This document describes using an Altera® industrial-grade FPGA as a coprocessor or system on a chip (SoC) to bring flexibility to industrial applications. Providing a single, highly integrated platform for multiple industrial products, Altera FPGAs can substantially reduce development time and risk.

Introduction

Programmable logic devices (PLDs) are a critical component in embedded industrial designs. PLDs have evolved in industrial designs from providing simple glue logic, to the use of an FPGAs as a coprocessor. This technique allows for I/O expansion and offloads the primary microcontroller (MCU) or digital signal processor (DSP) device in applications such as communications, motor control, I/O modules, and image processing.

As system complexity increases, FPGAs also offer the ability to integrate an entire SoC, at a lower cost compared to discrete MCU, DSP, ASSP, or ASIC solutions. Whether used as a coprocessor or SoC, Altera FPGAs offer the following advantages for your industrial applications:

1. Design Integration—Simplify and reduce cost by using an FPGA as a coprocessor or SoC that integrates the IP and software stacks on a single device platform.
2. Reprogrammability—Adapt industrial designs to evolving protocols, IP improvements, and new hardware features within one FPGA on a common development platform.
3. Performance Scaling—Enhance performance via embedded processors, custom instructions, and IP blocks within the FPGA to meet your system requirements.
4. Obsolescence Protection—Increase industrial product life cycles and provide protection against hardware obsolescence through long FPGA life cycles and device migration to new FPGA families.
5. Familiar Tools—Use familiar, powerful, and integrated tools to simplify design and software development, IP integration, and debugging.

The following sections discuss these advantages in greater detail.
Design Integration

Designers of modern industrial systems face many challenges, including system complexity, changing standards, performance requirements, and total system cost, as illustrated in Figure 1.

As a designer of industrial systems, you can determine whether to use an FPGA as a coprocessor (also referred to as an I/O companion or I/O hub device) or as a complete SoC solution. You can combine standard host processors with FPGAs on the same board, with the external host processor performing system processing. However, fixed function processors frequently lack the key interfaces, functionality, or performance for industrial applications. You can offload the processor by moving some of the processing tasks inside the FPGA. Alternatively, you can integrate all processor functions on a single FPGA-based SoC platform to simplify design complexity and reduce overall system cost.

Many MCU or DSP solutions exceed bandwidth if required to run both motor control tasks and communications concurrently. As a result, you may be required to add another ASSP, MCU, or FPGA device, often as an expensive add-on card, if your current board cannot accommodate this extra device. Similarly, different fieldbus and evolving industrial Ethernet protocol standards may require a specific ASSP, MCU, or FPGA device for each protocol. This may be required because some standards require protocol-specific hardware (MAC) and a protocol-specific software stack. FPGAs allow you to integrate system functions in the coprocessor and to change your design as needed at any time.

Figure 2 illustrates a motion or motor control platform that takes advantage of Altera FPGAs as coprocessors for both the DSP offload engine and industrial networking. A motor controller sets the energy efficiency and accuracy of an electric motor through the control of speed and electrical current (translated into a torque setting). Similarly, motion control focuses on the precision of position and timing. In many cases, the electronic hardware is similar, and the control software, or algorithms, and I/O interfaces are the differentiating factors.
The example in Figure 2 shows a typical controller that depends on a primary MCU or DSP device (host processor) to run the algorithm, driving the power stage of a motor or motion controller. When the host processor reaches its performance limit, designers can increase the device clock speed to boost processor performance. However, there is a limit to the performance gains, and this method may also introduce other problems, such as the need to upgrade to faster memory, the performance of other hardware, and additional time required to optimize software.

In such cases, offloading some of the host processor functions to the FPGA coprocessor can provide relief, and using an FPGA for the communications provides you the flexibility to change with evolving standards like Industrial Ethernet protocols. You can then reprogram the FPGA and use the same hardware platform to meet your needs.

Figure 2. FPGA as Motion/Motor Control Coprocessor

![Cyclone V or MAX 10 FPGAs](image)

Integrating design components on a single SoC FPGA device platform further simplifies design complexity and reduces overall system cost. Figure 3 illustrates a simple industrial motor control system in which the FPGA now functions as the SoC, integrating DSP blocks, memory, video graphics controllers, motor encoders, and other components. You can simply add PHYs and other analog and power components to complete the design.

Figure 3. FPGA as SoC Motion/Motor Control

![Motion/Motor Control Board](image)
In addition, motor control applications often require a feedback mechanism to calculate current speed and position. Many optimized digital encoder interface IP cores are available only as IP for FPGAs, supporting the use of an FPGA for the interface. IP integration on the FPGA reduces board size, component count, assembly complexity, and stocking requirements. This integration increases system reliability with fewer components on the board. Altera FPGAs support many other system functions such as embedded processors, DSP blocks, LCD displays, and video processors.

Figure 4 illustrates another application example with the FPGA acting as a coprocessor in a video surveillance application. The video surveillance market is increasingly adopting wide dynamic range (WDR) camera sensors capable of distinguishing target objects from the background through adverse lighting conditions. Only FPGAs have the bandwidth to act as the coprocessor for the WDR image sensor pipeline (ISP), feeding the video stream to the DSP device for video encoding, such as H.264. A DSP device lacks the bandwidth and interfaces to handle WDR ISP, and lacks the performance to run additional surveillance functions, such as video analytics.

Figure 4. FPGA as Coprocessor—WDR IP Surveillance Camera
Alternatively, Figure 5 shows the FPGA as SoC in the video surveillance application. When used as a SoC, FPGAs enable you to integrate all components—ISP, video analytics, encoding, and networking—in a single FPGA device. This technique eliminates the need for a back-end DSP device, and provides a more compact and integrated design.

**Figure 5. FPGA as SoC—WDR IP Surveillance Camera**

Figure 6 shows the block diagram for the example system implemented on the Cyclone® V SoC.

**Figure 6. SoC Block Diagram—WDR IP Surveillance Camera**
Reprogrammability

FPGA reprogrammability enables you to adapt to changing standards and support design reuse. Even if you target a single MCU, DSP, ASSP, or ASIC solution for your industrial application, many applications still require a separate device, such as an optional fieldbus-specific ASIC or FPGA, to handle features like industrial communications, as shown in Figure 7. When networking specifications or feature requirements change, you are often forced to create multiple PCBs to support different protocols and features, requiring additional software porting cycles on each platform. This can significantly increase the total solution cost.

Figure 7. Fieldbus Migration to Industrial Ethernet

Alternatively, you can use an FPGA as the communication coprocessor. You can design one communications subsystem, change the networking protocol at any time, and support multiple products on a single hardware platform. You can gain even more flexibility by integrating the main MCU or DSP control functions, multiple processors, and other IP and interfaces into a single FPGA design to create a smaller device footprint and save on space and cost.

With the ability to leverage one platform for multiple products, you can realize significant time to market advantages of several months or more because you have less hardware to develop and your software porting matrix is simplified.

Performance Scaling

A key part of any industrial control system is the processing functions of a host/primary MCU, DSP, ASIC, or ASSP device. When performance is the design challenge, FPGAs provide the following ways to scale the processing performance, as illustrated in Figure 8.

- Use either a high-performance external processor along with one to multiple embedded processors inside the FPGA. You can also integrate all processing functions into the FPGA as the SoC.
- Add custom instructions in line with your processor code to accelerate specific processor instructions; floating point is a great example.
Accelerate data transformation with application-specific hardware, like DSP blocks.

**Figure 8. FPGA Performance Scaling Methods**

- Perform asymmetrical multicore processing on a single chip, or
- Use FPGA as an I/O companion chip (coprocessor) with (optional) Nios II processors
- Accelerate individual CPU performance with application-specific instructions
- Accelerate data transformation algorithms with application-specific hardware such as DSP blocks

**Multicore Processing**

For flexible multiprocessor designs, you can choose from several implementations. Embedded industrial designers are commonly interested in asymmetrical coprocessing, with the FPGA as either the I/O companion chip or SoC. Asymmetric multiprocessing means that multifunction products can have a dedicated processor for each main function. This is especially suited to today’s demanding applications, such as smart phones. Developers formerly built systems such as this with multiple processors on the PCB. Now you can accomplish this with dedicated processing blocks partitioned within a single FPGA, as shown in **Figure 9**.

**Figure 9. FPGA as SoC Asymmetric Multicore and as Coprocessor**
An example of this type of application is a high-performance servo drive that requires a primary, high-performance processor (or multiple processors) to perform each main function. A dedicated processor executes the application code, a communications processor provides the fieldbus or Ethernet link, a graphics or image processor provides the display, and includes other custom logic and interfaces like digital motor encoders, PWM functions, and power control. You can integrate all of these functions into the FPGA either as a coprocessor or complete SoC.

**Custom Instructions**

You can scale processor performance by adding custom instructions in-line with the processor code. This technique accelerates specific processor instructions, as illustrated in Figure 10.

**Figure 10. Custom Instruction Performance Gains**

![Custom Instruction Performance Gains Diagram]

You can accelerate time-critical software algorithms by adding custom instructions to the embedded processor instruction set. The example in Figure 10 shows how you can add custom instruction logic to the arithmetic logic unit (ALU) of Altera’s Nios® II processor. Using custom instructions reduces a complex sequence of standard instructions to a single in-line instruction implemented in hardware. You can use this feature for a variety of applications. For example, you can optimize software inner loops for DSP, packet header processing, and computation-intensive applications. The Quartus® II software provides a configuration GUI that supports up to 256 custom instructions to the Nios II processor. The example in Figure 10 uses a 64 Kilobyte (KB) CRC buffer. The custom instruction can accelerate CPU performance by up to 27 times faster than software-only operation in a Nios II processor.

The Nios II processor single-precision, floating-point custom instructions are another good example of accelerating processor operations. These instructions accelerate FPGA performance significantly for division, multiplication, subtraction, and addition functions. Other processor architectures operate on similar principles. The actual performance acceleration of custom instructions may vary by processor and custom instruction.

For more information about Nios II Floating-Point Custom instructions, refer to *Using Nios II Floating-Point Custom Instructions Tutorial* and the *Nios II Custom Instruction User Guide*. 


Hardware Acceleration

In addition to custom instructions, you can use hardware accelerators, such as DSP blocks, video blocks, and other IP, to clear data bottlenecks. Figure 11 illustrates the use of concurrent, or parallel, data coprocessing to increase system performance by up to 530 times faster than the same Nios II processor system running only custom instructions. During concurrent data coprocessing, the central processing unit (CPU) of the processor starts and stops the coprocessor, the coprocessor fetches data and stores results, and the CPU runs application code concurrently. This is ideal for block data operations, such as DSP functions often used in motor or motion control applications.

Figure 11. Hardware Accelerators Clear Processor Bottlenecks

Obsolescence Protection

The long life cycles of FPGAs reduce the risk of product obsolescence. The life cycle of Altera FPGAs aligns well with the long life cycles of industrial equipment, thus enabling a consistent supply of devices, as shown in Figure 12.

Figure 12. Altera FPGA Alignment with Industrial Life Cycles
Most MCU, DSP, or ASSP devices have significantly shorter life cycles than FPGAs because their vendors typically obsolete mature devices sooner than Altera. These types of devices are designed to fulfill specific applications for high-volume customers over a shorter period of time. In addition, although current ASIC devices in production may have a life cycle of 15 years or more, many are nearing their end-of-life, forcing designers to consider other long-term options such as FPGAs. Although new ASIC designs are in development, designers often cannot change these products fast enough to keep pace with evolving standards or new features required over time.

Conversely, FPGAs serve a wide range of applications and markets and are independent of any particular application for volume production. Therefore, it is cost effective for Altera to manufacture FPGAs over a longer period. You can better manage the stability of the supply chain, which may include many other semiconductor components. While using an FPGA platform for your design, you can update and change your designs, at any time. You can also reuse IP and port designs to newer FPGA families in a much less time than it takes to design a new MCU, DSP, ASSP, or ASIC.

Over time, Altera FPGAs help you improve the commercial viability of multiple product lines, while helping you contain the cost of product obsolescence.

**Familiar Tools**

Altera provides embedded industrial designers with powerful and easy to use development tools—such as the Quartus II design software, MegaCore® IP library, Qsys system integration tool, and the Eclipse-based Nios II Embedded Design Suite—that complement the FPGA hardware to streamline your design flow.

**Quartus II Design Software**

The GUI-based Quartus II software, available as a free web-edition or fully licensed version, addresses productivity and performance needs with a design flow methodology that includes system design and timing closure methodologies, in-system verification, and third-party EDA tool support, as shown in Figure 13.

**Figure 13. Quartus II Design Flow**
The Quartus II software accelerates your design flow with support for various design entry methods, scripting, incremental compilation, system-level integration, IP parameterization, I/O pin analysis, and synthesis options. At the verification and board levels, the Quartus II software provides the TimeQuest timing analyzer, power analysis tool, a floorplanning chip planner, SignalTap™ II logic analyzer, register transfer level (RTL) viewer, and third-party verification support.

Getting started designing with the Quartus II software is as easy as following three simple steps:

1. Run the New Project Wizard to quickly specify the project name, location, top-level entity, design files, target device, and optional third-party EDA tools for the project.

2. Complete the design, run timing analysis and synthesis to build netlist.

3. Compile the design to generate device programming files.

Figure 14 shows the Quartus II main application window.

**Figure 14. Quartus II Main Application Window**
MegaCore IP Library

Altera and its third-party IP partners offer a broad portfolio of off-the-shelf, configurable IP cores optimized for Altera devices. This IP includes components such as Altera's Nios II embedded processor, DSP modules, video IP suite, and many standard and popular interfaces like memory controllers, CAN, USB, and Ethernet. This licensed and unlicensed IP is delivered and installed with the Quartus II design software. You can request partner IP directly from the Altera website. The IP is modular, reusable, and easy to use and program into the FPGA via Qsys. Qsys also supports development and use of your own IP and interfaces.

In addition, Altera and its partners develop and deliver reference designs that show efficient solutions for common system design problems. You can download these reference designs directly from the Altera website, or you can use the automated request form, or you can contact partner IP providers directly.

For additional industrial IP available from Altera’s IP partners, visit Altera’s Industrial Partners website.

Qsys

Qsys is a system integration tool included as part of the Quartus II software. Qsys captures system-level hardware designs at a high level of abstraction and simplifies the task of defining and integrating customized IP components. These components include verification IP cores, and other design modules. Qsys facilitates design reuse by packaging and integrating your custom IP components with Altera and third-party IP components. Qsys automatically creates interconnect logic from the high-level connectivity that you specify, thereby eliminating the error-prone and time-consuming task of writing HDL to specify system-level connections.

Using the Qsys system integration tool, you can select the appropriate configuration options for each IP component. Qsys as shown in Figure 15 simplifies the process of customizing and integrating IP components into systems.

Figure 15. Qsys
Standard Eclipse Software Tools

Typically, any system that requires a degree of control processing requires an embedded processor, especially if the processor must be contained within the SoC design. For those designers acquainted with software tools, Altera provides the Eclipse-based Nios II Embedded Design Suite, the Nios II embedded processor, and support for standard operating system (OS) and real-time operating system (RTOS) from a number of popular vendors.

With such familiar GUI-based development tools, the software team plays an integral part in the design flow. Your hardware and software team can capitalize on standard operating systems, board support packages (BSPs), and their application software expertise to port applications to run on one FPGA platform instead of across multiple MCU or DSP devices. You can apply previous software expertise with MCU or DSP programming to programming embedded processors—such as the Nios II embedded processor (using Eclipse-based tools), the ARM® Cortex M1, and the Freescale™ ColdFire® V1 cores—all available for use with Altera FPGAs. The development tool flow and operating systems (such as Linux) are very similar to those used in developing code for a discrete processor. Popular open-source operating systems such as Linux and eCOS are supported on FPGA-based processors, so you benefit from the active developer community creating new applications and features. These improvements and features can potentially save you many hours of effort in developing and supporting a product throughout its lifetime.

In addition, C code is portable across processor architectures. For example, The Nios II Software Build Tools (SBT) for Eclipse consist of a set of plug-ins based on the popular Eclipse framework and the Eclipse C/C++ development toolkit (CDT) plug-ins. The Nios II SBT for Eclipse provide a consistent development platform that works for all Nios II processor systems. These Eclipse tools improve software productivity for large software applications and team-based software design. You can accomplish all Nios II software development tasks within Eclipse, including creating, editing, building, running, debugging, and profiling programs.

For more information about the Nios II SBT, refer to the Nios II Software Developer’s Handbook, or to the Altera Training website.

Conclusion

Altera FPGAs provide the flexibility to adapt industrial designs to changing requirements and lower total solution costs. With a single FPGA, you can easily integrate part of your design into a single device, and then re-program your FPGA-based design, at any time—in both local and remote locations. This approach maximizes your design’s ability to change with evolving standards, while minimizing the number of board designs required to support each protocol standard or each additional feature.

Altera FPGAs are ideal for parallel signal processing and therefore ideal for any system requiring a performance boost via hardware acceleration. Parallel hardware in the FPGA means no performance cost to add more controllers and features. You can accelerate performance with embedded processors and IP blocks on an FPGA used as either a coprocessor or SoC in your design.
Your software team can also capitalize on standard OS and BSP, and application software expertise and port applications to run on one FPGA platform instead of across multiple MCU or DSP devices. C code is portable across processor architectures.

One FPGA platform can support multiple product lines and provide a commercially meaningful, fast, and cost-efficient way to deploy solutions to market. The integration and flexibility benefits of FPGAs, such as the MAX 10 or Cyclone family of FPGA devices, enable you to deliver products to market faster than with other technologies, thus maximizing market share, and extending the life cycle of your industrial designs.

**Getting Started**

If you’re new to FPGAs and want to become familiar with FPGA soft embedded processors and development tools, the BeMicro SDK shown in Figure 16 is an excellent starting point. You can learn more about this kit on [www.altera.com/max10](http://www.altera.com/max10).

**Figure 16. BeMicro SDK**
You can expand your design capabilities via a variety of full-featured development kits, like the Cyclone IV E Industrial Networking Kit (INK), as shown in Figure 17. To learn more about the Industrial Networking Kit, please visit the Industrial Networking Kits page of the Altera website.

Figure 17. Industrial Networking Kit, Featuring Altera Cyclone IV E FPGA

Further Information

- Altera Industrial Website
  www.altera.com/end-markets/industrial/ind-index.html
- White Paper: Lowering the Total Cost of Ownership in Industrial Applications
- White Paper: Building an IP Surveillance Camera System with Low Cost FPGAs
- Webcast: 3 Reasons to Use FPGAs in Your Industrial Applications
  www.altera.com/education/webcasts/all/wc-2011-use-fpgas-industrial-applications.html
- Video: 3 Ways to Quickly Adapt to Changing Ethernet Protocols
- More Industrial Videos and Webcasts

Acknowledgements

- Jason Chiang, Sr. Technical Marketing Manager, Altera Corporation
- Stefano J. Zammattio, Product Manager, Altera Corporation
About Altera

As the programmable logic pioneer, Altera delivers innovative technologies that system designers can count on to rapidly and cost effectively innovate, differentiate, and win in their markets. With our fabless business model, we can focus on developing technically advanced FPGAs and CPLDs.

Using an Altera industrial-grade FPGA as a coprocessor or SoC brings flexibility to industrial applications. Providing a single, highly integrated platform for multiple industrial products, an Altera FPGA can substantially reduce development time and risk. Altera FPGAs offer the following advantages:

- Design integration through hard IP blocks, embedded processors, transceivers, and other functions-to increase application functionality and lower total costs
- Reprogrammability, even in the field, to support evolving Industrial Ethernet protocols and changing design requirements
- Performance scaling via embedded processors, custom instructions, and DSP blocks
- Obsolescence protection, plus a migration path to future FPGA families, which supports the long life cycles of industrial equipment
- Familiar tools, use familiar, powerful, and integrated tools to simplify design and software development, IP integration, and debugging.

Document Revision History

Table 1 lists the revision history for this document.

Table 1. Document Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>September 2014</td>
<td>2.0</td>
<td>Added MAX 10 FPGA support information and updated figures.</td>
</tr>
<tr>
<td>February 2011</td>
<td>1.0</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>