

# Radiation Hardened level translating I<sup>2</sup>C, SMBUS, SPI 16-bit I/O expander

#### 1 GENERAL DESCRIPTION

The APIO16/AFIO16 is a 16-bit radiation-hardened level translating I<sup>2</sup>C, SMBUS, SPI 16-bit I/O expander designed for harsh environments, such as space and medical applications. It provides voltage-level translation and bi-directional communication over I<sup>2</sup>C, SMBUS, or SPI interfaces, supporting low-voltage controllers while driving higher voltage peripherals.

The APIO16/AFIO16 features extensive circuit techniques throughout, including triple modular redundancy, self correcting digital circuits and Dual Interlocked storage CEll (DICE) latches to ensure a high level of immunity to single-event transients (SET) and single event upset (SEU) without requiring additional redundant devices.

The APIO16/AFIO16 supports up to 16 I<sup>2</sup>C addresses configured via dedicated pins, and three SPI chip-select inputs allow multi-device SPI operation with minimal additional decoding logic. The open-drain INTB pin alerts the controller of input changes.

The APIO16 is the Low Earth Orbit (LEO) variant with 30 krad TID assurance at maximum power supply while the AFIO16 is the Geosynchronous Earth Orbit (GEO) variant with 300 krad TID assurance at the maximum power supply. These two variants have unique die each architected for its intended mission orbit.



#### 1.1 FEATURES

- · 16-bit general purpose parallel I/O expansion
- Supports SMBUS, 1 MHz I<sup>2</sup>C, and 25 MHz SPI
- Built-in level shifting in voltage range of 1.4 V to 5.5 V
- I<sup>2</sup>C supports 4 pin configurable address bits allowing up to 16 APIO16/AFIO16 devices (256 I/Os) on single I<sup>2</sup>C bus
- SEL, SEU, SEFI Immune to LET of 75 MeV-cm2/mg
- SET Immune to LET of 75 MeV-cm2/mg for  $V_{CCI} \geq 1.8 \ V$  and  $V_{CCP} > 1.8 \ V$
- · Radiation Lot Acceptance at TID 30 krad (Si), LEO
- Radiation Lot Acceptance at TID 300 krad (Si), GEO
- Schmitt triggered inputs on all interface/port pins
- Open drain interrupt output (INTB)
- · 25 mA source/sink drive strength
- · Cold spareable I/Os with zero power penalty
- Meets NASA's ASTM E595 outgassing specification

#### **DEVICE INFORMATION**

| PART NUMBER | GRADE                | Package          |
|-------------|----------------------|------------------|
| APIO16ANT-R | A-Grade Flight (LEO) |                  |
| APIO16BNT-R | B-Grade Flight (LEO) |                  |
| APIO16CNT-R | C-Grade Flight (LEO) | TSSOP-28 Plastic |
| APIO16ENT-R | E-Grade              | 6.4mm x 9.7mm    |
| AFIO16ANT-R | A-Grade Flight (GEO) |                  |
| AFIO16BNT-R | B-Grade Flight (GEO) | mass = 95 mg     |
| AFIO16CNT-R | C-Grade Flight (GEO) |                  |
| AFIO16ENT-R | E-Grade              |                  |

#### 1.2 APPLICATIONS

- · Bus expansion
- MCU/Processor wake/sleep support
- · Power sequencing and domain control
- · Dynamic Voltage Scaling (DVS) control
- · Phased-array antenna element control
- · Telemetry and remote sensing
- Fault containment, signal sensing with remote interrupt
- Basic DACs/ADCs
- Rad-hard data/configuration storage

# APIO16/AFIO16 DATASHEET

# Rad-Hard I/O expander



### **CONTENTS**

| 1  | General Description                                                                         | 1        |    |          | 6.6.1          | Register 0                                                         |            |
|----|---------------------------------------------------------------------------------------------|----------|----|----------|----------------|--------------------------------------------------------------------|------------|
|    | 1.1 Features                                                                                | 1<br>1   |    |          | 6.6.2<br>6.6.3 | Register 1                                                         |            |
|    |                                                                                             | •        |    |          | 6.6.4          | Register 3                                                         |            |
| 2  | Acronyms and Abbreviations                                                                  | 3        |    |          | 6.6.5          | Register 4                                                         | 27         |
| 3  | Pin Configuration                                                                           | 4        |    |          | 6.6.6          | Register 5                                                         |            |
|    |                                                                                             |          |    |          | 6.6.7<br>6.6.8 | Register 6                                                         |            |
| 4  | Electrical Characteristics                                                                  | 6        |    | 6.7      |                | cation Circuits                                                    |            |
|    | <ul><li>4.1 Absolute Maximum Ratings</li><li>4.2 Recommended Operating Conditions</li></ul> | 6<br>7   |    |          | 6.7.1          | Basic I <sup>2</sup> C operation                                   |            |
|    | 4.3 Electrical Characteristics                                                              | 8        |    |          | 6.7.2          | I <sup>2</sup> C connection to FPGA low volt-                      |            |
|    |                                                                                             |          |    |          | 672            | age bank                                                           | 28         |
| 5  | Typical Characteristics                                                                     | 13       |    |          | 6.7.3          | Sizing the pull-up resistors for SDA and SCLK for I <sup>2</sup> C | 29         |
| 6  | Detailed Description                                                                        | 17       |    |          | 6.7.4          | Basic SPI operation                                                |            |
|    | 6.1 Overview                                                                                | 17       |    |          | 6.7.5          | Using CSB0, CSB1, CSB2 to multi-                                   |            |
|    | 6.2 Functional Block Diagram                                                                | 17       |    |          |                | plex many devices in SPI mode                                      |            |
|    | 6.3 Detailed Functional Modes                                                               | 17       |    | 6.8      |                | t Guidelines                                                       |            |
|    | 6.3.1 Power-On Reset (POR) V <sub>CCI</sub> 6.3.2 Power-On Reset (POR) V <sub>CCP</sub>     | 17<br>18 |    | 6.9      |                | Handling                                                           | 3′<br>3′   |
|    | 6.3.3 RESETB                                                                                | 18       |    |          | 6.9.1<br>6.9.2 | I <sup>2</sup> C illegal command                                   |            |
|    | 6.3.4 MODE                                                                                  | 18       |    |          | 6.9.3          | I <sup>2</sup> C target acknowledge fail                           |            |
|    | 6.3.5 PORTS                                                                                 | 18       |    |          | 6.9.4          | I <sup>2</sup> C target data send to controller                    | _          |
|    | 6.3.6 INTB                                                                                  | 19       |    |          |                | fail                                                               |            |
|    | 6.4 I <sup>2</sup> C Operation                                                              | 19<br>20 |    |          | 6.9.5          | I <sup>2</sup> C stop detect                                       |            |
|    | 6.4.1 I <sup>2</sup> C timing diagrams                                                      | 22       |    |          | 6.9.6          | I <sup>2</sup> C start detect                                      |            |
|    | 6.4.3 I <sup>2</sup> C read                                                                 | 22       |    |          | 6.9.7<br>6.9.8 | SPI illegal command                                                |            |
|    | 6.5 SPI Operation                                                                           | 23       |    |          | 6.9.9          | Extremely long transactions                                        |            |
|    | 6.5.1 SPI Protocol Overview                                                                 | 23       |    |          | 0.7.7          | Extremely long transactions                                        | J          |
|    | 6.5.2 SPI timing diagrams                                                                   | 24<br>25 | 7  | Pacl     | kaging         | Information                                                        | 32         |
|    | 6.5.4 SPI read                                                                              | 25       | 8  | Ord      | oring Ir       | nformation                                                         | 33         |
|    | 6.5.5 SPI read 4-wire                                                                       | 25       | 0  | Olu      | ering ii       | Hormation                                                          | <b>J</b> . |
|    | 6.5.6 SPI read 3-wire                                                                       |          | 9  | Rev      | ision H        | istory                                                             | 35         |
|    | 6.5.7 SPI read from port                                                                    |          | 10 | امما     | . I            |                                                                    | 26         |
|    | 6.6 Register Descriptions                                                                   | 26       | 10 | Lega     | at             |                                                                    | 36         |
|    |                                                                                             |          |    |          |                |                                                                    |            |
| LI | IST OF TABLES                                                                               |          |    |          |                |                                                                    |            |
|    |                                                                                             |          |    |          |                |                                                                    |            |
|    | 1 Device Pinout                                                                             | 5        |    | 11       |                | 6 registers                                                        |            |
|    | <ul><li>Absolute Maximum Ratings</li><li>Recommended Operating Conditions</li></ul>         | 6<br>7   |    | 12<br>13 |                | port 0 register                                                    |            |
|    | 4 Thermal Information                                                                       | 7        |    | 14       | Outpu          | it port 0 register                                                 | 26         |
|    | 5 Electrical Characteristics: General                                                       | 8        |    | 15       | Outpu          | ıt port 1 register                                                 | 27         |
|    | 6 Electrical Characteristics: General                                                       | 9        |    | 16       | Polari         | ty port 0 register                                                 | 27         |
|    | 7 Electrical Characteristics: General                                                       | 10       |    | 17       |                | ty port 1 register                                                 |            |
|    | 8 Electrical Characteristics: I2C/SMBUS                                                     | 11       |    | 18       |                | guration port 1 register                                           | 27         |
|    | operation 9 Electrical Characteristics: SPI operation                                       | 11<br>12 |    | 19<br>20 |                | guration port 1 register                                           |            |
|    | 10 APIO16/AFIO16 I2C Address                                                                | 19       |    | 21       |                | ing Information                                                    |            |
|    |                                                                                             | -        |    |          |                |                                                                    |            |

# APIO16/AFIO16 DATASHEET

# Rad-Hard I/O expander



### **LIST OF FIGURES**

| 1  | Device Pinout                             | 4  | 12 | I2C timing diagram for two write operations | 20 |
|----|-------------------------------------------|----|----|---------------------------------------------|----|
| 2  | I_VCCI_Q vs Temperature                   | 13 | 13 | I2C port read timing specifications         | 20 |
| 3  | I_VCCP_Q vs Temperature                   | 13 | 14 | I2C timing diagram for I2C specifications . |    |
| 4  | V <sub>OL_P</sub> vs Temperature          |    | 15 | SPI timing specifications                   |    |
| 5  | V <sub>OL_P</sub> vs Temperature          |    | 16 | SPI example write register 2 then write     |    |
| 6  | $V_{OH\_P}$ vs Temperature                |    | 10 | register 3                                  | 24 |
| 7  | $V_{OH\_P}$ vs Temperature                |    | 17 | SPI example read register                   |    |
| 8  | I <sub>VCCP_Q</sub> vs swept port voltage |    | 10 |                                             |    |
| 9  | Block diagram                             | 17 | 18 | Basic I <sup>2</sup> C application          |    |
| 10 | simplified port pin schematic             |    | 19 | Basic SPI application                       | 30 |
| 11 | I2C timing diagram for single write oper- |    | 20 | Package Mechanical Drawing                  | 32 |
|    | ation                                     | 20 | 21 | Part Number Decoder                         | 34 |

### **2 ACRONYMS AND ABBREVIATIONS**

| ESD  | Electrostatic Discharge           | POR | Power On Reset       |
|------|-----------------------------------|-----|----------------------|
| RHA  | Radiation Hardness Assurance      | SEE | Single Event Effects |
| SEFI | Single Event Functional Interrupt | SEL | Single Event Latchup |
| SET  | Single Event Transient            | TID | Total Ionizing Dose  |
| TMR  | Triple Modular Redundancy         | CDM | Charged-device Mode  |
| HBM  | Human-body Model                  |     |                      |



### **3 PIN CONFIGURATION**

Figure 1 shows the pin assignments for the TSSOP-28 package APIO16/AFIO16 device.



Figure 1: APIO16/AFIO16 device pinout overview



Table 1: APIO16/AFIO16 device pinout description

| PIN NAME(S) & NUMBER(S) DESCRIPTION |        |                                     |                                                                                                                                                   |  |
|-------------------------------------|--------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                | NUMBER | MODE = low (I <sup>2</sup> C)       | MODE = high (SPI)                                                                                                                                 |  |
| SDA/MOSI                            | 27     | I <sup>2</sup> C SDA <sup>(1)</sup> | SPI MOSI input <sup>(1)</sup>                                                                                                                     |  |
| SCL/SCLK                            | 26     | I <sup>2</sup> C SCL <sup>(1)</sup> | SPI SCLK input <sup>(1)</sup>                                                                                                                     |  |
| A0/MISO                             | 25     | Address bit A0 <sup>(1)</sup>       | MISO tri-state output <sup>(1)</sup>                                                                                                              |  |
| A1/CSB0                             | 24     | Address bit A1 (1)                  | Active low chip select CSB0 <sup>(1)</sup>                                                                                                        |  |
| A2/CSB1                             | 23     | Address bit A2 <sup>(1)</sup>       | Active low chip select CSB1 <sup>(1)</sup>                                                                                                        |  |
| A3/CSB2                             | 5      | Address bit A3 <sup>(1)</sup>       | Active low chip select CSB2 <sup>(1)</sup>                                                                                                        |  |
| INTB                                | 1      |                                     | ctive low interrupt output, pull-up to a 5.5V maximum pull-up resistor                                                                            |  |
| RESETB                              | 3      |                                     | set input pull-up to <b>V</b> <sub>CCI</sub> if not required <sup>(1)</sup>                                                                       |  |
| MODE                                | 4      |                                     | erates with an I <sup>2</sup> C interface, if high, part operates with an Tie to <b>V</b> <sub>SS</sub> or <b>V</b> <sub>CCI</sub> <sup>(1)</sup> |  |
| VCCI                                | 2      | Supply voltag                       | e for all pins other than ports                                                                                                                   |  |
| P0_0                                | 6      | Port 0 input/o                      | output 0 <sup>(2)</sup>                                                                                                                           |  |
| P0_1                                | 7      | Port 0 input/o                      | output 1 <sup>(2)</sup>                                                                                                                           |  |
| P0_2                                | 8      | Port 0 input/o                      | output 2 <sup>(2)</sup>                                                                                                                           |  |
| P0_3                                | 9      | Port 0 input/o                      | output 3 <sup>(2)</sup>                                                                                                                           |  |
| P0_4                                | 10     | Port 0 input/o                      | output 4 <sup>(2)</sup>                                                                                                                           |  |
| P0_5                                | 11     | Port 0 input/o                      | output 5 <sup>(2)</sup>                                                                                                                           |  |
| P0_6                                | 12     | Port 0 input/o                      | output 6 <sup>(2)</sup>                                                                                                                           |  |
| P0_7                                | 13     | Port 0 input/o                      | output 7 <sup>(2)</sup>                                                                                                                           |  |
| VSS                                 | 14     | Ground                              |                                                                                                                                                   |  |
| P1_0                                | 15     | Port 1 input/c                      | output 0 <sup>(2)</sup>                                                                                                                           |  |
| P1_1                                | 16     | Port 1 input/c                      | output 1 <sup>(2)</sup>                                                                                                                           |  |
| P1_2                                | 17     | Port 1 input/c                      | output 2 <sup>(2)</sup>                                                                                                                           |  |
| P1_3                                | 18     | Port 1 input/c                      | output 3 <sup>(2)</sup>                                                                                                                           |  |
| P1_4                                | 19     | Port 1 input/c                      | output 4 <sup>(2)</sup>                                                                                                                           |  |
| P1_5                                | 20     | Port 1 input/c                      | output 5 <sup>(2)</sup>                                                                                                                           |  |
| P1_6                                | 21     | Port 1 input/c                      | output 6 <sup>(2)</sup>                                                                                                                           |  |
| P1_7                                | 22     | Port 1 input/c                      | output 7 <sup>(2)</sup>                                                                                                                           |  |
| VCCP                                | 28     | Supply voltag                       | e for ports, tied to <b>V</b> <sub>CCP</sub>                                                                                                      |  |

<sup>(1)</sup> Referenced to **V**<sub>CCI</sub>

<sup>(2)</sup> Referenced to V<sub>CCP</sub>



#### **4 ELECTRICAL CHARACTERISTICS**

The sign convention for current follows JEDEC standards with negative values representing current sourced from the device and positive values representing current sunk into the device.

#### 4.1 ABSOLUTE MAXIMUM RATINGS

Excursions beyond the values listed in Table 2 may cause permanent damage to the device. Proper function of the device cannot be guaranteed if these values are exceeded, and long-term device reliability may be affected. Functionality of the device at these values, or beyond those listed in Recommended Operating Conditions (Table 3) is not guaranteed.

All parameters are specified across the entire operating temperature range unless otherwise specified.

Table 2: Absolute Maximum Ratings

| SYMBOL                              | PARAMETER                                                                                              |             |              | UNITS |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|-------------|--------------|-------|
| V <sub>CCI</sub> , V <sub>CCP</sub> | Supply voltage                                                                                         |             | -0.3 to +5.5 | V     |
| Vı                                  | INTB, RESETB, MODE, Port pins (P0_x, P1_x), A0/MISO, A1/CSB0, A2/CSB1, A3/CSB2, SCL/SCLK, and SDA/MOSI |             |              |       |
| I <sub>IK</sub>                     | I <sub>IK</sub> Maximum current into input pins                                                        |             |              |       |
| Io                                  | Maximum current into output pins                                                                       | -100 to 100 | mA           |       |
| I <sub>ccı</sub>                    | Maximum current into V <sub>CCI</sub> pin                                                              | -100 to 100 | mA           |       |
| I <sub>CCP</sub>                    | Maximum current into V <sub>CCP</sub> pin                                                              |             | -100 to 420  | mA    |
| I <sub>VSS</sub>                    | Maximum current out of V <sub>SS</sub> pin                                                             |             | -420 to 100  | mA    |
| V <sub>ESD</sub>                    | ESD Voltage                                                                                            | НВМ         | > 1000       | V     |
| VESD                                | L3D Voltage                                                                                            | CDM         | > 500        | ٧     |
| Tj                                  | Operating junction temperature range                                                                   |             | -55 to +150  | °C    |
| T <sub>STG</sub>                    | Storage temperature range                                                                              | -65 to +150 | °C           |       |



### 4.2 RECOMMENDED OPERATING CONDITIONS

All recommended parameters below are specified across the entire operating temperature range unless otherwise specified.

**Table 3:** Recommended Operating Conditions

| SYMBOL                              | PARAMETER                                                                                              | CONDITIONS                      | MIN  | MAX              | UNITS |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------|------|------------------|-------|
| V <sub>CCI</sub> , V <sub>CCP</sub> | Supply voltages                                                                                        | T <sub>J</sub> = -55°C to 125°C | 1.65 | 5.5              | V     |
| VCCI, VCCP                          | Supply Voltages                                                                                        | T <sub>J</sub> = 0°C to 110°C   | 1.4  | 5.5              |       |
| Vı                                  | INTB, RESETB, MODE, Port pins (P0_x, P1_x), A0/MISO, A1/CSB0, A2/CSB1, A3/CSB2, SCL/SCLK, and SDA/MOSI |                                 | 0    | 5.5              | V     |
| V <sub>O_I</sub>                    | Output voltage on serial interface pins                                                                |                                 | 0    | V <sub>CCI</sub> | V     |
| V <sub>O_P</sub>                    | Output voltage on port pins                                                                            |                                 | 0    | $V_{CCP}$        | V     |
| I <sub>OL</sub>                     | LOW level output current per pin: serial interface and port pins                                       |                                 | -    | 25               | mA    |
| Іон                                 | HIGH level output current per pin: serial interface and port pins                                      |                                 | -    | -25              | mA    |
| I <sub>CCP</sub>                    | Current into V <sub>CCP</sub> pin                                                                      |                                 | -    | 410              | mA    |
| I <sub>VSS</sub>                    | Current out of V <sub>SS</sub> pin                                                                     |                                 | -    | -410             | mA    |

Table 4: Thermal Information

| SYMBOL          | PARAMETER                              | CONDITIONS                                          | MIN | TYP | MAX  | UNITS |
|-----------------|----------------------------------------|-----------------------------------------------------|-----|-----|------|-------|
| т.              | Operating junction temperature         | $V_{CCI}, V_{CCP} = 1.65 \text{ to } 5.5 \text{ V}$ | -55 | -   | +125 | °C    |
| l)              |                                        | $V_{CCI}$ , $V_{CCP}$ = 1.4 to 5.5 V                | 0   | -   | +110 |       |
| $R_{\theta JA}$ | Junction to ambient thermal resistance |                                                     | -   | 64  | -    | °C/W  |



#### 4.3 ELECTRICAL CHARACTERISTICS

All recommended parameters below are specified across the entire operating temperature range unless otherwise specified. Note that 1.65V to 5.5V operation is specified over the full temperature range (-55°C to 125°C), while 1.4 to 5.5V operation is specified over a reduced temperature range (0°C to 110°C).

Table 5: Electrical Characteristics: General

| SYMBOL                         | PARAMETER                                                                            | CONDITIONS                             | MIN   | TYP  | MAX  | UNITS |
|--------------------------------|--------------------------------------------------------------------------------------|----------------------------------------|-------|------|------|-------|
| V <sub>CCI_START</sub>         | V <sub>CCI</sub> POR start voltage                                                   |                                        | -     | 1.13 | 1.36 | V     |
| V <sub>CCP_START</sub>         | V <sub>CCP</sub> POR start voltage                                                   |                                        | -     | 1.13 | 1.36 | V     |
| V <sub>CCI_STOP</sub>          | V <sub>CCI</sub> POR stop voltage                                                    |                                        | 0.8   | 1.08 | -    | V     |
| V <sub>CCP_STOP</sub>          | V <sub>CCP</sub> POR stop voltage                                                    |                                        | 0.8   | 1.08 | -    | V     |
| V <sub>CCI_HYST</sub>          | V <sub>CCI</sub> POR hysteresis                                                      |                                        | 20    | 52   | 110  | mV    |
| V <sub>CCP_HYST</sub>          | V <sub>CCP</sub> POR hysteresis                                                      |                                        | 20    | 52   | 110  | mV    |
|                                | INTB, RESETB, MODE, AO/MISO,                                                         | V <sub>CCI</sub> = 5.5 V               | 1.65  | 2.6  | -    |       |
| V                              | A1/CSB0, A2/CSB1, A3/CSB2,<br>SCL/SCLK, and SDA/MOSI                                 | V <sub>CCI</sub> = 3.0 V               | 0.9   | 1.4  | -    | V     |
| V <sub>T</sub> -               | Negative-going threshold                                                             | V <sub>CCI</sub> = 1.65 V              | 0.495 | 0.73 | -    |       |
|                                | voltage                                                                              | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 0.42  | 0.6  | -    |       |
|                                |                                                                                      | V <sub>CCP</sub> = 5.5 V               | 1.65  | 2.6  | -    |       |
| V                              | Port pins (P0_x, P1_x)  Negative-going threshold  voltage                            | V <sub>CCP</sub> = 3.0 V               | 0.9   | 1.4  | -    | V     |
| V <sub>T-</sub>                |                                                                                      | V <sub>CCP</sub> = 1.65 V              | 0.495 | 0.73 | -    |       |
|                                |                                                                                      | V <sub>CCP</sub> = 1.4 V, 0°C to 110°C | 0.42  | 0.6  | -    |       |
|                                | INTB, RESETB, MODE, A0/MISO,<br>A1/CSB0, A2/CSB1, A3/CSB2,<br>SCL/SCLK, and SDA/MOSI | V <sub>CCI</sub> = 5.5 V               | -     | 3.0  | 3.85 |       |
| V <sub>T+</sub>                |                                                                                      | V <sub>CCI</sub> = 3.0 V               | -     | 1.7  | 2.1  | V     |
| V <sub>T+</sub>                | Positive-going threshold                                                             | V <sub>CCI</sub> = 1.65 V              | -     | 1.03 | 1.15 |       |
|                                | voltage                                                                              | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | -     | 0.88 | 0.98 |       |
|                                |                                                                                      | $V_{CCP} = 5.5 V$                      | -     | 3.0  | 3.85 |       |
| V <sub>T+</sub>                | Port pins (P0_x, P1_x) Positive-going threshold                                      | V <sub>CCP</sub> = 3.0 V               | -     | 1.7  | 2.1  | V     |
| ¥  +                           | voltage                                                                              | $V_{CCP} = 1.65 \text{ V}$             | -     | 1.03 | 1.15 |       |
|                                | 3                                                                                    | $V_{CCP}$ = 1.4 V, 0°C to 110°C        | -     | 0.88 | 0.98 |       |
|                                |                                                                                      | $V_{CCI} = 5.5 V$                      | 0.3   | 0.38 | -    |       |
| $\Delta 	extsf{V}_{	extsf{T}}$ | SCL/SCLK, and SDA/MOSI                                                               | V <sub>CCI</sub> = 3.0 V               | 0.22  | 0.32 | -    | V     |
|                                | Input hysteresis (V <sub>T+</sub> -V <sub>T-</sub> )                                 | V <sub>CCI</sub> = 1.65 V              | 0.15  | 0.29 | -    |       |
|                                |                                                                                      | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C | 0.15  | 0.29 | -    |       |
|                                |                                                                                      | V <sub>CCP</sub> = 5.5V                | 0.3   | 0.38 | -    |       |
| $\Delta 	extsf{V}_{	extsf{T}}$ | Port pins (P0_x, P1_x)                                                               | $V_{CCP}$ = 3.0 V                      | 0.22  | 0.32 | -    | V     |
|                                | Input hysteresis (V <sub>T+</sub> -V <sub>T-</sub> )                                 | V <sub>CCP</sub> = 1.65 V              | 0.15  | 0.29 | -    |       |
|                                |                                                                                      | $V_{CCP}$ = 1.4 V, 0°C to 110°C        | 0.15  | 0.29 | -    |       |



Table 6: Electrical Characteristics: General

| SYMBOL            | PARAMETER                         | CONDITIONS                                                           | MIN  | TYP  | MAX  | UNITS |
|-------------------|-----------------------------------|----------------------------------------------------------------------|------|------|------|-------|
|                   |                                   | $V_{CCP} = 5.5 \text{ V, } I_{OH\_P} = -25 \text{mA}$                | 4.55 | 4.96 | -    |       |
| V <sub>OH_P</sub> |                                   | V <sub>CCP</sub> = 3.0 V, I <sub>OH_P</sub> = -25mA                  | 1.8  | 2.33 | -    |       |
|                   | Port pin output high voltage, all | V <sub>CCP</sub> = 5.5 V, I <sub>OH_P</sub> = -10mA                  | 5.1  | 5.27 | -    |       |
| VOH_P             | port pins sourcing same current   | V <sub>CCP</sub> = 3.0 V, I <sub>OH_P</sub> = -10mA                  | 2.5  | 2.73 | -    | V     |
|                   |                                   | V <sub>CCP</sub> = 1.65 V, I <sub>OH_P</sub> = -10mA                 | 0.9  | 1.25 | -    |       |
|                   |                                   | $V_{CCP} = 1.4 \text{ V, } I_{OH\_P} = -4\text{mA,}$<br>0°C to 110°C | 1.05 | 1.22 | -    |       |
|                   |                                   | $V_{CCP} = 5.5 \text{ V, } I_{OL_P} = 25 \text{mA}$                  | -    | 0.27 | 0.43 |       |
|                   |                                   | $V_{CCP} = 3.0 \text{ V, } I_{OL_P} = 25\text{mA}$                   | -    | 0.31 | 0.57 |       |
| V <sub>OL_P</sub> | Port pin output low voltage, all  | $V_{CCP} = 5.5 \text{ V, } I_{OL_P} = 10 \text{ mA}$                 | -    | 0.12 | 0.2  |       |
| <b>V</b> OL_P     | port pins sinking same current    | $V_{CCP} = 3.0 \text{ V, } I_{OL_P} = 10 \text{mA}$                  | -    | 0.13 | 0.22 | V     |
|                   |                                   | $V_{CCP}$ = 1.65 V, $I_{OL_{-P}}$ = 10mA                             | -    | 0.17 | 0.34 |       |
|                   |                                   | V <sub>CCP</sub> = 1.4 V, I <sub>OL_P</sub> = 4mA,<br>0°C to 110°C   | -    | 0.08 | 0.16 |       |
|                   |                                   | $V_{CCI} = 5.5 \text{ V, } I_{OH\_I} = -25 \text{mA}$                | 4.9  | 5.0  | -    |       |
|                   | MISO pin output high voltage      | V <sub>CCI</sub> = 3.0 V, I <sub>OH_I</sub> = -25mA                  | 2.15 | 2.4  | -    |       |
| W.                |                                   | V <sub>CCI</sub> = 5.5 V, I <sub>OH_I</sub> = -10mA                  | 5.25 | 5.3  | -    |       |
| V <sub>OH_I</sub> |                                   | V <sub>CCI</sub> = 3.0 V, I <sub>OH_I</sub> = -10mA                  | 2.65 | 2.75 | -    | V     |
|                   |                                   | V <sub>CCI</sub> = 1.65 V, I <sub>OH_I</sub> = -10mA                 | 1.05 | 1.3  | -    |       |
|                   |                                   | V <sub>CCI</sub> = 1.4 V, I <sub>OH_I</sub> = -4mA,<br>0°C to 110°C  | 1.16 | 1.22 | -    |       |
|                   |                                   | $V_{CCI} = 5.5 \text{ V, } I_{OL_I} = 25 \text{mA}$                  | -    | 0.19 | 0.3  |       |
|                   |                                   | $V_{CCI} = 3.0 \text{ V, } I_{OL_I} = 25\text{mA}$                   | -    | 0.23 | 0.42 |       |
| $V_{OL_{I}}$      | INTB, MISO, SDA pins              | $V_{CCI} = 5.5 \text{ V, } I_{OL_I} = 10 \text{mA}$                  | -    | 0.08 | 0.13 |       |
| VOL_I             | output low voltage                | $V_{CCI} = 3.0 \text{ V, } I_{OL_I} = 10 \text{mA}$                  | -    | 0.09 | 0.18 | V     |
|                   |                                   | $V_{CCI}$ = 1.65 V, $I_{OL_{-I}}$ = 10mA                             | -    | 0.13 | 0.26 |       |
|                   |                                   | V <sub>CCI</sub> = 1.4 V, I <sub>OL_I</sub> = 4mA,<br>0°C to 110°C   | -    | 0.06 | 0.12 |       |
|                   |                                   | $V_{CCP} = 5.5V, V_{OH_P} = 5.1V$                                    | -    | -21  | -13  |       |
|                   |                                   | $V_{CCP} = 3.0 \text{ V, } V_{OH\_P} = 2.6 \text{ V}$                | -    | -17  | -9   |       |
| I <sub>OH_P</sub> | Port pin output high current      | $V_{CCP}$ = 1.65 V, $V_{OH_P}$ = 1.25 V                              | -    | -11  | -4.5 | mA    |
|                   |                                   | V <sub>CCP</sub> = 1.4 V, V <sub>OH_P</sub> = 1V,<br>0°C to 110°C    | -    | -9   | -3   |       |
|                   |                                   | $V_{CCP}$ = 5.5 V, $V_{OL_P}$ = 0.4 V                                | 28   | 52   | -    |       |
|                   |                                   | $V_{CCP}$ = 3.0 V, $V_{OL_P}$ = 0.4 V                                | 22   | 43   | -    |       |
| I <sub>OL_P</sub> | Port pin output low current       | $V_{CCP}$ = 1.65 V, $V_{OL_P}$ = 0.4 V                               | 14   | 28   | -    | mA    |
|                   |                                   | V <sub>CCP</sub> = 1.4 V, V <sub>OL_P</sub> = 0.4 V,<br>0°C to 110°C | 10   | 22   | -    |       |



Table 7: Electrical Characteristics: General

| SYMBOL               | PARAMETER                                                         | CONDITIONS                                                                                                                          | MIN | TYP  | MAX  | UNITS |
|----------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| _                    | Input leakage on RESETB, A0-A3,                                   | $V_{I} = 5.5V \text{ or } V_{SS} T_{j} = 25^{\circ} C$                                                                              | -1  | -    | 1    | uA    |
| I <sub>IP</sub>      | and any port pin configured as an input                           | V <sub>I</sub> = 5.5 V or V <sub>SS</sub> T <sub>j</sub> = 125°C                                                                    | -18 | -    | 2    | u/\   |
|                      | ·                                                                 | V <sub>CCI</sub> = 5.5V, V <sub>OH_I</sub> = 5.1V                                                                                   | -   | -21  | -13  |       |
| la                   | MISO pin                                                          | V <sub>CCI</sub> = 3.0 V, V <sub>OH_I</sub> = 2.6 V                                                                                 | -   | -17  | -9   |       |
| I <sub>OH_I</sub>    | output high current                                               | V <sub>CCI</sub> = 1.65 V, V <sub>OH_I</sub> = 1.25 V                                                                               | ı   | -11  | -4.5 | mA    |
|                      |                                                                   | V <sub>CCI</sub> = 1.4 V, V <sub>OH_I</sub> = 1 V,<br>0°C to 110°C                                                                  | -   | -9   | -3   |       |
|                      |                                                                   | V <sub>CCI</sub> = 5.5 V, V <sub>OL_I</sub> = 0.4 V                                                                                 | 28  | 52   | -    |       |
|                      | INTB, MISO pins,                                                  | V <sub>CCI</sub> = 3.0 V, V <sub>OL_I</sub> = 0.4 V                                                                                 | 22  | 43   | -    |       |
| I <sub>OL_I</sub>    | output low current                                                | V <sub>CCI</sub> = 1.65 V, V <sub>OL_I</sub> = 0.4 V                                                                                | 14  | 28   | -    | mA    |
|                      |                                                                   | V <sub>CCI</sub> = 1.4 V, V <sub>OL_I</sub> = 0.4,<br>0°C to 110°C                                                                  | 10  | 22   | -    |       |
|                      | Quiescent supply current<br>into V <sub>CCI</sub>                 | $V_{CCI}$ = 5.5 V, all ports inputs tied to $V_{SS}$ or 5.5 V, no communications, TID = 0 krad $T_j$ = 25°C                         | -   | 216  | 300  | ^     |
| I <sub>VCCI_Q</sub>  |                                                                   | $V_{CCI}$ = 5.5 V, all ports inputs tied to $V_{SS}$ or 5.5 V, no communications, TID = 0 krad $T_j$ = 125°C                        | -   | 358  | 1560 | uA    |
|                      | Quiescent supply current                                          | $V_{CCP}$ = 5.5 V, all ports inputs tied<br>to $V_{SS}$ or 5.5 V, no<br>communications, TID = 0 krad $T_j$ =                        | -   | 28   | 50   |       |
| I <sub>VCCP_Q</sub>  | into V <sub>CCP</sub>                                             | V <sub>CCP</sub> = 5.5 V, all ports inputs tied<br>to V <sub>SS</sub> or 5.5 V, no<br>communications, TID = 0 krad T <sub>j</sub> = | -   | 63   | 415  | uA    |
| $C_IP$               | Port pin capacitance when port configured as input <sup>(1)</sup> |                                                                                                                                     | -   | 11.5 | -    | pF    |
| t <sub>V_INTB</sub>  | Time from change on input<br>port to INTB valid                   |                                                                                                                                     | 500 | -    | 1500 | ns    |
| t <sub>RESET_W</sub> | Required RESETB pulse width                                       |                                                                                                                                     | 200 | -    | -    | ns    |
| t <sub>reset_r</sub> | Recovery from RESETB                                              |                                                                                                                                     | 300 | -    | -    | ns    |
| t <sub>RESET_A</sub> | Time for RESETB to affect ports                                   | -                                                                                                                                   | -   | -    | 200  | ns    |

<sup>(1)</sup> not tested in production



Table 8: Electrical Characteristics: I2C/SMBUS operation

| SYMBOL                    | PARAMETER                                                  | CONDITIONS                                                          | MIN     | TYP    | MAX  | UNITS |
|---------------------------|------------------------------------------------------------|---------------------------------------------------------------------|---------|--------|------|-------|
|                           | The following are from the I <sup>2</sup> C                | bus protocol and apply to the ho                                    | st inte | rface  |      |       |
|                           |                                                            | V <sub>SDA</sub> = 0.4V, V <sub>CCI</sub> = 3.0 V                   | 20      | 37     | -    |       |
| I <sub>OL_SDA</sub>       | I <sup>2</sup> C SDA pin low level                         | V <sub>SDA</sub> = 0.4 V, V <sub>CCI</sub> = 1.65 V                 | 8       | 19     | -    | mA    |
| 01_55/1                   | sink current                                               | V <sub>SDA</sub> = 0.4 V, V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C | 6       | 14     | -    |       |
| C <sub>I</sub>            | SCL, SDA input capacitance <sup>(1)</sup>                  |                                                                     | -       | 11.5   | -    | pF    |
|                           |                                                            | V <sub>CCI</sub> = 3.0                                              | -       | -      | 1000 |       |
| f <sub>SCL</sub>          | SCL clock frequency                                        | V <sub>CCI</sub> = 1.65 V                                           | -       | -      | 400  | kHz   |
|                           |                                                            | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C                              | -       | -      | 100  |       |
| t <sub>SCH</sub>          | SCL high time                                              |                                                                     | 260     | -      | -    | ns    |
| t <sub>SCL</sub>          | SCL low time                                               |                                                                     | 500     | -      | -    | ns    |
| t <sub>SP</sub>           | SCL, SDA maximum width of spike suppressed by input filter |                                                                     | 50      | -      | 200  | ns    |
|                           |                                                            | V <sub>CCI</sub> = 3.0                                              | 50      | -      | -    |       |
| t <sub>SDS_I2C</sub>      | Data setup time                                            | V <sub>CCI</sub> = 1.65                                             | 100     | -      | -    | ns    |
|                           |                                                            | V <sub>CCI</sub> = 1.4 V, 0°C to 110°C                              | 250     | -      | -    |       |
| t <sub>SDH_I2C</sub>      | Data hold time                                             |                                                                     | -       | -      | 0    | ns    |
| t <sub>ICR_I2C</sub>      | Input rise time                                            |                                                                     | -       | -      | 120  | ns    |
| t <sub>ICF_I2C</sub>      | Input fall time                                            |                                                                     | -       | -      | 120  | ns    |
| t <sub>BUF</sub>          | Bus free time<br>between stop and start                    |                                                                     | 500     | -      | -    | ns    |
| t <sub>STS</sub>          | Start or repeated start setup time                         |                                                                     | 260     | -      | -    | ns    |
| t <sub>STH</sub>          | Start or repeated start<br>hold time                       |                                                                     | 260     | -      | -    | ns    |
| t <sub>SPS</sub>          | Stop setup time                                            |                                                                     | 260     | -      | -    | ns    |
| t <sub>VD</sub>           | SCL low to valid data                                      |                                                                     | 450     | -      | -    | ns    |
| t <sub>VDACK</sub>        | SCL low to valid ACK                                       |                                                                     | 450     | -      | -    | ns    |
|                           | The following are device-specific                          | I <sup>2</sup> C interface specifications for the                   | APIO1   | 6/AFIO | 16   |       |
| t <sub>RST_INTB_I2C</sub> | Read of input port<br>to INTB valid                        |                                                                     | 500     | -      | 1550 | ns    |
| t <sub>VQ_I2C</sub>       | Write of output port<br>to port valid                      |                                                                     | 70      | -      | 400  | ns    |
| t <sub>SUDP_I2C</sub>     | Setup data on port before read                             |                                                                     | -       | -      | 0    | ns    |
| t <sub>HDP_I2C</sub>      | Hold data on port after read                               |                                                                     | -       | -      | 300  | ns    |

<sup>(1)</sup> not tested in production



Table 9: Electrical Characteristics: SPI operation

| SYMBOL                    | PARAMETER                                          | CONDITIONS                                                        | MIN | TYP | MAX  | UNITS  |
|---------------------------|----------------------------------------------------|-------------------------------------------------------------------|-----|-----|------|--------|
|                           |                                                    | V <sub>CCI</sub> = 3.0 V                                          | -   | -   | 25   |        |
| f <sub>SCLK</sub>         | SCLK clock frequency                               | V <sub>CCI</sub> = 1.65 V                                         | -   | -   | 10   | MHz    |
| SCLK                      | Self clock frequency                               | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | -   | -   | 2    | 141112 |
|                           |                                                    | $1.65 \text{ V} \leq \text{V}_{\text{CCI}} \leq 5.5 \text{ V}$    | 15  | -   | -    |        |
| t <sub>HIGH</sub>         | Clock high time                                    | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 50  | -   | -    | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 15  | -   | -    |        |
| t <sub>LOW</sub>          | Clock low time                                     | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 50  | -   | -    | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 50  | -   | -    |        |
| t <sub>SU_CSB</sub>       | CSBx setup time<br>before first SCLK rising edge   | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 50  | -   | -    | ns     |
|                           | CCDu hald the                                      | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 50  | -   | -    |        |
| t <sub>H_CSB</sub>        | CSBx hold time<br>after last SCLK falling edge     | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 50  | -   | -    | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 25  | -   | -    |        |
| t <sub>su_dat_spi</sub>   | Data setup time for<br>SPI interface               | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 25  | -   | -    | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 5   | -   | -    |        |
| t <sub>HD_DAT_SPI</sub>   | Data hold time for<br>SPI interface                | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 5   | -   | -    | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | 500 | -   | 1500 |        |
| t <sub>rst_intb_spi</sub> | Time from read of input port<br>to INTB valid      | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 500 | -   | 1500 | ns     |
|                           |                                                    | $1.65~V \leq V_{CCI} \leq 5.5~V$                                  | -   | -   | 400  |        |
| t <sub>V_Q_SPI</sub>      | Time from write of output<br>port to port valid    | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | -   | -   | 400  | ns     |
|                           | Catum time of a videta are as                      | $1.65~\text{V} \leq \text{V}_{\text{CCI}} \leq 5.5~\text{V}$      | 100 | -   | -    |        |
| t <sub>SU_DP_SPI</sub>    | Setup time for data on port before read from port  | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 100 | _   | -    | ns     |
|                           | Hold time for data are as                          | $1.65~\text{V} \leq \text{V}_{\text{CCI}} \leq 5.5~\text{V}$      | 100 | -   | -    |        |
| t <sub>H_DP_SPI</sub>     | Hold time for data on port<br>after read from port | V <sub>CCI</sub> = 1.4 V,<br>0°C to 110°C                         | 100 | _   | -    | ns     |
|                           |                                                    | $3.0~\text{V} \leq \text{V}_{\text{CCI}} \leq 5.5~\text{V}$       | 10  | -   | 25   |        |
| t <sub>VD_SPI</sub>       | Time from falling edge of SCLK                     | $1.65~\textrm{V} \leq \textrm{V}_{\textrm{CCI}} < 3.0~\textrm{V}$ | 10  | -   | 50   | ns     |
| -4ND <sup>-</sup> 2KI     | to valid data on MISO                              | V <sub>CCI</sub> = 1.4V,<br>0°C to 110°C                          | 20  | _   | 100  | 113    |
|                           | Time from CCDy rising to                           | $1.65~\text{V} \leq \text{V}_{\text{CCI}} \leq 5.5~\text{V}$      | -   | -   | 100  |        |
| t <sub>DIS_MISO</sub>     | Time from CSBx rising to high impedance on MISO    | V <sub>CCI</sub> = 1.4V,<br>0°C to 110°C                          | -   | -   | 100  | ns     |

<sup>(1)</sup> not tested in production



### **5 TYPICAL CHARACTERISTICS**



**Figure 2:**  $V_{\text{CCI}\_Q}$  vs Temperature



Figure 3: V<sub>CCP\_Q</sub> vs Temperature





Figure 4: V<sub>OL\_P</sub> vs Temperature



**Figure 5:**  $V_{OL\_P}$  vs Temperature





**Figure 6:** V<sub>OH\_P</sub> vs Temperature



Figure 7: V<sub>OH\_P</sub> vs Temperature



Figure 8 shows the leakage current expected when an unused port pin is left floating (not pulled high or low).



**Figure 8:**  $I_{VCCP\_Q}$  vs swept port voltage



#### **6 DETAILED DESCRIPTION**

#### **6.1 OVERVIEW**

The APIO16/AFIO16 provides robust and flexible I/O expansion capabilities with voltage level translation, ensuring reliable operation across varying supply voltages. The architecture supports two independent supply rails:  $V_{CCI}$  powers the serial interface logic, while  $V_{CCP}$  powers the I/O ports. This separation enables seamless interfacing between low-voltage microcontrollers and higher voltage peripherals. The device implements an SMBUS compatible I<sup>2</sup>C or SPI based serial bus with two 8-bit ports which can be controlled or read by an external host on the bus.

#### 6.2 FUNCTIONAL BLOCK DIAGRAM



Figure 9: Block diagram

#### **6.3 DETAILED FUNCTIONAL MODES**

#### 6.3.1 Power-On Reset (POR) V<sub>CCI</sub>

The device incorporates independent POR circuits on  $V_{CCI}$  and  $V_{CCP}$  supplies. If  $V_{CCI}$  drops below the threshold  $V_{CCI\_STOP}$ , all internal registers are reset to default power up states with ports being set to high impedance input mode. With the proprietary cold sparing circuitry on all inputs and outputs the  $V_{CCI}$  POR assertion will allow the device to operate in a cold spare configuration presenting high impedance on all serial interface and port pins.

The serial interface cannot be programed until V<sub>CCI</sub> is above the V<sub>CCI</sub> start threshold and RESETB is not asserted.



DATASHEET

#### 6.3.2 Power-On Reset (POR) V<sub>CCP</sub>

When  $V_{CCP}$  is below the  $V_{CCP\_STOP}$  threshold, the POR is asserted forcing all the ports into a high-impedance state. This enables cold sparing on the output ports independent of  $V_{CCI}$  or the serial interface or register settings. If  $V_{CCI}$  is in recommended operating range and  $V_{CCP}$  POR asserted, the device can be programmed to desired states without impacting port pins during programming.  $V_{CCP}$  POR does not clear or reset the serial interface state or internal configuration. Once  $V_{CCP}$  is above  $V_{CCP\_START}$  threshold, the ports return to the states dictated by the register states.

#### 6.3.3 RESETB

RESETB is an active-low input that resets the device's internal logic and registers. RESETB assertion is identical to V<sub>CCI</sub> POR assertion with all inputs and outputs in high impedance state. The serial interface is not programmable until both RESETB and V<sub>CCI</sub> POR are de-asserted. If external control is not needed, RESETB should be tied to V<sub>CCI</sub> directly, or through pull-up resistor. RESETB provides a software-controlled reset alternative to power cycling.

#### 6.3.4 MODE

The MODE pin selects between  $I^2C$  /SMBUS and SPI modes. Tie MODE low for  $I^2C$  operation or high for SPI mode. The MODE state should remain constant during operation. Tying MODE pin to  $V_{CCI}$  or  $V_{SS}$  ensures MODE is in valid state when  $V_{CCI}$  POR deasserts.

#### **6.3.5 PORTS**

The device features two 8-bit ports: P0 and P1. Both ports are configurable as inputs or outputs via configuration registers on a per-bit basis. Outputs can source or sink up to 25 mA per pin. Schmitt triggers on inputs provide enhanced noise immunity, and a polarity inversion register enables flexible logic level handling by allowing ports to be read with inverted values.

Port pins P0\_0 through P0\_7 and P1\_0 through P1\_7 are configurable as inputs or outputs on a per-pin basis. When configured as input, it is recommended that these pins be either actively driven or connected to appropriate pull-up or pull-down resistors to prevent floating inputs and minimize undesirable leakage current as shown in Figure 8. A detailed schematic of the internal circuitry for each port pin is shown in Figure 10.

The ports are 5 V tolerant and can be driven up to 5.5 V when in high-impedance input mode, independent of the  $V_{CCP}$  supply voltage.



Figure 10: Simplified Port pin schematic



6.3.6 INTB

DATASHEET

INTB is an open-drain output that asserts low when an input state change is detected. After a RESETB or VCCI POR assertion, the port must be read to initialize the port for interrupt detection. The interrupt clears upon reading the affected input port. INTB incorporates an internal 750ns filter to debounce spurious signals. INTB can be used to trigger an interrupt on the host controller to query the port and read new input information. If INTB functionality is not required, it is recommended to tie it to V<sub>SS</sub> directly, or via a weak pull-down.

#### 6.4 I<sup>2</sup>C OPERATION

APIO16/AFIO16 operates as a target device in I<sup>2</sup>C mode. I<sup>2</sup>C operation is enabled when the MODE pin is pulled to a logic low level. The interface supports 16 unique hard wired I<sup>2</sup>C addresses via address pins A3/CSB2, A2/CSB1, A1/CSB0 and A0/MISO. These pins set the address bits A3, A2, A1 and A0 respectively. The interface is compliant with I<sup>2</sup>C Fast-Mode Plus (1 MHz), and SMBUS 3.2. The SCL/SCLK pin functions as the SCL input pin and SDA/MOSI pin functions as the SDA bidirectional pin. Both SCL, and SDA include filters to suppress glitches less than 50ns to ensure reliable operation.

The I<sup>2</sup>C interface uses a standard START condition followed by the 7-bit device address and a read/write bit (r/wb). On a write operation, the controller then sends the register address and an 8-bit data value. On a read operation, a repeated START condition must be issued (or a STOP followed by a START), followed by the device address with the read bit set. The APIO16/AFIO16 responds with the requested data byte. Reads can be terminated by sending a NACK. During port reads, the input state is latched during the ACK preceding the data transfer, ensuring reliable sampling. See Figures 11 to 14 for detailed timing specifications.

The seven bit I<sup>2</sup>C device address options are listed in Table 10. Each I<sup>2</sup>C command contains a 7-bit device address (dad[6:0]). If the address in the I<sup>2</sup>C command matches the device address selected by the address pins on the device, the device will respond to the I<sup>2</sup>C command. Otherwise, the device will ignore the command.

I<sup>2</sup>C ADDRESS **ADDRESS PINS** A2 (HEX) A3 **A1 A0** L L L L 20 L L L Н 21 Н L 22 L L L L Н Н 23 Н L 24 L L Н 25 L Н L L 26 L Н Н L Н Н Н 27 Н L L L 28 L L Н 29 Н L Н L 2A Н L Н Н 2B Н Н L L 2C Н Н L Н 2D

2E

2F

Table 10: APIO16/AFIO16 I<sup>2</sup>C Address

Н

Н

Н

Н

Н

Н

L

Н

APIO16/AFIO16
DATASHEET





Figure 11: I<sup>2</sup>C timing diagram for single write operation



Figure 12: I<sup>2</sup>C timing diagram for two write operations



Figure 13: I<sup>2</sup>C port read timing specifications



Figure 14: I<sup>2</sup>C timing specifications

### **APIO16/AFIO16**

DATASHEET

### **Rad-Hard I/O expander**



#### 6.4.2 I<sup>2</sup>C write

The I<sup>2</sup>C write operation allows the controller to update the internal registers of the APIO16/AFIO16 device. Communication begins with a START condition, signaling the beginning of a transmission. The controller sends the 7-bit device address with the least significant bit (LSB) set to '0' to indicate a write. The device acknowledges by pulling the SDA line low during the following clock cycle (ACK).

Next, the controller sends the target register address (three bits C2:C0), which the device acknowledges with an ACK. This is followed by the data byte to be written into the selected register. Once the data is transmitted and acknowledged, the controller sends a STOP condition to complete the transaction.

The data becomes active in the addressed register shortly after the STOP condition is received. If additional bytes are sent without a STOP, the device interprets them as sequential register writes. Sequential writes will toggle between the same register function, but for the other port. For example, first write to register 2 (output register port 0), the second write would go to register 3 (output register port 1). The next sequential write would be back to writing to register 2.

Refer to Figure 11 for single I<sup>2</sup>C write, Figure 12 for sequential I<sup>2</sup>C writes and Table 11 for APIO16/AFIO16 register definitions.

I<sup>2</sup>C Write Sequence:

- 1. START condition
- 2. 7-bit device address + write bit (0)
- 3. ACK from APIO16/AFIO16
- 4. 8-bit Register address (C2:C0 bits) with five MSB bits 0 padded.
- 5. ACK
- 6. Data byte
- 7. ACK
- 8. STOP condition

#### 6.4.3 I<sup>2</sup>C read

Reading from the APIO16/AFIO16 involves a two-part sequence: a write phase to specify the register address, followed by a read phase to obtain the data. The controller begins with a START condition and sends the device address with the write bit (0), followed by the target register address. After the device acknowledges, a repeated START is issued.

In the second phase, the controller sends the device address again, this time with the read bit (1). The device responds by placing the register data on the SDA line, which the controller reads. The controller must acknowledge (ACK) each byte it receives or send a NACK after the final byte to indicate the end of the read sequence, followed by a STOP condition.

Data is latched into the device's output buffer just before transmission triggered from the rising edge of SCL of the ACK cycle. Thus, ensuring stability and accurate reads even in noisy environments.

Sequential reads will toggle between the same register function, but for the other port. For example, first read from register 1 (Input register port 1), the second read would return register 0 (Input register port 0). The next sequential read would be back to reading register 1.

Refer to Figures 14 and 13 for I<sup>2</sup>C read timing diagram, and Table 11 for APIO16/AFIO16 register definitions.

### **APIO16/AFIO16**

### Rad-Hard I/O expander



DATASHEET

#### I<sup>2</sup>C Read Sequence:

- 1. START condition
- 2. 7-bit device address + write bit (0)
- 3. ACK from APIO16/AFIO16
- 4. Register address
- 5. ACK
- 6. Repeated START
- 7. 7-bit device address + read bit (1)
- 8. ACK
- 9. Data from APIO16/AFIO16 (MSB first)
- 10. ACK (for additional bytes) or NACK (to end), followed by STOP

#### 6.5 SPI OPERATION

SPI mode supports 3 chip-select lines A3/CSB2, A2/CSB1, and A1/CSB0 functioning as CSB2, CSB1 and CSB0 respectively for multi-device configurations. It is compatible with SPI clock speeds up to 25 MHz ( $V_{CCI} > 3$  V). MISO provides tri-state output, enabling shared bus operation.

#### 6.5.1 SPI Protocol Overview

The SPI interface on the APIO16/AFIO16 device operates in a standard full-duplex configuration, using four signals: SCL/SCLK (clock), SDA/MOSI (controller-to-device data), A0/MISO (device-to-controller data), and CSBx (active-low chip selects). The SPI mode supported is Mode 0 (CPOL = 0, CPHA = 0), where data is sampled on the rising edge of SCLK and output on the falling edge.

Each SPI transaction begins by pulling all of the chip select lines (CSB0-CSB2) low. While the chip select is active, the controller sends a control byte followed by the data byte (for writes) or dummy bits (for reads). Data is shifted MSB first. The device expects an 8-bit control byte consisting of register address bits (C2:C0), read/write indicator, and protocol-specific format padding. After the command byte is received, the data phase begins.

The APIO16/AFIO16 device will ignore data on MOSI unless all three of chip selects (CSB0, CSB1 and CSB2) are low. CSBx is used in the following sections to represent the boolean logical function:

CSBx = (CSB0 OR CSB1 OR CSB2), the statement: "CSBx is low" will be taken to mean that all three of CSB0, CSB1 AND CSB2 are low simultaneously.

The controller must ensure proper SCLK frequency and timing to meet setup and hold times. Once the data phase is complete, deasserting CSBx signals the end of the transaction, and MISO returns to a high-impedance state. Refer to the SPI timing diagram in Figure 15 for an example of SPI write operation.

APIO16/AFIO16
DATASHEET





Figure 15: SPI timing specifications



Figure 16: SPI example write register 2 then write register 3



Figure 17: SPI example read register

Note: Blue on MISO represents "High Impedance"





6.5.3 SPI write

DATASHEET

The SPI write operation is initiated by asserting the all of chip-select lines (CSBx) low. Communication occurs on the rising edge of the SPI clock (SCLK), where data is shifted into the APIO16/AFIO16 on the MOSI line. The controller sends a command byte structured as follows: the first bits specify the register address (C2:C0), followed by a write bit (w/rb = 1), two reserved bits which must both be zeros, and two "don't care" bits. This is immediately followed by the 8-bit data payload to be written to the target register. **Note:** that the polarity of the w/rb bit is opposite from the  $I^2C$  r/wb bit polarity with a write being a logic high.

The APIO16/AFIO16 latches the data after the final bit is clocked in and commits the new value after a brief setup delay  $\mathbf{t}_{VQ}$ . The chip-select line must remain low during the entire sequence. For continuous writes, CSBx can stay low across multiple transfers. If CSBx is deasserted between operations, each write sequence must begin with a new command word.

#### 6.5.4 SPI read

To read from the APIO16/AFIO16 via SPI, the controller first pulls the CSBx lines low and transmits an address/control byte on the MOSI line. This byte contains the register address (C2:C0) along with a read bit (w/rb = 0), two reserved bits which must both be zeros, and additional "don't care" bits. Once the address phase is complete, the device outputs the register contents onto the MISO line, aligned with the falling edges of the SPI clock.

MISO remains actively driven during the 8-bit transfer and returns to high impedance once the byte is complete and CSBx is deasserted. The timing requirements ensure the register value is available with sufficient setup and hold times relative to SCLK transitions. SPI reads are single-transaction cycles unless the CSBx remains low and additional registers are addressed in a burst sequence. Refer to SPI read timing diagram in Figure 17 showing a multiple read transaction with a single CSBx assertion.

**Note:** the polarity of the w/rb used in SPI is the opposite to the polarity used in  $I^2C$ 

#### 6.5.5 SPI read 4-wire

Multiple APIO16/AFIO16 devices can be connected to the same MISO line. As long as only ONE APIO16/AFIO16 device is requested to send back data at a time, there will be no bus conflicts on the MISO line. It is recommended to connect a pull-up or pull-down resistor onto the MISO line, to ensure that it does not float when device is inactive and MISO is not being driven from the device.

#### 6.5.6 SPI read 3-wire

It is also possible to short the MISO and MOSI pins together and connect multiple devices to the same wire, provided both of the following conditions are met:

- Only one APIO16/AFIO16 device is requested to send back data at a time.
- The controller tri-states its output driving the joined MISO/MOSI line at the appropriate time to ensure the controller and Target are not both driving the same line at the same time.

#### 6.5.7 SPI read from port

In SPI mode, when reading from the port pins, the state of the port pins is latched on the 3rd rising SCLK edge after the w/rb bit is latched. To guarantee correctly latching the expected data on the pins, the data must be stable  $t_{SU-DP-SPI}$  before and remain stable  $t_{H-DP-SPI}$  after that clock edge.



#### **6.6 REGISTER DESCRIPTIONS**

The APIO16/AFIO16 contains eight internal registers that control and monitor the state of its two 8-bit I/O ports. These registers are accessible through both I<sup>2</sup>C and SPI interfaces. These registers allow complete control of the bidirectional I/O ports, enabling readback, logical inversion, and dynamic reconfiguration per application needs.

Table 11: APIO16/AFIO16 registers

| BIT | NAN       | lE's | REGISTER | REGISTER             | PROTOCOL   | RESET     |
|-----|-----------|------|----------|----------------------|------------|-----------|
| C2  | <b>C1</b> | CO   | NUMBER   | NAME                 | TYPE       | DEFAULT   |
| 0   | 0         | 0    | 0        | Input port 0         | read       | XXXX XXXX |
| 0   | 0         | 1    | 1        | Input port 1         | read       | XXXX XXXX |
| 0   | 1         | 0    | 2        | Output port 0        | read/write | 1111 1111 |
| 0   | 1         | 1    | 3        | Output port 1        | read/write | 1111 1111 |
| 1   | 0         | 0    | 4        | Polarity port 0      | read/write | 0000 0000 |
| 1   | 0         | 1    | 5        | Polarity port 1      | read/write | 0000 0000 |
| 1   | 1         | 0    | 6        | Configuration port 0 | read/write | 1111 1111 |
| 1   | 1         | 1    | 7        | Configuration port 1 | read/write | 1111 1111 |

#### 6.6.1 Register 0

Reading register 0 returns the state of the pins on port 0. Writing to register 0 has no effect.

**Table 12:** Input port 0 register (c[2:0] = 0)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |

#### 6.6.2 Register 1

Reading register 1 returns the state of the pins on port 1. Writing to register 1 has no effect.

**Table 13:** Input port 1 register (c[2:0] = 1)

| ·        | _    |      |      |      |      |      |      |      |
|----------|------|------|------|------|------|------|------|------|
| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |

#### 6.6.3 Register 2

Register 2 controls the output drive state of port 0 pins when configured as outputs.

**Table 14:** Output port 0 register (c[2:0] = 2)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 6.6.4 Register 3

Register 3 controls the output drive state of port 1 pins when configured as outputs.





**Table 15:** Output port 1 register (c[2:0] = 3)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P0_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 6.6.5 Register 4

Register 4 controls the polarity inversion settings for port 0. When this register has a bit is set to "1", the APIO16/AFIO16 will invert the bit value reported when a register 0 read is performed.

**Table 16:** Polarity port 0 register (c[2:0] = 4)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 6.6.6 Register 5

Register 5 controls the polarity inversion settings for port 1. When this register has a bit is set to "1", the APIO16/AFIO16 will invert the bit value reported when a register 1 read is performed.

**Table 17:** Polarity port 1 register (c[2:0] = 5)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |
| Default  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 6.6.7 Register 6

Register 6 is the configuration register for port 0 and determines if each output is enabled. The output is enabled when a bit in this register is set to "0", then the port pin will drive the corresponding value in port 0's output register 2. With a bit set to "1", the port pin output is disabled and it will present a high impedance.

**Table 18:** Configuration port 0 register (c[2:0] = 6)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P0_7 | P0_6 | P0_5 | P0_4 | P0_3 | P0_2 | P0_1 | P0_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### 6.6.8 Register 7

Register 7 is the configuration register for port 1 and determines if each output is enabled. The output is enabled when a bit in this register is set to "0", then the port pin will drive the corresponding value in port 1's output register 3. With a bit set to "1", the port pin output is disabled and it will present a high impedance.

**Table 19:** Configuration port 1 register (c[2:0] = 7)

| Bit      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|------|
| Pin Name | P1_7 | P1_6 | P1_5 | P1_4 | P1_3 | P1_2 | P1_1 | P1_0 |
| Default  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |



#### 6.7 APPLICATION CIRCUITS

Decoupling capacitors of at least 10 nF should be placed within 25 mm of the IC for both  $V_{CCI}$  and  $V_{CCP}$  supplies.

It is recommended that the INTB pin be properly pulled up or pulled down even when interrupt functionality is not used. This can be achieved by connecting INTB to a pull-up or pull-down resistor, tying it directly to V<sub>SS</sub>, or connecting it to a pull-up resistor tied to a higher voltage rail than V<sub>CCI</sub> (within the maximum allowable voltage limits for the INTB pin).

#### 6.7.1 Basic I<sup>2</sup>C operation

Please see Figure 18. For basic I<sup>2</sup>C operation, all that is necessary is to tie the AO, A1, A2, A3 (pins AO-A3) high or low to program the desired target device address.

Ensure that SDA and SCL are connected to the I<sup>2</sup>C bus and have appropriately sized pull-up resistors somewhere on those lines. Decoupling capacitors of at least 10 nF should be within 25 mm of the IC.



Figure 18: Basic I<sup>2</sup>C application

#### 6.7.2 I<sup>2</sup>C connection to FPGA low voltage bank

Typically, modern FPGA I/Os are grouped in banks, each bank can be tied to a different power supply. It is often the case that not all pins on a low voltage bank are used. In this case there can be available IO resources that are un-used. Since the APIO16/AFIO16 device has level translation built in, it is possible to use these pins to control the device. If the device is used in I<sup>2</sup>C mode, the SDA and SCL pins would be pulled up to the low voltage VCCI rail. Note: that INTB can be pulled up to a different, higher voltage if needed since it is an open drain output. The device can reliably support operation on V<sub>CCI</sub> and/or V<sub>CCP</sub> down to 1.4V.

DATASHEET

### Rad-Hard I/O expander



6.7.3 Sizing the pull-up resistors for SDA and SCLK for I<sup>2</sup>C

If the part is used in I<sup>2</sup>C mode, pull-up resistors are required on the SCL and SDA lines. The resistors must be small enough to meet the required speed of operation and large enough that all the components connected to the I<sup>2</sup>C bus can pull the lines down to a sufficiently low voltage.

The bus capacitance is the total capacitance of wire, connections and pins. This capacitance limits the maximum value of the pull-up resistors due to the maximum allowable rise time for the chosen speed of operation of the bus. Note that APIO16/AFIO16 does not have a minimum operating speed. The controller may operate the bus at any speed slower than the maximum. Table 20 details the maximum allowable rise time for SDA and SCL to support certain standard bus speeds.

**Table 20:** Standard I<sup>2</sup>C bus speed requirements

| SYMBOL              | PARAMETER                                       | STANDARD<br>MODE | FAST<br>MODE | FAST MODE<br>PLUS | UNIT |
|---------------------|-------------------------------------------------|------------------|--------------|-------------------|------|
| t <sub>r(max)</sub> | rise time of SDA and SCL ( 30% to 70% of VDDI ) | 1000             | 300          | 120               | ns   |

Given that the  $\mathbf{t}_{\mathsf{r(max)}}$  is specified for thresholds of 30% to 70%, the maximum pull-up resistance required can be calculated from the following equation:

$$\mathbf{R}_{\mathbf{p}(\mathbf{max})} = \frac{\mathbf{t}_{\mathbf{r}(\mathbf{max})}}{0.8473 \times \mathbf{C_b}} \tag{1}$$

The minimum pull-up resistance is limited due to the limited sink current of the devices on the bus, it can be calculated using:

$$\mathbf{R_{p(min)}} = \frac{\mathbf{V_{CC}} - \mathbf{V_{OL(max)}}}{\mathbf{I_{OL}}} \tag{2}$$

Where  $V_{CC}$  represents the supply that the  $I^2C$  pull-up resistors are connected to.

Once the maximum and minimum allowable value of  $R_P$  has been calculated, the designer is free to select a value between these two limits: towards the high end if low current consumption is required, towards the lower end if higher noise immunity is desired.

#### 6.7.4 Basic SPI operation

Please see Figure 19. For basic SPI operation,  $V_{\text{CCI}}$  is to be connected to the same power supply rail used by the controller driving the SPI bus. Only one CSBx pin is needed. In this example CSB0 is used from controller with CSB1 and CSB2 tied to  $V_{\text{SS}}$ .

If read-back via MISO is not required, the MISO pin can be left disconnected. It is recommended to tie the pin to  $V_{SS}$  or  $V_{CCI}$  with a pull up or pull down resistor in the range of 1 k to 10 k to prevent floating inputs.



Figure 19: Basic SPI application

#### 6.7.5 Using CSB0, CSB1, CSB2 to multiplex many devices in SPI mode

In SPI mode, the CSBx = CSB0 OR CSB1 OR CSB2: all the CSBx pins must be LOW to select the device. As a result, the extra CSBx pins can be used to enable selection of multiple **APIO16/AFIO16** devices with a minimum number of select lines and minimal external decoding. The Application Note Leveraging the APIO16: Practical Applications in Control, Sensing, and Power Management provides detailed application examples for the APIO16/AFIO16.

#### 6.8 LAYOUT GUIDELINES

A decoupling capacitor of 10 nF to 100 nF should be connected between  $V_{CCI}$  and  $V_{SS}$ . This capacitor should be located within 25 mm of the IC. A similar capacitor should be placed between  $V_{CCP}$  and  $V_{SS}$ .

If the port pins are going to source large currents, it may be necessary to add additional capacitance from  $V_{CCP}$  to  $V_{SS}$  to minimize transients on power supply.



#### 6.9 ERROR HANDLING

In a high radiation environment, it is possible that the I<sup>2</sup>C or SPI commands could become corrupted. The following section defines how the **APIO16/AFIO16** responds to various errors that may be present in the transactions.

#### 6.9.1 I<sup>2</sup>C illegal command

A valid command is an 8 bit word with the first five bits zero, the last three bits are the command itself. If any of the first five bits are not zeros, this will be detected as an illegal command. The device will ignore the command and wait until it detects a restart or a stop followed by a start or the device is reset by RESETB or a  $V_{CCI}$  POR.

#### 6.9.2 I<sup>2</sup>C controller acknowledge fail

If the controller does not acknowledge a read byte, the device will stop sending data back on SDA and waits until it detects a restart or a stop followed by a start or the device is reset by RESETB or a V<sub>CCI</sub> POR.

#### 6.9.3 I<sup>2</sup>C target acknowledge fail

If the target ack fails to reach the controller because the bus is being held high by some bus fault condition, the target does not detect this. The target will wait for the controller to send the next address. The controller should detect the bus fault and issue a reset.

#### 6.9.4 I<sup>2</sup>C target data send to controller fail

The target does not monitor the data sent back to the controller. If some other device on the bus corrupts the data, the target will not detect this.

#### 6.9.5 I<sup>2</sup>C stop detect

If the target detects a stop at any time, it will stop whatever it is doing and wait for a start command.

#### 6.9.6 I<sup>2</sup>C start detect

If the target detects a start at any time, it will stop whatever it is doing and treat the start as a new start command.

#### 6.9.7 SPI illegal command

A valid command is an 8 bit word. The first three bits are the command itself, followed by the w/rb bit then one zero and three "don't care" bits. If the zero after the w/rb bit is not present, this will be detected as an illegal command. The device will ignore the command and wait until it detects CSBx high then low or a RESETB pulled low or a  $V_{\text{CCI}}$  POR.

#### 6.9.8 SPI loss of synchrony

SPI has the capability to accept data words continually without pulling CSBx high then low. This can be used to stream data rapidly, however, there is a risk that a single event could corrupt the SCLK or SDAT and the device will lose its place in the data stream. Without CSBx pulling high then low, there is no way for the device to know when to resynchronize. It is therefore recommended that the user pull CSBx high then low to resynchronize all data words. If fast burst data is required, omit CSBx transitions for only as long as necessary, then resume CSBx transitions.

#### 6.9.9 Extremely long transactions

All transactions should terminate with CSBx high (for SPI) or with a STOP in I<sup>2</sup>C. If a transaction is paused without these terminating events, there is a very small risk of a combination of multiple single events over an extended period causing faulty operation. Note that this vulnerability would have a very small cross section due to the internal modular redundancy in the device. This small cross section failure mode is eliminated as long as each transaction terminates correctly in a timely manner.



#### 7 PACKAGING INFORMATION



Figure 20: 28-NT - Package Mechanical Detail (NiPdAu)

#### Notes:

- 1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010
- 2. The part is compliant with JEDEC MO-153 specifications.
- \* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25mm each side.
- \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side.



#### 8 ORDERING INFORMATION

Example part numbers for the APIO16/AFIO16 are listed in Table 21. The full list of options for this part can be found in Figure 21. Please contact Apogee Semiconductor sales at sales@apogeesemi.com for further information on sampling, lead time and purchasing on specific part numbers.

Table 21: APIO16/AFIO16 Ordering Information

| DEVICE                     | DESCRIPTION                                                                                                    | PACKAGE  | LEAD<br>FINISH | PACKAGE<br>DIAGRAM | PACKAGE<br>MASS |
|----------------------------|----------------------------------------------------------------------------------------------------------------|----------|----------------|--------------------|-----------------|
| APIO16ANT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16ANT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16BNT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16BNT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16CNT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16CNT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (30 krad (Si))        | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16ENT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (for evaluation only) | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| APIO16ENT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (for evaluation only) | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ANT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ANT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16BNT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16BNT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16CNT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16CNT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (300 krad (Si))       | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ENT-R                | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (for evaluation only) | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |
| AFIO16ENT-J <sup>(1)</sup> | Radiation Hardened level translating I <sup>2</sup> C, SMBUS, SPI<br>16-bit I/O expander (for evaluation only) | TSSOP-28 | NiPdAu         | 28-NT              | 95 mg           |

<sup>(1)</sup> Available through distributors only.





Figure 21: Part Number Decoder

- 1. RHA Designation
  - **P** 30 krad (Si)
  - **F** 300 krad (Si)
- 2. Product Family

#### I/O expander

3. Part Number

#### 16 number of bits

- 4. Pedigree
  - **A** -55 to +125 °C (Burn-in)
  - **B** -55 to +125 °C (No burn-in)
  - C 25 °C (No burn-in)
  - **E** 25 °C Functional Test Only (Evaluation)
- 5. Lead Finish
  - N Nickel Palladium Gold (NiPdAu)
- 6. Package
  - **T** Thin Shrink Small Outline Package (TSSOP)
- 7. Packaging
  - **W** Waffle Pack or Pillow Stat Box
  - **R** Tape and Reel<sup>(1)</sup>
  - J JEDEC Tray
- (1) Contact us for custom reel quantities. Orders less than full reel quantities may be shipped as cut tape.



### **9 REVISION HISTORY**

| REVISION | DESCRIPTION                                  | DATE             |
|----------|----------------------------------------------|------------------|
| C00      | Initial Public Production Release            | October 2, 2025  |
| C01      | Reduced Temperature range for 1.4V operation | November 4, 2025 |

For the latest version of this document, please visit https://www.apogeesemi.com.

### **APIO16/AFIO16**

DATASHEET

### Rad-Hard I/O expander



#### 10 LEGAL

All product, product specifications and data are subject to change without notice.

Apogee Semiconductor provides technical data (such as datasheets), design resources (including reference designs), reliability data (including performance in radiation environments), application or other design advice, safety information, and other resources "as is" and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights. These resources are intended for skilled engineers with understanding of high reliability and high radiation environments and its complexities.

Apogee Semiconductor is not responsible for: (1) selecting the suitable products for a given application, (2) designing, verifying, validating and testing it, or (3) ensuring that it meets any performance, safety, security, or other requirements. These resources are subject to change without advance notice. The use of these resources is restricted to the development of an application that uses the Apogee Semiconductor products described in them. Other reproduction and display of these resources is prohibited. No license is granted to any other Apogee Semiconductor intellectual property right or to any third-party intellectual property right.

Apogee Semiconductor disclaims responsibility and reserves the right to demand indemnification for any claims, damages, costs, losses, and liabilities arising out of wrongful use of these resources. The products are provided subject to Apogee Semiconductor's Terms of Sale (https://www.apogeesemi.com/terms) or other applicable terms provided in conjunction with applicable products. The provision of these resources does not expand or otherwise alter applicable warranties or warranty disclaimers for Apogee Semiconductor products.

Purchasers of these products acknowledge that they may be subject to and agree to abide by the United States laws and regulations controlling the export of technical data, computer software, electronic hardware and other commodities. The transfer of such items may require a license from the cognizant agency of the U.S. Government.