

# NINA-B50 series

# Stand-alone Bluetooth® LE modules

Data sheet





#### **Abstract**

Targeted towards system integrators and design engineers, this technical data sheet includes the functional description, pin definition, specifications, country approval status, handling instructions, and ordering information for NINA-B50 series Bluetooth® LE modules. NINA-B50 provides an open CPU architecture with a powerful MCU for developing customer applications.





# **Document information**

| Title                  | NINA-B50 series                   |             |
|------------------------|-----------------------------------|-------------|
| Subtitle               | Stand-alone Bluetooth® LE modules |             |
| Document type          | Data sheet                        |             |
| Document number        | UBX-22021114                      |             |
| Revision and date      | R06                               | 30-Sep-2025 |
| Disclosure restriction | C1-Public                         |             |

| Product status                   | Corresponding content status                                                          |                                                                                       |  |  |
|----------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| Functional sample                | Draft For functional testing. Revised and supplementary data will be published later. |                                                                                       |  |  |
| In development /<br>Prototype    | Objective specification                                                               | Target values. Revised and supplementary data will be published later.                |  |  |
| Engineering sample               | Advance information                                                                   | Data based on early testing. Revised and supplementary data will be published later.  |  |  |
| Initial production               | Early production information                                                          | Data from product verification. Revised and supplementary data may be published later |  |  |
| Mass production /<br>End of life | Production information                                                                | Document contains the final product specification.                                    |  |  |

#### This document applies to the following products:

| Product name | Ordering code | Type number      | Hardware version | IN/PCN reference | Product status                    |
|--------------|---------------|------------------|------------------|------------------|-----------------------------------|
| NINA-B501    | NINA-B501-10B | NINA-B501-10B-00 | 10               | N/A              | Initial Production                |
| NINA-B506    | NINA-B506-10B | NINA-B506-10B-00 | 10               | N/A              | Initial Production                |
| NINA-B501    | NINA-B501-00B | NINA-B501-00B-00 | 06               | N/A              | Not Recommended for<br>New Design |
| NINA-B506    | NINA-B506-00B | NINA-B506-00B-00 | 07               | N/A              | Not Recommended for<br>New Design |

u-blox or third parties may hold intellectual property rights in the products, names, logos, and designs included in this document. Copying, reproduction, or modification of this document or any part thereof is only permitted with the express written permission of u-blox. Disclosure to third parties is permitted for clearly public documents only.

The information contained herein is provided "as is" and u-blox assumes no liability for its use. No warranty, either express or implied, is given, including but not limited to, with respect to the accuracy, correctness, reliability, and fitness for a particular purpose of the information. This document may be revised by u-blox at any time without notice. For the most recent documents and statuses, visit www.u-blox.com.

Copyright © u-blox AG.



# Contents

| Document ir  | formation                                                    | 2  |
|--------------|--------------------------------------------------------------|----|
| Contents     |                                                              | 3  |
| 1 Function   | al description                                               | 6  |
| 1.1 Overvi   | ew                                                           | 6  |
| 1.2 Applica  | itions                                                       | 6  |
| 1.2.1 Ap     | plication examples                                           | 6  |
| 1.3 Block o  | iagram                                                       | 7  |
| 1.4 Produc   | t variants                                                   | 7  |
| 1.4.1 NI     | NA-B501                                                      | 7  |
| 1.4.2 NI     | NA-B506                                                      | 8  |
| 1.4.3 M      | odules with/without CAN                                      | 8  |
| 1.5 Produc   | t description                                                | 8  |
| 1.6 Softwa   | re                                                           | 9  |
| 1.7 Blueto   | oth device address                                           | 9  |
| 2 Interface  | es                                                           | 10 |
| 2.1 Power    | management                                                   | 10 |
| 2.1.1 Pc     | wer switch                                                   | 10 |
| 2.1.2 DC     | C-DC, digital I/O, analog, and system input supply (VCC_IO)  | 10 |
| 2.1.3 Pc     | wer supply configuration                                     | 11 |
| 2.2 2.4 GH   | z radio                                                      | 11 |
| 2.3 RF ant   | enna interfaces                                              | 11 |
| 2.3.1 Int    | ernal antenna                                                | 11 |
| 2.3.2 Ex     | ternal antenna                                               | 11 |
| 2.4 Systen   | n functions                                                  | 12 |
| 2.4.1 Pc     | wer modes                                                    | 12 |
| 2.4.2 M      | odule reset                                                  | 13 |
| 2.4.3 CF     | PU and memory                                                | 14 |
| 2.4.4 RC     | OM bootloader                                                | 14 |
| 2.4.5 Er     | hanced Direct Memory Access (eDMA)                           | 15 |
| 2.4.6 Re     | al Time Clock (RTC)                                          | 15 |
| 2.5 Serial i | nterfaces                                                    | 16 |
| 2.5.1 Lo     | w Power Universal Asynchronous Receiver/Transmitter (LPUART) | 16 |
| 2.5.2 Lo     | w-power serial peripheral interface (LPSPI)                  | 17 |
| 2.5.3 Lo     | w Power Inter-Integrated Circuit (LPI2C)                     | 18 |
| 2.5.4 lm     | proved Inter-Integrated Circuit (I3C)                        | 18 |
| 2.5.5 Fle    | exible input/output (FlexIO)                                 | 19 |
| 2.5.6 Fle    | exCAN                                                        | 20 |
| 2.6 Other    | ligital interfaces                                           | 21 |
| 2.6.1 Ti     | mer/ PWM (TPM)                                               | 21 |
| 2.6.2 Qu     | adrature Decoder (QDEC)                                      | 22 |



|   | 2.7  | Analog interface                      | 22 |
|---|------|---------------------------------------|----|
|   | 2.   | 7.1 Analog to Digital Converter (ADC) | 22 |
|   | 2.   | 7.2 Low Power Comparator (LPCMP)      | 22 |
|   | 2.   | 7.3 Voltage Reference (VREF)          | 23 |
|   | 2.   | 7.4 Analog pin options                | 24 |
|   | 2.8  | GPIO                                  | 24 |
|   | 2.8  | 8.1 Drive strength                    | 24 |
|   | 2.9  | Debug interfaces                      | 24 |
|   | 2.9  | 9.1 SWD                               |    |
|   | 2.9  | 9.2 DAP                               | 25 |
|   | 2.9  | 9.3 SWO                               | 25 |
| 3 | Pi   | n definition                          | 26 |
|   | 3.1  | NINA-B50 series pin assignment        | 26 |
| 4 | ΕI   | ectrical specifications               | 32 |
|   | 4.1  | Absolute maximum ratings              | 32 |
|   | 4.   | 1.1 Maximum ESD ratings               | 32 |
|   | 4.2  | Operating conditions                  | 33 |
|   | 4.   | 2.1 Operating temperature range       | 33 |
|   | 4.   | 2.2 Supply/Power pins                 | 33 |
|   | 4.3  | Current consumption                   | 33 |
|   | 4.4  | RF performance                        | 34 |
|   | 4.5  | Antenna radiation patterns            | 35 |
|   | 4.6  | 32 kHz FRO                            | 37 |
|   | 4.7  | External 32 kHz crystal oscillator    | 37 |
|   | 4.8  | RESET_N pin                           | 38 |
|   | 4.9  | Digital pins                          | 39 |
|   | 4.10 | Analog comparator                     | 40 |
| 5 | M    | echanical specifications              | 41 |
|   | 5.1  | NINA-B501 mechanical specification    | 41 |
|   | 5.2  | NINA-B506 mechanical specification    | 43 |
| 6 | Qı   | ualifications and approvals           | 45 |
|   | 6.1  | Compliance with the RoHS directive    | 45 |
|   | 6.2  | Country approvals                     | 45 |
|   | 6.3  | Bluetooth qualification               | 45 |
| 7 | Pr   | roduct handling                       | 46 |
|   | 7.1  | Packaging                             | 46 |
|   | 7.   | 1.1 Reels                             | 46 |
|   | 7.   | 1.2 Tapes                             | 46 |
|   |      | Moisture sensitivity levels           |    |
|   | 7.3  | Reflow soldering                      | 48 |
|   | 7.4  | ESD precautions                       | 48 |
| 8 | La   | abeling and ordering information      | 49 |



| 8.1  | 1 Pro | duct labelingduct    | .49 |
|------|-------|----------------------|-----|
| 8    | 8.1.1 | Product identifiers  | .50 |
|      |       | Identification codes |     |
|      |       | dering information   |     |
|      |       | ٠<br>٢               |     |
|      |       | eary                 |     |
|      |       | documentation        |     |
| Revi | ision | history              | 53  |
|      | tact  |                      | 54  |



# 1 Functional description

### 1.1 Overview

Built on the NXP MCX W71 [5] or K32W1480 chip [3], NINA-B50 series modules feature Bluetooth® LE connectivity and a robust multicore MCU with an Arm® Cortex®-M33 supporting a Floating Point Unit (FPU) as the application core.

NINA-B50 module series offer cutting-edge power performance and incorporates state-of-the-art security features through the Arm TrustZone-M® secure storage and EdgeLock® Secure Enclave – including hardware cryptographic accelerators, random number generators, secure key generation, storage and management, secure boot and secure debug.

In addition to Bluetooth LE, NINA-B50 also supports IEEE 802.15.4 including Thread®, Matter™, and Zigbee™, and a FlexCAN communication interface supporting CAN and CAN FD.

As the module design of NINA-B50 is common with other modules following the NINA form factor, NINA-B50 offers flexibility for similar product variants when designing the host platform.

# 1.2 Applications

# 1.2.1 Application examples

- Industrial automation
- Smart home, buildings and cities
- Low power sensors
- Wireless-connected and configurable equipment
- Point-of-sales
- Healthcare
- Tachograph



# 1.3 Block diagram



<sup>\*</sup> FlexCAN is only supported by NINA-B50x-10B modules.

Figure 1: Block diagram of NINA-B50 series

## 1.4 Product variants

The NINA-B50 series modules consist of modules with two different antenna options. NINA-B501 supports an antenna pin for use with external antennas, while NINA-B506 includes an integrated PCB antenna.

#### 1.4.1 NINA-B501

NINA-B501 has a pin for connecting to an external antenna. The RF signal for routing to an external antenna or antenna connector signal is exposed through a dedicated module pin (ANT). The module size of the NINA-B501 is smaller than that of the NINA-B506 ( $10.0 \times 11.6 \times 2.38 \text{ mm}$ ).



#### 1.4.2 NINA-B506

NINA-B506 is equipped with an internal PCB trace antenna, using antenna technology licensed from Abracon. The RF signal is connected to the internal PCB trace antenna directly and is not connected to any pin on the module. The module size is  $10.0 \times 15.0 \times 2.38$  mm.

### 1.4.3 Modules with/without CAN

The NINA-B501-10B and NINA-B506-10B are built on the NXP MCX W716C chip and support CAN and CAN FD. The NINA-B501-00B and NINA-B506-00B are built on the NXP K32W1480 and do not support CAN or CAN FD. The modules are hardware and software compatible, but a re-compile of the software might be required.

# 1.5 Product description

| Item                                                                | NINA-B501                                                                  | NINA-B506                                                                  |
|---------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Radio chipset, module with CAN<br>Radio chipset, module without CAN | NXP MCXW716C [5]<br>NXP K32W1480 [3]                                       | NXP MCXW716C [5]<br>NXP K32W1480 [3]                                       |
| Supported 2.4 GHz radio protocols                                   | Bluetooth LE<br>IEEE 802.15.4 - 2015<br>(Thread, Matter, Zigbee)           | Bluetooth LE<br>IEEE 802.15.4 -2015<br>(Thread, Matter, Zigbee)            |
|                                                                     | Bluetooth LE specification                                                 |                                                                            |
| Operating channels and frequencies                                  | 40 channels<br>Channel numbers 0–39<br>2402–2480 MHz                       | 40 channels<br>Channel numbers 0-39<br>2402–2480 MHz                       |
| Bluetooth LE data rates                                             | 1 Mbps<br>2 Mbps<br>500 kbps (Coded PHY, S=2)<br>125 kbps (Coded PHY, S=8) | 1 Mbps<br>2 Mbps<br>500 kbps (Coded PHY, S=2)<br>125 kbps (Coded PHY, S=8) |
| Typical conducted output power*                                     | +7 dBm / +10 dBm                                                           | +7 dBm / +10 dBm                                                           |
| Radiated output power (EIRP)*                                       | +10 dBm / +13 dBm<br>with external 3 dBi antenna gain                      | +10 dBm / +13 dBm                                                          |
| Conducted RX sensitivity, 1 Mbps                                    | -97.0 dBm                                                                  | -97.0 dBm                                                                  |
| Conducted RX sensitivity, 2 Mbps                                    | -94.0 dBm                                                                  | -94.0 dBm                                                                  |
| Conducted RX sensitivity, long range 500 kbps<br>(Coded PHY, S=2)   | -101 dBm                                                                   | -101 dBm                                                                   |
| Conducted RX sensitivity, long range 125 kbps<br>(Coded PHY, S=8)   | -105 dBm                                                                   | -105 dBm                                                                   |
|                                                                     | IEEE 802.15.4 specification                                                |                                                                            |
| Operating channels and frequencies                                  | 16 channels<br>Channel numbers 11-26<br>2405–2480 MHz                      | 16 channels<br>Channel numbers 11-26<br>2405–2480 MHz                      |
| IEEE 802.15.4 data rate                                             | 250 kbps                                                                   | 250 kbps                                                                   |
| Typical conducted output power*                                     | +7 dBm / +10 dBm                                                           | +7 dBm / +10 dBm                                                           |
| Radiated output power (EIRP)*                                       | +10 dBm / +13 dBm<br>with external 3 dBi antenna gain                      | +10 dBm / +13 dBm                                                          |
| Conducted RX sensitivity, 250 kbps                                  | -103 dBm                                                                   | -103 dBm                                                                   |
|                                                                     | Module dimensions                                                          |                                                                            |
| Module size                                                         | 10.0 x 11.6 x 2.38 mm                                                      | 10.0 x 15.0 x 2.38 mm                                                      |

Table 1: NINA-B50 characteristics summary

<sup>\*</sup> Depends on regulatory requirements and supply voltage level. For more details, see Table 11: RF performance.



### 1.6 Software

The open CPU architecture of the NINA-B50 series modules allows integrators to create their own applications by utilizing the comprehensive MCUXpresso SDK software from NXP. For more details, see the NINA-B50 system integration manual [6] [2].

# 1.7 Bluetooth device address

Each NINA-B50 module is pre-programmed with a unique 48-bit Bluetooth device address. If the memory of a NINA-B50 module is erased or otherwise lost, the address can be recovered from the data matrix barcode printed on the module label, as described in Product labeling.



# 2 Interfaces

For optimal design flexibility, NINA-B50 supports a wide range of interfaces, including a 2.4 GHz radio and antenna interface, digital interface, analog interface, and debug interface. See also the NXP MCX W71 data sheet [5], NXP MCX W71 reference manual [6], NXP K32W1480 data sheet [3] and NXP K32W1480 reference manual [4].

## 2.1 Power management

#### 2.1.1 Power switch

NINA-B50 modules include an on-module power switch that can be used to switch off all or part of MCU power supply. When activated, the power switch reduces the module power consumption to a level that is less than that achievable in the Deep Power Down mode. You can also use the switch to supply power to an external device through **VOUT\_SWITCH**.

The **VCC** input supply must be permanently applied to support both the standby RAM LDO and the RAM power switch. The power switch output signal, **VOUT\_SWITCH**, can be enabled or disabled.

The power switch can be turned on in several ways:

- Power-On-Reset (POR). This condition is triggered when the module is initially powered on
  or when the power level falls below the POR threshold. POR resets all power domains,
  including the supply input to the switch, VCC of power switch input supply VCC.
- Drive **SWITCH\_WAKEUP** low externally. The pin is internally pulled up to the switch input through a resistor and can be pulled down to wake up the smart power switch. To generate a valid internal wake-up signal successfully, a maximum pulldown voltage of 0.7 V on **SWITCH\_WAKEUP** is required. The duration time should be greater than 1 µs.
- Through the System Power Controller (SPC). The SPC contains internal wake-up logic that
  controls the operation of the power system. The switch activates when VSYS is powered
  on.

# 2.1.2 DC-DC, digital I/O, analog, and system input supply (VCC\_IO)

NINA-B50 modules require an additional voltage supply input **VCC\_IO**. This voltage supply, **VCC\_IO**, supply power for the following on-module function parts:

- DC-DC buck converter: Regulates the system core and radio power to provide the best power efficiency.
- LDO-System: A low-dropout regulator that generates the system voltage for the module.
- Analog domain, including an Analog-to-digital converter (ADC), comparators (CMP) and Voltage Reference (Vref) parts.
- Digital I/O interfaces

**VCC\_IO** must be supplied through either **VCC** or **VOUT\_SWITCH**. See also Power supply configuration.

J

The voltage level of **VCC\_IO** must be the same as the **VCC**.



### 2.1.3 Power supply configuration

NINA-B50 modules support two power supply configurations:

- Power efficient configuration
  - Supply external power to VCC
  - VCC\_IO supplied from VCC
  - o VDD\_LDO\_CORE and VDD\_RF supplied from the DCDC output
  - VPA supplied from VDD\_RF
- Power switch configuration
  - Supply external power to VCC
  - o Supply the power switch output **VOUT\_SWITCH** to **VCC\_IO**
  - o VDD\_LDO\_CORE and VDD\_RF are supplied from DCDC output
  - VPA is supplied from VDD\_RF
- A voltage level less than 3 V on **VCC** and **VCC\_IO** has negative impact on the Tx output power.
- The on-module power switch can be disabled when it is not used. This means that the **VOUT\_SWITCH** pin can be floating.
- See also the System integration manual [2] for power management and power supply configuration.

#### 2.2 2.4 GHz radio

NINA-B50 includes a 2.4 GHz radio transceiver, an integrated balun and filter/matching circuitry. NINA-B50 modules also have an integrated 32 MHz crystal as source of radio clock of the modules. See also Block diagram.

For information about 32 MHz crystal trim value configuration, antenna reference designs, integration instructions and approved external antennas, see also the system integration manual [2].

#### 2.3 RF antenna interfaces

NINA-B501 and NINA-B506 modules support different 2.4 GHz antenna solutions.

#### 2.3.1 Internal antenna

NINA-B506 modules are equipped with an internal PCB antenna. This low-profile antenna solution is useful in space constrained designs and in designs that don't require an external antenna. The antenna pin (ANT) is internally disconnected on these modules. This solution uses antenna technology licensed from Abracon. See also antenna solutions in the System integration manual [2].

#### 2.3.2 External antenna

NINA-B501 modules are equipped with an antenna pin (**ANT**) for connecting either an antenna connector or an external antenna. **ANT** is matched to 50  $\Omega$  and connected to the single-ended Tx/Rx antenna pin on the integrated 2.4 GHz radio transceiver in the main chip. The pin can be connected to an antenna connector or external antenna using a controlled impedance trace. See also antenna solutions in the System integration manual [2].



# 2.4 System functions

#### 2.4.1 Power modes

NINA-B50 modules are power efficient devices that can operate in different power modes that control both power consumption levels and wake-up times. Specific parts of the module can be powered off when they are not needed. Complex wake-up events can also be generated from different external and internal inputs.

NINA-B50 supports several power modes:

- Active
- Sleep
- Deep Sleep
- Power Down
- Deep Power Down



Figure 2: NINA-B50 modules power modes

#### 2.4.1.1 Active

When powered on or reset, NINA-B50 enters Active mode and is initialized according to the configuration defined in the application software flashed in the modules.

In Active mode, CPU execution is possible. To achieve the performance requirements of a given system application while minimizing power consumption. Active mode provides different power-saving options.

Any reset brings the module back to the Active mode.



#### 2.4.1.2 Power Down

NINA-B50 modules do not have a dedicated pin for powering off. The Power Down mode puts the module in a power-off state. The module wakes up from Power Down mode through the reset routine.

#### 2.4.1.3 Deep Power Down mode

In Deep Power Down mode, NINA-B50 modules operate at the lowest possible power level. In this mode, the entire **VDD\_CORE** domain (including all subdomains) is power gated and the on-module regulator for **VDD\_CORE** is powered off. The **VDD\_SYS** on-module regulator is powered, and the **VDD\_SYS** power domain is enabled.

To avoid extra leakage, the external power supply to any disabled on-module regulators should be turned off. Memory data held in static RAM (SRAM) cannot be retained in Deep Power Down mode.

The module wakes from Deep Power Down mode through the reset routine. External reset or the **VDD\_SYS** domain peripherals can wake the module.

#### 2.4.1.4 Sleep

Sleep mode minimizes power consumption while maintaining the performance requirements of the system application.

In Sleep mode, CPU execution is halted. The core clock is gated off. The system clock as well as the bus clocks, if enabled, continue to operate.

Wake from Sleep mode is triggered by an interrupt or a wakeup event. Sleep mode also supports a partial wake-up where a bus controller other than the CPU, e.g., DMA is recovered by a wakeup event. The module automatically re-enters sleep mode after the bus controller finishes its task.

#### 2.4.1.5 Deep Sleep

Deep Sleep mode sets NINA-B50 into a static state. It is the lowest power mode that retains all register data. The software can individually configure SRAM for deep sleep or shut down.

The module wakes from Deep Sleep mode through the interrupt routine or a wake-up event. Peripherals connected to the **VDD\_CORE\_WAKE** subdomain can wake the module. External signals can also wake the module through GPIO or **VDD\_SYS** domain peripherals.

#### 2.4.2 Module reset

NINA-B50 can be reset in one of the following ways:

- Pin reset: A low level on the **RESET\_N** input pin.
- Power-on reset (POR): When supply voltage is below the POR threshold, the POR circuit triggers the power-on reset condition.
- Low Voltage Detect (HVD) reset: The HVD circuit is disabled by default. When the LVD is
  enabled and the supply voltage is above the HVD threshold, the circuit triggers an HVD
  reset.
- High Voltage Detect (LVD) reset: The LVD circuit is enabled by default. When the LVD is enabled and supply voltage is below the LVD falling threshold, the circuit triggers an LVD reset.



- Wakeup (WAKEUP) reset: When module wakes from Power Down or Deep Power Down modes, the power management logic triggers a wakeup reset in power domains that were previously powered off.
- Debug Access Port (DAP) reset: Any debug access port that can initiate a reset request from a connected debugger can trigger the DAP reset.
- Reset Timeout (RSTACK): The reset state machine includes a timeout counter that is triggered when the stack is inactive for more than 8192 cycles of the RTC 32.768 kHz clock. This condition triggers the RSTACK reset.
- Low Power Timeout (LPACK) reset: The low power entry state machine includes a timeout counter that is triggered if a module does not acknowledge entry into a low power mode after 8192 cycles of the RTC 32.768 kHz clock. This condition triggers the LPACK reset.
- System Clock Generation (SCG) reset: The system clock generator includes loss-of-clock and/or loss-of-lock monitors that can be configured to generate a reset. Either condition triggers the SCG reset.
- Software (SW) reset: When the software configures a system reset request in the MCU core.
- Watchdog 0 (WDOG0) reset: A watchdog timer monitors the software and expects periodic refreshing of the watchdog counter. A WDOG0 reset condition is triggered if the counter is not refreshed periodically.
- Watchdog 1 (WDOG1) reset: A watchdog timer monitors the software and expects periodic refreshing of the watchdog counter. A WDOG1 reset condition is triggered if the counter is not refreshed periodically.
- Lockup (LOCKUP) reset: Triggered when the Cortex-M33 core enters the lockup state as a result of certain illegal operations.
- JTAG (JTAG) reset: Occurs when a JTAG instruction places the module in reset.
- Security Violation (SECVIO) reset: Triggered when the module detects a security violation.

### 2.4.3 CPU and memory

NINA-B50 modules includes an Arm Cortex-M33 MCU with FPU, supporting clock speeds of up to 96 MHz with 1 MB flash, 128 kB SRAM, 8 kB code cache for data storage and code, and 96 kB Secure Boot ROM that stores the boot code and time-critical software library routines.

NINA-B50 series modules include a multicore microcontroller unit (MCU) handling security, radio, and application tasks, where each core manages its own dedicated memory resources. Users can develop applications using the application core, which integrates an Arm Cortex-M33 MCU with an FPU, 1 MB flash memory, and 128 kB SRAM. NINA-B50 also provides an external memory connection to the Low-power serial peripheral interface (LPSPI).

#### 2.4.4 ROM bootloader

The ROM bootloader is the boot code that resides in the internal read-only memory (ROM) of the module. The bootloader is executed when the host processor is released from reset. The code supports automated booting from the internal flash and downloads an image over the serial interface, LPUART, LPI2C, or LPSPI.



### 2.4.5 Enhanced Direct Memory Access (eDMA)

The enhanced Direct Memory Access (eDMA) can perform complex data transfers with minimal intervention from a host processor. The eDMA is a highly programmable data-transfer engine that is optimized to minimize any required intervention from the host processor. It is intended for use in applications where the data transfer is of a static size and not defined within the data itself.

### 2.4.6 Real Time Clock (RTC)

The Real Time Clock (RTC) is a key system feature of the module.

By default, the time counter in the RTC is driven from a 32.768 kHz clock, which can also supply other peripherals. The clock can be sourced from an external 32 kHz Crystal Oscillator (OSC) or an embedded 32 kHz Free Running Oscillator (FRO) on the module.

The RTC block includes an internal clock validation mechanism that ensures the clock from OSC is stable. It also incorporates a switch that allows the module to switch the clock source from the 32 kHz FRO to the OSC when it is stable. The module can switch back to the 32 kHz FRO clock if the software disables the 32 kHz OSC.

The 32 kHz FRO is enabled after Power-On-Reset (POR) and serves as the clock source to the device. The 32 kHz FRO can be disabled by the software when necessary.

The external 32 kHz OSC is disabled after POR but can be enabled by software when needed.

The RTC is an "always-powered" block that remains functional in all low power modes. It can generate an interrupt to exit any low-power mode.

The RTC operates in one of the two available modes of operation:

- Power-on mode. The RTC remains powered During module power-up. In this mode, all RTC registers are accessible by software and all functions are operational. If enabled, the 32.768 kHz clock can be supplied to the rest of the module.
- Power-down mode. During module power-down, the RTC remains powered and is electrically isolated from the rest of the chip. If enabled, the RTC continues to increment the time counter and retains the state of the RTC registers. The RTC registers are not accessible. The time counter can generate multiple interrupts and events for the CPU, radio, as well as the internal and external hardware blocks. By default, the frequency of the interrupt is 1 Hz, but it can also be configured to trigger every 2, 4, 8, 16, 32, 64, or 128 Hz.

The RTC signals and pinout for NINA-B50 is shown in Table 2.

| Signal        | I/O | Pinout | Description                                                                                                         |
|---------------|-----|--------|---------------------------------------------------------------------------------------------------------------------|
| PTD5/EXTAL32K | I   | 2      | 32.768 kHz oscillator input, connection to an optional external 32.768kHz crystal  Can be configured as a GPIO pin  |
| PTD4/XTAL32K  | 0   | 3      | 32.768 kHz oscillator output, connection to an optional external 32.768kHz crystal  Can be configured as a GPIO pin |
| RTC_CLKOUT    | 0   | NA     | Prescaler square-wave output or RTC 32.768 kHz clock<br>Can be configured to get the signal via TAMPER1             |
| RTC_WAKEUP_b  | 0   | NA     | Active low wakeup for external device Can be configured to get the signal via TAMPER0                               |
| RTC_TAMPER0   | I   | 17     | Tamper pin input                                                                                                    |



| Signal      | 1/0 | Pinout | Description                                                   |
|-------------|-----|--------|---------------------------------------------------------------|
| RTC_TAMPER1 | 1   | 18     | Tamper pin input                                              |
| RTC_TAMPER2 | I   | NA     | Tamper pin input<br>Connects to an external 32.768kHz crystal |

Table 2: RTC signals and pinout on NINA-B50

#### 2.5 Serial interfaces

NINA-B50 supports the following serial communication interfaces:

- Two Low Power UART (LPUART) interfaces: 4-wire universal asynchronous receiver/transmitter interface.
- Two Low Power SPI (LPSPI) interfaces: Up to three serial peripheral interfaces can be used simultaneously.
- Two Low Power I2C (LPI2C) interfaces: Inter-Integrated Circuit (I2C) interface for communication with digital sensors.
- Single I3C interface: Based on an enhanced serial communication specification, this interface improves the features, performance, and power efficiency available in I2C. For mid-speed applications, it provides an alternative to the Standard Peripheral Interface (SPI).
- Single programmable FLEXIO: This highly configurable interface is suitable for a wide range of functionalities, including but not limited to UART, I2C, SPI, I2S, Camera IF, Motorola 68K/Intel 8080 bus, PWM/Waveform generation, and input capture for interval measurements using the Single-Edge Nibble Transmission (SENT) protocol, for example.
- Single highly configurable, synthesizable Controller Area Network (FlexCAN) interface to be used as a serial data bus (not supported by NINA-B501-00B or NINA-B506-00B).
- The module shares most digital interface pins between digital and analog interfaces, and GPIOs. By multiplexing the signals, several digital functions can be made available on a single pin.
- Two of the SPI interfaces share common hardware with the I2C interfaces, which means that they can't be used simultaneously. If both I2C interfaces are in use, then only one SPI interface is available.

# 2.5.1 Low Power Universal Asynchronous Receiver/Transmitter (LPUART)

NINA-B50 supports two Low Power Universal Asynchronous Receiver/Transmitter (LPUART) interfaces, LPUART0 and LPUART1.

LPUART interfaces provide asynchronous, serial communication capability with external devices. LPUART supports a non-return-to-zero (NRZ) encoding format and IrDA compatible, low-speed, serial infrared (SIR) format. The LPUART interfaces can continue operating while the processor is in low-power mode – if an appropriate peripheral clock is available. The LPUART can generate an interrupt or DMA request to wake up the module from low power modes.

The LPUART interfaces support hardware flow control and baud rates up to 1 Mbps.

Pin configuration:

- TXD, data output pin
- RXD, data input pin



- RTS, Request To Send, flow control output pin (optional)
- CTS, Clear To Send, flow control input pin (optional)

### 2.5.2 Low-power serial peripheral interface (LPSPI)

NINA-B50 supports two Low-power Serial Peripheral Interface (LPSPI) interfaces, LPSPI0, and LPSPI1.

- LPSPI0 doesn't support a PCS1/HREQ pin and the related fields in the CFGR0 register are reserved
- LPSPI is a low-power SPI that provides an efficient interface to a SPI bus either as a Main and/or Sub node. The SPI bus is a synchronous serial communication interface commonly used in embedded systems for communications between microcontrollers and peripheral devices over short distances. Low-power serial peripheral interfaces are typically used in Secure Digital cards and LCD displays.

#### Features of the LPSPI include:

- Pin configuration in main node configuration:
  - o SCK, Serial clock output, up to 12 MHz for LPSPI0 and 24 MHz for LPSPI1
  - o SOUT, Serial Output data line
  - o SIN, Serial Input data line
  - o PCS[0-3], Active-low, Chip select outputs that define which Sub node to communicate with on the bus.
- Pin configuration in sub node configuration:
  - o SCK, Serial clock input up to 12 MHz
  - o SOUT, Serial Output data line
  - o SIN, Serial Input data line
  - o PCS[0-3], Chip select, active-low, inputs that connect/disconnect the Sub-node interface from the bus.
- Supports Main and Sub node on both interfaces. Main node operation supports up to four peripheral Chip selects.
- Continues operating in Sleep modes if configured to do so and an appropriate clock is available
- Minor CPU overhead with DMA offloading of FIFO register accesses.
- Supports DMA accesses and generates a DMA request
- · Configurable clock polarity and clock phase
- Enables external memory to connect to the module for use as external storage, including SD cards, LCD displays, and graphic data. If external flash is used, LPSPI1 is configured as the Main mode, using the pin assignments shown in Figure 3.

| Signal name | NINA-B50 pin | Description                                                                                       |
|-------------|--------------|---------------------------------------------------------------------------------------------------|
| LPSPI1_SCK  | PTB2         | Serial clock output, up to 24 MHz                                                                 |
| LPSPI1_SIN  | PTB1         | Serial input data/ Data 1 I/O signal                                                              |
| LPSPI1_SOUT | PTB3         | Serial output data/ Data 0 I/O signal                                                             |
| LPSPI1_PCS2 | PTC0         | Data 2 I/O signal                                                                                 |
| LPSPI1_PCS3 | PTC1         | Data 3 I/O signal                                                                                 |
| LPSPI1_PCS0 | PTB0         | Active-low Chip/Sub node select output, Selects which Sub node on the bus is to communicate with. |



#### Figure 3: Main node configuration for external flash

By default, SIN is input signal and SOUT is output signal but SIN and SOUT can be configured differently.

SIN and SOUT instead of commonly used MOSI and MISO are used for SPI data signal names throughout this datasheet to keep the names aligned with the names in the NXP K32W1480 data sheet [3], NXP K32W1480 reference manual [4], NXP MCX W71 data sheet [5] and NXP MCX W71 reference manual [6].

### 2.5.3 Low Power Inter-Integrated Circuit (LPI2C)

NINA-B50 supports two Low Power Inter-Integrated Circuit (LPI2C) interfaces, LPI2C0, and LPI2C1. The interfaces provide a synchronous packet-switched, single-ended serial bus that can be used for Main and Sub nodes. It can transfer and/or receive data on a 2-wire bus network and is often used to attach microcontrollers to lower-speed peripheral ICs.

The interfaces comply with the System Management Bus (SMBus) specification (version 3) and can operate as both Main and Sub nodes. The I2C bus supports standard-mode (100 kbps), fast-mode (400 kbps), fast-mode plus (1 Mbps) and ultra-fast (3.2/3.33 Mbps) operation. The interfaces also support multiple Main nodes including synchronization and arbitration. Any number of Main nodes can be present on the LPI2C interface. Additionally, Main and Sub node roles may change between messages (after a STOP is sent).

DMA offloading of FIFO register accesses mean that use of the interfaces operate with only a minor CPU overhead. The interfaces continue to operate in sleep modes if an appropriate clock is available.

- The I2C 2-wire pin configuration:
  - o SCL, clock output in Main mode, input in Sub mode
  - o SDA, data input/output pin
- The I2C 4-wire pin configuration:
  - o SCL, clock input pin
  - o SDA, data input pin
  - o SCLS, secondary clock line. SCLS output pin in Main mode. If LPI2C Main/Sub nodes are configured to use separate pins, then this is the SCL pin for the Main node.
  - o SDAS, secondary data line. SDAS output pin in Main mode. If LPI2C Main/Sub nodes are configured to use separate pins, then this is the SDA pin for the Sub node.

### 2.5.4 Improved Inter-Integrated Circuit (I3C)

NINA-B50 supports a single Improved Inter-Integrated Circuit (I3C) interface, I3C0. Based on an enhanced serial communication specification developed by the Mobile Industry Processor Interface Alliance (MIPI Alliance), this interface improves the features, performance, and power efficiency available in I2C. For mid-speed applications, it provides an alternative to the Standard Peripheral Interface (SPI). The I3C bus is intended to connect microcontrollers (MCU) and application processors (AP) to sensors, actuators, and other MCUs as Sub nodes.

The major use cases for this interface include:

- · Connecting an MCU to other MCUs, and
- · Connecting an Access Point (AP) to an MCU

To operate in I3C mode, the PV, PE, and PS values in the corresponding PORT\_PCR registers must be correctly configured with a pull-up resistor.



#### Features of the I3C interface include:

- 2-wire multi-drop bus capable of 12 MHz clock speeds for up to 11 devices.
- In-band interrupts (IBI) are allowed, which allow Sub nodes to notify Main nodes.
- Built-in commands are issued in a separate "space," so that these commands do not collide with normal messaging between the Main and Sub nodes.
- Organized forms of multiple main nodes modes. Secondary Main nodes can use clean handoffs between other Main nodes.
- Devices can hot-join the bus later than when the bus starts.
- Capable of using both I2C and I3C busses with bridging support for to I2C, SPI, UART, and other busses.
- Higher data rate modes (about 20 Mbps) are optionally available.
- Sub nodes can be as small as 2K gates (or less), which allows the I3C interface to be controlled by a processor and fully state-machine driven.
- Supports the full I3C feature set except for ternary data rates (HDR-TSP, HDR-TSL).

### 2.5.5 Flexible input/output (FlexIO)

NINA-B50 supports a single FlexIO interface, FLEXIO0. This highly configurable interface is suitable for a wide range of functionalities, including but not limited to:

- UART
- I2C
- SPI
- I2S
- Camera IF
- Motorola 68K/Intel 8080 bus
- PWM/Waveform generation
   Input capture for interval measurements using the Single-Edge Nibble Transmission (SENT) protocol, for example.

#### Features of the FlexIO include:

- Emulation of a variety of serial/parallel communication protocols
- 32-bit, shift register array with support for transmit, receive, data match, logic mode, and state modes
- Double-buffered, shifter operation for continuous data transfer
- Shifter concatenation to support large transfer sizes
- Automatic start/stop bit generation
- 1, 2, 4, 8, 16, or 32 multi-bit shift widths for parallel interface support
- Interrupt, DMA or polled transmit/receive operation
- Programmable baud rates independent of bus clock frequency, with support for asynchronous operation during stop modes
- Highly flexible 16-bit timers with support for a variety of internal or external trigger, reset, enable and disable conditions
- Programmable logic mode for integrating external digital logic operations, including onchip or combining pin/shifter/timer functions to generate complex outputs
- Programmable state machine for offloading basic system control functions from CPU, with support for up to eight states, eight outputs, and three selectable inputs per state
- Integrated, general-purpose, input/output registers and pin rising/falling edge interrupts to simplify software support



- Flexible 16-bit timers with support for a variety of trigger, reset, enable and disable conditions
- Programmable logic blocks allowing the implementation of digital logic functions on-chip and configurable interaction of internal and external modules
- Programmable state machine for offloading basic system control functions from CPU

#### 2.5.6 FlexCAN

The FlexCAN interface is a full implementation of the CAN protocol specification, the CAN with Flexible Data Rate (CAN FD) protocol, and the CAN 2.0 version B protocol, which supports both standard and extended message frames and long payloads.

The CAN interfaces include the following features:

- Compliant with the ISO 11898-1:2015 standard
- Flexible mailboxes configurable to store 0 to 8, 16, 32, or 64 bytes data length
- Each mailbox configurable as receive or transmit, supporting standard and extended messages
- Individual Rx Mask registers per mailbox
- Full-featured legacy Rx FIFO with storage capacity for up to six frames and automatic internal pointer handling with DMA support
- Full-featured enhanced Rx FIFO with storage capacity for up to 12 CAN FD frames and automatic internal pointer handling with DMA support
- Transmission abort capability
- Total 32 Flexible message buffers (MBs) configurable as Rx or Tx with 8 bytes data length of each
- RAM not used by reception or transmission structures can be used as general-purpose RAM space
- Listen-Only mode capability
- Programmable Loop-Back mode supporting self-test operation
- Programmable transmission priority scheme: lowest ID, lowest buffer number, or highest priority fist
- Time stamp based on 16-bit free running timer
- Global network time, synchronized by a specific message
- Maskable interrupts
- Independence from the transmission medium (an external transceiver is assumed)
- Short latency time due to an arbitration scheme for high-priority messages
- Low power modes, with programmable wakeup on bus activity or matching with received frames (Pretended Networking)
- Transceiver delay compensation feature when transmitting CAN FD messages at faster data rates
- Remote request frames may be managed automatically or by software
- CAN bit time settings and configuration bits can only be written in Freeze mode
- Tx mailbox status (Lowest priority buffer or empty buffer)
- Identifier Acceptance Filter Hit Indicator (IDHIT) register for received frames
- SYNCH bit available in Error in Status 1 register to indicate that the module is synchronous with CAN bus
- CRC status for transmitted message
- Legacy Rx FIFO Global Mask register
- Selectable priority between mailboxes and Rx FIFO during matching process



- Powerful legacy Rx FIFO ID filtering, capable of matching incoming IDs against either 128 extended, 256 standard, or 512 partial (8 bit) IDs, with up to 32 individual masking capability
- Powerful Enhanced Rx FIFO ID filtering, capable of matching incoming IDs against either 16 extended or 32 standard ID filter elements with three filtering schemes: mask + filter, range, and two filters without mask.
- 100% backward compatibility with previous FlexCAN version
- · Supports Pretended Networking functionality in low power: Doze mode, Stop mode
- A CAN transceiver needs to be connected to the CAN interface of the NINA-B50 module to support the CAN feature.
- CAN interface is supported on NINA-B501-10B and NINA-B506-10B, but not supported on the NINA-B501-00B or NINA-B506-00B modules.

# 2.6 Other digital interfaces

### 2.6.1 Timer/PWM (TPM)

NINA-B50 modules support three Pulse Width Modulation timers, TPM0, TPM1 and TPM2. TPM0 is a 2-channel 32-bit timer and TPM1 and TPM2 are 6-channel 32-bit timers.

The Pulse Width Modulation timer (TPM) supports input capture, output compare, and the generation of Pulse Width Modulation (PWM) signals to control electric motor and power management applications. The counter, compare, and capture registers are clocked by an asynchronous clock that can remain enabled in low power modes.

#### Features of TPM include:

- Selectable clock mode. In this mode the timer can be incremented on every edge of the asynchronous clock or on the rising edge of an external clock input synchronized to the asynchronous counter clock
- Pre-scaler allows the timer to divide-by 1, 2, 4, 8, 16, 32, 64, or 128
- 32-bit counter that operates as a free-running or modulo counter. The counting can be both up or up-down
- Six configurable channels for input capture, output compare, edge-aligned or centeraligned PWM modes
- Interrupts and/or DMA requests per channel and on counter overflow conditions
- Selectable trigger input to optionally reset, start, increment, or stop the counter in overflow conditions
- Generation of hardware triggers per channel when the counter overflows



### 2.6.2 Quadrature Decoder (QDEC)

The quadrature decoder (QDEC) is used to read quadrature encoded data from mechanical and optical sensors in the form of digital waveforms. Quadrature encoded data is often used to indicate rotation of a mechanical shaft in either a positive or negative direction.

The QDEC uses two inputs, **channel 0** (**PHASE\_A**) and **channel 1** (**PHASE\_B**), to control incremental and decremental counting in the TPM counter. The QDEC supports two encoding modes: count and direction encoding mode and phase encoding mode. See also Timer/ PWM (TPM).

## 2.7 Analog interface

14 out of the 29 digital GPIOs can be multiplexed to analog functions. The following analog functions are available:

- 1x 16-bit Analog to Digital Converter (ADC)
- 2x Low-power Comparator (LPCMP)
- 1x Voltage Reference (VREF)

### 2.7.1 Analog to Digital Converter (ADC)

A 16-bit dual successive approximation Analog to Digital Converter (ADC) is used to sample an analog voltage on any of the analog-capable pins on the module.

Features of the ADC include:

- Full swing input range of 0 V to VCC\_IO
- Supports three sampling modes:
  - o Single-ended mode: Only one side channel from A-side or B-side is converted.
  - o Differential mode: A single input pin is used.
  - Dual single-ended mode: Both A-side and B-side channels are converted independently and simultaneously. In this case, fixed pairs of input pins are used. For example, ADCO A5 and ADCO B5 or ADCO A6 and ADCO B6.
- Resolution:
  - o Differential mode: 16-bit high resolution or 13-bit standard resolution
  - o Single-ended mode: 16-bit high resolution or 12-bit standard resolution
- Sample rates up to 2 MS/s
- Configurable analog input sample time
- Configurable speed options to accommodate operation in low-power modes
- Trigger detection with up to four trigger sources with priority level configuration
- Multiple command buffers provide flexibility for channel scanning and independent channel selections for different trigger sources.
- Automatic comparison of conversion results
- Two independent FIFO result registers, each containing 16 entries
- Interrupt, DMA, or polled operation
- Linearity and Gain adjustment calibration logic

### 2.7.2 Low Power Comparator (LPCMP)

NINA-B50 supports two Low Power Comparators, (LPCMP), LPCMP0, and LPCMP1.



The comparators provide circuits for comparing two analog input voltages on the analog-enabled pins on the module. The comparators are comprised of a comparator (CMP), DAC, and analog mux (ANMUX).

Features of the comparator include:

- Operation over the full input range of 0 V to VCC\_IO
- Multiple operation modes with advanced features to produce a wide range of outputs, such as sampled, windowed, and digitally filtered.
- Selectable performance levels: nano power mode, low power/speed mode, and high power/speed mode
- Supports interrupt and DMA, programmable hysteresis control, and selectable inversion on comparator output
- Two 8-to-1 channel ANMUX that can operate over the full range of the supply voltage to select input signal from eight channels
- 8-bit resolution DAC with a 256-tap resistor, ladder network that provides selectable supply reference source, selectable reference voltage, and configurable low power/speed mode or high power/speed mode

### 2.7.3 Voltage Reference (VREF)

NINA-B50 series modules have one Voltage Reference (VREF) buffer system that employs unity gain amplifiers.

For use with external devices, VREF provides reference voltage that can be set from 1.0 V to 2.1 V. The buffered reference is also available internally for use with on-module analog peripherals, such as the ADC, DAC, or CMP. VREF has a dedicated output pin, **VREFO**. When VREF is enabled, the reference voltage is placed on the **VREFO** pin.

The voltage reference has three operating modes yield different levels of supply rejection and power consumption. The operating modes are OFF mode, low-power buffer mode, and high-power buffer mode.

- In the OFF mode, the VREF bandgap and the output buffers are disabled, which means that the voltage output is not buffered.
- In low power buffer mode, the module activates the buffer to generate a buffered voltage for **VREF\_OUT**. This voltage can be adjusted within the range of 1.0 V to 2.1 V.
- In high-power buffer mode, the module activates the high-power buffer to generate a programmable buffered voltage for **VREF\_OUT**. The voltage can be adjusted in 0.1 V increments ranging from 1.0 V to 2.1 V. The reference voltage output can be fine-tuned with 0.5 mV increments. For course tuning adjust the output with 100 mV resolution using the trim registers.

The VREF system includes an internal voltage regulator that you can enable to enhance supply noise rejection, as well as an internal oscillator that provides the chop clock. For optimal VREF performance, it is advisable to enable the regulator and oscillator whenever possible. If you are using the chop function, you must also enable the internal voltage regulator. When enabling the internal regulator, a specific sequence should be followed.

VREF can operate when the chip is in a low-power mode. However, enabling the VREF regulator results in increased current consumption. In low power mode, it may be appropriate to disable the VREF regulator to minimize current consumption. Disabling the VREF regulator can lead to a reduction in the accuracy of the output voltage, by as much as several millivolts (mV).



### 2.7.4 Analog pin options

3

An analog pin may not be simultaneously used for multiple functions.

Table 3 shows the supported connections of the analog functions.

| Symbol | Analog function                                 | Can be connected to                                         |
|--------|-------------------------------------------------|-------------------------------------------------------------|
| VCC_IO | Analog domain power supply                      | VCC or VOUT_SWITCH                                          |
| ADCP   | ADC single-ended or differential positive input | Any analog input on A-side (ADC0_An) or on B-side (ADC0_Bn) |
| ADCN   | ADC differential negative input                 | Any analog pin of ADC0_An and ADC0_Bn pin pairs             |
| VREFH  | Reference voltage for the CMP-DAC               | Can be configured to be VCC_IO or VREFO                     |
| LP_INP | Low-power comparator IN+                        | Any analog pin CMPn_INx                                     |
| LP_INM | Low-power comparator IN-                        | Any analog pin CMPn_INx                                     |
| LPCMPO | Low-power comparator output                     | CMP0_OUT or CMP1_OUT                                        |
|        |                                                 |                                                             |

Table 3: Possible uses of the analog pins

#### **2.8 GPIO**

NINA-B50 supports four General-Purpose Input and Output (GPIO) interfaces: GPIOA, GPIOB, GPIOC, and GPIOD. Two interrupt channels have been assigned to each GPIO interface.

For optimal pin performance, the GPIO interfaces communicate with the processor core through a zero-wait state interface.

The module has 29 GPIO pins. 14 of these are analog-capable pins that can be assigned to analog functions. The signal multiplexing of each pin is shown in Table 5.

#### 2.8.1 Drive strength

All GPIO pins are configured for low current consumption by default. Using this standard drive strength, a pin configured as output can source or sink a specific amount of current.

If the timing requirements of a digital interface can't be met, or if an LED requires more current, a high drive strength mode is also available. This mode allows the digital output to draw more current. See also Digital pins.

# 2.9 Debug interfaces

#### 2.9.1 SWD

NINA-B50 supports a single external Serial Wire Debug (SWD) interface for debugging and testing. The SWD interface consists of two pins: the clock pin, **SWDCLK**, and the single bidirectional data pin, **SWDIO**.



### 2.9.2 DAP

NINA-B50 supports a Debug Access Port (DAP) to debug and trace the core system of the module. DAP is a standard Arm CoreSight component. The DAP allows real-time access to the module registers from an external debugger without halting the processor cores. The DAP provides multiple, Main node, driving ports. All ports are accessible and controlled through a single external interface port to provide system-wide debug. On NINA-B50, the SWD interface is used as the external connection interface of DAP.

#### 2.9.3 SWO

NINA-B50 supports a 1-bit Serial Wire Output (SWO) trace port for efficiently accessing core trace information from outside of the module. The SWO pin is used to stream-out trace information from various parts of the module, including the Data Watchpoint and Trace (DWT) part, Instrumentation Trace Macrocell (ITM) part, and Breakpoint Unit (BPU) part.



# 3 Pin definition

# 3.1 NINA-B50 series pin assignment

Figure 4 shows a typical pin-out assignment for NINA-B50 in an unconfigured state, where:

- The gray pins shown in the center of module are GND pins
- The four gray pins in the antenna area are GND pins
- The antenna area in NINA-B506 is shown as a dotted line at the bottom of the module
- NINA-B501 has the same pinout as NINA-B506 except in the antenna area.
- NINA-B501 has smaller physical size than NINA-B506
- Many digital or analog signals shown here and described in this data sheet may be multiplexed onto a single pin. To view the signal multiplexing pins and gain a clearer understanding of which signals can be used on each pin, see Table 5.



A = Analog function capable pin

Figure 4: NINA-B50 pin assignments – top view showing NINA-B506 (left) and NINA-B501 (right)



The pinout for NINA-B50 is shown in Table 4.

| No. | Name                 | I/O | Description                                                                         | MCX W71 /<br>K32W1480 pin                  | Remarks                                                                              |
|-----|----------------------|-----|-------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------|
| 1   | PTA16                | I/O | General purpose I/O                                                                 | PTA16                                      |                                                                                      |
| 2   | PTD5/EXTAL32K        | I/O | Connection for optional 32.768 kHz<br>crystal<br>May be used as general purpose I/O | PTD5                                       |                                                                                      |
| 3   | PTD4/XTAL32K         | I/O | Connection for optional 32.768 kHz<br>crystal<br>May be used as general purpose I/O | PTD4                                       |                                                                                      |
| 4   | PTC4                 | I/O | General purpose I/O                                                                 | PTC4                                       |                                                                                      |
| 5   | PTA19                | I/O | General purpose I/O                                                                 | PTA19                                      |                                                                                      |
| 6   | GND                  | -   | Ground                                                                              |                                            |                                                                                      |
| 7   | PTA4/BOOT_CON<br>FIG | I/O | General purpose I/O                                                                 | PTA4                                       | Can be used as<br>BOOT_CONFIG<br>signal                                              |
| 8   | PTC5                 | I/O | General purpose I/O                                                                 | PTC5                                       |                                                                                      |
| 9   | VCC_IO               | I   | Module DCDC, I/O and system input supply                                            | VDD_IO_D/VDD_DCDC<br>VDD_IO_ABC<br>VDD_ANA | Must be<br>connected to<br>either VCC or<br>VOUT_SWITCH<br>on NINA-B50               |
| 10  | VCC                  | I   | Module power switch input supply                                                    | VDD_SWITCH                                 | 1.71-3.6 V range                                                                     |
| 11  | PTA1/SWDCLK          | I   | Serial Wire Debug port clock signal                                                 | PTA1                                       |                                                                                      |
| 12  | GND                  | -   | Ground                                                                              | VSS                                        |                                                                                      |
| 13  | ANT/GND              | I/O | Tx/Rx antenna interface for NINA-<br>B501<br>GND for NINA-B506                      | ANT_2P4 GHZ                                | 50 Ω nominal<br>characteristic<br>impedance, only<br>used with NINA-<br>B501 modules |
| 14  | GND                  | -   | Ground                                                                              | VSS                                        |                                                                                      |
| 15  | PTA0/SWDIO           | I/O | Serial Wire Debug port data signal                                                  | PTA0                                       |                                                                                      |
| 16  | PTD1                 | I/O | General purpose I/O                                                                 | PTD1                                       | Pin is analog capable                                                                |
| 17  | PTD2                 | I/O | General purpose I/O                                                                 | PTD2                                       | Pin is analog capable                                                                |
| 18  | PTD3                 | I/O | General purpose I/O                                                                 | PTD3                                       | Pin is analog capable                                                                |
| 19  | PTD0/RESET_N         | I/O | System reset input                                                                  | PTD0/RESE<br>T_b                           | Active low                                                                           |
| 20  | PTB5                 | I/O | General purpose I/O                                                                 | PTB5                                       |                                                                                      |
| 21  | PTB4                 | I/O | General purpose I/O                                                                 | PTB4                                       |                                                                                      |
| 22  | PTC3                 | I/O | General purpose I/O                                                                 | PTC3                                       |                                                                                      |
| 23  | PTC2                 | I/O | General purpose I/O                                                                 | PTC2                                       |                                                                                      |
| 24  | PTC6                 | I/O | General purpose I/O                                                                 | PTC6                                       | Pin is analog capable                                                                |
| 25  | PTA20                | I/O | General purpose I/O                                                                 | PTA20                                      | Pin is analog capable                                                                |
| 26  | GND                  | -   | Ground                                                                              | VSS                                        |                                                                                      |



| No. | Name                 | I/O | Description                       | MCX W71 /<br>K32W1480 pin | Remarks                                                          |
|-----|----------------------|-----|-----------------------------------|---------------------------|------------------------------------------------------------------|
| 27  | PTA21                | I/O | General purpose I/O               | PTA21                     | Pin is analog capable                                            |
| 28  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 29  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 30  | GND                  | -   | Ground                            | VSS                       |                                                                  |
| 31  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 32  | PTA18                | I/O | General purpose I/O               | PTA18                     |                                                                  |
| 33  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 34  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 35  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 36  | VOUT_SWITCH          | 0   | Power switch output               | VOUT_SWITCH               | Power switch<br>output<br>1.71-3.6 V range                       |
| 37  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 38  | XTAL_OUT             | 0   | XO analog oscillator clock output | XTAL_OUT                  | XO analog<br>oscillator clock<br>output                          |
| 39  | VREFO                | 0   | Voltage reference output          | VREFO                     | Voltage reference<br>output<br>1.0-2.1 V range, in<br>0.1 V step |
| 40  | PTC7                 | I/O | General purpose I/O               | PTC7                      |                                                                  |
| 41  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 42  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 43  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 44  | RSVD                 | -   | RESERVED pin                      |                           | Leave<br>unconnected                                             |
| 45  | SWITCH_WAKEU<br>P    | I   | Power switch wake up pin          | SWITCH_WAKEUP_B           | Active low                                                       |
| 46  | PTA17                | -   | General purpose I/O               | PTA17                     |                                                                  |
| 47  | PTC1/LPSPI1_PC<br>S3 | I/O | General purpose I/O               | PTC1                      | Recommended pin for QSPI_D3                                      |
| 48  | PTB1/LPSPI1_SIN      | I/O | General purpose I/O               | PTB1                      | Recommended pin for QSPI_D1                                      |
| 49  | PTC0/LPSPI1_PC<br>S2 | I/O | General purpose I/O               | PTC0                      | Recommended pin for QSPI_D2                                      |
| 50  | PTB3/LPSPI1_SO<br>UT | I/O | General purpose I/O               | PTB3                      | Recommended pin for QSPI_D0                                      |
| 51  | PTB0/LPSPI1_PC<br>S0 | I/O | General purpose I/O               | PTB0                      | Recommended pin for QSPI_CS                                      |



| No. | Name           | I/O | Description                 | MCX W71 /<br>K32W1480 pin | Remarks                                                                                                       |
|-----|----------------|-----|-----------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------|
| 52  | PTB2/QSPI1_SCK | I/O | General purpose I/O         | PTB2                      | Recommended pin for QSPI_CLK                                                                                  |
| 53  | GND            | -   | Ground                      | VSS                       |                                                                                                               |
| 54  | RSVD           | -   | RESERVED pin                |                           | Leave<br>unconnected                                                                                          |
| 55  | RSVD           | -   | RESERVED pin                |                           | Leave<br>unconnected                                                                                          |
|     | EGP            | -   | Exposed Ground Pins         | VSS                       | The exposed pins in the center of the module should be connected to GND                                       |
|     | EAGP           | -   | Exposed Antenna Ground Pins | VSS                       | Only on NINA-<br>B506. The<br>exposed pins<br>underneath the<br>antenna area<br>should be<br>connected to GND |

Table 4: NINA-B50 series pinout



The signal multiplexing pins on NINA-50 are shown in Table 5.

| Pin   | ALT0                          | ALT1  | ALT2                | ALT3                  | ALT4                | ALT5                  | ALT6                | ALT7         | ALT8           | ALT9                | ALT10          | ALT11          | WAKE<br>UP                                         |
|-------|-------------------------------|-------|---------------------|-----------------------|---------------------|-----------------------|---------------------|--------------|----------------|---------------------|----------------|----------------|----------------------------------------------------|
| PTA0  |                               | PTA0  | CMP0_<br>OUT        | LPUAR<br>TO_CT<br>S_B |                     | TPM0_<br>CH4          | FLEXI<br>O0_D0      | SWDIO        |                |                     |                |                | WUU0<br>_P0                                        |
| PTA1  |                               | PTA1  | CMP1_<br>OUT        | LPUAR<br>TO_RT<br>S_b |                     | TPM0_<br>CH5          | FLEXI<br>O0_D1      |              |                |                     |                |                |                                                    |
| PTA4  | ADCO_<br>A10/<br>CMPO_<br>INO | PTA4  |                     | RF_GP<br>O_9          | _                   | TRACE<br>DATA_<br>SWO |                     | _            |                |                     |                |                | WUU0<br>_P2/<br>RF_XT<br>AL_OU<br>T_<br>ENABL<br>E |
| PTA16 | ADC0_<br>A12                  | PTA16 |                     | EWM0<br>_OUT_<br>b    |                     | TPM0_<br>CH4          | LPUAR<br>TO_<br>RX  | RF_GP<br>O_8 |                | FLEXI<br>O0_D5      |                |                | RF_NO<br>T_ALL<br>OWED                             |
| PTA17 | ADC0_<br>A13                  | PTA17 |                     | EWMO<br>_IN           | LPI2C<br>0_SDA<br>S | TPM0_<br>CH5          | LPUAR<br>TO_<br>TX  | RF_GP<br>O_7 | RF_GP<br>O_8   | FLEXI<br>O0_D6      |                | EQUE           | _P3/RF<br>_<br>NOT_A                               |
| PTA18 | CMP1_<br>IN1                  | PTA18 |                     | LPUAR<br>TO_CT<br>S_b |                     | TPM0_<br>CH3          | RF_GP<br>O_0        |              |                |                     | LPUAR<br>TO_RX | SPC0_<br>LPREQ |                                                    |
| PTA19 | CMP1_<br>IN0                  | PTA19 |                     | LPUAR<br>TO_RT<br>S_b |                     | TPM0_<br>CH2          | RF_GP<br>O_1        |              |                |                     |                |                | WUU0<br>_P4                                        |
| PTA20 | ADC0_<br>A14/<br>CMP0_<br>IN3 |       |                     | LPUAR<br>TO_TX        |                     | TPM0_<br>CH1          | RF_GP<br>O_2        |              | FLEXI<br>O0_D7 |                     |                |                |                                                    |
| PTA21 | ADC0_<br>A15/<br>CMP0_<br>IN2 | PTA21 |                     | LPUAR<br>TO_RX        |                     | TPM0_<br>CH0          | RF_GP<br>O_3        | RF_GP<br>O_7 | FLEXI<br>O0_D8 |                     |                |                | WUU0<br>_P5                                        |
| PTB0  | ADC0_<br>B10                  | PTB0  | LPSPI<br>1_PCS<br>0 |                       |                     | TPM1_<br>CH0          |                     |              |                | FLEXI<br>O0_D2<br>6 |                |                | WUU0<br>_P13                                       |
| PTB1  | ADC0_<br>B11                  | PTB1  | LPSPI<br>1_SIN      |                       |                     | TPM1_<br>CH1          |                     |              |                | FLEXI<br>O0_D2<br>7 |                |                |                                                    |
| PTB2  | ADC0_<br>B12                  | PTB2  |                     | LPUAR<br>T1_TX        |                     | TPM1_<br>CH2          |                     |              |                | FLEXI<br>O0_D2<br>8 |                |                |                                                    |
| PTB3  | ADC0_<br>B13                  | PTB3  |                     | LPUAR<br>T1_RX        |                     | TPM1_<br>CH3          |                     |              |                | FLEXI<br>O0_D2<br>9 |                |                | WUU0<br>_P14                                       |
| PTB4  |                               | PTB4  |                     | LPUAR<br>T1_CT<br>S_b |                     | I3C0_S<br>DA          | TRGM<br>UX0_<br>IN0 |              |                | FLEXI<br>O0_D3<br>0 |                |                | WUU0<br>_P15                                       |



| Pin  | ALT0         | ALT1 | ALT2                | ALT3                     | ALT4           | ALT5         | ALT6                | ALT7           | ALT8 | ALT9                | ALT10 | ALT11 | WAKE<br>UP                                            |
|------|--------------|------|---------------------|--------------------------|----------------|--------------|---------------------|----------------|------|---------------------|-------|-------|-------------------------------------------------------|
| PTB5 |              | PTB5 |                     | LPUAR<br>T1_RT<br>S_b    |                |              |                     |                |      | FLEXI<br>O0_D3<br>1 |       |       |                                                       |
| PTC0 |              | PTC0 | LPSPI<br>1_PCS<br>2 | CAN0<br>_TX <sup>1</sup> | I3C0_S<br>DA   | TPM1_<br>CH0 |                     | LPI2C<br>1_SCL |      | FLEXI<br>O0_D1<br>6 |       |       | WUU0<br>_P7                                           |
| PTC1 |              | PTC1 | LPSPI<br>1_PCS<br>3 | CAN0<br>_RX¹             | 13C0_S<br>CL   | TPM1_<br>CH1 |                     | LPI2C<br>1_SDA |      | FLEXI<br>O0_D1<br>7 |       |       | WUU0<br>_P8                                           |
| PTC2 |              | PTC2 |                     | LPUAR<br>T1_RX           |                | _            |                     | I3C0_R<br>UR   |      | FLEXI<br>O0_D1<br>8 |       |       | WUU0<br>_P9                                           |
| PTC3 |              | PTC3 |                     | LPUAR<br>T1_TX           |                | _            |                     |                |      | FLEXI<br>O0_D1<br>9 |       |       |                                                       |
| PTC4 |              | PTC4 | LPSPI<br>1_SIN      | CAN0<br>_TX <sup>1</sup> |                |              | TPM2_<br>CH0        |                |      | FLEXI<br>O0_D2<br>0 |       |       | WUU0<br>_P10                                          |
| PTC5 |              | PTC5 | LPSPI<br>1_PCS<br>0 |                          | LPI2C<br>1_SDA | TPM1_<br>CH4 | TPM2_<br>CH1        |                |      | FLEXI<br>O0_D2<br>1 |       |       |                                                       |
| PTC6 | ADC0_<br>A8  | PTC6 | LPSPI<br>1_PCS<br>1 |                          |                | TPM1_<br>CH5 |                     |                |      | FLEXI<br>O0_D2<br>2 |       |       | WUU0<br>_P11²                                         |
| PTC7 | DISAB<br>LED | PTC7 | TRGM<br>UXO_<br>IN3 | TRGM<br>UXO_O<br>UT3     |                |              | TPM2_<br>CLKIN      |                |      | FLEXI<br>O0_D2<br>3 |       |       | WUU0<br>_P12/<br>NMI_b/<br>RF_<br>NOT_A<br>LLOW<br>ED |
| PTD0 | ADC0_<br>A5  | PTD0 |                     | RESET<br>_b              |                |              |                     |                |      |                     |       |       |                                                       |
| PTD1 | ADC0_<br>B5  | PTD1 | SPC0_<br>LPREQ      | NMI_b                    | RF_GP<br>O_4   |              |                     |                |      |                     |       |       |                                                       |
| PTD2 | ADCO_<br>A6  | PTD2 | LPTM<br>R0_<br>ALT3 | TAMP<br>ER0              | RF_GP<br>O_5   |              |                     |                |      |                     |       |       |                                                       |
| PTD3 | ADC0_<br>B6  | PTD3 | LPTM<br>R1_<br>ALT3 | TAMP<br>ER1              | RF_GP<br>O_6   |              | TRGM<br>UX0_<br>IN2 |                |      |                     |       |       |                                                       |
| PTD4 | XTAL3<br>2K  | PTD4 | LPTM<br>RO_<br>ALT2 | TAMP<br>ER2              |                |              |                     |                |      |                     |       |       |                                                       |
| PTD5 | EXTAL<br>32K | PTD5 | LPTM<br>R1_<br>ALT2 |                          |                |              |                     |                |      |                     |       |       |                                                       |

Table 5: Signal multiplexing pins on NINA-50 series modules

 $<sup>^{\</sup>rm 1}$  This signal is only available on the NINA-B501-10B or NINA-B506-10B modules.

<sup>&</sup>lt;sup>2</sup> PTC6\_WUU0\_P11 pin signal available only as a wake-up source for FlexCAN module on signal CAN0\_RX from pin PTC5. In this case, other configuration on PTC6 shall not be used.



# 4 Electrical specifications

Stressing the device above one or more of the ratings listed in the Absolute maximum ratings can cause permanent damage. These are stress ratings only.

Operating the module in conditions other than those specified in the Operating conditions should be avoided. Exposure to absolute maximum rating conditions for extended periods can affect device reliability.

T

All given application information is advisory and not part of the specification.

# 4.1 Absolute maximum ratings

| Symbol  | Description               | Condition                                                        | Min  | Max       | Unit |
|---------|---------------------------|------------------------------------------------------------------|------|-----------|------|
| VCC     | Module supply voltage     | Input DC voltage<br>at VCC pin                                   | -0.3 | 3.63      | V    |
| VCC_IO  | Digital pin voltage       | Input DC voltage<br>at any digital I/O<br>pin, VCC_IO ≤ 3.6<br>V | -0.3 | VCC + 0.3 | V    |
|         |                           | Input DC voltage<br>at any digital I/O<br>pin, VCC > 3.6 V       | -0.3 | 3.63      | V    |
| RFinMax | Maximum power at receiver | Input RF power at antenna pin                                    |      | +10       | dBm  |

Table 6: Absolute maximum ratings



The module is not protected against overvoltage or reversed voltages. Always use suitable protection devices to prevent voltage spikes that can potentially exceed the power boundary values shown in Table 6.

# 4.1.1 Maximum ESD ratings

| Parameter                                   | Min | Typical | Max | Unit | Remarks                                                                                                                                         |
|---------------------------------------------|-----|---------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| ESD sensitivity for all pins except ANT pin |     |         | 2   | kV   | Determined according<br>to JEDEC Standard<br>JESD22-A114,<br>Electrostatic Discharge<br>(ESD) Sensitivity<br>Testing Human Body<br>Model (HBM). |
| ESD sensitivity for all pins except ANT pin |     |         | 500 | V    | Charged device model according to JESD22-C101                                                                                                   |
| ESD indirect contact discharge              |     |         | ±8* | kV   | According to EN<br>301 489-1                                                                                                                    |

<sup>\*</sup>Tested on EVK-NINA-B5 evaluation board

### Table 7: Maximum ESD ratings



NINA-B50 series modules are Electrostatic Sensitive Device that require special precautions while handling. See also ESD precautions for ESD handling instructions.



# 4.2 Operating conditions

3

Unless otherwise specified, all given operating condition specifications are based on an ambient temperature of 25 °C with a supply voltage of 3.3 V.

⚠

Operation beyond the specified operating conditions is not recommended. Any extended exposure outside these specific limits can affect the device reliability.

### 4.2.1 Operating temperature range

| Parameter             | Min | Max | Unit |
|-----------------------|-----|-----|------|
| Storage temperature   | -40 | +85 | °C   |
| Operating temperature | -40 | +85 | °C   |

Table 8: Temperature range

### 4.2.2 Supply/Power pins

| Symbol | Parameter                | Min  | Тур | Max  | Unit |
|--------|--------------------------|------|-----|------|------|
| VCC    | Input supply voltage     | 1.71 | -   | 3.60 | V    |
| t_RVCC | Supply voltage rise time |      |     | 12   | ms   |
| VCC_IO | I/O reference voltage    | 1.71 | -   | 3.60 | V    |

Table 9: Input characteristics of voltage supply pins



Less than 3 V voltage level of VCC and VCC\_IO has negative impact on Tx output power.

# 4.3 Current consumption

Table 10 shows the typical current consumption of NINA-B50 modules with 3.3 V external voltage supply at 25 °C.

| Mode               | Condition                                                                                                                                                                                                     | Typical | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| Deep power<br>down | Power switch output VOUT_SWITCH connects to VCC_IO.  All regulators off, 8KB RAM retained, no radio RAM retained, all peripherals, NBU, and EdgeLock disabled, FRO16K enabled.                                | 0.4     | μΑ   |
| Deep power<br>down | External 3.3 V connects to VCC and VCC_IO.  LDO_CORE and DCDC off, LDO_SYS in low power, no RAM retained, no radio RAM retained, all peripherals, NBU, and EdgeLock disabled, FRO32K enabled                  | 1.2     | μА   |
| Power down         | External 3.3 V connects to VCC and VCC_IO.  All regulators in low power, 16KB of RAM retained, all radio RAM retained, all peripherals, NBU, and EdgeLock disabled, FRO32K enabled                            | 3.4     | μΑ   |
| Deep sleep         | External 3.3 V connects to VCC and VCC_IO.  All regulators in low power, 16 KB of RAM retained, all radio RAM retained, all peripherals, NBU, and Edge Lock disabled, external 32.768 kHz crystal is enabled. | 2.5     | μΑ   |
| Deep sleep         | External 3.3 V connects to VCC and VCC_IO.  All regulators in low power, all RAM retained, all peripherals, NBU, and Edge Lock disabled, external 32.768 kHz crystal is enabled.                              | 2.8     | μΑ   |



| Mode     | Condition                                                                                                                                                                                    | Typical | Unit |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| CoreMark | External 3.3 V connects to VCC and VCC_IO.  DCDC in low strength, Core voltage = 1.0V, all peripherals disabled, executing CoreMark® code from FLASH in CM33 at 48MHz, NBU in sleep mode.    | 4.6     | mA   |
| CoreMark | External 3.3 V connects to VCC and VCC_IO.  DCDC in normal strength, Core voltage = 1.1V, all peripherals disabled, executing CoreMark® code from FLASH in CM33 at 96MHz, NBU in sleep mode. | 6.2     | mA   |
| Active   | Radio RX ON for BLE<br>VDD_RF = VDD_LDO_CORE = 1.25 V                                                                                                                                        | 4.68    | mA   |
| Active   | Radio RX On for IEEE 802.15.4<br>VDD_RF = VDD_LDO_CORE = 1.25 V                                                                                                                              | 3.69    | mA   |
| Active   | Radio TX ON with 0 dBm output power for BLE  VDD_RF = VDD_LDO_CORE = 1.25 V  NBU running at @16 MHz.                                                                                         | 4.60    | mA   |
| Active   | Radio TX ON with +7 dBm output power for BLE  VDD_RF = VDD_LDO_CORE = 1.8 V  NBU running at @16 MHz.                                                                                         | 10.79   | mA   |
| Active   | Radio TX ON with +10 dBm output power for BLE  VDD_RF = VDD_LDO_CORE = 2.4 V  NBU running at @16 MHz.                                                                                        | 18.71   | mA   |
| Active   | Radio TX ON with 0 dBm output power for IEEE 802.15.4  VDD_RF = VDD_LDO_CORE = 1.25 V  NBU running at @16 MHz.                                                                               | 3.75    | mA   |
| Active   | Radio TX ON with +10 dBm output power for IEEE 802.15.4  VDD_RF = VDD_LDO_CORE = 2.4 V  NBU running at @16 MHz.                                                                              | 17.10   | mA   |

Table 10: Module VCC current consumption with 3.3 V external voltage supply at 25  $^{\circ}$ C

# 4.4 RF performance

| Parameter                                               | Test condition                                | Min         | Тур  | Max | Unit |
|---------------------------------------------------------|-----------------------------------------------|-------------|------|-----|------|
|                                                         | Blueto                                        | ooth LE mod | le   |     |      |
| Receiver sensitivity*                                   | 1 Mbit/s data rate                            |             | -97  |     | dBm  |
|                                                         | 2 Mbit/s data rate                            |             | -94  |     | dBm  |
|                                                         | 500 kbit/s data rate                          |             | -101 |     | dBm  |
|                                                         | 125 kbit/s data rate                          |             | -105 |     | dBm  |
| Maximum output power**<br>(2.9 ≤ VCC = VCC_IO ≤ 3.6)    | 1 Mbit/s, 2 Mbit/s,<br>500 kbit/s, 125 kbit/s | 3           | +10  |     | dBm  |
| Maximum output power**<br>(1.71 ≤ VCC = VCC_IO ≤ 1.8 V) | 1 Mbit/s, 2 Mbit/s,<br>500 kbit/s, 125 kbit/s | 3           | +7   |     | dBm  |
|                                                         | IEEE 8                                        | 02.15.4 mod | de   |     |      |
| Receiver sensitivity*                                   | 250 kbit/s data rate                          |             | -103 |     | dBm  |
| Maximum output power**<br>(2.9 ≤ VCC = VCC_IO ≤ 3.6)    | 250 kbit/s data rate                          |             | +10  |     | dBm  |
| Maximum output power**<br>(1.71 ≤ VCC = VCC_IO ≤ 1.8 V) | 250 kbit/s data rate                          |             | +7   |     | dBm  |



| Parameter | Test condition                                    | Min     | Тур | Max | Unit |
|-----------|---------------------------------------------------|---------|-----|-----|------|
|           |                                                   | Antenna |     |     |      |
| Peak gain | PCB antenna<br>integrated on NINA<br>B506 modules | -       | +3  |     | dBi  |
| Peak gain | External antenna                                  |         | +3  |     | dBi  |

<sup>\*</sup>Conducted test on EVK-NINA-B501 evaluation board with 3.3 V supply voltage at 25 °C.

Table 11: RF performance

# 4.5 Antenna radiation patterns

Figure 5 provides an overview of the measurement procedure and describes how the NINA-B506 module is aligned to the XYZ-coordinate system.

Measurements are taken at every dotted position above the module image (shown left). Each measurement is represented as a grid point in the radiation pattern (shown right).



Figure 5: Measurement procedure for determining radiation patterns

<sup>\*\*</sup> Depends on supply voltage



Table 12 shows the radiation patterns of the NINA-B506 module with internal antenna.

| View                                     | Vertical polarization | Horizontal polarization | otal (Vertical + Horizontal) |
|------------------------------------------|-----------------------|-------------------------|------------------------------|
|                                          | Antenna Gain (dBi)    |                         |                              |
|                                          | 25 20 15 12           |                         |                              |
|                                          | -25 -20 -15 -10       | -5 0 5                  |                              |
| Top view, YZ plane positive X direction  |                       | Z                       | Z                            |
| MODEL: NINA-BEGG                         | y                     | Y Y                     | У                            |
| Side view, XY plane negative Z direction | X<br>y                | y                       | Y Y                          |
| Side view, XZ plane negative Y direction | Z                     | Z.                      | X                            |
| Side view, XY plane positive Z direction | y X                   | y x                     | Y.                           |





Table 12: NINA-B506 antenna radiation patterns

#### 4.6 32 kHz FRO

Table 13 summarizes the specifications of the 32 kHz free running oscillator (FRO).

|           | • • • • • • • • • • • • • • • • • • •        |     | ,      | •   | •    |  |
|-----------|----------------------------------------------|-----|--------|-----|------|--|
| Symbol    | Description                                  | Min | Тур    | Max | Unit |  |
| f_32KFRO  | 32 kHz FRO frequency                         | -   | 32.768 | -   | kHz  |  |
| Δf_32KFRO | Frequency deviation (open loop)              | -   | -      | ±2  | %    |  |
| TRIMstep  | Trimming step                                | -   | 0.03   | -   | %    |  |
| t_startup | Start-up time                                | -   | -      | 120 | μS   |  |
| f_os      | Frequency overshoot during startup (trimmed) | -   | 10     | -   | %    |  |
| I_32KFRO  | Current consumption                          | -   | 350    | -   | nA   |  |
|           |                                              |     |        |     |      |  |

Table 13: 32 kHz FRO specifications

### 4.7 External 32 kHz crystal oscillator

Table 14 shows the reference specifications of the external optional 32 kHz crystal oscillator.

| Symbol    | Description                                        | Min | Тур    | Max | Unit |
|-----------|----------------------------------------------------|-----|--------|-----|------|
| FNOM_LFXO | Crystal frequency                                  | -   | 32.768 | -   | kHz  |
| FTOL_LFXO | Frequency tolerance                                | -   | ±100   | -   | ppm  |
| CL_LFXO   | EXTAL32K, XTAL32K Load<br>Capacitance <sup>3</sup> | 0   | -      | 30  | pF   |

<sup>&</sup>lt;sup>3</sup> NINA-B5 modules support internal load capacitance for 32 kHz crystal oscillators via an internal capacitance bank. The load capacitance value can be selected and configured via software configuration in 2 pF step. See also the System integration manual [2] for configuring the load capacitance for 32 kHz crystal oscillators.



| Symbol    | Description                                            | Min | Тур    | Max    | Unit |
|-----------|--------------------------------------------------------|-----|--------|--------|------|
| C0_LFXO   | Shunt Capacitance                                      | =.  | -      |        | pF   |
| ESR       | Equivalent series resistance                           | -   | -      | 80     | kΩ   |
| Cpara     | Parasitic capacitance of EXTAL32K and XTAL32K          | -   | -      | 2      | pF   |
| Fextal32K | Externally provided input clock frequency <sup>4</sup> | -   | 32.768 | -      | kHz  |
| Vextal32K | Externally provided input clock voltage                | VSS | -      | VCC_IO | mV   |

Table 14: External 32 kHz crystal oscillator specifications

### 4.8 RESET\_N pin

| Pin name | Parameter                      | Min        | Тур | Max         | Unit | Remarks                            |
|----------|--------------------------------|------------|-----|-------------|------|------------------------------------|
| RESET_N  | Low-level input                | 0          |     | 0.3* VCC_IO | V    |                                    |
|          | High-level input               | 0.7*VCC_IO |     | VCC_IO      | V    |                                    |
|          | Internal pull-up<br>resistance | 0.67       | 1.5 |             | kΩ   |                                    |
|          | RESET duration                 | 330        |     |             | ns   | Time taken to release a pin reset. |

Table 15: RESET\_N pin characteristics

UBX-22021114 - **R06** C1-Public

<sup>&</sup>lt;sup>4</sup> This specification is for an externally supplied clock driven to EXTAL32K and does not apply to any other clock input. The oscillator remains enabled and XTAL32K must be left unconnected.



## 4.9 Digital pins

Table 16 shows characteristics of all digital pins.

| Parameter                                                      | Min        | Тур  | Max        | Unit | Remarks                                                            |
|----------------------------------------------------------------|------------|------|------------|------|--------------------------------------------------------------------|
| Input characteristic:<br>Low-level input                       | 0          |      | 0.3*VCC_IO | V    |                                                                    |
| Input characteristic:<br>high-level input                      | 0.7*VCC_IO |      | VCC_IO     | V    |                                                                    |
| Output characteristic:                                         | 0          |      | 0.5        | V    | Standard drive strength                                            |
| Low-level output                                               | 0          |      | 0.5        | V    | High drive strength                                                |
| Output characteristic:                                         | VCC_IO-0.5 |      | VCC_IO     | V    | Standard drive strength                                            |
| High-level output                                              | VCC_IO-0.5 |      | VCC_IO     | V    | High drive strength                                                |
| Sink/Source current                                            |            | 2.5  |            | mA   | Standard drive strength,<br>VCC_IO < 2.7 V                         |
|                                                                |            | 4    |            | mA   | Standard drive strength,<br>VCC_IO ≥ 2.7 V                         |
|                                                                |            | 3.75 |            | mA   | High drive strength, VCC_IO < 2.7 V                                |
|                                                                |            | 6    |            | mA   | High drive strength, VCC_IO<br>≥ 2.7 V                             |
| Rise/Fall time (Normal I/O pins)                               | 2.9        | -    | 15         | ns   | Standard drive strength with 25 pF load, depending on VCC_IO level |
|                                                                | 2.4        | -    | 20         | ns   | High drive strength with 25 pF load, depending on VCC_IO level     |
| Rise/Fall time (I2C/I3C pins)                                  | 2.8        | -    | 20         | ns   | Standard drive strength with 25 pF load, depending on VCC_IO level |
|                                                                | 2.3        | -    | 20         | ns   | High drive strength with 25 pF load, depending on VCC_IO level     |
| Internal pull-up resistance                                    | 33         | 50   | 75         | kΩ   | Can be added to any GPIO pin configured as input                   |
| Internal pull-up<br>resistance (I3C pins)                      | 1.1        | 2    | 2.833      | kΩ   | Can be added to I3C pins only                                      |
| High-resistance pull-up resistance                             | 0.67       | -    | 1.5        | kΩ   | Can be added to Port D pins only                                   |
| Internal pull-down resistance                                  | 33         | 50   | 75         | kΩ   | Can be added to any GPIO pin configured as input                   |
| High-resistance pull-down resistance                           | 0.67       | -    | 1.5        | kΩ   | Can be added to Port D pins only                                   |
| Input leakage current<br>per pin at 25 °C                      | -          | -    | 0.025*     | μΑ   | Measured at VCC_IO = 3.6 V                                         |
| Input leakage current<br>per pin for full<br>temperature range | -          | -    | 1*         | μΑ   | Measured at VCC_IO = 3.6 V                                         |

Table 16: Digital pin characteristics



## 4.10 Analog comparator

| Symbol                            | Parameter                                                                                                  | Min | Тур | Max | Unit |
|-----------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I_high-speed                      | Current consumption when the comparator is in 'high-speed' mode                                            |     | 200 |     | μΑ   |
| I_normal-speed                    | Current consumption when the comparator is in 'normal' mode                                                |     | 10  |     | μΑ   |
| I_nano-speed                      | Current consumption when the comparator is in 'Nano speed' mode                                            |     | 400 |     | nA   |
| t_high-speed, 100<br>mV overdrive | Propagation delay*, 100 mV overdrive, power > 1.71 V in high-speed mode                                    |     | 25  |     | ns   |
| t_high-speed, 30<br>mV overdrive  | Propagation delay, 30 mV overdrive, power > 1.71 V in high-speed mode                                      |     | 50  |     | ns   |
| t_normal-speed                    | Propagation delay, 30 mV overdrive, power > 1.71 V in normal-speed mode                                    |     | 600 |     | ns   |
| t_nano-speed                      | Propagation delay, 30 mV overdrive, power > 1.71 V in nano-speed mode                                      |     | 5   |     | μs   |
| t_initialization                  | Time between software writes to change control inputs and the comparator output settling to a stable level |     | 40  |     | μs   |

 $<sup>^{\</sup>star}$  Propagation delays are measured from the 50 % rise time point to the 50 % fall time point.

Table 17: Electrical specification of the analog comparator



# 5 Mechanical specifications

## 5.1 NINA-B501 mechanical specification

Figure 6 shows the mechanical outline of NINA-B501 modules.



Figure 6: NINA-B501 mechanical outline



Detail B

Detail B

Figure 7 shows the detailed dimensions of NINA-B501 modules.

Figure 7: NINA-B50 detailed dimensions

Table 18 describes the mechanical outline data of NINA-B501 modules.

| Parameter | Description                                           | Typical [mm] | [mil] | Tolerance [mm] | [mil]      |
|-----------|-------------------------------------------------------|--------------|-------|----------------|------------|
| A         | Module PCB length                                     | 11.6         | 456.7 | +0.20/-0.10    | +7.9/-3.9  |
| В         | Module PCB width                                      | 10.0         | 393.7 | +0.20/-0.10    | +7.9/-3.9  |
| С         | Module thickness                                      | 2.38         | 93.7  | +0.40/-0.20    | +15.8/-7.9 |
| ccc       | Seating plane coplanarity                             | 0.10         | 3.9   | +0.02/-0.10    | +0.8/-3.9  |
| D         | Horizontal edge to pin no. 1 center                   | 1.80         | 70.9  | +/-0.10        | +/-3.9     |
| E         | Vertical edge to pin no. 1 center                     | 0.875        | 34.4  | +/-0.10        | +/-3.9     |
| F         | Vertical pin no. 1 center to lateral pin center       | 2.125        | 83.7  | +/-0.05        | +/-2.0     |
| G         | Depanelizing residual                                 | 0.10         | 3.9   | +0.25/-0.1     | +9.8/-3.9  |
| Н         | Lateral and antenna row pin to pin pitch              | 1.00         | 39.4  | +/-0.05        | +/-2.0     |
| 1         | Lateral, antenna row and outer pin width              | 0.70         | 27.6  | +/-0.05        | +/-2.0     |
| J         | Lateral and antenna row pin length                    | 1.15         | 45.3  | +/-0.05        | +/-2.0     |
| K         | Horizontal pin no. 1 center to central pin center     | 6.225        | 245.1 | +/-0.05        | +/-2.0     |
| L         | Vertical pin no. 1 center to central pin center       | 2.40         | 94.5  | +/-0.05        | +/-2.0     |
| М         | Horizontal pin no. 1 center to inner row pin center   | 1.45         | 57.1  | +/-0.05        | +/-2.0     |
| N         | Vertical pin no. 1 center to inner row pin center     | 1.375        | 54.1  | +/-0.05        | +/-2.0     |
| 0         | Central, inner and outer row pin width and length     | 0.70         | 27.6  | +/-0.05        | +/-2.0     |
| Р         | Central pin to central pin pitch                      | 1.15         | 45.3  | +/-0.05        | +/-2.0     |
| Q         | Inner row pin to pin pitch                            | 1.10         | 43.3  | +/-0.05        | +/-2.0     |
| R         | Horizontal pin no. 1 center to antenna row pin center | 8.925        | 351.4 | +/-0.05        | +/-2.0     |
| S         | Outer row pin to pin pitch                            | 1.00         | 39.4  | +/-0.05        | +/-2.0     |
| Т         | Vertical pin no. 1 center to outer row pin center     | 0.125        | 4.9   | +/-0.05        | +/-2.0     |
| U         | Horizontal pin no. 1 center to outer row pin center   | 1.15         | 45.3  | +/-0.05        | +/-2.0     |
| Υ         | Horizontal pin no. 1 center to lateral pin center     | 0.075        | 3.0   | +/-0.05        | +/-2.0     |
|           | Module weight [q]                                     | <1.0         |       |                |            |

Table 18: NINA-B501 mechanical outline data



### 5.2 NINA-B506 mechanical specification

Figure 8 shows the mechanical outline of NINA-B506 modules.



Figure 8: NINA-B506 mechanical outline

Figure 9 shows the detailed dimensions of NINA-B506 modules.



Figure 9: NINA-B506 detailed dimensions



Table 19 describes the mechanical outline data of NINA-B506 modules.

| Parameter | Description                                                              | Typical [mm] | [mil] | Tolerance<br>[mm] | [mil]      |
|-----------|--------------------------------------------------------------------------|--------------|-------|-------------------|------------|
| Α         | Module PCB length                                                        | 15.0         | 590.6 | +0.20/-0.10       | +7.9/-3.9  |
| В         | Module PCB width                                                         | 10.0         | 393.7 | +0.20/-0.10       | +7.9/-3.9  |
| С         | Module thickness                                                         | 2.38         | 93.7  | +0.40/-0.20       | +15.8/-7.9 |
| ccc       | Seating plane coplanarity                                                | 0.10         | 3.9   | +0.02/-0.10       | +0.8/-3.9  |
| D         | Horizontal edge to pin no. 1 center                                      | 1.80         | 70.9  | +/-0.10           | +/-3.9     |
| E         | Vertical edge to pin no. 1 center                                        | 0.875        | 34.4  | +/-0.10           | +/-3.9     |
| F         | Vertical pin no. 1 center to lateral pin center                          | 2.125        | 83.7  | +/-0.05           | +/-2.0     |
| G         | Depanelizing residual                                                    | 0.10         | 3.9   | +0.25/-0.1        | +9.8/-3.9  |
| Н         | Lateral and antenna row pin to pin pitch                                 | 1.00         | 39.4  | +/-0.05           | +/-2.0     |
| 1         | Lateral, antenna row and outer pin width                                 | 0.70         | 27.6  | +/-0.05           | +/-2.0     |
| J         | Lateral and antenna row pin length                                       | 1.15         | 45.3  | +/-0.05           | +/-2.0     |
| K         | Horizontal pin no. 1 center to central pin center                        | 6.225        | 245.1 | +/-0.05           | +/-2.0     |
| L         | Vertical pin no. 1 center to central pin center                          | 2.40         | 94.5  | +/-0.05           | +/-2.0     |
| M         | Horizontal pin no. 1 center to inner row pin center                      | 1.45         | 57.1  | +/-0.05           | +/-2.0     |
| N         | Vertical pin no. 1 center to inner row pin center                        | 1.375        | 54.1  | +/-0.05           | +/-2.0     |
| 0         | Central, inner and outer row pin width and length                        | 0.70         | 27.6  | +/-0.05           | +/-2.0     |
| Р         | Central pin to central pin pitch                                         | 1.15         | 45.3  | +/-0.05           | +/-2.0     |
| Q         | Inner row pin to pin pitch                                               | 1.10         | 43.3  | +/-0.05           | +/-2.0     |
| R         | Horizontal pin no. 1 center to antenna row pin                           | 8.925        | 351.4 | +/-0.05           | +/-2.0     |
| S         | Outer row pin to pin pitch                                               | 1.00         | 39.4  | +/-0.05           | +/-2.0     |
| Т         | Vertical pin no. 1 center to outer row pin center                        | 0.125        | 4.9   | +/-0.05           | +/-2.0     |
| U         | Horizontal pin no. 1 center to outer row pin center                      | 1.15         | 45.3  | +/-0.05           | +/-2.0     |
| Υ         | Horizontal pin no. 1 center to lateral pin center                        | 0.075        | 3.0   | +/-0.05           | +/-2.0     |
| ZA1       | Horizontal pin no. 1 center to first set of antenna GND pins pin center  | 10.0         | 393.7 | +/-0.05           | +/-2.0     |
| ZA2       | Horizontal pin no. 1 center to second set of antenna GND pins pin center | 12.55        | 494.1 | +/-0.05           | +/-2.0     |
| ZB        | Vertical pin no.1 center to antenna GND pin center                       | 0.225        | 8.9   | +/-0.05           | +/-2.0     |
| ZL        | Antenna GND pin width and length                                         | 0.70         | 27.6  | +/-0.05           | +/-2.0     |
|           | Module weight [g]                                                        | <1.0         |       |                   |            |

Table 19: NINA-B506 mechanical outline data



## 6 Qualifications and approvals

### 6.1 Compliance with the RoHS directive

NINA-B50 modules comply with the Directive 2011/65/EU (EU RoHS 2) and its amendment Directive (EU) 2015/863 (EU RoHS 3).

### 6.2 Country approvals

NINA-B50 series modules are certified for use in the following countries/regions:

| Country/region | NINA-B501 | NINA-B506 |  |
|----------------|-----------|-----------|--|
| Europe         | Approved  | Approved  |  |
| USA            | Approved  | Approved  |  |
| Canada         | Approved  | Approved  |  |
| Great Britain  | Approved  | Approved  |  |
| Japan          | Approved  | Approved  |  |
| Taiwan         | Approved  | Approved  |  |
| South Korea    | Approved  | Approved  |  |
| Australia      | Approved  | Approved  |  |
| New Zealand    | Approved  | Approved  |  |
|                |           |           |  |

See the NINA-B50 series system integration manual [2] for detailed information about the regulatory requirements that must be met when using NINA-B50 modules in an end product.

### 6.3 Bluetooth qualification



The NINA-B50 module series is qualified against Bluetooth® Core 5.3 specification.

All products that use Bluetooth technology must be qualified with the Bluetooth Special Interest Group (SIG) to obtain its own declaration ID. This is applicable also for products that are using an already Bluetooth-qualified module.

The Bluetooth Qualification Process is initiated at the Bluetooth SIG Launch Studio website. When submitting the qualification, use the "Qualification without required testing" path, and combine the QDID for the Host Subsystem (the Bluetooth stack) with the QDID of the Controller Subsystem, as shown in Table 20.

| Product type         | QDID   |
|----------------------|--------|
| Controller Subsystem | 184881 |
| Host Subsystem       | 186187 |

Table 20: NINA-B50 series Bluetooth qualified design ID



## 7 Product handling

### 7.1 Packaging

NINA-B50 modules are delivered as hermetically sealed, reeled tapes to enable efficient production, production lot set-up and tear-down. For more information about packaging, see also the Packaging reference guide [1].

#### 7.1.1 Reels

NINA-B50 series modules are deliverable in quantities of 500 pieces on a reel. The reel types for each module variant are described in Table 21. For more information about the reel types, see also the Packaging reference guide [1].

| Model     | Reel type |
|-----------|-----------|
| NINA-B501 | B1        |
| NINA-B506 | A3        |

Table 21: Reel types

#### **7.1.2 Tapes**

Figure 10 shows the position and orientation of NINA-B50 modules as they are delivered on tape.



Feed direction \_\_\_\_\_



Figure 10: Orientation of NINA-B50 modules on tape





2.70

The tape dimensions for NINA-B501 modules are shown in Figure 11.

SCALE 1:1

Figure 11: NINA-B501 tape dimensions

The tape dimensions for NINA-B506 are shown in Figure 12.



Figure 12: NINA-B506 tape dimensions

NOTES:

1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2

2. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE.

3. AO AND BO ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET.

NOTES:

1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2

2. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT

SKET HOLE. AND BO ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET.



### 7.2 Moisture sensitivity levels

⚠

NINA-B50 series modules are rated as MSL Level 4 devices in accordance with the IPC/JEDEC J-STD-020 standard. For detailed information, see the moisture sensitive warning label on the MBB (Moisture Barrier Bag).

After opening the dry pack, the modules must be mounted within 72 hours in factory conditions of maximum 30 °C/60% RH or must be stored at less than 10% RH. The modules require baking if the humidity indicator card shows more than 10% when read at  $23\pm5$  °C or if the conditions mentioned above are not met. For information about the bake procedure, see also the J-STD-033B standard.

For more information regarding MSL (Moisture Sensitivity Level), labeling, and storage, see also the Packaging reference guide [1].

### 7.3 Reflow soldering

NINA-B50 modules are approved for one-time reflow processes only.

⚠

Reflow soldering profiles must be selected in accordance with u-blox soldering recommendations described in the system integration manual [2]. Failure to observe these recommendations can result in severe damage to the product.

#### 7.4 ESD precautions

NINA-B50 modules are Electrostatic Sensitive Devices that demand the observance of special handling precautions against static damage. Failure to observe these precautions can result in severe damage to the product. See also Maximum ESD ratings.

Proper ESD handling and packaging procedures must be applied throughout the processing, handling, and operation of any application that incorporates the NINA-B50 module. ESD precautions are particularly relevant when handling the application board on which the module is mounted.

See also, "Handling and Soldering" in the NINA-B50 system integration manual [2].



## 8 Labeling and ordering information

### 8.1 Product labeling

The  $(7.5 \times 7.5 \text{ mm})$  labels on the NINA-B50 series modules include important product information.

Figure 13 shows the label applied to NINA-B50 series modules. Each of the given label references are described in Table 22.



Figure 13: Layout of the NINA-B50 module label

| Reference | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1         | Date of unit production encoded YY/WW (year, week)                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 2         | Major and minor product version information                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3         | Product model name (NINA-B501, NINA-B506)                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 4         | Data Matrix with unique serial number comprising 19 alphanumeric symbols:  The first 3 symbols are used for production tracking and are an abbreviated representation of the Type number that is unique to each module variant.  The following 12 symbols represent the unique hexadecimal Bluetooth address of the module AABBCCDDEEFF.  The last 4 symbols represent the hardware and firmware version encoded HHFF.  See also MAC addresses. |  |
| 5         | u-blox logo. The red dot also indicates pin 1.                                                                                                                                                                                                                                                                                                                                                                                                  |  |

Table 22: NINA-B50 series label description



#### 8.1.1 Product identifiers

Table 23 describes the three product identifiers, namely the Type number, Model name and Ordering code.

| Format        | Description                                                                                                                                                                                                | Nomenclature  PPPP-TGVV |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|
| Model name    | Describes the form factor, platform technology and platform variant. Used mostly in product documentation like this data sheet, the model name represents the most common identity for all u-blox products |                         |  |
| Ordering code | Comprises the model name – with additional identifiers to describe the major product version and quality grade                                                                                             | PPPP-TGVV-TTQ           |  |
| Type number   | Comprises the ordering code – with additional identifiers to describe minor product versions.                                                                                                              | PPPP -TGVV-TTQ-XX       |  |

Table 23: Product code formats

#### 8.1.2 Identification codes

Table 24 describes the individual identification codes represented in each product identifier.

| Code | Meaning                                                                                                          | NINA B5: Bluetooth Generation 5       |  |
|------|------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|
| PPPP | Form factor                                                                                                      |                                       |  |
| TG   | Platform (Technology and Generation) T – Dominant technology, For example: W: Wi-Fi, B: Bluetooth G - Generation |                                       |  |
| VV   | Variant based on the same platform; range [0099]                                                                 | 01: open CPU product with antenna pin |  |
| TT   | Major product version                                                                                            | 00: first revision                    |  |
| Q    | Quality grade  A: Automotive  B: Professional  C: Standard                                                       |                                       |  |
| XX   | Minor product version                                                                                            | Default value is 00                   |  |

Table 24: Part identification code



## 8.2 Ordering information

| Ordering code | Product                                                                                                                                                   |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NINA-B501-10B | NINA-B50 professional grade module based on NXP MCX W716C with CAN controller, with antenna pin for external antenna and open CPU for custom applications |  |
| NINA-B506-10B | NINA-B50 professional grade module based on NXP MCX W716C CAN controller, with internal PCB trace antenna and open CPU for custom applications            |  |
| NINA-B501-00B | 501-00B NINA-B50 professional grade module based on NXP K32W1480 with antenna pin for externa antenna and open CPU for custom applications                |  |
| NINA-B506-00B | NINA-B50 professional grade module based on NXP K32W1480 with internal PCB trace antenna and open CPU for custom applications                             |  |

Table 25: Product ordering codes



# **Appendix**

# **A Glossary**

| Abbreviation | Definition                                       |  |  |
|--------------|--------------------------------------------------|--|--|
| ADC          | Analog to Digital Converter                      |  |  |
| LE           | Bluetooth Low Energy                             |  |  |
| CTS          | Clear To Send                                    |  |  |
| eDMA         | enhanced Direct Memory Access                    |  |  |
| ESD          | Electro Static Discharge                         |  |  |
| FPU          | Floating Point Unit                              |  |  |
| GATT         | Generic ATTribute profile                        |  |  |
| GPIO         | General Purpose Input/Output                     |  |  |
| 12C          | Inter-Integrated Circuit                         |  |  |
| 13C          | Improved Inter-Integrated Circuit                |  |  |
| MCU          | Micro Controller Unit                            |  |  |
| MSD          | Moisture Sensitive Device                        |  |  |
| RTS          | Request To Send                                  |  |  |
| SPI          | Serial Peripheral Interface                      |  |  |
| TBD          | To be Defined                                    |  |  |
| TPM          | Timer/PWM Module                                 |  |  |
| UART         | Universal Asynchronous Receiver/Transmitter      |  |  |
| VPA          | Supply voltage for 2.4 GHz radio power amplifier |  |  |
| VREF         | Voltage Reference                                |  |  |

Table 26: Explanation of the abbreviations and terms used



### **Related documentation**

- [1] Packaging reference guide, UBX-14001652
- [2] NINA-B50 series system integration manual, UBX-22021116
- [3] NXP K32W1480 Data Sheet
- [4] NXP K32W1480 Reference Manual
- [5] NXP MCX W71 Data Sheet
- [6] NXP MCX W71 Reference Manual
- [7] u-blox product grades



For product change notifications and regular updates of u-blox documentation, register on our website, www.u-blox.com.

## **Revision history**

| Revision | Date        | Name       | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R01      | 18-Nov-2022 | yach       | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| R02      | 19-Jun-2023 | yach       | Updated NINA-B501-00B and NINA-B506-00B to hardware version 02 and product status to "Prototype". Updated Bluetooth 5.2 to Bluetooth 5.3.  Updated Block diagram. Updated pin assignment in Figure 4. Updated module height to 2.38 mm. Updated section about Low Frequency crystal to sections 4.5 and 4.7 External 32 kHz crystal oscillator. Updated section 4.3 Current consumption. Updated contact information. Minor updates and documentation improvements throughout the document.                                                                                                                                                                                                                                                                                        |
| R03      | 27-Oct-2023 | yach       | Updated NINA-B501-00B and NINA-B506-00B hardware version and product status to "Engineering sample". Updated conducted RX sensitivity level of Bluetooth LE in Table 1: NINA-B50 characteristics summary and Table 11: RF performance. Added a note in Table 9: Input characteristics of voltage supply pins. Added information for 32 MHz crystal trim value configuration in section 2.4 GHz radio. Updated Antenna radiation patterns. Updated notes describing "EXTAL32K, XTAL32K Load Capacitance" parameters and "Externally provided input clock frequency" in section External 32 kHz crystal oscillator. Updated Figure 10: Orientation of NINA-B50 modules on tape to show correct feed direction. Minor updates and documentation improvements throughout the document. |
| R04      | 08-Mar-2024 | yach, fkru | Updated NINA-B50 professional grade modules product status to "Initial Production". Changed status of the regulatory country approvals of NINA-NINA-B50 professional grade modules from "pending" to "approved" for USA, Canada, Europe, and Great Britain in Country approvals. Updated maximum output power from target values to final values in Table 11: RF performance. Improved the Bluetooth qualification information in section 6.3 Bluetooth qualification. Added information for the NINA-B50 automotive grade modules throughout the document.                                                                                                                                                                                                                        |
| R05      | 11-Nov-2024 | lalb, fkru | Removed the automotive grade NINA-B50 module variant and related information. Added information for the new NINA-B50 professional grade module variants with CAN, based on the NXP MCX W71 SoC. Changed status of the regulatory country approvals of NINA-NINA-B50 professional grade modules from "pending" to "approved" for Australia, New Zealand, South Korea and Taiwan in Country approvals. Confirmed final values for ESD sensitivity in Maximum ESD ratings.                                                                                                                                                                                                                                                                                                            |
| R06      | 30-Sep-2025 | fkru       | Changed status of the regulatory country approvals from "pending" to "approved" for Japan in Country approvals. Changed product status for NINA-B501-10B and NINA-B506-10B to Initial Production. Changed product status for NINA-B501-00B and NINA-B506-00B to Not Recommended for New Design.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



### **Contact**

#### u-blox AG

Address: Zürcherstrasse 68

8800 Thalwil Switzerland

For further support and contact information, visit us at www.u-blox.com/support.