

# **User Guide** BL654PA Development Kit

# Part # 455-00022 and 455-00023

Version 1.0

# **REVISION HISTORY**

| Version | Date        | Notes           | Contributor(s) | Approver      |
|---------|-------------|-----------------|----------------|---------------|
| 1.0     | 20 Aug 2019 | Initial version | Raj Khatri     | Jonathan Kaye |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |
|         |             |                 |                |               |

# CONTENTS

| 1  | Ove  | rview                                                                | 4   |
|----|------|----------------------------------------------------------------------|-----|
| 2  | Lair | d BL654PA Development Kit Part Numbers                               | 4   |
| 3  | Pac  | kage Contents                                                        | 4   |
| 4  | BL6  | 54PA Development Kit – Main Development Board                        | 4   |
|    | 4.1  | DVK-BL654 and DVK-BL654PA Differences                                | 5   |
|    | 4.2  | Key Features                                                         | 5   |
| 5  | Und  | erstanding the Development Board                                     | 7   |
|    | 5.1  | BL654PA Default Configuration and Jumper Settings                    | 8   |
| 6  | Fun  | ctional Blocks                                                       | 9   |
|    | 6.1  | Power Supply                                                         | 9   |
|    | 6.2  | Reset Button                                                         | .14 |
|    | 6.3  | SWD (JTAG) Interface                                                 | .15 |
|    | 6.4  | Four-wire UART Serial Interface                                      | .17 |
|    | 6.5  | UART Mapping                                                         | .17 |
|    | 6.6  | nAutoRUN Pin and Operating Modes                                     | .19 |
|    | 6.7  | Virtual Serial Port Modes and Over-the-Air smartBASIC App Download   | .20 |
| 7  | Soft | ware                                                                 | .21 |
| 8  | Brea | akout Connector Pinouts                                              | .22 |
|    | 8.1  | SIO (Special Input/Output Sockets) Breakout Connectors               | .22 |
|    | 8.2  | Additional Peripherals/Sensors                                       | .26 |
|    | 8.2. | 1 Temperature Sensor                                                 | .26 |
|    | 8.2. | 2 I2C Sensor (RTC Chip)                                              | .28 |
|    | 8.2. | 3 SPI Device EEPROM                                                  | .29 |
|    | 8.2. | 4 Push Button and LED Connected to BL654PA                           | .29 |
|    | 8.2. | 5 NFC External Antenna Connector and NFC Antenna RF Matching Circuit | .31 |
|    | 8.2. | 6 Optional External Serial QSPI Flash IC                             | .32 |
|    | 8.2. | 7 Optional 32.76 kHz Crystal                                         | .33 |
| 9  | Othe | er Features                                                          | .34 |
|    | 9.1  | Current Consumption Measurement                                      | .34 |
| 1( | Add  | itional Documentation                                                | .35 |

# 1 OVERVIEW

The Laird BL654PA Development Kit provides a platform for rapid wireless connectivity prototyping, providing multiple options for the development of Bluetooth Low Energy (BLE) plus Near Field Communication (NFC) applications.

The Laird BLE development kit is designed to support the rapid development of applications and software for the BL654PA series of BLE modules featuring Laird's innovative event driven programming language – *smart*BASIC. More information regarding this product series including a detailed module user's guide and *smart*BASIC user guides are available on Laird's BL654PA product page: https://www.lairdconnect.com/wireless-modules/bluetooth-modules/bluetooth-5-modules/bl654-pa-series

This document is applicable to the version of development board which has PCB silk screen text DVK-BL654PA-R2.0.

# 2 LAIRD BL654PA DEVELOPMENT KIT PART NUMBERS

| Part Number | Product Description                                         |
|-------------|-------------------------------------------------------------|
| 455-00022   | Development Kit for 453-00020 module – Integrated antenna   |
| 455-00023   | Development Kit for the 453-00021 module – External antenna |

Applicable to the following BL654PA module part numbers:

| Part Number     | Product Description                         |
|-----------------|---------------------------------------------|
| 453-00020R or C | Bluetooth v5 PA module – Integrated antenna |
| 453-00021R or C | Bluetooth v5 PA module – External antenna   |

# **3** PACKAGE CONTENTS

All kits contain the following items:

| The development board has the required BL654PA module soldered onto it and exposes all available hardware interfaces.                                                                                                                                                                                                                                                                                     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <ul> <li>USB cable – Type A to micro type B. The cable also provides serial communications via the FTDI USB – RS232 converter chip on the board.</li> <li>DC barrel plug for connection to external power supply (5.5 VDC max)</li> <li>3x AAA battery holder fitted on underside of development board</li> <li>Coin-cell holder (powers module only) fitted on underside of development board</li> </ul> |  |
| Five jumpers for 2.54 mm pitch headers used on BL654PA development board.                                                                                                                                                                                                                                                                                                                                 |  |
| Supplied (1 by 1 female to female jumper cable) to allow simple connection of any BL654PA module pins (available on plated though holes or headers on J44, J47, J48, J41, J29, J1, J12, J1, J5, J17, J21, J6 and J36).                                                                                                                                                                                    |  |
| Supplied with development kit part # 455-00023 only.<br>External antenna, 2 dBi, FlexPIFA (Laird part #001-0022) with integral RF coaxial cable with 100 mm length and IPEX-4 compatible RF connector.                                                                                                                                                                                                    |  |
| Laird NFC flexi-PCB antenna – Part # 0600-00061                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                                                                                                                                                                                                                                                                                                                                                           |  |

# 4 BL654PA DEVELOPMENT KIT – MAIN DEVELOPMENT BOARD

This section describes the BL654PA development board hardware. The BL654PA development board is delivered with the BL654PA series module loaded with integrated *smart*BASIC runtime engine firmware but no onboard *smart*BASIC; because of this it starts up in AT command mode by default.

Applications in *smart*BASIC are simple and easy to develop for any BLE application. Sample *smart*BASIC applications scripts are available to download from the Laird GitHub repository on the BL654PA product page at <a href="https://github.com/LairdCP/BL654PA-Applications">https://github.com/LairdCP/BL654PA-Applications</a>.

The BL654PA development board is a universal development tool that highlights the capabilities of the BL654PA module. The development kit is supplied in a default configuration which should be suitable for multiple experimentation options. It also offers several header connectors that help isolate on-board sensors and UART from the BL654PA module to create different configurations. This allows you to test different operating scenarios.

The board allows the BL654PA series module to physically connect to a PC via the supplied USB cable for development purposes. The development board provides USB-to-Virtual COM port conversion through a FTDI chip – part number FT232R. Any Windows PC (XP or later) should auto-install the necessary drivers; if your PC cannot locate the drivers, you can download them from http://www.ftdichip.com/Drivers/VCP.htm

### 4.1 DVK-BL654 and DVK-BL654PA Differences

The DVK-BL654PA development board is identical to the DVK-BL654 development board but with one modification – the PCB footprint added for the BL654PA module.

Since the BL654PA module operating voltage range is 3.0V to 5.5V (whilst the BL654 is 1.8V to 5.5V), the following power selection switch positions **cannot be used** on the DVK-BL654PA.

SW5 1.8V (silkscreen 1V8) position cannot be used for DVK-BL654PA.

SW5 default and ONLY valid position on DVK-BL654PA is marked with silkscreen 3V3.

Alternatively, you have the option to inject external supply voltage anywhere between 3.0V to 3.6V (for BL654PA) for the Normal Voltage mode via J8pin1 and GND of external supply on any DVK GND location pin for example TP14.

SW8 2.5V (silkscreen 2V5) position cannot be used for DVK-BL654PA.

SW8 default and ONLY valid position on DVK-BL654PA is marked with silkscreen "AAA\_5V5".

Alternatively, you have the option to inject external supply voltage anywhere between 3.0V to 5.5V (BL654PA) for the High Voltage mode via J28 pin1 and GND on J28pin2.

J34 Coin cell holder and SW6 coin cell (silkscreen coin-cell) position cannot be used for DVK-BL664PA.

Since the BL654PA module is high power module, coin cell (CR2032) operation is not possible (due to higher current draw) and therefore coin cell holder J34 cannot be used on DVK-BL654PA.

### 4.2 Key Features

The BL654PA development board has the following features:

- BL654PA series module soldered onto the development board
- The following power supply options for powering the development board:
  - USB (micro-USB, type B)
  - External DC supply (3.5-5.5V)
  - AAA batteries (three AAA battery holder fitted on underside of development board)
  - USB (micro-USB, type B) For direct use of BL654PA USB interface as well
- Powering the BL654PA module in Normal Voltage mode (OPTION1) via selection switch (SW7). Regulated 3.3V or Regulated 1.8V via selection switch (SW5). For DVK-BL654PA SW5 default and ONLY valid position is "3V3"(silkscreen).

Option to inject external supply voltage anywhere between 3.0V to 3.6V (for BL654PA) for the Normal Voltage mode (via J8pin1 and GND of external supply on any DVK GND location pin for example TP14).

Powering the BL654PA module in High Voltage mode (OPTION2) via selection switch (SW7). Regulated 2.5V or 4.5V (from 3x AAA battery – 4.5V) via selection switch (SW8). For DVK-BL654PA SW8 default and ONLY valid position is "AAA\_5V5" (silkscreen).

Option to inject external voltage anywhere between 3.0V to 5.5V (for BL654PA) for the High Voltage mode (via J28).

- Coin-cell Power supply option for coin-cell (CR2032) operation of the BL654PA module not possible (J34 coin-cell holder cannot be used on DVK-BL654PA).
- USB to UART bridge (FTDI chip)
- BL654PA UART can be interfaced to:
  - USB1 (PC) using the USB-UART bridge (FTDI chip)
  - External UART source (using IO break-out connectors J1 No-Pop, Plated Through Holes) when the development board is powered from a DC jack or AAA batteries) or from USB1 (when jumper fitted in J35).

- Atmel MCU by use of an analog switch to route the BL654PA UART (for those customers working with Nordic SDK). USB2 to Atmel UART (via open solderbridges) to BL654PA UART.
- Current measuring options (BL654PA module only):
  - Pin header (Ammeter)
  - 10R Series resistor for differential measurement (oscilloscope)
- IO break-out 2.54 mm pitch pin header connectors (plated through-holes) that bring out all interfaces of the BL654PA module – UART, SPI, QSPI, I2C, SIO [DIO or AIN (ADCs)], PWM, FREQ, NFC – and allow for plugging in external modules/sensors.
- Pin headers jumpers that allow the on-board sensors (I2C sensor, LEDs) to be disconnected from BL654PA module (by removing jumpers).
- Four on-board sensors:
  - Analog output temperature sensor via header in series (no jumper by default)
  - I2C device (RTC chip U16) via headers in series (no jumper by default)
  - SPI device (EEPROM)
  - QSPI device (Flash IC) via open solderbridges (by default)
- Four buttons and four LEDs for user interaction
- One reset button (via an analog switch)
- NFC antenna connector on-board development board for use with supplied flexi-PCB NFC antenna
- Optional external 32.768 kHz crystal oscillator and associated load capacitors. Not required for operation of the BL654PA; is disconnected by open solder bridges by default.
- Optional external serial (QSPI) flash IC. Not required for operation of the BL654PA; is disconnected by open solder bridges by default.
- Access to BL654PA JTAG also known as Serial Wire Debug (SWD)
- On-board SWD (JTAG) programmer circuitry (USB2 to BL654PA module SWD interface)
  - smartBASIC runtime engine FW upgrade capability:
    - Via UART (using the FTDI USB1-UART)
    - Via SWD (USB2 to BL654PA SWD) using on-board JTAG programmer circuitry on the BL654PA Development Kit
- smartBASIC application upgrade capability:
  - Via UART (using the FTDI USB-UART)
    - Via OTA (Over-the-Air)

### **5** UNDERSTANDING THE DEVELOPMENT BOARD



Figure 1: Dev board contents and locations



Figure 2: Development board 455-00022 (fitted with 453-00020 BLE module with integrated antenna)

### 5.1 BL654PA Default Configuration and Jumper Settings

Important! To ensure correct out-of-the-box configuration, the BL654PA development board switches and jumpers must be configured as shown in





Figure 3: Correct BL654PA DVK board (455-00022 or 455-00023) jumper and switch settings - 455-00022 pictured

# **6** FUNCTIONAL BLOCKS

### 6.1 Power Supply

Figure 4 shows the BL654PA development board Power Supply block.



Figure 4: BL654PA development board power supply

Note:DVK-BL654PA SW8 default and only valid position is 5V5\_AAA. SW8 position 2V5 is invalid.DVK-BL654PA SW5 default and only valid position is 3V3. SW5 position 1V8 is invalid.DVK-BL654PA SW6 default and only valid position is 3V3/1V8. SW6 position coin-cell is invalid.

There are five options for powering the development board:

- USB1 USB type micro-B connector If it requires the FTDI USB1-UART (BL654PA) path
- USB2 USB type micro-B connector If it requires the Atmel USB2-SWD (BL654PA) path
- USB3 USB type micro-B connector If it requires the USB3 to USB (BL654PA) path
- External DC supply (2.5V-5.5V), into DC jack connector (CON1),
- AAA batteries Three AAA (4.5V) battery holder (J25) fitted on underside of development board

The external power sources are fed into selection switch SW4 which allows a selection between either USB sources or the DC jack/AAA.

All the external power sources listed above are buck-boost regulated to a fixed 5V on the development board.

The BL654PA module has the following power supply pins:

- VDD pin (operating range of 3.0V to 3.6V) Used for Normal Voltage mode
- VDD\_HV pin (operating range of 3.0V to 5.5V) Used for High Voltage mode
- VBUS pin (operating range of 4.35V to 5.5V) Used for BL654PA USB mode

It can be powered in the following ways:

Option 1 – Normal voltage mode operation

Normal voltage power supply mode entered when the external supply voltage is connected to both the VDD and VDD\_HV pins (so that VDD equals VDD\_HV). Connect external supply within a 3.0V to 3.6V range to the BL654PA VDD and VDD\_HV pins.

For normal voltage mode operation, the BL654PA development board power supply section generates the following:

- Regulated 3.3V
- Regulated 1.8V (SW5 position 1V8 cannot be used for BL654PA)

and then via selection switch SW5 (default is 3.3V position).

**Note:** For the DVK-BL654PA, SW5 position *1V8* is not valid.

#### Option 2 – High voltage mode operation

High voltage mode power supply mode (using BL654PA VDD\_HV pin) entered when the external supply voltage in ONLY connected to the VDD\_HV pin and the VDD pin is not connected to any external voltage supply. Connect external supply within a 3.0V to 5.5V range to the BL654PA VDD\_HV pin. Leave the BL654PA VDD pin unconnected.

For high voltage mode operation, the BL654PA development board power supply section generates the following:

- Regulated 2.5V (SW8 position 2V5 cannot be used for BL654PA)
- 3 x AAA generated 4.5V (or inject external voltage into J28pin1 up to 5.5V)

and then via selection switch SW8 (default and only valid position is 5V5\_AAA), you can select whether to use 2.5V or 4.5V.

**Note:** For the DVK-BL654PA SW8 position 2V5 is not valid.

#### Option 3 – High voltage mode with voltage via USB3

For either high voltage option, if you use the BL654PA USB interface, the BL654PA VBUS pin must be connected to an external supply within the range of 4.35V to 5.5V.

The BL654PA development board power supply section is designed to cater to the options above. Follow these steps:

- 1. Set SW7 Select one of the following three positions:
  - High voltage mode operation and BL654PA USB (connect USB cable to USB3 connector) Top position. Source from USB3.
  - Normal voltage mode operation Middle position (default). Source from SW5.
  - High voltage mode operation Bottom position. Source from SW8.
- 2. Depending on chosen SW7 position, select one of the following three positions:
  - Plug in USB cable into USB3 If SW7 is set to top position.
  - SW5 (either 3.3V or 1.8V) Default and only position for SW5 on 3V3 position for BL654PA. If SW7 set to
    middle position.
  - SW8 either 2.5V or 4.5V (3xAAA) Default and only position on SW8 is 5V5\_AAA for BL654PA position. If SW7 set to bottom position.

Table 1 summarises the dev-board on-board power sources and switch positions.

| Table 1: Dev board | power sources and switch | positions  |
|--------------------|--------------------------|------------|
|                    |                          | 0001010110 |

|                                                                                                 | Dev Board Power Supply Switch Positions                                              |                                                                                         |                                   |
|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------|
| Selection Switch SW7 Position/Source/<br>Voltage Operating Mode                                 | SW5 default and only<br>position<br>3V3<br>Position 1V8 not valid for<br>DVK-BL654PA | SW8 default and<br>only <i>5V5_AAA</i><br>Position 2V5 not<br>valid for DVK-<br>BL654PA | Connect USB<br>cable into<br>USB3 |
|                                                                                                 |                                                                                      | SVAR<br>SVAR<br>SVAR<br>SVAR<br>SVAR<br>SVAR                                            |                                   |
|                                                                                                 | Present selected                                                                     | voltage to the BL654PA                                                                  | pin                               |
|                                                                                                 | BL654PA VDD pin                                                                      | BL654PA VDD_HV<br>pin                                                                   | BL654PA<br>VBUS pin               |
| SW7 top position<br>Source: USB3<br>Operating Mode: High<br>voltage using BL654PA<br>USB (USB3) | Note 1:                                                                              | USB3 voltage                                                                            | USB3 voltage                      |
| SW7 middle position<br>Source: SW5 - Note 2:<br>Operating Mode: Normal<br>voltage               | Decided by SW5<br>(default and only<br>SW5 position is <i>3V3</i> )                  | N/A                                                                                     | N/A                               |
| SW7 bottom position<br>Source: SW8<br>Operating Mode: High<br>voltage                           | Note 1                                                                               | Decided by SW8<br>(default and only<br>SW8 position<br><i>5V5_AAA</i> DVK-<br>BL654PA)  | N/A                               |

**Power Source and Switch Location Notes:** 

- **Note 1:** No voltage is presented to VDD pin, as in High voltage mode, the VDD pin becomes an output voltage pin. It can be used to supply external circuitry from the VDD pin. Before any current can be taken from the BL654PA VDD pin, this feature must be enabled in the BL654PA. Additionally, the VDD output voltage is configurable from 1.8V to 3.3V with possible settings of 1.8V, 2.1V, 2.4V, 2.7V, 3.0V, and 3.3V. The default voltage is 1.8V.
- **Note 2:** SW6 default and valid position is *3V3/1V8*. SW6 position *coin cell* is not valid for BL654PA and therefore coin cell power supply option operation of the BL654PA module is not possible (J34 coin cell holder cannot be used

on the DVK-BL654PA). Therefore, if SW6 is accidentally set to the *coin cell* position, then the voltage selected with SW5 (default position 3V3) is not presented to the BL654PA.

**Note:** The development board for BL654PA has on-board circuitry to allow access to BL654PA SWD interface (via USB connector USB2). Use USB2 only to power the development board when BL654PA SWD interface is needed. Refer to SWD Interface. When USB2 is used, USB1 does not need to be used for DC power.

The development board power supply circuitry's special feature is that it resolves whether the BL654PA VDD pin is an input supply pin (in Normal Voltage mode) or becomes an output supply voltage pin (in High Voltage mode).

On the development board, the power circuity net names are as follows:

- VCC\_3V3 Supplies regulated 3.3V power to the FTDI chip as well as temperature sensor (U1).
- VSUPPLY Supplies regulated 3.3V (3V3) or 1.8V (1V8) via selection switch SW5 to net VSUPPLY which is connected to input of Load switch U21. For the DVK-BL654PA, the default and only valid SW5 position is 3V3.
- VCC\_2V5\_5V5 Selection switch SW8 supplies either regulated 2.5V (2V5) or 3x AAA (5V5\_AAA) battery voltage (4.5V) can be used for when BL654PA is powered in High Voltage mode (using the VDD\_HV pin). For the DVK-BL654PA, the default and only valid SW8 position is 5V5\_AAA.
- V5V The main development board power supply's buck-boosted output (that is 5V) supplies a discrete regulator made up of Q3 and U19. U19 OpAmp drives Q3 to generate regulated voltage (that then is connected to input of load switch U20) that tracks control signal VDD\_nRF\_SENSE.
- VDD\_VSRC\_nRF Supplies the FTDI chip IO and all other sensors and circuitry. VDD\_VSRC\_nRF is generated from load switches U20 or U19.
- VDD\_nRF\_SENSE Used as control signal to drive control pin of load switches U20 and U19. The source of VDD\_nRF\_SENSE is the BL654PA VDD pin. When BL654PA is powered in High Voltage mode (using the VDD\_HV pin), the BL654PA VDD pin becomes an output.
- VDD\_nRF\_SW Selection switch SW6 supplies either VDD\_SRC\_nRF or coin cell (J34). When the BL654PA operates
  in Normal Voltage mode (SW7 in middle position and voltage source is either 1.8V or 3.3V selected by SW5). Also
  supplies the I2C RTC chip (U16). The use case for powering this is that the RTC chip can be configured so that, after the
  pre-determined time, the RTC chip outputs (via RTC\_ALARM pin) a transition level that can be used to wake up the
  BL654PA module from deep sleep.
- VDD\_nRFp Supplies the BL654PA series module only. Current measuring block on the development board only measures the current into power domain VDD\_nRFp (that is current going into header J7 pin 1).
- VDD\_nRF Supplies the BL654PA series module only and is to the current that has come out of the current measuring block on the development board on header connector J7 pin 2.
- VDD\_HVp Supplies the BL654PA series module only. Current measuring block on the development board only measures the current into power domain VDD\_nRFp (that is current going into header J9 pin1).
- VDD\_HV Supplies the BL654PA series module only and is to the current that has come out of the current measuring block on the development board on header connector J9pin2.
- VBUS\_nRFp This voltage from USB cable plugged into connector USB3, that is directly fed to BL654PA VBUS pin (via 0R resistor R50) on net VBUS\_nRF.
- TIP: Operating the development board at 75°C or above causes issue related to Q2 (it starts turning on) which results in VDD\_VSRC\_nRF supplying heading towards 0V or turning off. To overcome this temperature issue, bridge with solder the open-solderbridge SB24 which connects 1MOhms resistor to ground onto the gate of Q2. The 1-MOhm resistor results in extra current consumption of (= VDD\_nRF\_SENSE/1Mohms) added to any current measurements made when operating the BL654PA module on devboard in High voltage mode (VDD\_HV pin) ONLY which is when SW7 in Top position or Bottom position (and in that case by default VDD\_nRF\_SENSE is 1.8V). Figure 5 shows PCB location of SB24 and schematic showing SB24.



Figure 5: Schematic and PCB location of SB24

#### 6.1.1 Additional Power Option - Coin Cell

The coin cell operation of BL654PA module on the DVK-BL654PA devboard is **NOT possible**. A J34 coin cell holder cannot be used on the DVK-BL654PA SW6 default and only valid position is *3V3/1V8*. SW6 position *coin cell* is not valid for the BL654PA.

### 6.2 Reset Button

The development board has a reset button (SW3) with the net name BOOT\_RESET\_BLE. The BOOT\_RESET\_BLE (active low when SW3 pushed down) is routed to the BL654PA module nRESET\_BLE pin via an analog switch U25. The placement of the Reset button is shown in Figure 6.







#### Figure 7: Reset button schematic and routing through analog switch and location diagram

By default, whether the analog switch (U25) control line (USB\_DETECT) is low (USB2 cable not plugged in) or high (USB2 cable plugged in), the nReset button (SW3) is routed via the analog switch (U25) to BL654PA nReset pin (nRESET\_BLE).

The development board has USB2 cable detection circuit that generates the USB\_DETECT signal on its output, so if a USB cable is plugged into connector USB2, then USB2 cable detection circuit generates a HIGH on USB\_DETECT or LOW if USB2 cable is not plugged in.

Table 2 displays the routing of SW3 reset button via analog switch U25 to the BL654PA reset pin (regardless of whether the USB cable is plugged into USB2 or not).



| Table 2: USB U4 USB-S                                    | SWD to BL654PA SWD signal ro                                                                                                                   | outing connections                                                                                                                 |                                                                                                                         |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| SW3 Reset Button<br>into Analog switch<br>U25 (net name) | USB Cable Plugged into USB2<br>(USB_DETECT HIGH)<br>Route SW3 Reset Button to<br>BL654PA (U5) Reset Pin<br>via Analog Switch U25<br>(net name) | No USB cable plugged into<br>USB2 (USB_DETECT LOW)<br>Route SW3 reset button to<br>BL654PA (U5) reset pin<br>via analog switch U25 | Comments                                                                                                                |
| BOOT_RESET_BLE                                           | nRESET_BLE                                                                                                                                     | nRESET_BLE                                                                                                                         | R114 0R resistor, if removed,<br>allows SW3 to be disconnected<br>from BL654PA reset pin when<br>USB2 cable plugged in. |

# 6.3 SWD (JTAG) Interface

The development board provides access to the BL654PA module two-wire SWD interface on JP1 via analog switch U24. This is *required* for customer use, since the BL654PA module supports *smart*BASIC runtime engine firmware over JTAG (as well as over UART).

**Note:** We recommend that you use JTAG (two-wire interface) to handle future BL654PA module firmware upgrades. You *must* wire out the JTAG (two-wire interface) on your host design (four lines should be wired out, namely SWDIO, SWDCLK, GND, and VCC). Firmware upgrades can still be performed over the BL654PA UART interface, but this is slower (60 seconds using UART vs. 10 seconds when using JTAG) than using the BL654PA JTAG (two-wire interface).

Upgrading *smart*BASIC runtime engine firmware or loading *smart*BASIC applications also can be done using the UART interface.

For those customers (using Nordic SDK) that require access to BL654PA SWD (JTAG) interface, the BL654PA development board (see Figure 1) has on-board circuitry to allow access to BL654PA module SWD interface (via USB connector USB2).



#### Figure 8: SWD on-board circuitry routing via analog switch U24

When the USB cable is plugged into connector USB2, the USB cable detection output generates a HIGH for USB\_DETECT and USB\_DETECTp when switch SW11 is in position 2-1 (default) and Atmel MCU SWD (JTAG) signals are routed to the BL654PA SWD interface. This is required to connect the two-wire SWD (JTAG) interface from U14 to the BL654PA SWD (JTAG) interface.

When the USB cable is plugged into connector USB2 and the SW11 is in position 2-3 (Low), there is a LOW on U24 control line USB\_DETECTp and the Atmel MCU SWD (JTAG) signals are routed to connector JP1 (which is not populated).



Figure 9: SW11 on development board (showing default position)







#### Figure 10: USB2 to SWD onboard circuitry routing via analog switch (U24)

Table 3 displays the four signals running from Atmel MCU U14 (SWD interface plus SIO\_32 and nReset\_BLE) to the BL654PA module (SWD interface plus SIO\_32 and nReset\_BLE).

#### Table 3: USB U4 USB-SWD to BL654PA SWD signal routing connections

| U4 (Atmel MCU) Net<br>SWD Interface into<br>Analog switch U24                      | USB cable plugged into USB2<br>(USB_DETECTp HIGH)<br>Route SWD Interface from Atmel<br>MCU (U4) to BL654PA Module<br>Net Name | No USB cable plugged into USB2<br>(USB_DETECTp LOW)<br>Route SWD Interface from Atmel MCU<br>(U4) to JP1 | Comments |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|
| OB_SWDCLK                                                                          | SWDCLK_BLE (pin 3)                                                                                                            | SWDCLK_EXT (JP1 pin4)                                                                                    |          |
| OB_SWDIO                                                                           | SWDIO_BLE (pin 1)                                                                                                             | SWDIO_EXT (JP1 pin2)                                                                                     |          |
| OB_RESET nRESET_BLE (pin 19)<br>via R131 0R (Not populated) nRESET_EXT (JP1 pin10) |                                                                                                                               | nRESET_EXT (JP1 pin10)                                                                                   |          |
| OB_SWO                                                                             | SIO_32 (pin 7)                                                                                                                | SWO_EXT (JP1 pin6)<br>via SB21 open solderbridge                                                         |          |

**Notes:** SIO\_32 is a trace output (SWO or Serial Wire Output) and is not necessary for programming BL654PA over the SWD interface.

nReset\_BLE is not necessary for programming BL654PA over the SWD interface.

### 6.4 Four-wire UART Serial Interface

The development board provides access to the BL654PA module four-wire UART interface (TX, RX, CTS, RTS) either through USB (via UT10 FTDI USB-UART convertor chip) or through a breakout header connector J1.

**Note:** The BL654PA module provides four-wire UART interface on the HW and the other four signals (DTR, DSR, DCD, RI), which are low bandwidth signals, can be implemented in a *smart*BASIC application using any spare digital SIO pins.

# 6.5 UART Mapping

The UART connection on the BL654PA series module and the FTDI IC are shown in Table 4. Figure 11 explains how the BL654PA series module UART is mapped to the breakout header connector J1. These connections are listed in Table 4.

| Table 4: SIO/UART connections |                          |              |
|-------------------------------|--------------------------|--------------|
| BL654PA (U5) SIO              | BL654PA Default Function | FTDI IC UART |
| SIO_06 (U5 pin35)             | UART_TX (output)         | USB_RX       |
| SIO_08 (U5 pin29)             | UART_RX (input)          | USB_TX       |
| SIO_05 (U5 pin39)             | UART_RTS (output)        | USB_CTS      |
| SIO_07 (U5 pin37)             | UART_CTS (input)         | USB_RTS      |

**Note:** Additionally, SIO\_35 (the nAutoRUN input pin on the module) can be driven by the USB\_DTR output pin of the FTDI chip. This allows testing the \$autorun\$ application on boot without setting the autorun jumper on the development board. nAutorun can be controlled directly from Laird's UWTerminalX using the DTR tick box.

### 6.5.1 UART Interface Driven by USB

- USB Connector: The development kit provides a USB Type Micro-B connector (USB1) which allows connection to any
  USB host device. The connector optionally supplies power to the development kit and the USB signals are connected to
  a USB-to-serial converter device (FT232R) when SW4 is set to the USB position.
- USB UART: The development kit is fitted with a (U10) FTDI FT232R USB-to-UART converter which provides USB-to-Virtual COM port on any Windows PC (XP or later). Upon connection, Windows auto-installs the required drivers. For more details and driver downloads, visit the following website: http://www.ftdichip.com/Products/FT232R.htm.
- UART Interface Driven by USB FTDI Chip: In normal operation, the BL654PA UART interface is driven by the FTDI FT232R USB-to-UART converter.

### 6.5.2 UART Interface Driven by External Source

- UART Interface Driven by External UART Source: The BL654PA module UART interface (TX, RX, CTS, RTS) is
  presented at a 2.54 mm (0.1 in.) pitch header (J1). To allow the BL654PA UART interface to be driven from the breakout
  header connector (J1), the following must be configured:
  - The development board must be powered from a DC jack (CON1) or AAA batteries (J25) and with switch SW4 in DC position.
  - The FTDI device must be held in reset. This is achieved automatically by removal of the USB cable (from connector USB1), placing SW4 in the DC position or fitting a jumper on J27.
  - Fit a jumper on J35 (to switch the Analog switch U15 and route BL654PA UART to J1) when connecting an
    external UART source (for example FTDI USB-UART TTL (3.3V) converter cable) using J1. This isolates the
    BL654PA UART from the on-board USB-UART FTDI device. By default, the jumper on J35 is not fitted, so by
    default BL654PA UART is routed to U10 FTDI FT232R USB –UART converter.

**Note**: The BL654PA UART signal levels always need to match the supply voltage net VDD\_VSRC\_nRF, of the BL654PA.



Figure 11: USB to UART (via FTDI chip on dev board) interface via analog switch U15

J1 pinout is designed to be used with FTDI USB-UART TTL (3.3V) converter cables (found at http://www.ftdichip.com/Products/Cables/USBTTLSerial.htm). One example is FTDI part TTL-232R-3V3.

If the BL654PA on the development board is powered from 1.8V supply, then you must use the 1.8V version of the FTDI USB-UART cable. UART signal levels always need to match the supply voltage net VDD\_nRF\_SW of the BL654PA development board.



Figure 12: J1 wiring to match FTDI USB-UART cable (TTL-232R-3V3 cable)

Fit a jumper in J35 (to switch the Analog switch U15 and route BL654PA UART to J1) when connecting an external FTDI USB-UART TTL (3.3V) converter cable using J1.

Fitting a jumper in J35 also allows the BL654PA UART to be routed to Atmel MCU UART (signal also on J19 and net names beginning with IMCU\_) via open solder bridges SB16 to SB19 shown in Figure 13. You must connect these bridges with solder. This may be useful for those customers wanting to work with the Nordic SDK.



Figure 13: Open solder-bridges on the UART interface running from Atmel MCU (U4) to analog switch U15 (to BL654PA ultimately)

# 6.6 nAutoRUN Pin and Operating Modes

On the development board, the USB\_DTR output (FTDI chip U10) from the PC is wired to BL654PA module pin SIO\_35 (pin 5) which is the nAutoRUN pin.

**Note:** *smart*BASIC runtime engine FW checks for the status of nAutoRUN during power-up or reset. The nAutoRUN pin detects if the BL654PA module should power up into Interactive/Development Mode (3.3 V) or Self-contained Run mode (0V). The module enters Self-contained Run mode if the nAutoRUN pin is at 0V and an application called \$autorun\$ exists in the module's file system; then the *smart*BASIC runtime engine FW executes the *smart*BASIC application script automatically; hence the name Self-contained Run mode.

Tying nAutoRUN HIGH (to net name on devboard VDD\_VSRC\_nRF) inhibits the \$autorun\$ application from running. As an alternative to using USB\_DTR, the J12 three-pin header allows a jumper to be fitted to select between the two operating modes.



#### Table 5: BL654PA nAutoRUN header

The J12 header connector allows the USB\_DTR signal from the FTDI chip to be disconnected from the BL654PA.

To connect the BL654PA nAutoRUN pin SIO\_35 (pin 5) to PC FTDI USB\_DTR line via the J12 header connector, do the following:

 Fit the jumper into the J12 (pin 2-1) header connector to allow the PC (using UwTerminal) to control nAutoRUN pin (SIO\_35).

To disconnect the BL654PA nAutoRUN SIO\_35 (pin 5) from the PC FTDI USB\_DTR line, do the following:

Remove the jumper on header connector J12 pin 2-1. Then nAutoRUN can be controlled by inserting the jumper onto J12 (pin 2-3) as shown in Table 5 (this is the default). The BL654PA by default has pull-down enabled on the SIO\_35 (nAutoRUN) pin, so the jumper into J12 (pin 2-3) is optional.

## 6.7 Virtual Serial Port Modes and Over-the-Air *smart*BASIC App Download

The Over-the-Air (OTA) feature makes it possible to download *smart*BASIC applications over the air to the BL654PA. To enable this feature, SIO\_02 must be pulled high externally.

On the development board, header connector J5-pin1 brings out the BL654PA SIO\_02; J5-pin 2 brings out VCC\_nRF\_SW. To pull BL654PA SIO\_02 high (to net name VCC\_nRF\_SW on devboard), fit jumper into header J5.

**Note:** When SIO\_02 is high, ensure that SIO\_35 (nAutoRun) is NOT high at same time, otherwise you cannot load the *smart*BASIC application script.

This section discusses Virtual Serial Port (VSP) Command mode through pulling SIO\_02 high and nAutoRUN (SIO\_35) low. Refer to the documentation tab of the **BL654PA product page:** https://www.lairdconnect.com/wireless-modules/bluetooth-modules/bluetooth-5-modules/bl654-pa-series

Figure 14 shows the difference between VSP Bridge to UART mode and VSP Command mode and how SIO\_02 and nAutoRUN (SIO\_35) must be configured to select between these two modes.

- VSP Bridge to UART mode takes data sent from phone or tablet (over BLE) and sends to BL654PA to be sent out of the BL654PA UART (therefore data not stored on BL654PA).
- VSP Command mode takes data sent from phone or tablet and sends it to the BL654PA. This interprets as an AT command and the response is sent back. The OTA Android or iOS application can be used to download any *smart*BASIC application script over-the-air to the BL654PA, since a *smart*BASIC application is downloaded using AT commands.



Figure 14: Differences between VSP bridge to UART mode and VSP Command mode

| Table 6: vSP modes         |                               |                                                                                                                                 |
|----------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Mode                       | SIO_02 and Jumper position J5 | nAutoRUN (SIO_35) and Jumper position J12                                                                                       |
| VSP Bridge to<br>UART mode | High by fitting jumper in J5  | High by fitting jumper in J12 pin 2-1 and untick DTR box in<br>UwTerminalX (the DTR box is ticked by default in<br>UwTerminalX) |
| VSP Command<br>mode        | High by fitting jumper in J5  | Low by fitting jumper in J12 pin 2-3                                                                                            |

SIO\_02 High (externally) selects the VSP service. When SIO\_02 is High and nAutoRUN (SIO\_35) is Low (externally), this selects VSP Command mode. When SIO\_02 is High and nAutoRUN is High (externally), this selects VSP Bridge to UART mode.

When SIO\_02 on module is set HIGH (externally), VSP is enabled and auto-bridged to UART when connected. However, for VSP Command mode, auto-bridge to UART is not required. With SIO\_02 set to High and nAutoRUN (SIO\_35) set to Low, the device enters VSP Command mode and you can then download the *smart*BASIC application onto the module over the air from the phone (or tablet).

# 7 SOFTWARE

The development board connects the BL654PA module to a virtual COM port of a PC or other device. From a PC, you can communicate with the module using Laird's UwTerminalX (cross platform software available for Windows, Mac, and Linux). This utility allows connections to serial devices using any combination of the communications parameters listed in Table 7.

#### Table 7: UwTerminalX communication parameters for BL654PA

| Port (Windows)   | 1 to 255                                                                 |
|------------------|--------------------------------------------------------------------------|
| Port (Mac/Linux) | Any/dev/tty device                                                       |
| Baud Rate        | 1200 to 1000000<br><b>Note:</b> Baud rate default is 115200 for BL654PA. |
| Parity           | None                                                                     |
| Data Bits        | 8                                                                        |
| Data Dita        | 8                                                                        |
| Stop Bits        | 1                                                                        |
|                  | -                                                                        |

Note: Baud rates higher than 115200 depend on the COM port capabilities of the host PC and may require an external USB – RS232 adapter or ExpressCard – RS232 card.

The benefits of using UwTerminalX include the following:

- Continually displayed status of DSR, CTS, DCD, and RI
- Direct control of DTR on the host PC via a check box
- Direct control of RTS, if CTS/RTS Handshaking is disabled when UWTerminalX is launched
- Sending UART BREAK signals. Following provides explanation UART Break. (https://en.wikipedia.org/wiki/Universal\_asynchronous\_receiver/transmitter#Break\_condition)
- Additional built-in features (right click in Terminal tab screen) to accelerate development including Automation and various XCompile/Load/Run options for downloading *smart*BASIC applications into the BL654PA.

**Note:** Full details on *smart*BASIC are available in the *smart*BASIC User Guide available at the Laird product page for BL654PA, along with a document giving a basic introduction to UwTerminalX. A help file is included with UwTerminalX that gives an overview of the program. Visit the BL654PA product page at https://www.lairdconnect.com/wireless-modules/bluetooth-modules/bluetooth-5-modules/bl654-pa-series

 Tip:
 If the module returns a four-hex digit error code:

 In UwTerminalX, select those four digits, right-click, and select Lookup Selected Error-Code (Hex). A description of the error is then printed on screen.

# **8 BREAKOUT CONNECTOR PINOUTS**

### 8.1 SIO (Special Input/Output Sockets) Breakout Connectors

Access to all 46 BL654PA series module signal pins (SIO's = Signal Input /Output) is available on plated-through holes (for 2.54 mm pitch header connectors) on J44, J47, J48, J41, J29, J1, J12, J1, J5, J17, J21, J6, and J36.

Note: The BL654PA module signal pins designation SIO (Signal Input /Output).

- DEFAULT type is DIO (Digital Input or Output) or UART (on fixed pins)
- ALTERNATE type is either AIN (Analog Input ADC), I2C, SPI, QSPI, DIO (on fixed pins), PWM, FREQ, and NFC
- DIO or AIN functionality is selected using the GpioSetFunc() function in smartBASIC
- I2C, UART, SPI, QSPI controlled by xxxOPEN() functions in smartBASIC
- SIO\_05 to SIO\_08 are DIO by default when \$autorun\$ app runs on power up
- SIO\_09 and SIO\_10 are NFC pins by default; they can be set to alternative function SIO using the GpioSetFunc() function in *smart*BASIC

These breakout connectors can interface to a wide array of sensors. The BL654PA is user configurable through the *smart*BASIC application script to change each SIO pin from the default function (DIO, UART) to alternate functions (AIN (ADC), I2C, SPI, QSPI, DIO), PWM, FREQ, and NFC. The BL654PA development kit incorporates additional fly-lead cables inside the box to enable simple, hassle-free testing of these multiple interfaces.

Table 8 shows the BL654PA module pins that are brought out to plated through Holes (suitable for 2.54 mm pitch headers).

#### Table 8: Module pins exposed by plated through holes

|     | Plated Through Holes or Header Connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BL654PA Module Signals Exposed                                                                                                           |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| J44 | SIO_00_Header                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul><li>BL654PA pin plated holes for access:</li><li>SI0_00</li><li>SI0_01</li></ul>                                                     |
|     | NOPOP (PIN HEADER,2.54mm 1X2P)<br>J44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | J44 connects to SIO_00 and SIO_01 via 0R resistors R127 and R128.                                                                        |
|     | GND VIEW SIGNATION SIGNATI | By default, the optional external 32.768 kHz<br>crystal circuit is not connected to BL654PA as<br>SB8 and SB9 are open.                  |
|     | C70<br>10pF,50V N XL22 SB8 NOPOP (Solderbridge_Open)<br>1 SIO_01<br>OR R128<br>GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                          |
| J47 | NOPOP (PIN HEADER,2.54mm 1X10P)<br>J47<br>$SIO_{23}$ 1<br>$SIO_{22}$ 3<br>$SIO_{21}$ 2<br>$SIO_{22}$ 3<br>$SIO_{19}$ 4<br>$SIO_{20}$ 5<br>$SIO_{19}$ 4<br>$SIO_{20}$ 5<br>$SIO_{15}$ 8<br>$SIO_{13}$ 9<br>$SIO_{14}$ 10<br>9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BL654PA pin plated holes for access:<br>SI0_23<br>SI0_21<br>SI0_22<br>SI0_19<br>SI0_20<br>SI0_17<br>SI0_16<br>SI0_15<br>SI0_13<br>SI0_14 |



| J29 | Plated Through Holes or Header Connector<br>NOPOP (PIN HEADER,2.54mm 1X10P)<br>SIO_30 1<br>SIO_31 2<br>SIO_27 3 2<br>SIO_26 4 3<br>Eeprom_MISO_SIO_045 5<br>Eeprom_MOSI_SIO_406 5<br>Eeprom_SCK_SIO_41 7 6<br>SIO_12 8 8<br>SIO_11 9 9<br>10 10 10 10 10 10 10 10 10 10 10 10 10 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | BL654PA Module Signals Exposed<br>BL654PA pin plated holes for access:<br>SI0_30<br>SI0_31<br>SI0_27<br>SI0_26<br>SI0_04 (connects to Eeprom_MISO)<br>SI0_40 (connects to Eeprom_MOSI)<br>SI0_41 (connects to Eeprom_SCK)<br>SI0_12<br>SI0_11<br>GND                                                                              |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J46 | VDD_VSRC_nRF<br>146<br>2 SWDIO_BLE<br>4 SWDCLK_BLE<br>6 SIO_32_SWO_BLE<br>8<br>10 nRESET_BLE<br>12 SIO_32_SWO_BLE<br>12 SIO_32_SWO_BLE<br>13 TRACEDATA0<br>14 SIO_32_SWO_BLE<br>14 SIO_32_SWO_BLE<br>17 TRACEDATA1<br>18 SIO_11 TRACEDATA2<br>19 CPOP (PIN HEADER, 1.27mm 2 X10P)<br>SB23<br>NOPOP (Solderbridge_Open)<br>2 D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | J46 is NOPOP but is compatible to same<br>connector on Nordic development board and<br>brings out same signals.<br>SIO_41 on BL654PA is SPI_CLK (as an<br>alternative function) is disconnected from J46 on<br>devboard by open solderbridge SB23.<br>SIO_41 on BL654PA is directly connected to U2<br>(Eeprom) pin6 on devboard. |
| J1  | GND       USB_CTS         VCC       USB_TX         USB_RX       USB_RX         USB_ | Serial Port plated holes for access:                                                                                                                                                                                                                                                                                              |
| J35 | BL654PA UART J35<br>Routed to FTDI: No Jumper in J35 (default).<br>Routed to Atmel: Fit Jumper in J35.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Jumper in J35 selects between BL654PA UART<br>routed to FTDI Atmel MCU:<br><b>No Jumper on J35 (default)</b><br>Routes SIO_05 (RTS) to FTDI CTS<br>Routes SIO_06 (TX) to FTDI RX<br>Routes SIO_07 (CTS) to FTDI RTS                                                                                                               |

Routes SIO\_08 (RX) to FTDI TX





# 8.2 Additional Peripherals/Sensors

The BL654PA development board provides for simple and hassle-free connectivity to a wide range of sensors, but also includes several on-board sensors and options to enable a developer to test functionality straight out of the box.

In the *smart*BASIC application code written to use sensors on the development board, including the Temperature sensor (U1) – analog output, SPI EEPROM (U2), I2C RTC chip (U16), LED1(D1), LED2(D2), LED3(D3), LED4(D4) Button1(SW1), Button2(SW2), Button3(SW9) and Button4(SW10) the SIO pins direction and type must be set in the *smart*BASIC application to override the defaults in the BL654PA firmware.

For more information on these sample applications, see GitHub *smart*BASIC sample applications repository on the BL654PA product page at https://github.com/LairdCP/BL654PA-Applications.

### 8.2.1 Temperature Sensor

The temperature sensor (U1) by default is connected to the BL654PA module as jumper on J6 pin bridges TEMP\_SENS and SIO\_03.



Figure 15: Temperature sensor schematic and PCB

The on-board temperature sensor (TI LM20BIM7 - www.ti.com/lit/ds/symlink/lm20.pdf) has an analogue output that can be connected to BL654PA module pin SIO\_03; but since the LM20BIM7 has an analogue output, the BL654PA module SIO\_03

digital pin (DIO) must be configured as AIN analogue input (ADC). To configure the SIO\_03 pin from DIO pin to Alternate function AIN, see the example file *ts.temperature.sensor.sb* in the GitHub *smart*BASIC sample applications repository on the BL654PA product page at https://github.com/LairdCP/BL654PA-Applications

Key specifications of the LM20BIM7 are as follows in Table 9.

#### Table 9: LM20BIM7 Specifications

| Output type                | Analogue output           |  |
|----------------------------|---------------------------|--|
| Accuracy at 30°C           | ±1.5°C ±4°C (max)         |  |
| Accuracy at 40°C to +85°C  | approx. ±2.5°C ±5°C (max) |  |
| Power supply voltage range | +2.4 V to 5.5 V           |  |
| Current Drain              | 10 uA (max)               |  |
| Output impedance           | 160 Ohms (max)            |  |

The LM20BIM7 datasheet states the relationship of Temperature (T) to Voltage output (Vo) can be approximated as a linear equation (for temperature range of -40°C to +85°C):

 $Vo(mV) = -11.67mV/^{\circ}C \times T + 1858.3$ 

gives the following calculated Vo versus temperature:

#### Table 10: LM20BIM7 Temperature to Voltage Output relationship

| Temperature (T) | Typical Voltage |
|-----------------|-----------------|
| +80°C           | +924.7mV        |
| +70°C           | +1041.4mV       |
| +60°C           | +1158.1mV       |
| +50°C           | +1274.8mV       |
| +40°C           | +1391.5mV       |
| +30°C           | +1508.2mV       |
| +20°C           | +1624.9mV       |
| +10°C           | +1741.6mV       |
| +0°C            | +1858.2mV       |
| -10ºC           | +1975.0mV       |
| -20ºC           | +2091.7mV       |
| -30ºC           | +2208.4mV       |

### 8.2.2 I2C Sensor (RTC Chip)

The I2C RTC chip (U16) allows the BL654PA I2C interface to be tested. The output of the RTC chip (U16) is on the I2C bus and is by default connected to the BL654PA module via jumpers on J17 and J21.

Table 11: I2C RTC chip BL654PA I2C signal mappings

| I2C RTC EEPROM (U16) | BL654PA module (U5) SIO | Comments                   |
|----------------------|-------------------------|----------------------------|
| (U16 pin6) RTC_SCL   | (U5 pin38) SIO_27       | Fit jumper on J17 to route |
| (U16 pin5) RTC_SDA   | (U5 pin36) SIO_26       | Fit jumper on J21 to route |

Fitting a jumper on J17 routes the RTC\_SCL signal to BL654PA SIO\_27 and fitting a jumper on J21 routes the RTC\_SDA to BL654PA SIO\_26.



#### Figure 16: I2C device RTC chip schematic and PCB

To test the BL654PA I2C interface, use *smart*BASIC application *rtcs.erver.sb* in the GitHub *smart*BASIC sample application repository on the BL654PA product page at https://github.com/LairdCP/BL654PA-Applications. This application runs on the BL654PA and can be used with an Android phone (requires an app such as nRF connect, https://play.google.com/store/apps/details?id=no.nordicsemi.android.mcp&hl=en\_GB) or another BT900/BL620/BL652/BL654PA loaded with "*rtcc.lient.sb*".

The *smart*BASIC application "*rtcs.erver.sb*" is a BLE RTC server, and it advertises the current time (which it gets from the I2C RTC chip (U4)).

### 8.2.3 SPI Device EEPROM

The SPI EEPROM device (U2) is connected to the BL654PA SPI pins **directly**. By default, the BL654PA Module SIO\_44 (used as the SPI\_CS) is connected to EEPROM (U2) slave select line. Table 12 lists signal mappings of how the SPI EEPROM (U2) is wired to BL654PA SIO pins.

#### Table 12: SPI EEPROM to BL654PA SPI signal mappings

| SPI EEPROM (U2)             | BL654PA (U5) SIO | Comments                                                                                                                        |
|-----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| (U2pin6) Eeprom_SCK_SIO_41  | (U5pin30) SIO_41 |                                                                                                                                 |
| (U2pin2) Eeprom_MISO_SIO_04 | (U5pin34) SIO_04 |                                                                                                                                 |
| (U2pin5) Eeprom_MOSI_SIO_40 | (U5pin32) SIO_40 |                                                                                                                                 |
| (U2pin1) Eeprom_CS_SIO_44   | (U5pin54) SIO_44 | Configure SIO_44 as an output and drive output low<br>in <i>smart</i> BASIC application to select SPI slave (SPI<br>EEPROM U2). |



For a working example of the BL654PA SPI interface using the SPI EEPROM (U2), a *smart*BASIC application for this will be available in the future in the GitHub *smart*BASIC sample application repository on the BL654PA product page at <a href="https://github.com/LairdCP/BL654PA-Applications">https://github.com/LairdCP/BL654PA-Applications</a>.

### 8.2.4 Push Button and LED Connected to BL654PA

The two push buttons and two LEDs on the BL654PA are connected to dedicated SIOs of the BL654PA module.

#### Table 13: LED's and Buttons to BL654PA SIO signal mappings

| Part            | BL654PA (U5) SIO               | Comments                                     |
|-----------------|--------------------------------|----------------------------------------------|
| LED1 (D1)       | Pin 20 SIO_13 (via header J26) | To connect LED1 to SIO_13, fit jumper in J26 |
| LED2 (D2)       | Pin 22 SIO_14 (via header J37) | To connect LED1 to SIO_14, fit jumper in J37 |
| LED1 (D3)       | Pin 18 SIO_15 (via header J26) | To connect LED1 to SIO_15, fit jumper in J45 |
| LED2 (D4)       | Pin 21 SIO_16 (via header J37) | To connect LED1 to SIO_16, fit jumper in J39 |
| Button 1 (SW1)  | Pin 27 SIO_11                  |                                              |
| Button 2 (SW2)  | Pin 28 SIO_12                  |                                              |
| Button 3 (SW9)  | Pin 10 SIO_24                  |                                              |
| Button 4 (SW10) | Pin 8 SIO_25                   |                                              |





**BUTTON4** 

SIO\_25

Figure 18: LEDs and Buttons schematic and PCB

The buttons (BUTTON1 and BUTTON2, for example) have no external pull-up resistor. To use the buttons, the SIO\_11 and SIO\_12 pins must be configured as inputs with internal pull-up resistors (which is the default). The following *smart*BASIC lines configure the pull-ups:

| <pre>rc = GPIOSETFUNC(11,1,4)</pre> | '//sets SIO_11 (Button1) as a digital in, |
|-------------------------------------|-------------------------------------------|
|                                     | strong pull up                            |
| <pre>rc = GPIOSETFUNC(12,1,4)</pre> | '//sets SIO_12 (Button2) as a digital in, |
|                                     | strong pull up                            |
|                                     |                                           |

Refer to the *smart*BASIC application script example *btn.button.led.test.sb* in the GitHub *smart*BASIC sample application repository on the BL654PA product page at <a href="https://github.com/LairdCP/BL654PA-Applications">https://github.com/LairdCP/BL654PA-Applications</a>

The LEDs are active high, meaning that writing a logical one ("1") to the output pin illuminates the LED.

One example of when push buttons can be used is when a *smart*BASIC application is written to simulate a generic data profile. Push buttons can then be pressed to increment and decrement, such as a heart rate.

### 8.2.5 NFC External Antenna Connector and NFC Antenna RF Matching Circuit

The NFC antenna input connector (CON2) allows the Laird supplied flex-PCB NFC antenna to be plugged in. The BL654PA module NFC circuit uses two pins, pin 59 (NFC1/SIO\_9) and pin 57 (NFC2/SIO\_10) to connect the antenna. These pins are shared with GPIOs (SIO.09 and SIO.10). BL654PA NFC pins are enabled by default. NFC can be disabled via *smart*BASIC application. Pin 59 (NFC1/SIO\_9) and pin 57 (NFC2/SIO\_10) are configured by default on the development board schematic to use NFC antenna, but if pin 59 (NFC1/SIO\_9) and pin 57 (NFC2/SIO\_10) are needed as normal GPIOs, R98 and R99 must be removed and R100 and R101 must be shorted by 0R.

C53 (300pF) and C54 (300pF) are RF tuning elements for the flexi-PCB NFC antenna.

#### Table 14: NFC input BL654PA SIO signal mappings

| BL654PA (U5) SIO              | Bring out SIO_9 and SIO_10 to NFC antenna connector (CON2) | Bring out SIO_9 and SIO_10<br>to Header connector (J36) |
|-------------------------------|------------------------------------------------------------|---------------------------------------------------------|
| pin 59 ( <b>NFC1/SIO_9</b> )  | Fit R98 0R (default)                                       | Remove R98 0R                                           |
|                               | Remove R100 0R (default)                                   | Fit R100 0R                                             |
| pin 57 ( <b>NFC2/SIO_10</b> ) | Fit R99 0R (default)                                       | Remove R99 0R                                           |
|                               | Remove R101 0R (default)                                   | Fit R101 with 0R                                        |
|                               | GND                                                        |                                                         |





Figure 19: NFC antenna RF matching circuit, NFC antenna connector schematic and NFC plugged in to connector CON2

The *smart*BASIC application *nfc.all.launch.sb* in the GitHub *smart*BASIC sample application repository on the BL654PA product page at https://github.com/LairdCP/BL654PA-Applications exercises the following over the BL654PA NFC:

- On Android NFC enabled devices Opens Laird Toolkit or shows it in the Google Play store if not installed
- On Windows NFC enabled devices Opens the calculator
- On other NFC enabled devices Shows the Laird website or text saying this is a BL654PA

### 8.2.6 Optional External Serial QSPI Flash IC

There is an optional external serial QSPI flash IC (U18) that may be used, for example, for data logging purposes. U18 can also capable of SPI mode.

Solder bridges SB4, SB5, SB6, SB7, SB10 and SB11 must individually be shorted to connect this optional external serial (QSPI) flash (U18 to the BL654PA module).

By default, these BL644 pins are GPIO pins.



#### Figure 20: Optional external serial SPI flash IC (U18) schematic and PCB

Table 15 shows the U18 pin mapping to BL654PA SIO pin mapping (via open solder bridges).

#### Table 15: U18 SPI or QSPI flashc IC pin mapping to BL654PA GPIO mappings

| BL654PA Pin (Pin Name)    | U18 Pin (QSPI flash IC)<br>and Pin Name | Via Open Solder bridge                                                                                                                |
|---------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Pin 16 (SIO_17/QSPI_CS)   | Pin 1 CS#                               | SB7<br>BL654PA Dev board R126 10K pull-up on,<br>therefore by default, device not selected.<br>Drive from BL654PA line low to select. |
| Pin 14 (SIO_19/QSPI_CLK)  | Pin 6 SCLK                              | SB4                                                                                                                                   |
| Pin 13 (SIO_20/QSPI_DIO0) | Pin 5 SIO_0/SI                          | SB5                                                                                                                                   |
| Pin 12 (SIO_21/QSPI_DIO1) | Pin 2 SIO_1/SO                          | SB6                                                                                                                                   |
| Pin 11 (SIO_22/QSPI_DIO2) | Pin 3 SIO_2/WP#                         | SB11                                                                                                                                  |
| Pin 9 (SIO_23/QSPI_DIO3)  | Pin 7 SIO_3/HOLD#                       | SB10                                                                                                                                  |

The *smart*BASIC application for this external optional serial QSPI flash IC will be available in the future in the GitHub *smart*BASIC sample application repository: https://github.com/LairdCP/BL654PA-Applications

### 8.2.7 Optional 32.76 kHz Crystal

The BL654PA on-chip 32.768kHz RC oscillator provides the standard accuracy of  $\pm 250$  ppm, with calibration required every 8 seconds (default) to stay within  $\pm 250$  ppm.

The BL654PA also allows, as an option, to connect an external higher accuracy (±20 ppm) 32.768 kHz crystal to the BL654PA-SX-xx pins SIO\_01/XL2 (pin 41) and SIO\_00/XL1 (pin 42). This provides improved protocol timing and helps with radio power consumption in the system standby doze/deep sleep modes by reducing the time that the Rx window must be open.

To connect the optional external 32.76kHz crystal oscillator circuit to the BL654PA module, remove R127 and R128 and short SB8 and short SB9.



Figure 21: Optional external 32.768kHz crystal circuit schematic and PCB

A *smart*BASIC application will be available in the GitHub *smart*BASIC sample application repository at: https://github.com/LairdCP/BL654PA-Applications.

# **9** OTHER FEATURES

### 9.1 Current Consumption Measurement

A removable jumper (on J7 and J9) is provided to break the power supply line directly to the module, allowing you to measure current consumption. For normal operation, the jumper on J7 (and J9) must be fitted (and is fitted by default).

**IMPORTANT:** To achieve the optimal power consumption of the BL654PA series module on the development board, see the "*lp.low.power.deep.sleep.sb*" file in the GitHub *smart*BASIC sample application repository on the BL654PA product page at https://github.com/LairdCP/BL654PA-Applications

Note: This measures the current consumption of the BL654PA series module ONLY.

The current drawn by the BL654PA series module can be monitored on the development board. Figure 22 shows the schematic and location of measuring points on the PCB related to current measurements.



Figure 22: Current measurement schematic and PCB

There are two primary ways to measure the current consumption:

- Using Ammeter Cut solder bridge SB1 and connect an ampere meter between the two pins of J7 pins 1-2; and cut solder bridge SB13 and connect an ampere meter between the two pins of J9 pins 1-2. This monitors the current directly. This is when BL654PA is powered using the Normal voltage Mode (BL654PA operated VDD pin and VDD\_HV). If the BL654PA is powered using the high voltage Mode (BL654PA operated VDD\_HV pin), then only cut solder bridge SB13 and connect an ampere meter only between the two pins of J9 (pins 1-2).
- Using Oscilloscope The open solder bridge SB2 first needs to be shorted with solder, then the on-board 10 Ohm resistor R76 which is mounted across J7 pins 1-2 can be used as current sense resistor. Connect an oscilloscope or similar with two probes on the pins on the J7 connector and measure the differential voltage drop. The voltage drop is proportional with current consumption. If the 10 Ohm resistor is chosen, 10 mV equals 1mA.
   This method allows the dynamic current consumption waveforms to be shown on an oscilloscope as the BL654PA radio operates. This can provide insight into power optimization.
- Power Profiler Kit (PPK) from Nordic For more details, refer to http://www.nordicsemi.com/eng/Products/Power-Profiler-Kit/(language)/eng-GB

# **10 ADDITIONAL DOCUMENTATION**

Laird offers a variety of documentation and ancillary information to support our customers through the initial evaluation process and ultimately into mass production. Additional documentation can be accessed from the Documentation tab of the Laird BL654PA Product Page.

For any additional questions or queries, or to receive technical support for this Development Kit or for the BL654PA module series, please contact Embedded Wireless Solutions Support: https://www.lairdconnect.com/resources/support

© Copyright 2019 Laird. All Rights Reserved. Patent pending. Any information furnished by Laird and its agents is believed to be accurate and reliable. All specifications are subject to change without notice. Responsibility for the use and application of Laird materials or products rests with the end user since Laird and its agents cannot be aware of all potential uses. Laird makes no warranties as to non-infringement nor as to the fitness, merchantability, or sustainability of any Laird materials or products for any specific or general uses. Laird, Laird Technologies, Inc., or any of its affiliates or agents shall not be liable for incidental or consequential damages of any kind. All Laird products are sold pursuant to the Laird Terms and Conditions of Sale in effect from time to time, a copy of which will be furnished upon request. When used as a tradename herein, *Laird* means Laird PLC or one or more subsidiaries of Laird PLC. Laird<sup>TM</sup>, Laird Technologies<sup>TM</sup>, corresponding logos, and other marks are trademarks or registered trademarks of Laird. Other marks may be the property of third parties. Nothing herein provides a license under any Laird or any third-party intellectual property right.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Ezurio:

455-00022 455-00023