

# **TP65H150G4PS**

650V SuperGaN® GaN FET in TO-220 (source tab)

### Description

The TP65H150G4PS 650V,  $150m\Omega$  Gallium Nitride (GaN) FET is a normally-off device. It combines state-of-the-art high voltage GaN HEMT and low voltage silicon MOSFET technologies—offering superior reliability and performance.

The Gen IV SuperGaN® platform uses advanced epi and patented design technologies to simplify manufacturability while improving efficiency over silicon via lower gate charge, output capacitance, crossover loss, and reverse recovery charge.

#### Related Literature

- Printed Circuit Board Layout and Probing
- Recommendations for Vapor Phase Reflow
- Recommended External Circuitry for GaN FETs
- Low cost driver solution

### **Product Series and Ordering Information**

| Part Number  | Package       | Package<br>Configuration |  |
|--------------|---------------|--------------------------|--|
| TP65H150G4PS | 3 lead T0-220 | Source                   |  |

### TP65H150G4PS TO-220







**Cascode Schematic Symbol** 

**Cascode Device Structure** 

#### **Features**

- Gen IV technology
- JEDEC-qualified GaN technology
- Dynamic R<sub>DS(on)eff</sub> production tested
- Robust design, defined by
  - Wide gate safety margin
  - Transient over-voltage capability
- Very low QRR
- Reduced crossover loss
- RoHS compliant and Halogen-free packaging

#### **Benefits**

- Achieves increased efficiency in both hard- and soft-switched circuits
  - Increased power density
  - Reduced system size and weight
  - Overall lower system cost
- Easy to drive with commonly-used gate drivers
- GSD pin layout improves high speed design

## **Applications**







Lighting







| Key Specifications           |     |  |  |
|------------------------------|-----|--|--|
| V <sub>DS</sub> (V) min      | 650 |  |  |
| V <sub>DSS(TR)</sub> (V) max | 800 |  |  |
| $R_{DS(on)}(m\Omega)$ max*   | 180 |  |  |
| Q <sub>oss</sub> (nC) typ    | 34  |  |  |
| Q <sub>G</sub> (nC) typ      | 8   |  |  |

<sup>\*</sup> Dynamic RDS(OR); see Figures 18 and 19

## **Absolute Maximum Ratings** (T<sub>c</sub>=25 °C unless otherwise stated.)

| Symbol               | Parameter                                           | Limit Value  | Unit        |    |
|----------------------|-----------------------------------------------------|--------------|-------------|----|
| V <sub>DSS</sub>     | Drain to source voltage (T <sub>J</sub> = -55       | °C to 150°C) | 650         |    |
| V <sub>DSS(TR)</sub> | Transient drain to source voltage                   | e (a)        | 800         | V  |
| V <sub>GSS</sub>     | Gate to source voltage                              |              | ±20         |    |
| P <sub>D</sub>       | Maximum power dissipation @To                       | 83           | W           |    |
| I_                   | Continuous drain current @Tc=25°C (b)               |              | 16          | А  |
| lσ                   | Continuous drain current @T <sub>C</sub> =100°C (b) |              | 10          | А  |
| Ірм                  | Pulsed drain current (pulse width: 10µs)            |              | 60          | A  |
| Tc                   | Operating temperature                               | Case         | -55 to +150 | °C |
| TJ                   | Operating temperature  Junction                     |              | -55 to +150 | °C |
| Ts                   | Storage temperature                                 |              | -55 to +150 | °C |
| Tsold                | Soldering peak temperature (c)                      |              | 260         | °C |

#### Notes:

- a. In off-state, spike duration < 30 $\mu$ s, non-repetitive.
- b. For increased stability at high current operation, see Circuit Implementation on page  ${\bf 3}$
- c. For 10 seconds, 1.6mm from the case



Primary Switch Voltage Stress (264 V AC)

### **Thermal Resistance**

| Symbol           | Parameter             | Typical | Unit |
|------------------|-----------------------|---------|------|
| Rejc             | Junction-to-case      | 1.5     | °C/W |
| R <sub>OJA</sub> | Junction-to-ambient d | 50      | °C/W |

#### Notes:

d. Device on one layer epoxy PCB for drain connection (vertical and without air stream cooling, with 6cm² copper area and 70µm thickness)

## **Circuit Implementation**



**Simplified Half-bridge Schematic** 

**Simplified Single Ended Schematic** 

Recommended gate drive: (0V, 10V) with  $R_{G(tot)} = 70 \Omega^{(d)}$ 

Recommended gate drive: (OV, 12V) with R\_{\tiny G(ON)} = 100 to 300  $\Omega$  R  $_{\tiny G(OFF)}$  = 0 to 15  $\Omega$ 

| Gate Ferrite Bead (FB) | Required DC Link RC Snubber (RC <sub>DCL</sub> ) (e) |  |  |  |
|------------------------|------------------------------------------------------|--|--|--|
| 240Ω @ 100MHz          | 4.7nF + 2.5Ω                                         |  |  |  |

#### Notes:

- d. For bridge topologies only.  $\ensuremath{R_{\scriptscriptstyle 0}}$  could be much smaller in single ended topologies.
- e.  $RC_{\mbox{\tiny DCL}}$  should be placed as close as possible to the drain pin.

## **Electrical Parameters** (T<sub>3</sub>=25 °C unless otherwise stated)

| Symbol                              | Parameter                                      | Min | Тур  | Max  | Unit         | Test Conditions                                                            |  |
|-------------------------------------|------------------------------------------------|-----|------|------|--------------|----------------------------------------------------------------------------|--|
| Forward Device Characteristics      |                                                |     |      |      |              |                                                                            |  |
| V <sub>DSS(BL)</sub>                | Maximum drain-source voltage                   | 650 | _    | _    | V            | V <sub>GS</sub> =0V                                                        |  |
| $V_{\text{GS(th)}}$                 | Gate threshold voltage                         | 3.3 | 4    | 4.8  | V            | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =0.5mA                   |  |
| $\Delta V_{\text{GS(th)}} \! / T_J$ | Gate threshold voltage temperature coefficient | _   | -5.8 | _    | mV/°C        |                                                                            |  |
| R <sub>DS(on)eff</sub>              | Drain-source on-resistance (f)                 | _   | 150  | 180  | - mΩ         | V <sub>GS</sub> =10V, I <sub>D</sub> =8.5A,<br>T <sub>J</sub> =25°C        |  |
| TVDS(on)err                         | Drain-source off-resistance v                  | _   | 307  | _    | 11122        | V <sub>GS</sub> =10V, I <sub>D</sub> =8.5A,<br>T <sub>J</sub> =150°C       |  |
| I <sub>DSS</sub>                    | Drain-to-source leakage current                | _   | 2.5  | 25   | - μ <b>A</b> | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V,<br>T <sub>J</sub> =25°C        |  |
| IDSS                                | Drain-to-source leakage current                | _   | 10   | _    | μΑ           | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V,<br>T <sub>J</sub> =150°C       |  |
|                                     | Gate-to-source forward leakage current         | _   | _    | 100  | n A          | V <sub>GS</sub> =20V                                                       |  |
| $I_{GSS}$                           | Gate-to-source reverse leakage current         | _   | _    | -100 | - nA         | V <sub>GS</sub> =-20V                                                      |  |
| Ciss                                | Input capacitance                              | _   | 598  | _    |              | V <sub>GS</sub> =0V, V <sub>DS</sub> =400V,<br>f=1MHz                      |  |
| Coss                                | Output capacitance                             | _   | 30   | _    | pF           |                                                                            |  |
| Crss                                | Reverse transfer capacitance                   | _   | 1    | _    |              |                                                                            |  |
| C <sub>O(er)</sub>                  | Output capacitance, energy related (g)         | _   | 43   | _    | ,,,          | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V to 400V                           |  |
| $C_{O(tr)}$                         | Output capacitance, time related (h)           | _   | 85   | _    | - pF         |                                                                            |  |
| Q <sub>G</sub>                      | Total gate charge                              | _   | 8    | _    |              | $V_{DS}$ =400V, $V_{GS}$ =0V to 10V, $I_{D}$ =8.5A                         |  |
| Qgs                                 | Gate-source charge                             | _   | 3.3  | _    | nC           |                                                                            |  |
| Q <sub>GD</sub>                     | Gate-drain charge                              | _   | 2    | _    |              |                                                                            |  |
| Qoss                                | Output charge                                  | _   | 34   | _    | nC           | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V to 400V                           |  |
| t <sub>D(on)</sub>                  | Turn-on delay                                  | _   | 37.8 | _    | - ns         | $V_{DS}$ =400V, $V_{GS}$ =0V to 12V, $I_{D}$ =8.5A, $R_{G}$ =70 $\Omega$ , |  |
| t <sub>R</sub>                      | Rise time                                      | _   | 5.2  | _    |              |                                                                            |  |
| t <sub>D(off)</sub>                 | Turn-off delay                                 | _   | 48   | _    |              | $Z_{FB}$ =240 $\Omega$ at 100MHz (                                         |  |
| t <sub>F</sub>                      | Fall time                                      | _   | 8    | _    | 1            | See Figure 14)                                                             |  |

#### Notes

f. Dynamic  $R_{\mbox{\tiny DS(00)}}\mbox{value};$  see Figures 18 and 19 for conditions

g. Equivalent capacitance to give same stored energy from OV to 400V

h. Equivalent capacitance to give same charging time from  $\mbox{OV}$  to  $\mbox{400V}$ 

# **Electrical Parameters** (T<sub>2</sub>=25 °C unless otherwise stated)

| Symbol                         | Parameter                  | Min | Тур | Max | Unit | Test Conditions                                                |
|--------------------------------|----------------------------|-----|-----|-----|------|----------------------------------------------------------------|
| Reverse Device Characteristics |                            |     |     |     |      |                                                                |
| ls                             | Reverse current            | _   | _   | 8.3 | A    | V <sub>GS</sub> =0V, T <sub>C</sub> =100°C,<br>≤20% duty cycle |
| $V_{SD}$                       | Reverse voltage (i)        | _   | 2.4 | _   | V    | V <sub>GS</sub> =0V, I <sub>S</sub> =10A                       |
| VSD                            | neverse voltage w          | _   | 1.6 | _   |      | V <sub>GS</sub> =0V, I <sub>S</sub> =5A                        |
| t <sub>RR</sub>                | Reverse recovery time      | _   | 31  | _   | ns   | I <sub>S</sub> =10A, V <sub>DD</sub> =400V,                    |
| Q <sub>RR</sub>                | Reverse recovery charge(i) | _   | 0   | _   | nC   | di/dt=1000A/ms                                                 |

Notes:

i. Includes dynamic  $R_{\mbox{\tiny DS(on)}}$  effect

j. Excludes Q∞s

## **Typical Characteristics** (T<sub>c</sub>=25 °C unless otherwise stated)





Figure 1. Typical Output Characteristics T<sub>J</sub>=25 °C

Parameter: V<sub>GS</sub>

Figure 2. Typical Output Characteristics T<sub>J</sub>=150 °C

Parameter: V<sub>GS</sub>





Figure 3. Typical Transfer Characteristics  $V_{DS}$ =10V, parameter:  $T_J$ 

Figure 4. Normalized On-resistance  $I_D{=}8.5A,\,V_{GS}{=}10V$ 

## **Typical Characteristics** (T<sub>c</sub>=25 °C unless otherwise stated)





Figure 5. Typical Capacitance  $V_{GS}$ =0V, f=1MHz

Figure 6. Typical Coss Stored Energy





Figure 7. Typical Qoss

Figure 8. Typical Gate Charge

I<sub>DS</sub>=8.5A, V<sub>DS</sub>=400V

## **Typical Characteristics** (T<sub>c</sub>=25 °C unless otherwise stated)







Figure 10. Current Derating

Pulse width  $\leq$  10 $\mu$ s,  $V_{GS} \geq$  10V



Figure 11. Forward Characteristics of Rev. Diode  $I_S {=} f(V_{SD}), \ parameter; \ T_J$ 



Figure 12. Transient Thermal Resistance

## **Typical Characteristics** (T₀=25 °C unless otherwise stated)



Figure 13. Safe Operating Area  $T_c=25\,^{\circ}$  C

### **Test Circuits and Waveforms**



Figure 14. Switching Time Test Circuit

(see circuit implementation on page 3 for methods to ensure clean switching)



Figure 15. Switching Time Waveform



Figure 16. Diode Characteristics Test Circuit



Figure 17. Diode Recovery Waveform



Figure 18. Dynamic  $R_{DS(on)eff}$  Test Circuit



Figure 19. Dynamic  $R_{DS(on)eff}$  Waveform

#### **Design Considerations**

The fast switching of GaN devices reduces current-voltage crossover losses and enables high frequency operation while simultaneously achieving high efficiency. However, taking full advantage of the fast switching characteristics of GaN switches requires adherence to specific PCB layout guidelines and probing techniques.

Before evaluating Renesas GaN devices, see application note Printed Circuit Board Layout and Probing for GaN Power Switches. The table below provides some practical rules that should be followed during the evaluation.

#### When Evaluating Renesas GaN Devices:

| DO                                                                                                          | DO NOT                                                             |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Minimize circuit inductance by keeping traces short, both in the drive and power loop                       | Twist the pins of T0-220 or T0-247 to accommodate GDS board layout |
| Minimize lead length of TO-220 and TO-247 package when mounting to the PCB                                  | Use long traces in drive circuit, long lead length of the devices  |
| Use shortest sense loop for probing; attach the probe and its ground connection directly to the test points | Use differential mode probe or probe ground clip with long wire    |
| See Printed Circuit Board Layout and Probing                                                                |                                                                    |

### **GaN Design Resources**

The complete technical library of GaN design tools can be found at Renesasusa.com/design:

- Evaluation kits
- Application notes
- Design guides
- Simulation models
- Technical papers and presentations

#### Mechanical

## 3 Lead T0-220 (PS) Package

Pin 1: Gate; Pin 2: Source; Pin 3: Drain, Tab: Source



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Transphorm:

TP65H150G4PS