#### **FEATURES**

- High-performance 256kb non-volatile SRAM
- 25ns Access Time
- 10ns Output Enable Access Time
- I<sub>CC</sub> = 10mA typ. at 25 ns Cycle Time
- I<sub>CC</sub> = 2mA typ. at 250 ns Cycle Time
- Read Last Successful Written Address
- Unlimited Read/Write Endurance
- Automatic non-volatile STORE on Power Down or Brown Out (POWERSTORE)
- Non-volatile STORE under Soft Sequence or Hardware (HSB) Control
- Automatic RECALL to SRAM on Power Up or after Brown Out
- Unlimited RECALL Cycles
- 100k STORE Cycles
- 100-Year non-volatile Data Retention
- 3.0V to 3.6V Power Supply
- Commercial and Industrial Temperatures
- BGA48 (6x8)
- RoHS-Compliant

#### DESCRIPTION

The Anvo-Systems Dresden ANV22A88A is a 256kb SRAM with a non-volatile SONOS storage element included with each memory cell, organized as 32k

### **BLOCK DIAGRAM**



words of 8 bits each. There are 2 separate modes of operation: SRAM mode and non-volatile mode. In SRAM mode, the memory operates as an ordinary static RAM. In non-volatile operation mode, data is transferred in parallel from SRAM to the SONOS elements (STORE) or from all of them to SRAM (RECALL). In non-volatile mode SRAM functions are disabled.

The SRAM can be read and written an unlimited number of times, while independent non-volatile data resides in SONOS elements. Data transfers from the SRAM to the SONOS elements take place automatically upon power down or brown out situation (POWERSTORE) using charge stored in a small external capacitor.

Transfers from the SONOS elements to the SRAM (RECALL) take place automatically on power up or may be initiated under user control by a software sequence. Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the non-volatile information is transferred into the SRAM cells.

STORE cycles also may be initiated under <u>user</u> control by a software sequence or by a single pin (HSB).

Once a STORE cycle is initiated, further input or output are disabled until the cycle is completed.

The POWERTSTORE function can also be enabled or disabled by a software sequence.

With Read Last Successful Written Address it is possible to read out the 2 byte of address for data were last WRITE was successful.



#### **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| Signal Name      | Signal Description             |
|------------------|--------------------------------|
| A0 - A14         | Address Inputs                 |
| DQ0 - DQ7        | Data In/Out                    |
| Ē                | Chip Enable                    |
| G                | Output Enable                  |
| W                | Write Enable                   |
| V <sub>CC</sub>  | Power Supply Voltage           |
| V <sub>SS</sub>  | Ground                         |
| V <sub>CAP</sub> | Capacitor Voltage              |
| HSB              | Hardware Controlled Store/Busy |

#### **Device Operation**

The ANV22A88A has two separate modes of operation:

- SRAM mode and
- non-volatile mode.

The memory operates in SRAM mode as a standard fast static RAM. Data is transferred in non-volatile mode from SRAM to SONOS elements (STORE) or from SONOS elements to SRAM (RECALL). In this non-volatile mode SRAM functions are disabled.

STORE cycles may be initiated under user control via a software sequence or HSB assertion and are also automatically initiated when the power supply voltage level of the chip falls below  $V_{SWITCH}$ . RECALL operations are automatically initiated upon power up and may also occur when the  $V_{CC}$  rises above  $V_{SWITCH}$ , after a low power condition. RECALL cycles may also be initiated by a software sequence.

#### Power up

When the power supply is turned on from V<sub>SS</sub>, Chip Enable ( $\overline{E}$ ) has to follow the V<sub>CC</sub> voltage in accordance with the definition of V<sub>IH</sub>. It must not be allowed to float, but could be connected via a suitable pull-up resistor to V<sub>CC</sub>.

The Chip Enable signal ( $\overline{E}$ ) is edge as well as level sensitive. This ensures that the device becomes deselected after Power-Down until V<sub>CC</sub> reaches V<sub>CCmin</sub> and a falling edge of  $\overline{E}$  from the V<sub>IH</sub> level has been detected thereafter. This will start the first operation.

#### Power On Reset

In order to prevent data corruption and inadvertent WRITE operations during Power-up, all input signals will be ignored and Data Outputs DQ0 - DQ7 will be in high impedance state. Power On Reset is exited when  $V_{CC}$  reaches a stable  $V_{CCmin}$ . Logical signals can applied.

#### Power-down / Brown Out

When  $V_{CC}$  drops during normal operation below  $V_{SWITCH}$  all external operations will be disabled, the device will ignore any input signals and Data Outputs (DQ) will be in high impedance state. Power-down during self timed Store Operation will not corrupt data in the memory. Write operation of the current Byte will be completed independent from the power supply. Prior to any STORE operation the whole data in the non-volatile memory will be erased to allow STORE operation of new and restore of unchanged data.

#### **Operating and Stand-by Modes**

When Chip Enable  $(\overline{E})$  is Low, the device is enabled. In Operating Mode it is consuming  $I_{CC(OP)}$ . In the other case, when Chip Enable  $(\overline{E})$  is High, the device is in Standby Mode with the reduced Supply Current  $I_{CC(SB)}$ .

#### **SRAM READ**

The ANV22A88A performs a READ cycle whenever E

and  $\overline{G}$  are LOW and  $\overline{HSB}$  and  $\overline{W}$  are HIGH. The address specified on pins A0 - A14 determines which of the 32768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of t<sub>cR</sub>. If the READ is initiated by  $\overline{E}$  or  $\overline{G}$ , the outputs will be valid at t<sub>a(E)</sub> or at t<sub>a(G)</sub>,

whichever is later. The data outputs will repeatedly respond to address changes within the  $t_{cR}$  access time without the need for transition on any control input pins, and will remain valid until another address change or until  $\overline{E}$  or  $\overline{G}$  is brought HIGH or  $\overline{W}$  or  $\overline{HSB}$  is brought LOW.

#### **SRAM WRITE**

A WRITE cycle is performed whenever  $\overline{E}$  and  $\overline{W}$  are LOW and HSB is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{E}$  or  $\overline{W}$  goes HIGH at the end of the cycle. The data on pins DQ0 - 7 will be written into the memory if it is valid  $t_{su(D)}$  before the end of a  $\overline{W}$ controlled WRITE or  $t_{su(D)}$  before the end of an  $\overline{E}$  controlled WRITE.

It is recommended that  $\overline{G}$  is kept HIGH during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If  $\overline{G}$  is left LOW, internal circuitry will turn off the output buffers  $t_{dis(W)}$  after  $\overline{W}$  goes LOW.

#### POWERSTORE

During normal operation, the ANV22A88A will draw current from  $V_{CC}$  and charge up a capacitor connected to the  $V_{CAP}$  pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part will automatically disconnect the  $V_{CAP}$  pin and the whole memory from  $V_{CC}$  and initiate a STORE operation.

Figure 1 shows the proper connection of capacitors for automatic STORE operation.





Each ANV22A88A must have its own STORE capacitor. A normal high frequency bypass capacitor between the power supply voltage  $\rm V_{CC}$  and  $\rm V_{SS}$  is expected.

In order to prevent unneeded STORE operations, automatic STOREs as well as those initiated by externally driving HSB LOW will be ignored unless at least one WRITE operation has taken place since the most recent STORE cycle. Note that if HSB is driven LOW via external circuitry and no WRITES have taken place, the part will still be disabled until HSB is allowed to return HIGH. Software initiated STORE cycles are performed regardless of whether or not a WRITE operation has taken place.

POWERSTORE operation without the external capacitor will damage the volatile and non-volatile content of the memory.

#### Automatic RECALL

During power up, an automatic RECALL takes place. At a low power condition ( $V_{CC} < V_{SWITCH}$ ) an internal RECALL request may be latched. As soon as power supply voltage exceeds the sense voltage of  $V_{SWITCH}$ , a requested RECALL cycle will automatically be initiated and will take t<sub>RESTORE</sub> to complete.

If the ANV22A88A is in a WRITE state at the end of power up RECALL, the recalled SRAM data will be overwritten. To help avoid this situation, a 10 k $\Omega$  resistor should be connected between  $\overline{W}$  or  $\overline{E}$  and power supply voltage V<sub>CC</sub>.

#### Software non-volatile STORE

The ANV22A88A software controlled STORE cycle is initiated by executing sequential  $\overline{E}$  clocked READ cycles from six specific address locations. By relying on READ cycles only, the ANV22A88A implements non-volatile operation while remaining compatible with standard 32K x 8 SRAMs. During the STORE cycle, an erase of the previous non-volatile data is performed first, followed by a parallel programming of all non-volatile elements. Once a STORE cycle is initiated, further inputs and outputs are disabled until the cycle is completed.

Because a sequence of addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted.

To initiate the STORE cycle the following READ sequence must be performed:

| 1. | Read address | 0E38 | (hex) | Valid READ     |
|----|--------------|------|-------|----------------|
| 2. | Read address | 31C7 | (hex) | Valid READ     |
| 3. | Read address | 03E0 | (hex) | Valid READ     |
| 4. | Read address | 3C1F | (hex) | Valid READ     |
| 5. | Read address | 303F | (hex) | Valid READ     |
| 6. | Read address | 0FC0 | (hex) | Initiate STORE |

Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles are used in the sequence, although it is not necessary that  $\overline{G}$  is LOW for the sequence to be valid. After the t<sub>STORE</sub> cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.

#### Software non-volatile RECALL

A RECALL cycle is initiated with a sequence of  $\overline{E}$  clocked READ operations in a manner similar to the STORE initiation. To initiate the RECALL cycle the following sequence of READ operations must be performed:

| 1. | Read address | 0E38 | (hex) Valid READ   |     |
|----|--------------|------|--------------------|-----|
| 2. | Read address | 31C7 | (hex) Valid READ   |     |
| 3. | Read address | 03E0 | (hex) Valid READ   |     |
| 4. | Read address | 3C1F | (hex) Valid READ   |     |
| 5. | Read address | 303F | (hex) Valid READ   |     |
| 6. | Read address | 0C63 | (hex) Initiate REC | ALL |
|    |              |      |                    |     |

Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the non-volatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the SONOS cells. The non-volatile data can be recalled an unlimited number of times.

#### HSB non-volatile STORE

The hardware controlled STORE Busy pin (HSB) is connected to an open drain circuit acting as both input and output to perform two different functions. When driven LOW by the internal chip circuitry it indicates that a STORE operation (initiated via any means) is in progress within the chip. When driven LOW by external circuitry for longer than  $t_{w(H)S}$ , the chip will conditionally initiate a STORE operation after  $t_{dis(H)S}$ .

READ and WRITE operations that are in progress when HSB is driven LOW (either by internal or external circuitry) will be allowed to complete before the STORE operation is performed, in the following manner.

After  $\overline{\text{HSB}}$  goes LOW, the part will continue normal SRAM operation for  $t_{\text{dis}(\text{H})\text{S}}$ . During  $t_{\text{dis}(\text{H})\text{S}}$ , a transition on any address or control signal will terminate SRAM operation and cause the STORE to commence.

Note that if an SRAM WRITE is attempted after HSB has been forced LOW, the WRITE will not occur and the STORE operation will begin immediately.

HARDWARE-STORE-BUSY (HSB) is a high speed, low drive capability bidirectional control line.

In order to allow a bank of ANV22A<u>88As</u> to perform synchronized STORE functions, the HSB pin from a number of chips may be connected together. Each chip contains a small internal current source to pull  $\overline{\text{HSB}}$ HIGH when it is not being driven LOW. To decrease the sensitivity of this signal to noise generated on the PC board, it may optionally be pulled to power supply via an external resistor with a value such that the combined load of the resistor and all parallel chip conections does not exceed I<sub>HSBOL</sub> at V<sub>OL</sub> (see Figure 1).

Only if HSB is to be connected to external circuits, an external pull-up resistor should be used.

During any STORE operation, regardless of how it was <u>initiated</u>, the ANV22A88A will continue to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of a STORE operation, the part will be disabled until HSB actually goes HIGH.

#### **Hardware Protection**

The ANV22A88A offers hardware protection against inadvertent STORE operation during low voltage conditions. When  $V_{CC} < V_{SWITCH}$ , all software or HSB initiated STORE operations will be inhibited.

#### **Disabling Automatic STORES**

If the POWERSTORE function is not required, this feature can be disabled by a soft-sequence.

In this case it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted.

To initiate POWERSTORE disable the following  $\overline{E}$  clocked READ sequence must be performed:

- 1. Read address 0E38 (hex) Valid READ
- 2. Read address 31C7 (hex) Valid READ
- 3. Read address 03E0 (hex) Valid READ
- 4. Read address 03C1 (hex) Valid READ
- 5. Read address 303F (hex) Valid READ
- 6. Read address 0B45 (hex) disabled

Once the sixth address in the sequence has been entered, the internal register is set volatile to POWERSTORE = disable. With a Software controlled non-volatile STORE this register takes the status nonvolatile. It is not necessary that  $\overline{G}$  is LOW for the sequence to be valid.

#### **Enabling Automatic Stores**

If the POWERSTORE function is requested again an activation via a Soft Sequence can occur,

To initiate POWERSTORE enable again the following  $\overline{E}$  clocked READ sequence must be performed:

- 1. Read address 0E38 (hex) Valid READ
- 2. Read address 31C7 (hex) Valid READ
- 3. Read address 03E0 (hex) Valid READ
- 4. Read address 3C1F (hex) Valid READ
- 5. Read address 303F (hex) Valid READ

| 6. | Read address | 0B46 | (hex) | enabled |
|----|--------------|------|-------|---------|
|----|--------------|------|-------|---------|

Once the sixth address in the sequence has been entered, the internal reister is set volatile to POWERSTORE = enable. With a Software controlled non-volatile STORE this register takes the status nonvolatile. It is not necessary that  $\overline{G}$  is LOW for the sequence to be valid.

#### Read Last Successful Written Address

An internal register monitors continuously all WRITE addresses. With each successful WRITE it will be set to the address of this operation. It is a 2 byte register which is volatile during normal operation. If POWERSTORE is enabled it will be stored in case of power down or brown out like any other data in the memory array. After Power Up the content can be read out via a soft sequence. With the first WRITE the register will be overwritten volatile and with the first STORE operation also non-volatile. With any RECALL also the volatile content of the Read Last Successful Written Address register will be cleared and set to the non-volatile content of the register.

To initiate read out Read Last Successful Written Address register the following  $\overline{E}$  clocked READ sequence must be performed:

| 1. | Read address | 0E38 | (hex) Valid READ |
|----|--------------|------|------------------|
| 2. | Read address | 31C7 | (hex) Valid READ |

- 3. Read address 03E0 (hex) Valid READ
- 4. Read address 3C1F (hex) Valid READ
- 5. Read address 303F (hex) Valid READ

6. Read address 0D32 (hex) READ Byte high Read address 1. 0E38 (hex) Valid READ 2. Read address 31C7 (hex) Valid READ Read address 3. 03E0 (hex) Valid READ 4. Read address 3C1F (hex) Valid READ Read address 303F (hex) Valid READ 5. 6. Read address 0D31 (hex) READ Byte low

Byte high is the upper address and byte low the lower part of the address.

#### Low Average Active Power

The ANV22A88A has been designed to draw significantly less power when  $\overline{E}$  is LOW (chip enabled) but the access cycle time is longer than 25 ns.

When  $\overline{E}$  is HIGH the chip consumes only standby current.

The overall average current drawn by the part depends on the following items:

- 1. CMOS or TTL input levels
- 2. the time during which the chip is disabled ( $\overline{E}$  HIGH)
- 3. the cycle time for accesses (E LOW)
- 4. the ratio of READs to WRITEs
- 5. the operating temperature
- 6. the power supply voltage level

#### **ABSOLUTE MAXIMUM RATINGS<sup>a</sup>**

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended a: periods may affect reliability.

#### **Operating Conditions**

| Symbol          | Parameter         | ANV2 | Unit |      |
|-----------------|-------------------|------|------|------|
|                 | Falametei         | Min. | Max. | Unit |
| V <sub>CC</sub> | Operating Voltage | 3.0  | 3.6  | V    |

#### **DC CHARACTERISTICS**

| SYMBOL                        | PARAMETER                                    | СОММ                  | ERCIAL                | INDU                  | STRIAL                | UNITS | NOTES                                                                                                                                                         |
|-------------------------------|----------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STMBOL                        | PARAMETER                                    | MIN                   | MAX                   | MIN                   | MAX                   | UNITS | NOTES                                                                                                                                                         |
| I <sub>CC1</sub> <sup>a</sup> | Average $V_{CC}$ Current at 25ns             |                       | 20                    |                       | 20                    | mA    | READ to WRITE ratio 1:1 $V_{IN} \le 0.2V_{CC}$ or $\ge 0.8V_{CC}$ $I_{OUT} = 0$ mA                                                                            |
| I <sub>CC2</sub> <sup>b</sup> | Average V <sub>CC</sub> Current during STORE |                       | 2                     |                       | 2                     | mA    | All Inputs Don't Care, V <sub>CC</sub> = max                                                                                                                  |
| I <sub>CC3</sub> <sup>a</sup> | Average $V_{CC}$ Current at 250 ns           |                       | 3                     |                       | 3                     | mA    | READ to WRITE ratio 1:1, $V_{IN} \le 0.2V_{CC} \text{ or } \ge 0.8V_{CC}$                                                                                     |
| I <sub>SB1</sub> <sup>c</sup> | Average $V_{CC}$ Current Standby             |                       | 2                     |                       | 2                     | mA    | $\overline{E} \geq V_{IH}$ , Cycling input levels                                                                                                             |
| I <sub>SB2</sub> c            | V <sub>CC</sub> Standby Current              |                       | 1                     |                       | 1                     | mA    | $\label{eq:constraint} \begin{split} \overline{E} &\geq (V_{CC} - 0.2V) \\ \text{All Others } V_{IN} &\leq 0.2V \text{ or } \geq (V_{CC} - 0.2V) \end{split}$ |
| I <sub>ILK</sub>              | Input Leakage Current                        |                       | ±3                    |                       | ±3                    | μΑ    | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                               |
| I <sub>OLK</sub>              | Off-State Output Leakage Current             |                       | ±3                    |                       | ±3                    | μA    | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$ , $\overline{E}$ or $\overline{G} \ge V_{IH}$                                                                 |
| V <sub>IH</sub>               | Input Logic "1" Voltage                      | 0.8V <sub>CC</sub>    | V <sub>CC</sub> + 0.5 | 0.8V <sub>CC</sub>    | V <sub>CC</sub> + 0.5 | V     | All Inputs                                                                                                                                                    |
| V <sub>IL</sub>               | Input Logic "0" Voltage                      | V <sub>SS</sub> – 0.5 | 0.2V <sub>CC</sub>    | V <sub>SS</sub> – 0.5 | 0.2V <sub>CC</sub>    | V     | All Inputs                                                                                                                                                    |
| V <sub>OH</sub>               | Output Logic "1" Voltage                     | V <sub>CC</sub> -0.5  |                       | V <sub>CC</sub> -0.5  |                       | V     | I <sub>OUT</sub> =-2.0 mA                                                                                                                                     |
| V <sub>OL</sub>               | Output Logic "0" Voltage                     |                       | 0.4                   |                       | 0.4                   | V     | I <sub>OUT</sub> = 4 mA                                                                                                                                       |
| T <sub>A</sub>                | Operating Temperature                        | 0                     | 70                    | -40                   | 85                    | °C    |                                                                                                                                                               |
| V <sub>CAP</sub>              | Storage Capacitor                            | 48                    | 100                   | 48                    | 100                   | μF    | 6.3V                                                                                                                                                          |
| NV <sub>C</sub>               | non-volatile STORE operations                | 100                   |                       | 100                   |                       | К     |                                                                                                                                                               |
| DATA <sub>R</sub>             | Data Retention                               | 100                   |                       | 100                   |                       | Years | @55 °C                                                                                                                                                        |

Note a:  $I_{CC_1}$  and  $I_{CC_3}$  are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded. Note b:  $I_{CC_2}$  is the average current required for the duration of the respective *STORE* cycles ( $t_{STORE}$ ). Note c:  $E \ge V_{IH}$  will not produce standby current levels until any non-volatile cycle in progress has timed out.

 $(V_{CC} / V = 3.0 - 3.6)$ 

#### **SRAM Operation**

| Na  | Qualitation Observation attack                         | Sy                  | Symbol                |      |      |      |
|-----|--------------------------------------------------------|---------------------|-----------------------|------|------|------|
| No. | Switching Characteristics                              | Alt.                | IEC                   | Min. | Max. | Unit |
| 1   | Read Cycle Time <sup>f</sup>                           | t <sub>AVAV</sub>   | t <sub>cR</sub>       | 25   |      | ns   |
| 2   | Address Access Time to Data Valid <sup>g</sup>         | t <sub>AVQV</sub>   | t <sub>a(A)</sub>     |      | 25   | ns   |
| 3   | Chip Enable Access Time to Data Valid                  | t <sub>ELQV</sub>   | t <sub>a(E)</sub>     |      | 25   | ns   |
| 4   | Output Enable Access Time to Data Valid                | t <sub>GLQV</sub>   | t <sub>a(G)</sub>     |      | 10   | ns   |
| 5   | E HIGH to Output in High-Z <sup>h</sup>                | t <sub>EHQZ</sub>   | t <sub>dis(E)</sub>   |      | 10   | ns   |
| 6   | G HIGH to Output in High-Z <sup>h</sup>                | t <sub>GHQZ</sub>   | t <sub>dis(G)</sub>   |      | 10   | ns   |
| 7   | E LOW to Output in Low-Z                               | t <sub>ELQX</sub>   | t <sub>en(E)</sub>    | 5    |      | ns   |
| 8   | G LOW to Output in Low-Z                               | t <sub>GLQX</sub>   | t <sub>en(G)</sub>    | 0    |      | ns   |
| 9   | Output Hold Time after Address Change                  | t <sub>AXQX</sub>   | t <sub>v(A)</sub>     | 3    |      | ns   |
| 10  | Chip Enable to Power Active <sup>e</sup>               | t <sub>ELICCH</sub> | t <sub>PU</sub>       | 0    |      | ns   |
| 11  | Chip Disable to Power Standby <sup>d, e</sup>          | t <sub>EHICCL</sub> | t <sub>PD</sub>       |      | 25   | ns   |
| 12  | Write Cycle Time                                       | t <sub>AVAV</sub>   | t <sub>cW</sub>       | 25   |      | ns   |
| 13  | Write Pulse Width                                      | t <sub>WLWH</sub>   | t <sub>w(W)</sub>     | 20   |      | ns   |
| 14  | Write Pulse Width Setup Time                           | t <sub>WLEH</sub>   | t <sub>su(W)</sub>    | 20   |      | ns   |
| 15  | Address Setup Time                                     | t <sub>AVWL</sub>   | t <sub>su(A)</sub>    | 0    |      | ns   |
| 16  | Address Valid to End of Write                          | t <sub>AVWH</sub>   | t <sub>su(A-WH)</sub> | 20   |      | ns   |
| 17  | Chip Enable Setup Time                                 | t <sub>ELWH</sub>   | t <sub>su(E)</sub>    | 20   |      | ns   |
| 18  | Chip Enable to End of Write                            | t <sub>ELEH</sub>   | t <sub>w(E)</sub>     | 20   |      | ns   |
| 19  | Data Setup Time to End of Write                        | t <sub>DVWH</sub>   | t <sub>su(D)</sub>    | 10   |      | ns   |
| 20  | Data Hold Time after End of Write                      | t <sub>WHDX</sub>   | t <sub>h(D)</sub>     | 0    |      | ns   |
| 21  | Address Hold after End of Write                        | t <sub>WHAX</sub>   | t <sub>h(A)</sub>     | 0    |      | ns   |
| 22  | $\overline{W}$ LOW to Output in High-Z <sup>h, i</sup> | t <sub>WLQZ</sub>   | t <sub>dis(W)</sub>   |      | 10   | ns   |
| 23  | W HIGH to Output in Low-Z                              | t <sub>WHQX</sub>   | t <sub>en(W)</sub>    | 5    |      | ns   |

 Parameter guaranteed but not tested.
Device is continuously selected with E and G both LOW.
Address valid prior to or coincident with E transition LOW. e: f: g:

h:.. Measured ± 200 mV from steady state output voltage.

i... If  $\overline{W} \equiv LOW$  and when  $\overline{E}$  goes LOW, the outputs remain in the high impedance state. j:...  $\overline{E}$  or  $\overline{W}$  must be  $V_{IH}$  during address transition.

## Read Cycle 1: Ai-controlled (during Read cycle: $\overline{E} = \overline{G} = V_{IL}$ , $\overline{W} = V_{IH}$ )<sup>f</sup>



## Read Cycle 2: $\overline{G}$ -, $\overline{E}$ -controlled (during Read cycle: $\overline{W} = V_{H}$ )<sup>g</sup>



## Anvo-Systems Dresden

#### Write Cycle #1: W-controlled<sup>j</sup>



### Write Cycle #: E-controlled<sup>j</sup>



#### **Nonvolatile Memory Operations**

#### **Mode Selection**

| E | w | HSB | A13 - A0 (hex)                               | Mode                                                                                      | I/O                                                                                                     | Power        | Notes                                     |
|---|---|-----|----------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------|
| Н | Х | Н   | Х                                            | Not Selected                                                                              | Output High Z                                                                                           | Standby      |                                           |
| L | н | н   | Х                                            | Read SRAM                                                                                 | Output Data                                                                                             | Active       | 1                                         |
| L | L | Н   | Х                                            | Write SRAM                                                                                | Input Data                                                                                              | Active       |                                           |
| L | Н | Н   | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE        | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z                | Active       | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k |
| L | Н | Н   | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL       | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | Active       | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k |
| L | Н | Н   | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Automatic STORE disabled | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z                | Active       | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k |
| L | Н | Н   | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Automatic STORE enabled  | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z                | Active       | k, l<br>k, l<br>k, l<br>k, l<br>k, l<br>k |
| Х | Х | L   | Х                                            | STORE/Inhibit                                                                             | Output High Z                                                                                           | ICC2/Standby | m                                         |

The six consecutive addresses must be in order listed above for a Store, for a RECALL cycle or for Automatic STORE disable / enable.  $\overline{W}$  must be high during all six consecutive cycles. See STORE cycle, RECALL cycle, Automatic STORE disable / enable tables and diagrams for further details. <u>I/O s</u>tate assumes that  $\overline{G} = V_{IL}$ . Activation of non-volatile cycles does not depend on the state of  $\overline{G}$ . HSB initiated STORE operation actually occurs only if a WRITE has been done since last STORE operation and Automatic STORE is anabled. After the k: I:

m: STORE (if any) completes, the part will go into standby mode inhibiting all operation until HSB rises.

| No.  | Power Up RECALL / Hardware Con-          | Sy                    | Min.                 | Maria | 1.1  |      |
|------|------------------------------------------|-----------------------|----------------------|-------|------|------|
| INO. | trolled STORE                            | Alt.                  | IEC                  |       | Max. | Unit |
| 24   | Power Up RECALL Duration <sup>n, e</sup> | t <sub>RESTORE</sub>  |                      |       | 550  | μS   |
| 25   | STORE Cycle Duration Automatic STORE     | t <sub>STORE</sub>    |                      |       | 8    | ms   |
| 26   | STORE Cycle Duration HSB controlled      | t <sub>HLQX</sub>     | t <sub>d(H)S</sub>   |       | 8    | ms   |
| 27   | HSB Low to Inhibit On <sup>e</sup>       | t <sub>HLQZ</sub>     | t <sub>dis(H)S</sub> | 1     |      | μs   |
| 28   | HSB High to Inhibit Off <sup>e</sup>     | t <sub>HHQX</sub>     | t <sub>en(H)S</sub>  |       | 700  | ns   |
| 29   | External STORE Pulse Width <sup>e</sup>  | t <sub>HLHX</sub>     | t <sub>w(H)S</sub>   | 20    |      | ns   |
|      | HSB Output Low Current <sup>e,o</sup>    | IHSBOL                |                      | 3     |      | mA   |
| 30   | V <sub>CC</sub> Power Up Rise Time       | t <sub>VCCRISE</sub>  |                      | 100   |      | μs   |
|      | HSB Output High Current <sup>e, o</sup>  | I <mark>HSB</mark> OH |                      | 5     | 60   | μA   |
| 31   | Low Voltage Trigger Level                | V <sub>SWITCH</sub>   |                      | 2.35  | 2.65 | V    |

n:  $t_{\text{RESTORE}}$  starts from the time  $V_{\text{CC}}$  rises above  $V_{\text{SWITCH}}$ .

o: HSB is an I/O that has a week internal pullup; it is basically an open drain output. It is meant to allow up to 8 ANV22A88A to be ganged together for simultaneous storing. Do not use HSB to pullup any external circuitry other than other ANV22A88A HSB pins.

#### Automatic STORE and Power UP RECALL



#### Hardware Controlled STORE



|     | Software Controlled STORE /                         | S                  |                       |      |                        |      |
|-----|-----------------------------------------------------|--------------------|-----------------------|------|------------------------|------|
| No. | RECALL and AutomaticSTORE<br>enable / disable Cycle | Alt.               | IEC                   | Min. | Max.<br>600<br>8<br>50 | Unit |
| 32  | STORE / RECALL Initiation Time                      | t <sub>AVAV</sub>  | t <sub>cR</sub>       | 25   |                        | ns   |
| 33  | Chip Enable to Output Inactives                     | t <sub>ELQZ</sub>  | t <sub>dis(E)SR</sub> |      | 600                    | ns   |
| 34  | STORE Cycle Time                                    | t <sub>ELQXS</sub> | t <sub>d(E)S</sub>    |      | 8                      | ms   |
| 35  | RECALL Cycle Time <sup>r</sup>                      | t <sub>ELQXR</sub> | t <sub>d(E)R</sub>    |      | 50                     | μS   |
| 36  | Address Setup to Chip Enable <sup>t</sup>           | t <sub>AVELN</sub> | t <sub>su(A)SR</sub>  | 0    |                        | ns   |
| 37  | Chip Enable Pulse Width <sup>s, t</sup>             | t <sub>ELEHN</sub> | t <sub>w(E)SR</sub>   | 20   |                        | ns   |
| 38  | Chip Disable to Address Change <sup>t</sup>         | t <sub>EHAXN</sub> | t <sub>h(A)SR</sub>   | 0    |                        | ns   |

p:

q:

 $t_{\text{PDSTORE}} a \underline{\text{pproximate}} t_{d(E)S} \text{ or } t_{d(H)S}; t_{\text{DELAY}} a pproximate t_{dis(H)S}. \\ \text{After } t_{w(H)S} \text{ HSB} \text{ is hold down internal by STORE operation.} \\ \text{An automatic RECALL also takes place at power up, starting when } V_{\text{CC}} \text{ exceeds } V_{\text{SWITCH}} \text{ and takes } t_{\text{RESTORE}}. V_{\text{CC}} \text{ must not drop below } \\ V_{\text{SWITCH}} \text{ once it has been exceeded for the RECALL to function properly.} \\ \text{Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs.} \\ \text{Neise or the software provided by the software exceeded for the RECALL cycle is initiated.} \\ \text{Starter the software controlled STORE or RECALL cycle is initiated for the software exceeded between the software exceeded in the software exceeded is a software exceeded between the software exceeded between the software exceeded in the software exceeded is a software exceeded between the software exceeded between the software exceeded in the software exceeded is a software exceeded between the software exceeded in the software exceeded is initiated by the software exceeded in the software exceeded is a software exceeded in the software exceeded in the software exceeded in the software exceeded is a software exceeded in the software exceed$ r:

s:

Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence. t:

# Software Controlled STORE/RECALL Cycle<sup>t, u, v, w</sup> ( $\overline{E}$ = HIGH after STORE initiation)



## Software Controlled STORE/RECALL Cycle<sup>t, u, v, w</sup> (E = LOW after STORE initiation)



If the chip enable pulse width is less then  $t_{a(E)}$  (see READ cycle) but greater than or equal to  $t_{w(E)SR}$ , then the data may not be valid at the end of the low pulse. however the STORE or RECALL will still be initiated. u:

W must be HIGH when E is LOW during the address sequence in order to initiate a nonvolatile cycle. G may be either HIGH or LOW throughout. Addresses 1 through 6 are found in the mode selection table. Address 6 determines whether the ANV22A88A performs a STORE or RECALL. E must be used to clock in the address sequence for the software controlled STORE and RECALL cycles.

w:

## Software Controlled AutomaticSTORE enable / disable Cycle<sup>t, u, v, w</sup>



#### AC TEST CONDITIONS



x: In measurement of  $t_{dis}$ -times and  $t_{en}$ -times the capacitance is 5 pF.

y: Between  $V_{CC}$  and  $V_{SS}$  must be connected a high frequency bypass capacitor 0.1  $\mu$ F to avoid disturbances.

#### **CAPACITANCE**<sup>d</sup>

| Capacitance <sup>e</sup> | Conditions                        | Symbol | Min. | Max. | Unit |
|--------------------------|-----------------------------------|--------|------|------|------|
| Input Capacitance        | $V_{CC} = 3.3 V$ $V_{I} = V_{SS}$ | CI     |      | 8    | pF   |
| Output Capacitance       | f = 1 MHz<br>$T_a = 25 °C$        | Co     |      | 7    | pF   |

Note d: These parameters are guaranteed but not tested.

#### **Product Versions**

The ANV22A88A will be available with the feature sets:

- Supply voltage range 3.0 to 3.6V

- Automatic STORE enabled

#### **Initial Delivery State**

The device is delivered with non-volatile memory array "0".

#### NOISE CONSIDERATIONS

The ANV22A88A is a high-speed memory and so must have a high-frequency bypass capacitor of approximately  $0.1\mu F$  connected between  $V_{CC}$  and  $V_{SS}$ , using leads and traces that are as short as possible. As with all high-speed CMOS ICs, normal careful routing of power, ground and signals will help prevent noise problems.

# Package

BGA48 (6x8)



**Ordering Information** 



13

#### **Document Revision History**

| Revision | Date           | Summary                                                                                                                             |
|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 01       | September 2018 | initial version                                                                                                                     |
| 02       | October 2019   | all READ sequences to enabe or disable POWERSTORE as well as Read Last Successful Written Address have to be $\overline{E}$ clocked |
|          |                |                                                                                                                                     |
|          |                |                                                                                                                                     |
|          |                |                                                                                                                                     |
|          |                |                                                                                                                                     |
|          |                |                                                                                                                                     |
|          |                |                                                                                                                                     |

Anvo-Systems Dresden ANV22A88A Datasheet, October 2019

Copyright 2019, Anvo-Systems Dresden GmbH. All rights reserved.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Anvo-Systems Dresden:

ANV22A88ABC25 R ANV22A88ABK25 R ANV22A88ABK25 T ANV22A88ABC25 T