## 1. General description

NPN/PNP Resistor-Equipped double Transistors (RET) in a leadless ultra small DFN1412-6 (SOT1268) Surface-Mounted Device (SMD) plastic package.

## 2. Features and benefits

- 100 mA output current capability
- Built-in bias resistors
- · Simplifies circuit design
- · Reduces component count
- Reduces pick and place costs
- Low package height of 0.5 mm
- AEC-Q101 qualified

## 3. Applications

- Digital applications
- Cost-saving alternative to BC847/BC857 series in digital applications
- · Control of IC inputs
- Switching loads

## 4. Quick reference data

#### Table 1. Quick reference data

| Symbol           | Parameter                                                     | Conditions                                        |     | Min  | Тур | Max  | Unit |  |
|------------------|---------------------------------------------------------------|---------------------------------------------------|-----|------|-----|------|------|--|
| Per transistor,  | Per transistor, for the PNP transistor with negative polarity |                                                   |     |      |     |      |      |  |
| V <sub>CEO</sub> | collector-emitter voltage                                     | open base                                         |     | -    | -   | 50   | V    |  |
| Io               | output current                                                |                                                   |     | -    | -   | 100  | mA   |  |
| h <sub>FE</sub>  | DC current gain                                               | $V_{CE}$ = 5 V; $I_{C}$ = 5 mA; $T_{amb}$ = 25 °C |     | 60   | -   | -    |      |  |
| R1               | bias resistor 1                                               |                                                   | [1] | 15.4 | 22  | 28.6 | kΩ   |  |
| R2/R1            | bias resistor ratio                                           |                                                   | [1] | 8.0  | 1   | 1.2  |      |  |

[1] See section "Test information" for resistor calculation and test conditions.



## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

# 5. Pinning information

**Table 2. Pinning information** 

| Pin | Symbol | Description            | Simplified outline     | Graphic symbol           |
|-----|--------|------------------------|------------------------|--------------------------|
| 1   | GND1   | GND (emitter) TR1      |                        | O1 I2 GND2               |
| 2   | l1     | input (base) TR1       | 1 7 6                  |                          |
| 3   | O2     | output (collector) TR2 | 2 5                    | R1 R2                    |
| 4   | GND2   | GND (emitter) TR2      |                        | TR2                      |
| 5   | 12     | input (base) TR2       | 3 8 4                  | TR1 R2 R1                |
| 6   | O1     | output (collector) TR1 |                        |                          |
| 7   | O1     | output (collector) TR1 | Transparent top view   | 0.000                    |
| 8   | O2     | output (collector) TR2 | DFN1412-6<br>(SOT1268) | GND1 I1 O2<br>aaa-007379 |

## 6. Ordering information

**Table 3. Ordering information** 

| Type number | Package |                                                                                                                   |         |  |  |  |  |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
|             | Name    | Description                                                                                                       | Version |  |  |  |  |
| PRMD2       |         | plastic thermal enhanced ultra thin small outline package; no leads; 6 terminals; body: 1.4 mm x 1.2 mm x 0.47 mm | SOT1268 |  |  |  |  |

## 7. Marking

#### Table 4. Marking codes

| Type number | Marking code |
|-------------|--------------|
| PRMD2       | B4           |

## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                      | Conditions               |     | Min | Max | Unit |
|------------------|--------------------------------|--------------------------|-----|-----|-----|------|
| Per transist     | or, for the PNP transistor wit | n negative polarity      |     |     |     |      |
| $V_{CBO}$        | collector-base voltage         | open emitter             |     | -   | 50  | V    |
| $V_{CEO}$        | collector-emitter voltage      | open base                |     | -   | 50  | V    |
| $V_{EBO}$        | emitter-base voltage           | open collector           |     | -   | 10  | V    |
| V <sub>I</sub>   | input voltage                  |                          |     | -10 | 40  | V    |
| Io               | output current                 |                          |     | -   | 100 | mA   |
| P <sub>tot</sub> | total power dissipation        | T <sub>amb</sub> ≤ 25 °C | [1] | -   | 325 | mW   |
| Per device       |                                |                          |     | 1   |     |      |
| P <sub>tot</sub> | total power dissipation        | T <sub>amb</sub> ≤ 25 °C | [1] | -   | 480 | mW   |
| Tj               | junction temperature           |                          |     | -   | 150 | °C   |
| T <sub>amb</sub> | ambient temperature            |                          |     | -55 | 150 | °C   |
| T <sub>stg</sub> | storage temperature            |                          |     | -65 | 150 | °C   |

[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.



#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 9. Thermal characteristics

**Table 6. Thermal characteristics** 

| Symbol         | Parameter                                   | Conditions  |     | Min | Тур | Max | Unit |
|----------------|---------------------------------------------|-------------|-----|-----|-----|-----|------|
| Per transistor |                                             |             |     |     |     |     |      |
| $R_{th(j-a)}$  | thermal resistance from junction to ambient | in free air | [1] | -   | -   | 385 | K/W  |
| Per device     |                                             |             |     |     |     |     | ,    |
| $R_{th(j-a)}$  | thermal resistance from junction to ambient | in free air | [1] | -   | -   | 261 | K/W  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.



Fig. 2. Per transistor: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values

#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 10. Characteristics

**Table 7. Characteristics** 

| Symbol              | Parameter                            | Conditions                                                                           |     | Min  | Тур | Max  | Unit |
|---------------------|--------------------------------------|--------------------------------------------------------------------------------------|-----|------|-----|------|------|
| Per transist        | or, for the PNP transistor v         | vith negative polarity                                                               |     |      |     |      |      |
| I <sub>CEO</sub>    |                                      | V <sub>CE</sub> = 30 V; I <sub>B</sub> = 0 A; T <sub>amb</sub> = 25 °C               |     | -    | -   | 1    | μΑ   |
|                     | current                              | V <sub>CE</sub> = 30 V; I <sub>B</sub> = 0 A; T <sub>j</sub> = 150 °C                |     | -    | -   | 5    | μΑ   |
| I <sub>CBO</sub>    | collector-base cut-off current       | V <sub>CB</sub> = 50 V; I <sub>E</sub> = 0 A; T <sub>amb</sub> = 25 °C               |     | -    | -   | 100  | nA   |
| I <sub>EBO</sub>    | emitter-base cut-off current         | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}; T_{amb} = 25 \text{ °C}$                 |     | -    | -   | 180  | μΑ   |
| h <sub>FE</sub>     | DC current gain                      | V <sub>CE</sub> = 5 V; I <sub>C</sub> = 5 mA; T <sub>amb</sub> = 25 °C               |     | 60   | -   | -    |      |
| V <sub>CEsat</sub>  | collector-emitter saturation voltage | $I_C = 10 \text{ mA}; I_B = 0.5 \text{ mA}; T_{amb} = 25 ^{\circ}\text{C}$           |     | -    | -   | 150  | mV   |
| V <sub>I(off)</sub> | off-state input voltage              | V <sub>CE</sub> = 5 V; I <sub>C</sub> = 100 μA; T <sub>amb</sub> = 25 °C             |     | -    | 1.1 | 0.8  | V    |
| V <sub>I(on)</sub>  | on-state input voltage               | $V_{CE}$ = 0.3 V; $I_{C}$ = 5 mA; $T_{amb}$ = 25 °C                                  |     | 2.5  | 1.7 | -    | V    |
| R1                  | bias resistor 1                      |                                                                                      | [1] | 15.4 | 22  | 28.6 | kΩ   |
| R2/R1               | bias resistor ratio                  |                                                                                      | [1] | 0.8  | 1   | 1.2  |      |
| C <sub>C</sub>      | collector capacitance                | $V_{CB}$ = 10 V; $I_{E}$ = 0 A; $i_{e}$ = 0 A; f = 1 MHz; $T_{amb}$ = 25 °C          |     | -    | -   | 2.5  | pF   |
|                     |                                      | $V_{CB}$ = -10 V; $I_{E}$ = 0 mA; $I_{e}$ = 0 mA; $I_{e}$ = 1 MHz; $I_{amb}$ = 25 °C |     | -    | -   | 3    | pF   |
| f <sub>T</sub>      | transition frequency                 | $V_{CE}$ = 5 V; $I_{C}$ = 10 mA; f = 100 MHz;<br>$T_{amb}$ = 25 °C                   | [2] | -    | 230 | -    | MHz  |
|                     |                                      | $V_{CE}$ = -5 V; $I_{C}$ = -10 mA; f = 100 MHz; $T_{amb}$ = 25 °C                    |     | -    | 180 | -    | MHz  |

- [1] See section "Test information" for resistor calculation and test conditions.
- [2] Characteristics of built-in transistor





Fig. 4. NPN transistor: Collector current as a function of collector-emitter voltage; typical values

## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)



$$I_{\rm C}/I_{\rm B} = 20$$

$$(1) T_{amb} = 100 ° ($$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

Fig. 5. **NPN** transistor: Collector-emitter saturation voltage as a function of collector current; typical values



$$V_{CE} = 0.3 V$$

$$(1) T_{amb} = -40 ° ($$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

Fig. 6. NPN transistor: On-state input voltage as a function of collector current; typical values



$$V_{CE} = 5 V$$

$$(1) T_{amb} = -40 °C$$

$$(2) T_{amb} = 25 °C$$

(3) 
$$T_{amb} = 100 \, ^{\circ}C$$

Fig. 7. NPN transistor: Off-state input voltage as a function of collector current; typical values



 $f = 1 \text{ MHz}; T_{amb} = 25 \text{ }^{\circ}\text{C}$ 

Fig. 8. NPN transistor: Collector capacitance as a function of collector-base voltage; typical

#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)



 $V_{CE}$  = 5 V;  $T_{amb}$  = 25 °C

Fig. 9. NPN transistor: Transition frequency as a function of collector current; typical values of built-in transistor



V<sub>CE</sub> = -5 V (1) T<sub>amb</sub> = 100 °C (2) T<sub>amb</sub> = 25 °C (3) T<sub>amb</sub> = -40 °C

Fig. 10. PNP transistor: DC current gain as a function of collector current; typical values



 $T_{amb} = 25 \, ^{\circ}C$ 

Fig. 11. PNP transistor: Collector current as a function of collector-emitter voltage; typical values



 $I_{\rm C}/I_{\rm B} = 20$ 

(1)  $T_{amb}$  = 100 °C

(2)  $T_{amb} = 25 \, ^{\circ}C$ 

(3)  $T_{amb} = -40 \, ^{\circ}C$ 

Fig. 12. PNP transistor: Collector-emitter saturation voltage as a function of collector current; typical values

### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)



 $V_{CE}$  = -0.3 V

(1) T<sub>amb</sub> = -40 °C (2) T<sub>amb</sub> = 25 °C (3) T<sub>amb</sub> = 100 °C

Fig. 13. PNP transistor: On-state input voltage as a function of collector current; typical values



 $f = 1 \text{ MHz}; T_{amb} = 25 ^{\circ}\text{C}$ 

Fig. 15. PNP transistor: Collector capacitance as a function of collector-base voltage; typical values



V<sub>CE</sub> = -5 V (1) T<sub>amb</sub> = -40 °C (2) T<sub>amb</sub> = 25 °C (3) T<sub>amb</sub> = 100 °C

Fig. 14. PNP transistor: Off-state input voltage as a function of collector current; typical values



 $V_{CE}$  = -5 V;  $T_{amb}$  = 25 °C

Fig. 16. PNP transistor: Transition frequency as a function of collector current; typical values of built-in transistor

8 / 14

#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 11. Test information

#### **Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard Q101 - Stress test qualification for discrete semiconductors, and is suitable for use in automotive applications.

#### **Resistor calculation**

Calculation of bias resistor 1 (R1)

$$R1 = \frac{V(I12) - V(I11)}{I12 - I11}$$

· Calculation of bias resistor ratio (R2/R1)

$$\frac{R2}{R1} = \frac{V(I14) - V(I13)}{R1 \cdot (I14 - I13)} - 1$$



Fig. 17. NPN transistor: Resistor test circuit



Fig. 18. PNP transistor: Resistor test circuit

#### **Resistor test conditions**

#### **Table 8. Resistor test conditions**

Per transistor; for the PNP transistor with negative polarity

| R1 (kΩ) | R2 (kΩ) | Test conditions | est conditions  |                 |                 |  |  |
|---------|---------|-----------------|-----------------|-----------------|-----------------|--|--|
|         |         | I <sub>I1</sub> | I <sub>12</sub> | I <sub>13</sub> | I <sub>14</sub> |  |  |
| 22      | 22      | 150 μΑ          | 230 μΑ          | -150 μA         | -230 µA         |  |  |

PRMD2

#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 12. Package outline



Fig. 19. Package outline DFN1412-6 (SOT1268)

## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 13. Soldering



## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

# 14. Revision history

#### Table 9. Revision history

| ,              |                      |                                               |               |            |  |  |
|----------------|----------------------|-----------------------------------------------|---------------|------------|--|--|
| Data sheet ID  | Release date         | Data sheet status                             | Change notice | Supersedes |  |  |
| PRMD2 v.2      | 20180914             | Product data sheet                            | -             | PRMD2 v.1  |  |  |
| Modifications: | Package outline draw | Package outline drawing updated: Unit T added |               |            |  |  |
| PRMD2 v.1      | 20170614             | Product data sheet                            | -             | -          |  |  |

12 / 14

#### 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## 15. Legal information

#### Data sheet status

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications** — This Nexperia product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or

equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

PRMD

## 50 V, 100 mA NPN/PNP Resistor-Equipped double Transistors (RET)

## **Contents**

| 1.  | General description     | 1  |
|-----|-------------------------|----|
| 2.  | Features and benefits   | 1  |
| 3.  | Applications            | 1  |
| 4.  | Quick reference data    | 1  |
| 5.  | Pinning information     | 2  |
| 6.  | Ordering information    | 2  |
| 7.  | Marking                 | 2  |
| 8.  | Limiting values         | 3  |
|     | Thermal characteristics |    |
| 10. | . Characteristics       | 5  |
| 11. | . Test information      | 9  |
| 12. | . Package outline       | 10 |
|     | . Soldering             |    |
|     | . Revision history      |    |
|     | . Legal information     |    |
|     | <del>-</del>            |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 14 September 2018

<sup>©</sup> Nexperia B.V. 2018. All rights reserved

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Nexperia: PRMD2Z