

# LogiCORE IP LTE PUCCH Receiver v2.0

PB018 (v2.0) November 18, 2015

**Product Brief** 

#### Introduction

The Xilinx® LogiCORE™ IP LTE Physical Uplink Control Channel (PUCCH) Receiver implements an AXI4-Stream compliant, high-performance, optimized block for the 3GPP TS 36.211 v9.0.0 Physical uplink control channel. The data and control for the core are input on independent AXI4-Stream channels as slave interfaces and the resulting status is output on an AXI4-Stream master interface.

#### **Additional Documentation**

A product guide is available for this core. Access to this material may be requested by clicking on this registration link: <a href="https://www.xilinx.com/member/pucch\_eval/index.htm">www.xilinx.com/member/pucch\_eval/index.htm</a>.

#### **Features**

- Physical Uplink Control Channel Receiver for 3GPP TS 36.211 v9.0.0
- TDD/FDD compliant
- Supports 1, 2 or 4 antenna operation
- Supports all format types including Mixed Format
- Supports both normal and shortened slots
- Supports normal and extended Cyclic Prefix
- Fully optimized for speed and area
- Fully synchronous design using a single clock
- Bit-accurate C model
- Compliant with all required conformance tests (3GPP TS36.141 Base Station conformance testing)
- Customer demonstration test bench

| LogiCORE IP Facts Table                           |                                                                                                  |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Core Specifics                                    |                                                                                                  |  |
| Supported<br>Device Family <sup>(1)</sup>         | UltraScale+™ Families<br>UltraScale™ Architecture<br>Zynq®-7000 All Programmable SoC<br>7 Series |  |
| Supported User<br>Interfaces                      | AXI4-Stream                                                                                      |  |
| Provided with Core                                |                                                                                                  |  |
| Design Files                                      | Encrypted RTL                                                                                    |  |
| Example Design                                    | Not Provided                                                                                     |  |
| Test Bench                                        | VHDL                                                                                             |  |
| Constraints File                                  | Not Provided                                                                                     |  |
| Simulation<br>Model                               | VHDL Behavioral<br>VHDL or Verilog Structural<br>C Model                                         |  |
| Supported<br>S/W Driver                           | N/A                                                                                              |  |
| Tested Design Flows(2)                            |                                                                                                  |  |
| Design Entry                                      | Vivado® Design Suite                                                                             |  |
| Simulation                                        | For supported simulators, see the Xilinx Design Tools: Release Notes Guide.                      |  |
| Synthesis                                         | Vivado Synthesis                                                                                 |  |
| Support                                           |                                                                                                  |  |
| Provided by Xilinx at the Xilinx Support web page |                                                                                                  |  |

#### **Notes:**

- For a complete listing of supported devices, see the Vivado IP catalog.
- 2. For the supported versions of the tools, see the Xilinx Design Tools: Release Notes Guide.

© Copyright 2014–2015 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA, AMBA Designer, ARM, ARM1176JZ-S, CoreSight, Cortex, and PrimeCell are trademarks of ARM in the EU and other countries. MATLAB and Simulink are registered trademarks of The MathWorks, Inc. All other trademarks are the property of their respective owners.



## **Applications**

The LTE PUCCH Receiver core provides a receiver solution for the 3GPP 36.211 Physical Uplink Control Channel (PUCCH). The architecture has been designed to provide efficient use of the FPGA resources while also offering a low bandwidth processor interface to reduce system-level overhead. Timing critical operations are performed by the FPGA.

## **Technical Support**

Xilinx provides technical support at the Xilinx Support web page for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support if you do any of the following:

- Implement the solution in devices that are not defined in the documentation.
- Customize the solution beyond that allowed in the product documentation.
- Change any section of the design labeled DO NOT MODIFY.

To contact Xilinx Technical Support, navigate to the Xilinx Support web page.

### **Licensing and Ordering Information**

This Xilinx LogiCORE IP module is provided under the terms of the Xilinx Core License Agreement. The module is shipped as part of the Vivado Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. Contact your <u>local Xilinx</u> sales representative for information about pricing and availability.

For more information, visit the LTE PUCCH product web page.

Information about other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your <u>local Xilinx sales representative</u>.



#### **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Revision                                                                                                                         |
|------------|---------|----------------------------------------------------------------------------------------------------------------------------------|
| 11/18/2015 | 2.0     | Added support for UltraScale+ families.                                                                                          |
| 06/04/2014 | 2.0     | <ul><li>Initial Xilinx release. This document replaces XMP156.</li><li>Updated to add UltraScale architecture support.</li></ul> |

### **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

### **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Xilinx:

EF-DI-PUCCH-REC-LTE-SITE