# ESP32-PICO-V3-ZERO

# Datasheet Version 1.5

Alexa Connect Kit (ACK) module with an Espressif chipset
2.4 GHz Wi-Fi + Bluetooth® + Bluetooth LE support
Built around ESP32 series of SiP, Xtensa® dual-core 32-bit LX6 microprocessor
4 MB flash available

On-board PCB antenna with an RF test connector



ESP32-PICO-V3-ZERO



### 1 Module Overview

#### Note:

Check the link or the QR code to make sure that you use the latest version of this document: https://espressif.com/sites/default/files/documentation/esp32-pico-v3-zero\_datasheet\_en.pdf



#### 1.1 Features

#### **CPU and On-Chip Memory**

- ESP32 embedded, Xtensa dual-core 32-bit LX6 microprocessor, up to 240 MHz
- 448 KB ROM
- 520 KB SRAM
- 16 KB SRAM in RTC

#### Wi-Fi

- 802.11b/g/n
- Bit rate: 802.11n up to 150 Mbps
- A-MPDU and A-MSDU aggregation
- 0.4  $\mu$ s guard interval support
- Center frequency range of operating channel: 2412~2484 MHz

#### Bluetooth

- Bluetooth v4.2 BR/EDR and Bluetooth LE specification
- Class-1, class-2 and class-3 transmitter
- Adaptive Frequency Hopping (AFH)
- CVSD and SBC for audio codec

### **Peripherals**

 2 × UART (one for connection to the host and the other for debugging), EN pin, and interrupt pin

#### **Integrated Components on Module**

- 40 MHz crystal oscillator
- 4 MB SPI flash

### **Antenna Options**

• On board PCB antenna with an RF test connector

#### Note:

This connector is for test only, and must not be used for connecting an external antenna.

### **Operating Conditions**

- Operating voltage/Power supply: 3.0 ~ 3.6 V
- Operating temperature range: -40 ~ 85 °C

#### Certification

• Bluetooth certification: BQB (ID: D050108)

• RF certification: See Certification

• Green certification: REACH/RoHS

## 1.2 Series Comparison

ESP32-PICO-V3-ZERO is a module that is based on ESP32-PICO-V3, a System-in-Package (SiP) device. It provides complete Wi-Fi and Bluetooth functionalities with embedded Xtensa dual-core 32-bit LX6

microprocessor. The module integrates a 4 MB SPI flash.

Table 1: ESP32-PICO-V3-ZERO Series Comparison

| Ordering Code      | Flash                        | Ambient Temp. <sup>1</sup> (°C) | Embedded<br>Chip Revision | Size <sup>2</sup> (mm) |
|--------------------|------------------------------|---------------------------------|---------------------------|------------------------|
| ESP32-PICO-V3-ZERO | 4 MB (Quad SPI) <sup>3</sup> | -40 <b>~</b> 85                 | v3.0/v3.1                 | 16 × 23 × 2.3          |

<sup>&</sup>lt;sup>1</sup> Ambient temperature specifies the recommended temperature range of the environment immediately outside the Espressif module.

- More than 100,000 program/erase cycles
- More than 20 years data retention time

At the core of this module is the ESP32 chip, which is a single 2.4 GHz Wi-Fi and Bluetooth combo chip designed with TSMC's 40 nm low-power technology. ESP32-PICO-V3-ZERO integrates all peripheral components seamlessly, including a crystal oscillator, flash, filter capacitors and RF matching links in one single package. Module assembly and testing are already done at SiP level. As such, ESP32-PICO-V3-ZERO reduces the complexity of supply chain and improves control efficiency. It is ultra-small in size, with robust performance and low energy consumption.

ESP32-PICO-V3-ZERO is a module for Alexa Connect Kit (ACK), a managed service that makes it easy to integrate Alexa into your products. With ESP32-PICO-V3-ZERO and its default firmware, you can connect your devices or system to Alexa and the Internet without worrying about managing cloud services, writing an Alexa Skill, or developing complex networking and security firmware. If you add ESP32-PICO-V3-ZERO to your device, you can easily, quickly and economically create products that customers love.

#### Note:

- For more information on ESP32, please refer to ESP32 Series Datasheet.
- For more information on ESP32-PICO-V3, please refer to ESP32-PICO Series Datasheet.

<sup>&</sup>lt;sup>2</sup> For details, refer to Section 9 *Module Dimensions*.

<sup>&</sup>lt;sup>3</sup> The in-package flash supports:

# **Contents**

| 1.1 | Module Overview  Features                                | 2  |
|-----|----------------------------------------------------------|----|
| 1.2 | Series Comparison                                        | 2  |
| 2   | Block Diagram                                            | 8  |
| 3   | Pin Definitions                                          | 9  |
| 3.1 | Pin Layout                                               | 9  |
| 3.2 | Pin Description                                          | 9  |
| 4   | Boot Configurations                                      | 11 |
| 4.1 | Chip Boot Mode Control                                   | 12 |
| 4.2 | Internal LDO (VDD_SDIO) Voltage Control                  | 13 |
| 4.3 | UOTXD Printing Control                                   | 14 |
| 4.4 | Timing Control of SDIO Slave                             | 14 |
| 4.5 | JTAG Signal Source Control                               | 14 |
| 5   | Peripherals                                              | 15 |
| 5.1 | Peripheral Overview                                      | 15 |
| 5.2 | Digital Peripherals                                      | 15 |
|     | 5.2.1 General Purpose Input / Output Interface (GPIO)    | 15 |
|     | 5.2.2 Serial Peripheral Interface (SPI)                  | 15 |
|     | 5.2.3 Universal Asynchronous Receiver Transmitter (UART) | 16 |
|     | 5.2.4 I2C Interface                                      | 16 |
|     | 5.2.5 I2S Interface                                      | 17 |
|     | 5.2.6 Remote Control Peripheral                          | 17 |
|     | 5.2.7 Pulse Counter Controller (PCNT)                    | 18 |
|     | 5.2.8 LED PWM Controller                                 | 18 |
|     | 5.2.9 Motor Control PWM                                  | 19 |
|     | 5.2.10 SD/SDIO/MMC Host Controller                       | 20 |
|     | 5.2.11 SDIO/SPI Slave Controller                         | 20 |
|     | 5.2.12 TWAI® Controller                                  | 21 |
|     | 5.2.13 Ethernet MAC Interface                            | 21 |
| 5.3 | Analog Peripherals                                       | 22 |
|     | 5.3.1 Analog-to-Digital Converter (ADC)                  | 22 |
|     | 5.3.2 Digital-to-Analog Converter (DAC)                  | 23 |
|     | 5.3.3 Touch Sensor                                       | 23 |
| 6   | Electrical Characteristics                               | 25 |
| 6.1 | Absolute Maximum Ratings                                 | 25 |
| 6.2 | Recommended Operating Conditions                         | 25 |
| 6.3 | DC Characteristics (3.3 V, 25 °C)                        | 25 |
| 6.4 | Current Consumption Characteristics                      | 26 |

|                               | 6.4.1<br>6.4.2                   | Current Consumption in Active Mode Current Consumption in Other Modes                                          | 26<br>27                   |
|-------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------|
| <b>7</b><br>7.1               | Wi-Fi F<br>7.1.1<br>7.1.2        | Wi-Fi RF Transmitter (TX) Characteristics Wi-Fi RF Receiver (RX) Characteristics                               | 28<br>28<br>28<br>29       |
| 7.2                           | 7.2.1<br>7.2.2<br>7.2.3<br>7.2.4 | ransmitter – Enhanced Data Rate  Transmitter – Enhanced Data Rate                                              | 30<br>30<br>31<br>32<br>32 |
| 7.3                           | 7.3.1<br>7.3.2                   | ooth LE Radio Receiver Transmitter                                                                             | 33<br>33<br>33             |
| 8                             | Per                              | ipheral Schematics                                                                                             | 35                         |
| 9                             | Мо                               | dule Dimensions                                                                                                | 37                         |
| <b>10</b> 10.1 10.2           | PCB L<br>10.1.1<br>10.1.2        | B Layout Recommendations and Pattern Recommended PCB Land Pattern PCB Layout Guide asions of RF Test Connector | 38<br>38<br>38<br>39<br>4  |
| <b>11</b> 11.1 11.2 11.3 11.4 | Storag<br>Electro<br>Reflow      | duct Handling ge Conditions postatic Discharge (ESD) v Profile ponic Vibration                                 | 42<br>42<br>42<br>43       |
| Rel                           | ated                             | Documentation and Resources                                                                                    | 44                         |
| Rev                           | /isio                            | n History                                                                                                      | 45                         |

# **List of Tables**

| 1  | ESP32-PICO-V3-ZERO Series Comparison                         | 3  |
|----|--------------------------------------------------------------|----|
| 2  | Pin Definitions                                              | 10 |
| 3  | Default Configuration of Strapping Pins                      | 11 |
| 4  | Description of Timing Parameters for the Strapping Pins      | 12 |
| 5  | Chip Boot Mode Control                                       | 12 |
| 6  | UOTXD Printing Control                                       | 14 |
| 7  | Timing Control of SDIO Slave                                 | 14 |
| 8  | ADC Characteristics                                          | 22 |
| 9  | ADC Calibration Results                                      | 23 |
| 10 | Capacitive-Sensing GPIOs Available on ESP32                  | 23 |
| 11 | Absolute Maximum Ratings                                     | 25 |
| 12 | Recommended Operating Conditions                             | 25 |
| 13 | DC Characteristics (3.3 V, 25 °C)                            | 25 |
| 14 | Current Consumption for Wi-Fi (2.4 GHz) in Active Mode       | 26 |
| 15 | Current Consumption Depending on Work Modes                  | 27 |
| 16 | Wi-Fi RF Characteristics                                     | 28 |
| 17 | TX Power with Spectral Mask and EVM Meeting 802.11 Standards | 28 |
| 18 | TX EVM Test <sup>1</sup>                                     | 28 |
| 19 | RX Sensitivity                                               | 29 |
| 20 | Maximum RX Level                                             | 30 |
| 21 | RX Adjacent Channel Rejection                                | 30 |
| 22 | Bluetooth LE RF Characteristics                              | 30 |
| 23 | Receiver Characteristics – Basic Data Rate                   | 31 |
| 24 | Transmitter Characteristics - Basic Data Rate                | 31 |
| 25 | Receiver Characteristics - Enhanced Data Rate                | 32 |
| 26 | Transmitter Characteristics - Enhanced Data Rate             | 32 |
| 27 | Receiver Characteristics – Bluetooth LE                      | 33 |
| 28 | Transmitter Characteristics - Bluetooth LE                   | 33 |

# **List of Figures**

| 1  | ESP32-PICO-V3-ZERO Block Diagram                          | 8  |
|----|-----------------------------------------------------------|----|
| 2  | Pin Layout (Top View)                                     | 9  |
| 3  | Visualization of Timing Parameters for the Strapping Pins | 12 |
| 4  | Chip Boot Flow                                            | 13 |
| 5  | Peripheral Schematics                                     | 35 |
| 6  | Physical Dimensions                                       | 37 |
| 7  | Recommended PCB Land Pattern                              | 38 |
| 8  | Module Placement on a Base Board                          | 39 |
| 9  | Keepout Zone for Module's Antenna on the Base Board       | 40 |
| 10 | Dimensions of RF Test Connector                           | 41 |
| 11 | Reflow Profile                                            | 42 |

#### **Block Diagram** 2



Figure 1: ESP32-PICO-V3-ZERO Block Diagram

## 3 Pin Definitions

## 3.1 Pin Layout

The pin diagram below shows the approximate location of pins on the module. For the actual diagram drawn to scale, please refer to Figure 9 *Module Dimensions*.



Figure 2: Pin Layout (Top View)

#### Note A:

The zone marked with dotted lines is the antenna keepout zone.

### 3.2 Pin Description

The module has 77 pins. See pin definitions in Table 2.

For peripheral pin configurations, please refer to <u>ESP32 Series Datasheet</u>.

Table 2: Pin Definitions

| Name        | No.                    | Type <sup>1</sup> | Function                                          |
|-------------|------------------------|-------------------|---------------------------------------------------|
|             | 1, 2, 5 ~ 11, 13 ~ 18, |                   |                                                   |
| NC          | 33 ~ 36, 38 ~ 40,      | NA                | Do not connect. These pins must be left floating. |
|             | 46, 48                 |                   |                                                   |
| DBG_RXD/IO3 | 3                      | 1                 | GPIO3, Debugging UART RX, GPIO3                   |
| DBG_TXD/IO1 | 4                      | 0                 | GPIO1, Debugging UART TX, GPIO1                   |
|             |                        |                   | High: On; enables the module                      |
| EN          | 19                     | 1                 | Low: Off; the module powers off                   |
|             |                        |                   | Note: Do not leave this pin floating.             |
| VDD33       | 22                     | Р                 | Power supply (3.0 V ~ 3.6 V)                      |
| U1TXD/IO19  | 41                     | 0                 | UART TX, connected to host RX, GPIO19             |
| VDD33       | 43                     | Р                 | Power supply (3.0 V ~ 3.6 V)                      |
| U1RXD/I022  | 45                     | I                 | UART RX, connected to host TX, GPIO22             |
| INT_B/IO27  | 47                     | 0                 | Host interrupt, connected to host GPIO, GPIO27    |
| GND         | 12, 20, 21, 23 ~ 32,   | Р                 | Ground                                            |
| GND         | 37, 42, 44, 49 ~ 77    | Γ                 | Glouria                                           |

<sup>&</sup>lt;sup>1</sup> P: power supply; I: input; O: output.

# 4 Boot Configurations

#### Note:

The content below is excerpted from ESP32 Series Datasheet > Section Boot Configurations.

The chip allows for configuring the following boot parameters through strapping pins and eFuse bits at power-up or a hardware reset, without microcontroller interaction.

#### · Chip boot mode

- Strapping pin: GPIOO and GPIO2

#### • Internal LDO (VDD\_SDIO) Voltage

- Strapping pin: MTDI

- eFuse bit: EFUSE\_SDIO\_FORCE and EFUSE\_SDIO\_TIEH

#### UOTXD printing

- Strapping pin: MTDO

#### • Timing of SDIO Slave

- Strapping pin: MTDO and GPIO5

#### JTAG signal source

- eFuse bit: EFUSE\_DISABLE\_JTAG

The default values of all the above eFuse bits are 0, which means that they are not burnt. Given that eFuse is one-time programmable, once an eFuse bit is programmed to 1, it can never be reverted to 0. For how to program eFuse bits, please refer to ESP32 Technical Reference Manual > Chapter eFuse Controller.

The default values of the strapping pins, namely the logic levels, are determined by pins' internal weak pull-up/pull-down resistors at reset if the pins are not connected to any circuit, or connected to an external high-impedance circuit.

Table 3: Default Configuration of Strapping Pins

| Strapping Pin | Default Configuration | Bit Value |
|---------------|-----------------------|-----------|
| GPI00         | Pull-up               | 1         |
| GPIO2         | Pull-down             | 0         |
| MTDI          | Pull-down             | 0         |
| MTDO          | Pull-up               | 1         |
| GPI05         | Pull-up               | 1         |

To change the bit values, the strapping pins should be connected to external pull-down/pull-up resistances. If the ESP32 is used as a device by a host MCU, the strapping pin voltage levels can also be controlled by the host MCU.

All strapping pins have latches. At system reset, the latches sample the bit values of their respective strapping pins and store them until the chip is powered down or shut down. The states of latches cannot be changed in

any other way. It makes the strapping pin values available during the entire chip operation, and the pins are freed up to be used as regular IO pins after reset.

The timing of signals connected to the strapping pins should adhere to the setup time and hold time specifications in Table 4 and Figure 3.

Table 4: Description of Timing Parameters for the Strapping Pins

| Parameter | Description                                                          | Min (ms) |  |
|-----------|----------------------------------------------------------------------|----------|--|
| +         | Setup time is the time reserved for the power rails to stabilize be- | 0        |  |
| $t_{SU}$  | fore the CHIP_PU pin is pulled high to activate the chip.            | 0        |  |
|           | Hold time is the time reserved for the chip to read the strapping    |          |  |
| $t_H$     | pin values after CHIP_PU is already high and before these pins       | 1        |  |
|           | start operating as regular IO pins.                                  |          |  |



Figure 3: Visualization of Timing Parameters for the Strapping Pins

#### **Chip Boot Mode Control** 4.1

GPIOO and GPIO2 control the boot mode after the reset is released. See Table 5 Chip Boot Mode Control.

Table 5: Chip Boot Mode Control

| Boot Mode                             | GPI00 | GPI02     |
|---------------------------------------|-------|-----------|
| SPI Boot Mode                         | 1     | Any value |
| Joint Download Boot Mode <sup>2</sup> | 0     | 0         |

<sup>&</sup>lt;sup>1</sup> **Bold** marks the default value and configuration.

- SDIO Download Boot
- UART Download Boot

In Joint Download Boot mode, the detailed boot flow of the chip is put below 4.

<sup>&</sup>lt;sup>2</sup> Joint Download Boot mode supports the following download methods:



Figure 4: Chip Boot Flow

uart\_download\_dis controls boot mode behaviors:

It permanently disables Download Boot mode when uart\_download\_dis is set to 1 (valid only for ESP32 chip revisions v3.0 and higher).

### 4.2 Internal LDO (VDD\_SDIO) Voltage Control

MTDI is used to select the VDD\_SDIO power supply voltage at reset:

- MTDI = 0 (by default), VDD\_SDIO pin is powered directly from VDD3P3\_RTC. Typically this voltage is 3.3 V. For more information, see *ESP32 Series Datasheet* > Section *Power Scheme*.
- MTDI = 1, VDD\_SDIO pin is powered from internal 1.8 V LDO.

This functionality can be overridden by setting EFUSE\_SDIO\_FORCE to 1, in which case the EFUSE\_SDIO\_TIEH determines the VDD\_SDIO voltage:

- EFUSE\_SDIO\_TIEH = 0, VDD\_SDIO connects to 1.8 V LDO.
- EFUSE\_SPI\_TIEH = 1, VDD\_SDIO connects to VDD3P3\_RTC.

## 4.3 UOTXD Printing Control

During booting, the strapping pin MTDO can be used to control the UOTXD Printing, as Table 6 shows.

Table 6: UOTXD Printing Control

| UOTXD Printing Control | MTDO |
|------------------------|------|
| Enabled <sup>1</sup>   | 1    |
| Disabled               | 0    |

<sup>&</sup>lt;sup>1</sup> **Bold** marks the default value and configuration.

# 4.4 Timing Control of SDIO Slave

The strapping pin MTDO and GPIO5 can be used to control the timing of SDIO slave, see Table 7 *Timing Control of SDIO Slave*.

Table 7: Timing Control of SDIO Slave

| Edge behavior                              | MTDO | GPI05 |
|--------------------------------------------|------|-------|
| Falling edge sampling, falling edge output | 0    | 0     |
| Falling edge sampling, rising edge output  | 0    | 1     |
| Rising edge sampling, falling edge output  | 1    | 0     |
| Rising edge sampling, rising edge output   | 1    | 1     |

<sup>&</sup>lt;sup>1</sup> **Bold** marks the default value and configuration.

# 4.5 JTAG Signal Source Control

If EFUSE\_DISABLE\_JTAG is set to 1, the source of JTAG signals can be disabled.

# **Peripherals**

#### 5.1 Peripheral Overview

ESP32 chip integrates a rich set of peripherals including SPI, I2S, UART, I2C, LED PWM, TWAI®, ADC, DAC, touch sensor, etc.

#### Note:

- The content below is sourced from ESP32 Series Datasheet > Section Functional Description. Some information may not be applicable to ESP32-PICO-V3-ZERO as not all the IO signals are exposed on the module.
- To learn more about peripheral signals, please refer to ESP32 Technical Reference Manual > Section Peripheral Signal List.

#### 5.2 **Digital Peripherals**

#### General Purpose Input / Output Interface (GPIO) 5.2.1

ESP32 has 34 GPIO pins which can be assigned various functions by programming the appropriate registers. There are several kinds of GPIOs: digital-only, analog-enabled, capacitive-touch-enabled, etc. Analog-enabled GPIOs and Capacitive-touch-enabled GPIOs can be configured as digital GPIOs.

Most of the digital GPIOs can be configured as internal pull-up or pull-down, or set to high impedance. When configured as an input, the input value can be read through the register. The input can also be set to edge-trigger or level-trigger to generate CPU interrupts. Most of the digital IO pins are bi-directional, non-inverting and tristate, including input and output buffers with tristate control. These pins can be multiplexed with other functions, such as the SDIO, UART, SPI, etc. (More details can be found in ESP32 Series Datasheet > Appendix, Table IO MUX. ) For low-power operations, the GPIOs can be set to hold their states.

#### 5.2.2 Serial Peripheral Interface (SPI)

ESP32 features three SPIs (SPI, HSPI and VSPI) in slave and master modes in 1-line full-duplex and 1/2/4-line half-duplex communication modes.

#### Features of General Purpose SPI (GP-SPI)

- Programmable data transfer length, in multiples of 1 byte
- Four-line full-duplex/half-duplex communication and three-line half-duplex communication support
- Master mode and slave mode
- Programmable CPOL and CPHA
- Programmable clock

#### Pin Assignment

For SPI, the pins are multiplexed with GPIO6 ~ GPIO11 via the IO MUX. For HSPI, the pins are multiplexed with GPIO2, GPIO12 ~ GPIO15 via the IO MUX. For VSPI, the pins are multiplexed with GPIO5, GPIO18 ~ GPI019, GPI021 ~ GPI023 via the IO MUX.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### Universal Asynchronous Receiver Transmitter (UART) 5.2.3

The UART in the ESP32 chip facilitates the transmission and reception of asynchronous serial data between the chip and external UART devices. It consists of two UARTs in the main system, and one low-power LP UART.

#### **Feature List**

- Programmable baud rate
- RAM shared by TX FIFOs and RX FIFOs
- Supports input baud rate self-check
- Support for various lengths of data bits and stop bits
- Parity bit support
- Asynchronous communication (RS232 and RS485) and IrDA support
- Supports DMA to communicate data in high speed
- Supports UART wake-up
- Supports both software and hardware flow control

#### Pin Assignment

The pins for UART can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.4 I2C Interface

ESP32 has two I2C bus interfaces which can serve as I2C master or slave, depending on the user's configuration.

#### **Feature List**

- Two I2C controllers: one in the main system and one in the low-power system
- Standard mode (100 Kbit/s)
- Fast mode (400 Kbit/s)
- Up to 5 MHz, yet constrained by SDA pull-up strength

- Support for 7-bit and 10-bit addressing, as well as dual address mode
- Supports continuous data transmission with disabled Serial Clock Line (SCL)
- Supports programmable digital noise filter

Users can program command registers to control I2C interfaces, so that they have more flexibility.

#### Pin Assignment

For regular I2C, the pins used can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.5 I2S Interface

The I2S Controller in the ESP32 chip provides a flexible communication interface for streaming digital data in multimedia applications, particularly digital audio applications.

#### **Feature List**

- Master mode and slave mode
- Full-duplex and half-duplex communications
- A variety of audio standards supported
- Configurable high-precision output clock
- Supports PDM signal input and output
- Configurable data transmit and receive modes

#### Pin Assignment

The pins for the I2S Controller can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.6 Remote Control Peripheral

The Remote Control Peripheral (RMT) controls the transmission and reception of infrared remote control signals.

#### **Feature List**

- Eight channels for sending and receiving infrared remote control signals
- Independent transmission and reception capabilities for each channel
- Clock divider counter, state machine, and receiver for each RX channel
- Supports various infrared protocols

#### Pin Assignment

The pins for the Remote Control Peripheral can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.7 Pulse Counter Controller (PCNT)

The pulse counter controller (PCNT) is designed to count input pulses by tracking rising and falling edges of the input pulse signal.

#### **Feature List**

- Eight independent pulse counter units
- Each pulse counter unit has a 16-bit signed counter register and two channels
- Counter modes: increment, decrement, or disable
- Glitch filtering for input pulse signals and control signals
- Selection between counting on rising or falling edges of the input pulse signal

#### Pin Assignment

The pins for the Pulse Count Controller can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and <u>ESP32 Technical Reference Manual</u> > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.8 LED PWM Controller

The LED PWM Controller (LEDC) is designed to generate PWM signals for LED control.

#### **Feature List**

- Sixteen independent PWM generators
- Maximum PWM duty cycle resolution of 20 bits
- Eight independent timers with 20-bit counters, configurable fractional clock dividers and counter overflow values
- Adjustable phase of PWM signal output
- PWM duty cycle dithering
- · Automatic duty cycle fading

#### Pin Assignment

The pins for the LED PWM Controller can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### **Motor Control PWM** 5.2.9

The Pulse Width Modulation (PWM) controller can be used for driving digital motors and smart lights. The controller consists of PWM timers, the PWM operator and a dedicated capture sub-module. Each timer provides timing in synchronous or independent form, and each PWM operator generates a waveform for one PWM channel. The dedicated capture sub-module can accurately capture events with external timing.

#### **Feature List**

- Three PWM timers for precise timing and frequency control
  - Every PWM timer has a dedicated 8-bit clock prescaler
  - The 16-bit counter in the PWM timer can work in count-up mode, count-down mode, or count-up-down mode
  - A hardware sync can trigger a reload on the PWM timer with a phase register. It will also trigger the prescaler' restart, so that the timer's clock can also be synced, with selectable hardware synchronization source
- Three PWM operators for generating waveform pairs
  - Six PWM outputs to operate in several topologies
  - Configurable dead time on rising and falling edges; each set up independently
  - Modulating of PWM output by high-frequency carrier signals, useful when gate drivers are insulated with a transformer
- Fault Detection module
  - Programmable fault handling in both cycle-by-cycle mode and one-shot mode
  - A fault condition can force the PWM output to either high or low logic levels
- Capture module for hardware-based signal processing
  - Speed measurement of rotating machinery
  - Measurement of elapsed time between position sensor pulses
  - Period and duty cycle measurement of pulse train signals
  - Decoding current or voltage amplitude derived from duty-cycle-encoded signals of current/voltage sensors
  - Three individual capture channels, each of which with a 32-bit time-stamp register
  - Selection of edge polarity and prescaling of input capture signals
  - The capture timer can sync with a PWM timer or external signals

#### Pin Assignment

The pins for the Motor Control PWM can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### SD/SDIO/MMC Host Controller 5.2.10

An SD/SDIO/MMC host controller is available on ESP32.

#### **Feature List**

- Supports two external cards
- Supports SD Memory Card standard: version 3.0 and version 3.01)
- Supports SDIO Version 3.0
- Supports Consumer Electronics Advanced Transport Architecture (CE-ATA Version 1.1)
- Supports Multimedia Cards (MMC version 4.41, eMMC version 4.5 and version 4.51)

The controller allows up to 80 MHz clock output in three different data-bus modes: 1-bit, 4-bit, and 8-bit modes. It supports two SD/SDIO/MMC4.41 cards in a 4-bit data-bus mode. It also supports one SD card operating at 1.8 V.

#### Pin Assignment

The pins for SD/SDIO/MMC Host Controller are multiplexed with GPIO2, GPIO4, GPIO6 ~ GPIO15 via IO MUX.

For more information about the pin assignment, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO MUX and GPIO Matrix.

#### 5.2.11 SDIO/SPI Slave Controller

ESP32 integrates an SD device interface that conforms to the industry-standard SDIO Card Specification Version 2.0, and allows a host controller to access the SoC, using the SDIO bus interface and protocol. ESP32 acts as the slave on the SDIO bus. The host can access the SDIO-interface registers directly and can access shared memory via a DMA engine, thus maximizing performance without engaging the processor cores.

#### **Feature List**

The SDIO/SPI slave controller supports the following features:

- SPI, 1-bit SDIO, and 4-bit SDIO transfer modes over the full clock range from 0 to 50 MHz
- Configurable sampling and driving clock edge
- Special registers for direct access by host
- Interrupts to host for initiating data transfer
- Automatic loading of SDIO bus data and automatic discarding of padding data
- Block size of up to 512 bytes
- Interrupt vectors between the host and the slave, allowing both to interrupt each other
- Supports DMA for data transfer

#### Pin Assignment

The pins for SDIO/SPI Slave Controller are multiplexed with GPIO2, GPIO4, GPIO6 ~ GPIO15 via IO MUX.

For more information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### 5.2.12 TWAI® Controller

The Two-wire Automotive Interface (TWAI®) is a multi-master, multi-cast communication protocol designed for automotive applications. The TWAI controller facilitates the communication based on this protocol.

#### **Feature List**

- Compatible with ISO 11898-1 protocol (CAN Specification 2.0)
- Standard frame format (11-bit ID) and extended frame format (29-bit ID)
- Bit rates:
  - From 25 Kbit/s to 1 Mbit/s in chip revision v0.0/v1.0/v1.1
  - From 12.5 Kbit/s to 1 Mbit/s in chip revision v3.0/v3.1
- Multiple modes of operation: Normal, Listen Only, and Self-Test
- 64-byte receive FIFO
- Special transmissions: single-shot transmissions and self reception
- Acceptance filter (single and dual filter modes)
- Error detection and handling: error counters, configurable error interrupt threshold, error code capture, arbitration lost capture

#### Pin Assignment

The pins for the Two-wire Automotive Interface can be chosen from any GPIOs via the GPIO Matrix.

For more information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and <u>ESP32 Technical Reference Manual</u> > Chapter IO\_MUX and GPIO Matrix.

### 5.2.13 Ethernet MAC Interface

An IEEE-802.3-2008-compliant Media Access Controller (MAC) is provided for Ethernet LAN communications. ESP32 requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to ESP32 through 17 signals of MII or nine signals of RMII.

#### **Feature List**

- 10 Mbps and 100 Mbps rates
- Dedicated DMA controller allowing high-speed transfer between the dedicated SRAM and Ethernet MAC
- Tagged MAC frame (VLAN support)
- Half-duplex (CSMA/CD) and full-duplex operation

- MAC control sublayer (control frames)
- 32-bit CRC generation and removal
- Several address-filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 512 words (32-bit)
- Hardware PTP (Precision Time Protocol) in accordance with IEEE 1588 2008 (PTP V2)
- 25 MHz/50 MHz clock output

#### Pin Assignment

For information about the pin assignment of Ethernet MAC Interface, see ESP32 Series Datasheet > Section Peripheral Pin Configurations and ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

#### **Analog Peripherals** 5.3

#### Analog-to-Digital Converter (ADC) 5.3.1

ESP32 integrates two 12-bit SAR ADCs and supports measurements on 18 channels (analog-enabled pins). The ULP coprocessor in ESP32 is also designed to measure voltage, while operating in the sleep mode, which enables low-power consumption. The CPU can be woken up by a threshold setting and/or via other triggers.

Table 8 describes the ADC characteristics.

**Table 8: ADC Characteristics** 

| Parameter                        | Description                                 | Min        | Max | Unit |
|----------------------------------|---------------------------------------------|------------|-----|------|
| DNL (Differential nonlinearity)  | RTC controller; ADC connected to an         | <b>-</b> 7 | 7   | LSB  |
| Dive (Differential Horilineanty) | external 100 nF capacitor; DC signal input; | -/         | ,   | LOD  |
| INL (Integral nonlinearity)      | ambient temperature at 25 °C;               | -12        | 12  | LSB  |
| inc (integral normineanty)       | Wi-Fi&Bluetooth off                         | -12        | ۱۷  | LOD  |
| Sampling rate                    | RTC controller                              | _          | 200 | ksps |
| Sampling rate                    | DIG controller                              |            | 2   | Msps |

#### Notes:

- When atten = 3 and the measurement result is above 3000 (voltage at approx. 2450 mV), the ADC accuracy will be worse than described in the table above.
- To get better DNL results, users can take multiple sampling tests with a filter, or calculate the average value.
- The input voltage range of GPIO pins within VDD3P3\_RTC domain should strictly follow the DC characteristics provided in Table 13. Otherwise, measurement errors may be introduced, and chip performance may be affected.

By default, there are ±6% differences in measured results between chips. ESP-IDF provides couple of <u>calibration methods</u> for ADC1. Results after calibration using eFuse Vref value are shown in Table 9. For higher accuracy, users may apply other calibration methods provided in ESP-IDF, or implement their own.

Table 9: ADC Calibration Results

| Parameter   | Description                                                  |     | Max | Unit |
|-------------|--------------------------------------------------------------|-----|-----|------|
| Total error | Atten = 0, effective measurement range of 100 $\sim$ 950 mV  | -23 | 23  | mV   |
|             | Atten = 1, effective measurement range of 100 $\sim$ 1250 mV | -30 | 30  | mV   |
|             | Atten = 2, effective measurement range of 150 $\sim$ 1750 mV | -40 | 40  | mV   |
|             | Atten = 3, effective measurement range of 150 $\sim$ 2450 mV | -60 | 60  | mV   |

#### Pin Assignment

With appropriate settings, the ADCs can be configured to measure voltage on 18 pins maximum. For detailed information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and <u>ESP32 Technical Reference Manual</u> > Chapter IO\_MUX and GPIO Matrix.

### 5.3.2 Digital-to-Analog Converter (DAC)

Two 8-bit DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The design structure is composed of integrated resistor strings and a buffer. This dual DAC supports power supply as input voltage reference. The two DAC channels can also support independent conversions.

#### Pin Assignment

The DAC can be configured by GPIO 25 and GPIO 26. For detailed information about the pin assignment, see <u>ESP32 Series Datasheet</u> > Section Peripheral Pin Configurations and <u>ESP32 Technical Reference Manual</u> > Chapter IO\_MUX and GPIO Matrix.

#### 5.3.3 Touch Sensor

ESP32 has 10 capacitive-sensing GPIOs, which detect variations induced by touching or approaching the GPIOs with a finger or other objects. The low-noise nature of the design and the high sensitivity of the circuit allow relatively small pads to be used. Arrays of pads can also be used, so that a larger area or more points can be detected.

#### Pin Assignment

The 10 capacitive-sensing GPIOs are listed in Table 10.

Table 10: Capacitive-Sensing GPIOs Available on ESP32

| Capacitive-Sensing Signal Name | Pin Name |
|--------------------------------|----------|
| ТО                             | GPIO4    |
| T1                             | GPI00    |
| T2                             | GPI02    |
| T3                             | MTDO     |
| T4                             | MTCK     |

| Capacitive-Sensing Signal Name | Pin Name |
|--------------------------------|----------|
| T5                             | MTDI     |
| T6                             | MTMS     |
| T7                             | GPIO27   |
| T8                             | 32K_XN   |
| T9                             | 32K_XP   |

#### Note:

ESP32 Touch Sensor has not passed the Conducted Susceptibility (CS) test for now, and thus has limited application scenarios.

### 6 Electrical Characteristics

# 6.1 Absolute Maximum Ratings

Stresses above those listed in *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Table 11: Absolute Maximum Ratings

| Symbol      | Parameter            | Min  | Max | Unit |
|-------------|----------------------|------|-----|------|
| VDD33       | Power supply voltage | -0.3 | 3.6 | V    |
| $T_{STORE}$ | Storage temperature  | -40  | 85  | °C   |

Please see Appendix IO MUX of ESP32 Series Datasheet for IO's power domain.

## 6.2 Recommended Operating Conditions

Table 12: Recommended Operating Conditions

| Symbol      | Parameter                                  | Min | Тур | Max | Unit |
|-------------|--------------------------------------------|-----|-----|-----|------|
| VDD33       | Power supply voltage                       | 3.0 | 3.3 | 3.6 | \    |
| $ V_{VDD} $ | Current delivered by external power supply | 0.5 | _   | _   | А    |
| $T_A$       | Operating ambient temperature              | -40 | _   | 85  | °C   |

# 6.3 DC Characteristics (3.3 V, 25 °C)

Table 13: DC Characteristics (3.3 V, 25 °C)

| Symbol        | Parameter                 | Min                     | Тур | Max                     | Unit |
|---------------|---------------------------|-------------------------|-----|-------------------------|------|
| $C_{IN}$      | Pin capacitance           | _                       | 2   | _                       | pF   |
| $V_{IH}$      | High-level input voltage  | 0.75 × VDD <sup>1</sup> | _   | VDD <sup>1</sup> + 0.3  | V    |
| $V_{IL}$      | Low-level input voltage   | -0.3                    | _   | 0.25 × VDD <sup>1</sup> | V    |
| $ I_{IH} $    | High-level input current  | _                       | _   | 50                      | nA   |
| <sub>IL</sub> | Low-level input current   | _                       | _   | 50                      | nA   |
| $V_{OH}$      | High-level output voltage | 0.8 × VDD <sup>1</sup>  | _   | _                       | V    |
| $V_{OL}$      | Low-level output voltage  | _                       | _   | 0.1 × VDD <sup>1</sup>  | V    |

Cont'd on next page

Symbol Parameter Unit Min Тур Max VDD3P3\_CPU High-level source current 40 mΑ power domain  $(VDD^1 = 3.3 V,$ 1, 2  $V_{OH} >= 2.64 \text{ V},$  $|_{OH}$ VDD3P3 RTC output drive strength set 40 mΔ power domain to the maximum) 1, 2 VDD\_SDIO power 20 mΑ domain 1,3 Low-level sink current  $|_{OL}$  $(VDD^1 = 3.3 \text{ V}, V_{OL} = 0.495 \text{ V},$ 28 mΑ output drive strength set to the maximum) Resistance of internal pull-up resistor  $\mathsf{k}\Omega$  $R_{PU}$ 45 Resistance of internal pull-down resistor  $k\Omega$  $R_{PD}$ 45 Low-level input voltage of CHIP\_PU  $V_{IL\_nRST}$ 0.6 to shut down the chip

Table 13 – cont'd from previous page

## 6.4 Current Consumption Characteristics

#### 6.4.1 Current Consumption in Active Mode

Owing to the use of advanced power-management technologies, the module can switch between different power modes. For details on different power modes, please refer to Section RTC and Low-Power Management in <u>ESP32 Series Datasheet</u>.

The current consumption measurements are taken with a 3.3 V supply at 25 °C ambient temperature.

TX current consumption is rated at a 100% duty cycle.

RX current consumption is rated when the peripherals are disabled and the CPU idle.

Work Mode **RF** Condition Description Peak (mA) 802.11b, 20 MHz, 1 Mbps, @19.5 dBm 368 802.11g, 20 MHz, 54 Mbps, @14 dBm 258 TX 802.11n, 20 MHz, MCS7, @13 dBm 248 Active (RF working) 802.11n, 40 MHz, MCS7, @13 dBm 205 802.11b/g/n, 20 MHz 111 RX 802.11n, 40 MHz 117

Table 14: Current Consumption for Wi-Fi (2.4 GHz) in Active Mode

<sup>&</sup>lt;sup>1</sup> Please see Appendix IO MUX of <u>ESP32 Series Datasheet</u> for IO's power domain. VDD is the I/O voltage for a particular power domain of pins.

 $<sup>^2</sup>$  For VDD3P3\_CPU and VDD3P3\_RTC power domain, per-pin current sourced in the same domain is gradually reduced from around 40 mA to around 29 mA,  $\rm V_{OH}>=2.64$  V, as the number of current-source pins increases.

<sup>&</sup>lt;sup>3</sup> Pins occupied by flash and/or PSRAM in the VDD\_SDIO power domain were excluded from the test.

### 6.4.2 Current Consumption in Other Modes

Table 15: Current Consumption Depending on Work Modes

| Work mode        | Description                                          |                      | Current consumption (Typ) |
|------------------|------------------------------------------------------|----------------------|---------------------------|
|                  | The CPU is                                           | 240 MHz              | 30-68 mA                  |
| Modem-sleep 1, 2 | powered on <sup>3</sup>                              | 160 MHz              | 27–44 mA                  |
|                  |                                                      | Normal speed: 80 MHz | 20-31 mA                  |
| Light-sleep      | _                                                    |                      | 0.8 mA                    |
|                  | The ULP coprocessor is powered on <sup>4</sup>       |                      | 150 μΑ                    |
| Deep-sleep       | ULP sensor-monitored pattern <sup>5</sup>            |                      | 100 μA @1% duty           |
| Deeb-sieeb       | RTC timer + RTC memory                               |                      | 10 μΑ                     |
|                  | RTC timer only                                       |                      | 5 μΑ                      |
| Power off        | CHIP_PU is set to low level, the chip is powered off |                      | 1 μΑ                      |

<sup>&</sup>lt;sup>1</sup> The current consumption figures in Modem-sleep mode are for cases where the CPU is powered on and the cache idle.

<sup>&</sup>lt;sup>2</sup> When Wi-Fi is enabled, the chip switches between Active and Modem-sleep modes. Therefore, current consumption changes accordingly.

<sup>&</sup>lt;sup>3</sup> In Modem-sleep mode, the CPU frequency changes automatically. The frequency depends on the CPU load and the peripherals used.

<sup>&</sup>lt;sup>4</sup> During Deep-sleep, when the ULP coprocessor is powered on, peripherals such as GPIO and RTC I2C are able to operate.

 $<sup>^{5}</sup>$  The "ULP sensor-monitored pattern" refers to the mode where the ULP coprocessor or the sensor works periodically. When ADC works with a duty cycle of 1%, the typical current consumption is 100  $\mu$ A.

## 7 RF Characteristics

This section contains tables with RF characteristics of the Espressif product.

The RF data is measured at the antenna port, where RF cable is connected, including the front-end loss.

Devices should operate in the center frequency range allocated by regional regulatory authorities. The target center frequency range and the target transmit power are configurable by software. See <u>ESP RF Test Tool and Test Guide</u> for instructions.

Unless otherwise stated, the RF tests are conducted with a 3.3 V (±5%) supply at 25 °C ambient temperature.

### 7.1 Wi-Fi Radio

Table 16: Wi-Fi RF Characteristics

| Name                                        | Description      |
|---------------------------------------------|------------------|
| Center frequency range of operating channel | 2412 ~ 2484 MHz  |
| Wi-Fi wireless standard                     | IEEE 802.11b/g/n |

### 7.1.1 Wi-Fi RF Transmitter (TX) Characteristics

Table 17: TX Power with Spectral Mask and EVM Meeting 802.11 Standards

| Rate                | Min   | Тур   | Max   |
|---------------------|-------|-------|-------|
| Rate                | (dBm) | (dBm) | (dBm) |
| 802.11b, 1 Mbps     | _     | 19.5  | _     |
| 802.11b, 11 Mbps    | _     | 19.5  | _     |
| 802.11g, 6 Mbps     | _     | 18.0  | _     |
| 802.11g, 54 Mbps    | _     | 14.0  | _     |
| 802.11n, HT20, MCS0 | _     | 18.0  | _     |
| 802.11n, HT20, MCS7 | _     | 13.0  | _     |
| 802.11n, HT40, MCS0 | _     | 18.0  | _     |
| 802.11n, HT40, MCS7 | _     | 13.0  | _     |

Table 18: TX EVM Test1

|                        | Min  | Тур   | Limit |
|------------------------|------|-------|-------|
| Rate                   | (dB) | (dB)  | (dB)  |
| 802.11b, 1 Mbps, DSSS  | _    | -26.5 | -10.0 |
| 802.11b, 11 Mbps, CCK  | _    | -26.5 | -10.0 |
| 802.11g, 6 Mbps, OFDM  | _    | -24.0 | -5.0  |
| 802.11g, 54 Mbps, OFDM | _    | -30.0 | -25.0 |
| 802.11n, HT20, MCS0    | _    | -24.0 | -5.0  |

Cont'd on next page

Table 18 - cont'd from previous page

|                     | Min  | Тур   | Limit |
|---------------------|------|-------|-------|
| Rate                | (dB) | (dB)  | (dB)  |
| 802.11n, HT20, MCS7 | _    | -30.5 | -27.0 |
| 802.11n, HT40, MCS0 | _    | -24.0 | -5.0  |
| 802.11n, HT40, MCS7 | _    | -30.5 | -27.0 |

<sup>&</sup>lt;sup>1</sup> EVM is measured at the corresponding typical TX power provided in Table 17 *Wi-Fi RF Transmitter (TX) Characteristics* above.

### 7.1.2 Wi-Fi RF Receiver (RX) Characteristics

For RX tests, the PER (packet error rate) limit is 8% for 802.11b, and 10% for 802.11g/n.

Table 19: RX Sensitivity

| Data.               | Min   | Тур   | Max   |
|---------------------|-------|-------|-------|
| Rate                | (dBm) | (dBm) | (dBm) |
| 802.11b, 1 Mbps     | _     | -97.0 | _     |
| 802.11b, 2 Mbps     | _     | -94.0 | _     |
| 802.11b, 5.5 Mbps   | _     | -91.0 | _     |
| 802.11b, 11 Mbps    | _     | -88.0 | _     |
| 802.11g, 6 Mbps     | _     | -92.0 | _     |
| 802.11g, 9 Mbps     | _     | -91.0 | _     |
| 802.11g, 12 Mbps    | _     | -89.0 | _     |
| 802.11g, 18 Mbps    | _     | -87.0 | _     |
| 802.11g, 24 Mbps    | _     | -84.0 | _     |
| 802.11g, 36 Mbps    | _     | -80.0 | _     |
| 802.11g, 48 Mbps    | _     | -76.0 | _     |
| 802.11g, 54 Mbps    | _     | -75.0 | _     |
| 802.11n, HT20, MCS0 | _     | -91.0 |       |
| 802.11n, HT20, MCS1 | _     | -88.0 | 1     |
| 802.11n, HT20, MCS2 | _     | -85.0 |       |
| 802.11n, HT20, MCS3 |       | -83.0 |       |
| 802.11n, HT20, MCS4 | _     | -80.0 | -     |
| 802.11n, HT20, MCS5 |       | -75.0 | 1     |
| 802.11n, HT20, MCS6 | _     | -74.0 |       |
| 802.11n, HT20, MCS7 |       | -72.0 | l     |
| 802.11n, HT40, MCS0 | _     | -88.0 |       |
| 802.11n, HT40, MCS1 |       | -85.0 | _     |
| 802.11n, HT40, MCS2 | _     | -82.0 | _     |
| 802.11n, HT40, MCS3 |       | -80.0 |       |
| 802.11n, HT40, MCS4 |       | -76.0 |       |
| 802.11n, HT40, MCS5 | _     | -72.0 | _     |
| 802.11n, HT40, MCS6 | _     | -71.0 | _     |

Cont'd on next page

Table 19 - cont'd from previous page

| Rate                | Min   | Typ   | Max   |
|---------------------|-------|-------|-------|
|                     | (dBm) | (dBm) | (dBm) |
| 802.11n, HT40, MCS7 |       | -69.0 | _     |

Table 20: Maximum RX Level

| Rate                | Min   | Тур   | Max   |
|---------------------|-------|-------|-------|
| Rate                | (dBm) | (dBm) | (dBm) |
| 802.11b, 1 Mbps     | _     | 5     | _     |
| 802.11b, 11 Mbps    | _     | 5     | _     |
| 802.11g, 6 Mbps     | _     | 0     | _     |
| 802.11g, 54 Mbps    | _     | -8    | _     |
| 802.11n, HT20, MCS0 | _     | 0     | _     |
| 802.11n, HT20, MCS7 | _     | -8    | _     |
| 802.11n, HT40, MCS0 | _     | 0     | _     |
| 802.11n, HT40, MCS7 | _     | -8    | _     |

Table 21: RX Adjacent Channel Rejection

| Rate                | Min  | Тур  | Max  |
|---------------------|------|------|------|
| Rate                | (dB) | (dB) | (dB) |
| 802.11b, 11 Mbps    | _    | 35   | _    |
| 802.11g, 6 Mbps     | _    | 27   | _    |
| 802.11g, 54 Mbps    | _    | 13   | _    |
| 802.11n, HT20, MCS0 | _    | 27   | _    |
| 802.11n, HT20, MCS7 | _    | 12   | _    |
| 802.11n, HT40, MCS0 | _    | 16   | _    |
| 802.11n, HT40, MCS7 | _    | 7    | _    |

### 7.2 Bluetooth Radio

Table 22: Bluetooth LE RF Characteristics

| Name                                        | Description     |
|---------------------------------------------|-----------------|
| Center frequency range of operating channel | 2402 ~ 2480 MHz |
| RF transmit power range                     | -12.0 ~ 9.0 dBm |

### 7.2.1 Receiver - Basic Data Rate

Table 23: Receiver Characteristics - Basic Data Rate

| Parameter                             | Conditions          | Min | Тур | Max | Unit |
|---------------------------------------|---------------------|-----|-----|-----|------|
| Sensitivity @0.1% BER                 | _                   | -90 | -89 | -88 | dBm  |
| Maximum received signal @0.1% BER     | _                   | 0   | _   | _   | dBm  |
| Co-channel C/I                        | _                   | _   | +7  | _   | dB   |
|                                       | F = FO + 1 MHz      | _   | _   | -6  | dB   |
|                                       | F = FO – 1 MHz      | _   | _   | -6  | dB   |
| Adia a ant abannal a ala ativity (C/I | F = F0 + 2 MHz      | _   | _   | -25 | dB   |
| Adjacent channel selectivity C/I      | F = F0 - 2 MHz      | _   | _   | -33 | dB   |
|                                       | F = FO + 3 MHz      | _   | _   | -25 | dB   |
|                                       | F = FO - 3 MHz      | _   | _   | -45 | dB   |
|                                       | 30 MHz ~ 2000 MHz   | -10 | _   |     | dBm  |
| Out of hand blooking parformance      | 2000 MHz ~ 2400 MHz | -27 | _   | _   | dBm  |
| Out-of-band blocking performance      | 2500 MHz ~ 3000 MHz | -27 | _   | _   | dBm  |
|                                       | 3000 MHz ~ 12.5 GHz | -10 | _   | _   | dBm  |
| Intermodulation                       | _                   | -36 | _   | _   | dBm  |

### 7.2.2 Transmitter - Basic Data Rate

Table 24: Transmitter Characteristics - Basic Data Rate

| Parameter                                 | Conditions           | Min | Тур  | Max | Unit           |
|-------------------------------------------|----------------------|-----|------|-----|----------------|
| RF transmit power*                        | _                    | _   | 0    | _   | dBm            |
| Gain control step                         | _                    | _   | 3    | _   | dB             |
| RF power control range                    | _                    | -12 | _    | +9  | dBm            |
| +20 dB bandwidth                          | _                    | _   | 0.9  | _   | MHz            |
|                                           | $F = FO \pm 2 MHz$   | _   | -55  | _   | dBm            |
| Adjacent channel transmit power           | $F = FO \pm 3 MHz$   | _   | -55  | _   | dBm            |
|                                           | $F = F0 \pm > 3 MHz$ | _   | -59  | _   | dBm            |
| $\Delta f1_{	ext{avg}}$                   | _                    | _   | _    | 155 | kHz            |
| $\Delta f2_{	ext{max}}$                   | _                    | 127 | _    | _   | kHz            |
| $\Delta~f2_{\rm avg}/\Delta~f1_{\rm avg}$ | _                    | _   | 0.92 | _   | _              |
| ICFT                                      | _                    | _   | -7   | _   | kHz            |
| Drift rate                                | _                    | _   | 0.7  | _   | kHz/50 $\mu$ s |
| Drift (DH1)                               | _                    | _   | 6    | _   | kHz            |
| Drift (DH5)                               | _                    | _   | 6    | _   | kHz            |

<sup>\*</sup> There are a total of eight power levels from 0 to 7, and the transmit power ranges from -12 dBm to 9 dBm. When the power level rises by 1, the transmit power increases by 3 dB. Power level 4 is used by default and the corresponding transmit power is 0 dBm.

### 7.2.3 Receiver - Enhanced Data Rate

Table 25: Receiver Characteristics - Enhanced Data Rate

| Parameter                          | Conditions     | Min | Тур | Max | Unit |
|------------------------------------|----------------|-----|-----|-----|------|
| $\pi/4$                            | DQPSK          |     |     |     |      |
| Sensitivity @0.01% BER             | _              | -90 | -89 | -88 | dBm  |
| Maximum received signal @0.01% BER | _              | _   | 0   | _   | dBm  |
| Co-channel C/I                     | _              | _   | 11  | _   | dB   |
| Adjacent channel selectivity C/I   | F = FO + 1 MHz | _   | -7  | _   | dB   |
|                                    | F = FO – 1 MHz | _   | -7  | _   | dB   |
|                                    | F = F0 + 2 MHz | _   | -25 | _   | dB   |
|                                    | F = F0 – 2 MHz | _   | -35 | _   | dB   |
|                                    | F = F0 + 3 MHz | _   | -25 | _   | dB   |
|                                    | F = F0 – 3 MHz | _   | -45 | _   | dB   |
| 18                                 | PSK            |     |     |     |      |
| Sensitivity @0.01% BER             | _              | -84 | -83 | -82 | dBm  |
| Maximum received signal @0.01% BER | _              | _   | -5  | _   | dBm  |
| C/I c-channel                      | _              | _   | 18  | _   | dB   |
|                                    | F = FO + 1 MHz | _   | 2   | _   | dB   |
|                                    | F = FO – 1 MHz | _   | 2   | _   | dB   |
| Adiacent channel calcetivity C/I   | F = F0 + 2 MHz | _   | -25 | _   | dB   |
| Adjacent channel selectivity C/I   | F = F0 - 2 MHz | _   | -25 | _   | dB   |
|                                    | F = FO + 3 MHz | _   | -25 | _   | dB   |
|                                    | F = F0 – 3 MHz | _   | -38 | _   | dB   |

### 7.2.4 Transmitter - Enhanced Data Rate

Table 26: Transmitter Characteristics - Enhanced Data Rate

| Parameter                                   | Conditions         | Min | Тур   | Max | Unit |
|---------------------------------------------|--------------------|-----|-------|-----|------|
| RF transmit power (see note under Table 24) | _                  | _   | 0     | _   | dBm  |
| Gain control step                           | _                  | _   | 3     | _   | dB   |
| RF power control range                      | _                  | -12 | _     | +9  | dBm  |
| $\pi$ /4 DQPSK max w0                       | _                  | _   | -0.72 | _   | kHz  |
| $\pi/4$ DQPSK max wi                        | _                  | _   | -6    | _   | kHz  |
| $\pi/4$ DQPSK max  wi + w0                  | _                  | _   | -7.42 | _   | kHz  |
| 8DPSK max w0                                | _                  | _   | 0.7   | _   | kHz  |
| 8DPSK max wi                                | _                  | _   | -9.6  | _   | kHz  |
| 8DPSK max  wi + w0                          | _                  | _   | -10   | _   | kHz  |
|                                             | RMS DEVM           | _   | 4.28  | _   | %    |
| $\pi/4$ DQPSK modulation accuracy           | 99% DEVM           | _   | 100   | _   | %    |
|                                             | Peak DEVM          | _   | 13.3  | _   | %    |
|                                             | RMS DEVM           | _   | 5.8   | _   | %    |
| 8 DPSK modulation accuracy                  | 99% DEVM           | _   | 100   | _   | %    |
|                                             | Peak DEVM          |     | 14    | _   | %    |
|                                             | $F = FO \pm 1 MHz$ | _   | -46   | _   | dBm  |

In-band spurious emissions

| Parameter                     | Conditions         | Min | Тур | Max | Unit |
|-------------------------------|--------------------|-----|-----|-----|------|
|                               | $F = F0 \pm 2 MHz$ | _   | -44 | _   | dBm  |
|                               | $F = FO \pm 3 MHz$ | _   | -49 | _   | dBm  |
|                               | F = F0 +/- > 3 MHz | _   | _   | -53 | dBm  |
| EDR differential phase coding | _                  | _   | 100 | _   | %    |

### 7.3 Bluetooth LE Radio

### 7.3.1 Receiver

Table 27: Receiver Characteristics - Bluetooth LE

| Parameter                          | Conditions          | Min | Тур | Max | Unit |
|------------------------------------|---------------------|-----|-----|-----|------|
| Sensitivity @30.8% PER             | _                   | -94 | -93 | -92 | dBm  |
| Maximum received signal @30.8% PER | _                   | 0   | _   | _   | dBm  |
| Co-channel C/I                     | _                   | _   | +10 | _   | dB   |
| Adjacent channel selectivity C/I   | F = FO + 1 MHz      | _   | -5  | _   | dB   |
|                                    | F = FO - 1 MHz      | _   | -5  | _   | dB   |
|                                    | F = F0 + 2 MHz      | _   | -25 | _   | dB   |
|                                    | F = F0 - 2 MHz      | _   | -35 | _   | dB   |
|                                    | F = F0 + 3 MHz      | _   | -25 | _   | dB   |
|                                    | F = F0 - 3 MHz      | _   | -45 | _   | dB   |
|                                    | 30 MHz ~ 2000 MHz   | -10 | _   | _   | dBm  |
| Out-of-band blocking performance   | 2000 MHz ~ 2400     | -27 | _   | _   | dBm  |
| Out-or-band blocking pendimance    | MHz                 |     |     |     |      |
|                                    | 2500 MHz ~ 3000     | -27 | _   | _   | dBm  |
|                                    | MHz                 |     |     |     |      |
|                                    | 3000 MHz ~ 12.5 GHz | -10 | _   | _   | dBm  |
| Intermodulation                    | _                   | -36 | _   | _   | dBm  |

### 7.3.2 Transmitter

Table 28: Transmitter Characteristics - Bluetooth LE

| Parameter                                         | Conditions         | Min | Тур   | Max | Unit |
|---------------------------------------------------|--------------------|-----|-------|-----|------|
| RF transmit power (see note under Table           | _                  | _   | 0     | _   | dBm  |
| 24)                                               |                    |     |       |     |      |
| Gain control step                                 | _                  | _   | 3     | _   | dB   |
| RF power control range                            | _                  | -12 | _     | +9  | dBm  |
|                                                   | F = F0 ± 2 MHz     | _   | -55   | _   | dBm  |
| Adjacent channel transmit power                   | $F = FO \pm 3 MHz$ | _   | -57   | _   | dBm  |
|                                                   | F = F0 ± > 3 MHz   | _   | -59   | _   | dBm  |
| $\Delta  f1_{	ext{avg}}$                          | _                  | _   | _     | 265 | kHz  |
| $\Delta~f2_{\sf max}$                             | _                  | 210 | _     | _   | kHz  |
| $\Delta \ f2_{	ext{avg}}/\Delta \ f1_{	ext{avg}}$ | _                  | _   | +0.92 | _   | _    |

| Parameter  | Conditions | Min | Тур | Max | Unit           |
|------------|------------|-----|-----|-----|----------------|
| ICFT       | _          | _   | -10 |     | kHz            |
| Drift rate | _          | _   | 0.7 | _   | kHz/50 $\mu$ s |
| Drift      | _          | _   | 2   | _   | kHz            |

# 8 Peripheral Schematics

This is the typical application circuit of the module connected with peripheral components (for example, power supply, antenna, reset button, JTAG interface, and UART interface).



Figure 5: Peripheral Schematics

- Soldering EPAD Pin 73 to the ground of the base board is not a must. If you choose to solder it, please apply the correct amount of soldering paste. Too much soldering paste may increase the gap between the module and the baseboard. As a result, the adhesion between other pins and the baseboard may be poor.
- To ensure that the power supply to the ESP32 chip is stable during power-up, it is advised to add an RC

delay circuit at the EN pin. The recommended setting for the RC delay circuit is usually R = 10 k $\Omega$  and C = 1  $\mu$ F. However, specific parameters should be adjusted based on the power-up timing of the module and the power-up and reset sequence timing of the chip. For ESP32's power-up and reset sequence timing diagram, please refer to ESP32 Series Datasheet > Section Power Supply.

• UARTO is used to download firmware and log output. When using the AT firmware, please note that the UART GPIO is already configured (refer to <u>Hardware Connection</u>). It is recommended to use the default configuration.

## **Module Dimensions**



Figure 6: Physical Dimensions

#### Note:

For information about tape, reel, and product marking, please refer to Espressif Module Packaging Information.

#### **PCB Layout Recommendations** 10

#### **PCB Land Pattern** 10.1

#### 10.1.1 **Recommended PCB Land Pattern**

This section provides the following resources for your reference:

- Figures for recommended PCB land patterns with all the dimensions needed for PCB design. See Figure 7 Recommended PCB Land Pattern.
- Source files of recommended PCB land patterns to measure dimensions not covered in Figure 7. You can view the source files for ESP32-PICO-V3-ZERO with Autodesk Viewer.
- 3D models of ESP32-PICO-V3-ZERO. Please make sure that you download the 3D model file in .STEP format (beware that some browsers might add .txt).



Figure 7: Recommended PCB Land Pattern

### 10.1.2 PCB Layout Guide

To achieve the optimum RF performance on a device with on-board antenna, please follow the guidelines below.

The module uses an inverted-F antenna design, and the antenna area of the module should have specific placement against the base board. The feed point of the antenna should be as close to the board as possible. The PCB antenna area should be placed outside the base board whenever possible while the module be put as close as possible to the edge of the base board.

As is shown in Figure 8, examples 3 and 4 of the module position on the base board are highly recommended, while examples 1, 2, and 5 are not recommended.



Figure 8: Module Placement on a Base Board

If the positions recommended above are not possible, then please make sure that the module is not covered by any metal shell and that a clearance area (without copper, routing, or components) outside the antenna is large enough, as shown in Figure 9. In addition, if there is base board under the antenna area, it is recommended to cut it off to minimize its impact on the antenna.



Figure 9: Keepout Zone for Module's Antenna on the Base Board

If the PCB layout does not follow the above rules, then RF throughput and RF range testing should be performed to ensure that the end product performance is satisfactory. When designing an end product, pay attention to the impact of enclosure on the antenna and verify the device performance by making RF verification.

#### **Dimensions of RF Test Connector** 10.2



Figure 10: Dimensions of RF Test Connector

# 11 Product Handling

### 11.1 Storage Conditions

The products sealed in moisture barrier bags (MBB) should be stored in a non-condensing atmospheric environment of < 40 °C and 90%RH. The module is rated at the moisture sensitivity level (MSL) of 3.

After unpacking, the module must be soldered within 168 hours with the factory conditions  $25 \pm 5$  °C and 60 %RH. If the above conditions are not met, the module needs to be baked.

## 11.2 Electrostatic Discharge (ESD)

Human body model (HBM): ±2000 V
Charged-device model (CDM): ±500 V

#### 11.3 Reflow Profile

Solder the module in a single reflow.



Figure 11: Reflow Profile

#### **Ultrasonic Vibration** 11.4

Avoid exposing Espressif modules to vibration from ultrasonic equipment, such as ultrasonic welders or ultrasonic cleaners. This vibration may induce resonance in the in-module crystal and lead to its malfunction or even failure. As a consequence, the module may stop working or its performance may deteriorate.

### **Related Documentation and Resources**

#### **Related Documentation**

- ESP32 Series Datasheet Specifications of the ESP32 hardware.
- ESP32 Technical Reference Manual Detailed information on how to use the ESP32 memory and peripherals.
- ESP32 Hardware Design Guidelines Guidelines on how to integrate the ESP32 into your hardware product.
- ESP32 ECO and Workarounds for Bugs Correction of ESP32 design errors.
- ESP32 Series SoC Errata Descriptions of known errors in ESP32 series of SoCs.
- Certificates

https://espressif.com/en/support/documents/certificates

• ESP32 Product/Process Change Notifications (PCN)

https://espressif.com/en/support/documents/pcns

ESP32 Advisories – Information on security, bugs, compatibility, component reliability.

https://espressif.com/en/support/documents/advisories

 Documentation Updates and Update Notification Subscription https://espressif.com/en/support/download/documents

### **Developer Zone**

- ESP-IDF Programming Guide for ESP32 Extensive documentation for the ESP-IDF development framework.
- ESP-IDF and other development frameworks on GitHub.

https://github.com/espressif

• ESP32 BBS Forum – Engineer-to-Engineer (E2E) Community for Espressif products where you can post questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

https://esp32.com/

• The ESP Journal - Best Practices, Articles, and Notes from Espressif folks.

https://blog.espressif.com/

• See the tabs SDKs and Demos, Apps, Tools, AT Firmware.

https://espressif.com/en/support/download/sdks-demos

### **Products**

• ESP32 Series SoCs - Browse through all ESP32 SoCs.

https://espressif.com/en/products/socs?id=ESP32

• ESP32 Series Modules - Browse through all ESP32-based modules.

https://espressif.com/en/products/modules?id=ESP32

• ESP32 Series DevKits – Browse through all ESP32-based devkits.

https://espressif.com/en/products/devkits?id=ESP32

• ESP Product Selector – Find an Espressif hardware product suitable for your needs by comparing or applying filters. https://products.espressif.com/#/product-selector?language=en

#### Contact Us

 See the tabs Sales Questions, Technical Enquiries, Circuit Schematic & PCB Design Review, Get Samples (Online stores), Become Our Supplier, Comments & Suggestions.

https://espressif.com/en/contact-us/sales-questions

# **Revision History**

| Date       | Version | Release notes                                                                                  |
|------------|---------|------------------------------------------------------------------------------------------------|
| 2025-01-24 | v1.5    | Improved the wording and structure of following sections:                                      |
|            |         | <ul> <li>Updated Section "Description" and renamed to Series Comparison</li> </ul>             |
|            |         | <ul> <li>Updated Section "Strapping Pins" and renamed to Boot Configura-</li> </ul>            |
|            |         | tions                                                                                          |
|            |         | <ul> <li>Updated Table "Wi-Fi RF Standards" and renamed to Wi-Fi RF Characteristics</li> </ul> |
|            |         | <ul> <li>Added notes about erase cycles and retention time for flash in Table 1:</li> </ul>    |
|            |         | Series Comparison                                                                              |
|            |         | Added notes about antenna keepout zone in Section 3.1: Pin Layout                              |
|            |         | Added Chapter 5: Peripherals                                                                   |
|            |         | Added a note about UART in Section 8: Peripheral Schematics                                    |
| 2023-08-29 | V1.4    | Added Section "Strapping Pins"                                                                 |
|            |         | Section 8: Peripheral Schematics: Added a note about EPAD soldering                            |
|            |         | Section 10.1: PCB Land Pattern: Added source files of PCB land patterns                        |
|            |         | and 3D models of the module                                                                    |
|            |         | Added Section 11.4: Ultrasonic Vibration                                                       |
| 2022-02-22 | v1.3    | Added a note regarding the RF test connector in Section 1.1: Features                          |
|            |         | Updated Figure 1: ESP32-PICO-V3-ZERO Block Diagram, Table 13: DC                               |
|            |         | Characteristics (3.3 V, 25 °C), and Table 16: Wi-Fi Radio                                      |
| 2021-11-08 | V1.2    | Added a note below Figure 6: Physical Dimensions                                               |
|            |         | Updated Table 12: Recommended Operating Conditions                                             |
|            |         | Upgraded document formatting                                                                   |
| 2021-02-09 | V1.1    | Deleted Reset Circuit and Discharge Circuit for VDD33 Rail in Section 8:                       |
|            |         | Peripheral Schematics                                                                          |
|            |         | Modified the note below Figure 11: Reflow Profile                                              |
| 2020-11-03 | V1.0    | First release                                                                                  |



### **Disclaimer and Copyright Notice**

Information in this document, including URL references, is subject to change without notice.

ALL THIRD PARTY'S INFORMATION IN THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES TO ITS AUTHENTICITY AND ACCURACY.

NO WARRANTY IS PROVIDED TO THIS DOCUMENT FOR ITS MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, NOR DOES ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein.

The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged.

Copyright © 2025 Espressif Systems (Shanghai) Co., Ltd. All rights reserved.

www.espressif.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Espressif:

ESP32-PICO-V3-ZERO(P103AH0000PH3Q0)