

100-Pin TQFP Commercial Temp Industrial Temp

# 8M x 18, 4M x 36 144Mb Sync Burst SRAMs

\$6.5~ns\$ 2.5 V or 3.3 V V  $_{DD}$  2.5 V or 3.3 V I/O

#### **Features**

- Flow Through mode operation
- Single Cycle Deselect (SCD) operation
- 2.5 V or 3.3 V + 10% / -10% core power supply
- 2.5 V or 3.3 V I/O supply
- LBO pin for Linear or Interleaved Burst mode
- Internal input resistors on mode pins allow floating mode pins
- Byte Write  $(\overline{BW})$  and/or Global Write  $(\overline{GW})$  operation
- Internal self-timed write cycle
- Automatic power-down for portable applications
- 6/6 RoHS-compliant 100-lead TQFP package

### **Functional Description**

### **Applications**

The GS81280F18/36GT is a 150,994,944-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.

#### Controls

Addresses, data I/Os, chip enables  $(\overline{E1} \text{ and } \overline{E3})$ , address burst control inputs  $(\overline{ADSP}, \overline{ADSC}, \overline{ADV})$ , and write control inputs  $(\overline{Bx}, \overline{BW}, \overline{GW})$  are synchronous and are controlled by a

positive-edge-triggered clock input (CK). Output enable  $(\overline{G})$  and power down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either  $\overline{ADSP}$  or  $\overline{ADSC}$  inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by  $\overline{ADV}$ . The burst address counter may be configured to count in either linear or interleave order with the Linear Burst Order ( $\overline{LBO}$ ) input. The Burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance.

### Byte Write and Global Write

Byte write operation is performed by using Byte Write enable  $(\overline{BW})$  input combined with one or more individual byte write signals  $(\overline{Bx})$ . In addition, Global Write  $(\overline{GW})$  is available for writing all bytes at one time, regardless of the Byte Write control inputs.

### Sleep Mode

Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode.

### Core and Interface Voltages

The GS81280F18/36GT operates on a 2.5 V or 3.3 V power supply. All input are 3.3 V and 2.5 V compatible. Separate output power ( $V_{DDQ}$ ) pins are used to decouple output noise from the internal circuits and are 3.3 V and 2.5 V compatible.

### Parameter Synopsis

|              |                 | -6.5 | Unit |
|--------------|-----------------|------|------|
|              | t <sub>KQ</sub> | 6.5  | ns   |
| Flow Through | tCycle          | 6.5  | ns   |
| 2-1-1-1      | Curr (x18)      | 295  | mA   |
|              | Curr (x36)      | 330  | mA   |



### GS81280F18 100-Pin TQFP Pinout (Package GT)



#### Note:

Pins marked with NC can be tied to either V<sub>DD</sub> or V<sub>SS</sub>. These pins can also be left floating.



### GS81280F36 100-Pin TQFP Pinout (Package GT)



#### Note:

Pins marked with NC can be tied to either V<sub>DD</sub> or V<sub>SS</sub>. These pins can also be left floating.



### **TQFP Pin Description**

| Symbol                   | Туре | Description                                                                                                                                                                                      |
|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0, A1                   | ı    | Address field LSBs and Address Counter preset Inputs                                                                                                                                             |
| А                        | I    | Address Inputs                                                                                                                                                                                   |
| DQA<br>DQB<br>DQC<br>DQD | I/O  | Data Input and Output pins                                                                                                                                                                       |
| NC                       |      | No Connect                                                                                                                                                                                       |
| BW                       | I    | Byte Write—Writes all enabled bytes; active low                                                                                                                                                  |
| BA, BB                   | I    | Byte Write Enable for DQA, DQB Data I/Os; active low                                                                                                                                             |
| Bc, Bo                   | I    | Byte Write Enable for DQc, DQD Data I/Os; active low                                                                                                                                             |
| CK                       | I    | Clock Input Signal; active high                                                                                                                                                                  |
| GW                       | I    | Global Write Enable—Writes all bytes; active low                                                                                                                                                 |
| E1, E3                   | I    | Chip Enable; active low                                                                                                                                                                          |
| G                        | I    | Output Enable; active low                                                                                                                                                                        |
| ADV                      | I    | Burst address counter advance enable; active low                                                                                                                                                 |
| ADSP, ADSC               | I    | Address Strobe (Processor, Cache Controller); active low                                                                                                                                         |
| ZZ                       | I    | Sleep Mode control; active high                                                                                                                                                                  |
| LBO                      | I    | Linear Burst Order mode; active low                                                                                                                                                              |
| V <sub>DD</sub>          | I    | Core power supply                                                                                                                                                                                |
| V <sub>SS</sub>          | I    | I/O and Core Ground                                                                                                                                                                              |
| V <sub>DDQ</sub>         | ı    | Output driver power supply                                                                                                                                                                       |
| NC                       | _    | No Connect                                                                                                                                                                                       |
| NU                       | _    | Not Used—There is an internal chip connection to these pins, but they are unused by the device. They may be left unconnected, tied Low (to $V_{SS}$ ), or tied High (to $V_{DDQ}$ or $V_{DD}$ ). |



### GS81280F18/36 Block Diagram



Note: Only x36 version shown for simplicity.



### **Mode Pin Functions**

| Mode Name            | Pin Name State Function |         | Function                   |
|----------------------|-------------------------|---------|----------------------------|
| Burst Order Control  | LBO                     | L       | Linear Burst               |
| Duist Order Control  | LBO                     | Н       | Interleaved Burst          |
| Douger Douge Control | 77                      | L or NC | Active                     |
| Power Down Control   | <u> </u>                | Н       | Standby, $I_{DD} = I_{SB}$ |

#### Note:

There is a pull-up device on the  $\overline{FT}$  pin and a pull-down device on the ZZ pin , so this input pin can be unconnected and the chip will operate in the default states as specified in the above tables.

### **Burst Counter Sequences**

### **Linear Burst Sequence**

|             | A[1:0] | A[1:0] | A[1:0] | A[1:0] |
|-------------|--------|--------|--------|--------|
| 1st address | 00     | 01     | 10     | 11     |
| 2nd address | 01     | 10     | 11     | 00     |
| 3rd address | 10     | 11     | 00     | 01     |
| 4th address | 11     | 00     | 01     | 10     |

### Note:

The burst counter wraps to initial state on the 5th clock.

### Interleaved Burst Sequence

|             | A[1:0] | A[1:0] | A[1:0] | A[1:0] |
|-------------|--------|--------|--------|--------|
| 1st address | 00     | 01     | 10     | 11     |
| 2nd address | 01     | 00     | 11     | 10     |
| 3rd address | 10     | 11     | 00     | 01     |
| 4th address | 11     | 10     | 01     | 00     |

#### Note:

The burst counter wraps to initial state on the 5th clock.

BPR 1999.05.18



### Byte Write Truth Table

| Function        | GW | BW | Ba | B <sub>B</sub> | Bc | BD | Notes   |
|-----------------|----|----|----|----------------|----|----|---------|
| Read            | Н  | Н  | Х  | Х              | Х  | Х  | 1       |
| Write No Bytes  | Н  | L  | Н  | Н              | Н  | Н  | 1       |
| Write byte a    | Н  | L  | L  | Н              | Н  | Н  | 2, 3    |
| Write byte b    | Н  | L  | Н  | L              | Н  | Н  | 2, 3    |
| Write byte c    | Н  | L  | Н  | Н              | L  | Н  | 2, 3, 4 |
| Write byte d    | Н  | L  | Н  | Н              | Н  | L  | 2, 3, 4 |
| Write all bytes | Н  | L  | L  | L              | L  | L  | 2, 3, 4 |
| Write all bytes | L  | Х  | Х  | Х              | Х  | Х  |         |

- 1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs,  $\overline{BA}$ ,  $\overline{BB}$ ,  $\overline{BC}$  and/or  $\overline{BD}$ .
- 2. Byte Write Enable inputs BA, BB, BC and/or BD may be used in any combination with BW to write single or multiple bytes.
- 3. All byte I/Os remain High-Z during all write operations regardless of the state of Byte Write Enable inputs.
- 4. Bytes "C" and "D" are only available on the x32 and x36 versions.



### Synchronous Truth Table

| Operation                   | Address<br>Used | State<br>Diagram<br>Key | <u>E</u> 1 | E3 | ADSP | ADSC | ADV | W | DQ <sup>3</sup> |
|-----------------------------|-----------------|-------------------------|------------|----|------|------|-----|---|-----------------|
| Deselect Cycle, Power Down  | None            | Х                       | L          | Н  | Х    | L    | Х   | Х | High-Z          |
| Deselect Cycle, Power Down  | None            | Х                       | L          | Н  | L    | Х    | Х   | Х | High-Z          |
| Deselect Cycle, Power Down  | None            | Х                       | Н          | Х  | Х    | L    | Х   | Х | High-Z          |
| Read Cycle, Begin Burst     | External        | R                       | L          | L  | L    | Х    | Х   | Х | Q               |
| Read Cycle, Begin Burst     | External        | R                       | L          | L  | Н    | L    | Х   | F | Q               |
| Write Cycle, Begin Burst    | External        | W                       | L          | L  | Н    | L    | Х   | Т | D               |
| Read Cycle, Continue Burst  | Next            | CR                      | Х          | Х  | Н    | Н    | L   | F | Q               |
| Read Cycle, Continue Burst  | Next            | CR                      | Н          | Х  | Х    | Н    | L   | F | Q               |
| Write Cycle, Continue Burst | Next            | CW                      | Х          | Х  | Н    | Н    | L   | T | D               |
| Write Cycle, Continue Burst | Next            | CW                      | Н          | Х  | Х    | Н    | L   | Т | D               |
| Read Cycle, Suspend Burst   | Current         |                         | Х          | Х  | Н    | Н    | Н   | F | Q               |
| Read Cycle, Suspend Burst   | Current         |                         | Н          | Х  | Х    | Н    | Н   | F | Q               |
| Write Cycle, Suspend Burst  | Current         |                         | Х          | Х  | Н    | Н    | Н   | Т | D               |
| Write Cycle, Suspend Burst  | Current         |                         | Н          | Х  | Х    | Н    | Н   | T | D               |

- 1. X = Don't Care, H = High, L = Low
- 2. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding.
- 3.  $\overline{G}$  is an asynchronous input.  $\overline{G}$  can be driven high at any time to disable active output drivers.  $\overline{G}$  low can only enable active drivers (shown as "Q" in the Truth Table above).
- 4. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish basic synchronous or synchronous burst operations and may be avoided for simplicity.
- 5. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See **BOLD** items above.
- 6. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See *ITALIC* items above.



### **Simplified State Diagram**



- The diagram shows only supported (tested) synchronous state transitions. The diagram  $\underline{\text{presumes }\overline{\text{G}}\text{ is }\underline{\text{tied}}\text{ low.}}$  The  $\underline{\text{upper}}$  portion of the diagram assumes active use of only the Enable (E1) and Write (BA,  $\overline{\text{BB}}$ ,  $\overline{\text{BC}}$ ,  $\overline{\text{BD}}$ ,  $\overline{\text{BW}}$ , and  $\overline{\text{GW}}$ ) control inputs, and that ADSP is tied high and ADSC is tied low.
- The upper and lower portions of the diagram together assume active use of only the Enable, Write, and ADSC control inputs, and 3. assumes ADSP is tied high and ADV is tied low.



## Simplified State Diagram with $\overline{\mathsf{G}}$



- 1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use of  $\overline{G}$ .
- 2. Use of "Dummy Reads" (Read Cycles with G High) may be used to make the transition from Read cycles to Write cycles without passing through a Deselect cycle. Dummy Read cycles increment the address counter just like normal read cycles.
- 3. Transitions shown in gray tone assume  $\overline{G}$  has been pulsed high long enough to turn the RAM's drivers off and for incoming data to meet Data Input Set Up Time.



# Absolute Maximum Ratings (All voltages reference to $V_{SS}$ )

| Symbol            | Description                      | Value                                               | Unit           |
|-------------------|----------------------------------|-----------------------------------------------------|----------------|
| V <sub>DD</sub>   | Voltage on V <sub>DD</sub> Pins  | -0.5 to 4.6                                         | V              |
| V <sub>DDQ</sub>  | Voltage in V <sub>DDQ</sub> Pins | -0.5 to 4.6                                         | V              |
| V <sub>I/O</sub>  | Voltage on I/O Pins              | $-0.5$ to V <sub>DD</sub> +0.5 ( $\leq$ 4.6 V max.) | V              |
| V <sub>IN</sub>   | Voltage on Other Input Pins      | $-0.5$ to V <sub>DD</sub> +0.5 ( $\leq$ 4.6 V max.) | V              |
| I <sub>IN</sub>   | Input Current on Any Pin         | +/20                                                | mA             |
| I <sub>OUT</sub>  | Output Current on Any I/O Pin    | +/20                                                | mA             |
| $P_{D}$           | Package Power Dissipation        | 1.5                                                 | W              |
| T <sub>STG</sub>  | Storage Temperature              | -55 to 125                                          | oC             |
| T <sub>BIAS</sub> | Temperature Under Bias           | -55 to 125                                          | <sub>o</sub> C |

#### Note:

Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component.

### **Power Supply Voltage Ranges**

| Parameter                                 | Symbol            | Min. | Тур. | Max. | Unit |
|-------------------------------------------|-------------------|------|------|------|------|
| 3.3 V Supply Voltage                      | $V_{DD3}$         | 3.0  | 3.3  | 3.6  | V    |
| 2.5 V Supply Voltage                      | V <sub>DD2</sub>  | 2.3  | 2.5  | 2.7  | V    |
| 3.3 V V <sub>DDQ</sub> I/O Supply Voltage | $V_{DDQ3}$        | 3.0  | 3.3  | 3.6  | V    |
| 2.5 V V <sub>DDQ</sub> I/O Supply Voltage | V <sub>DDQ2</sub> | 2.3  | 2.5  | 2.7  | V    |

### V<sub>DD3</sub> Range Logic Levels

| Parameter          | Symbol          | Min. | Тур. | Max.                  | Unit |
|--------------------|-----------------|------|------|-----------------------|------|
| Input High Voltage | V <sub>IH</sub> | 2.0  | _    | V <sub>DD</sub> + 0.3 | V    |
| Input Low Voltage  | V <sub>IL</sub> | -0.3 | _    | 0.8                   | V    |

#### Note:

 $\rm V_{IH}$  (max) must be met for any instantaneous value of  $\rm V_{DD}.$ 



### V<sub>DD2</sub> Range Logic Levels

| Parameter          | Symbol          | Min.                | Тур. | Max.                  | Unit |
|--------------------|-----------------|---------------------|------|-----------------------|------|
| Input High Voltage | V <sub>IH</sub> | 0.6*V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.3 | V    |
| Input Low Voltage  | V <sub>IL</sub> | -0.3                | _    | 0.3*V <sub>DD</sub>   | V    |

#### Note:

 $V_{IH}$  (max) must be met for any instantaneous value of  $V_{DD}$ .

### **Recommended Operating Temperatures**

| Parameter                                         | Symbol | Min. | Тур. | Max. | Unit |
|---------------------------------------------------|--------|------|------|------|------|
| Junction Temperature (Commercial Range Versions)  | Тј     | 0    | 25   | 85   | °C   |
| Junction Temperature (Industrial Range Versions)* | TJ     | -40  | 25   | 100  | °C   |

#### Note:

### Thermal Impedance

| Package  | Test PCB<br>Substrate | θ JA (C°/W)<br>Airflow = 0 m/s | θ JA (C°/W)<br>Airflow = 1 m/s | $\theta$ JA (C°/W)<br>Airflow = 2 m/s | θ JB (C°/W) | θ JC (C°/W) |
|----------|-----------------------|--------------------------------|--------------------------------|---------------------------------------|-------------|-------------|
| 100 TQFP | 4-layer               | 38.28                          | 33.86                          | 32.67                                 | 12.74       | 3.99        |

#### Notes:

- 1. Thermal Impedance data is based on a number of samples from multiple lots and should be viewed as a typical number.
- 2. Please refer to JEDEC standard JESD51-6.
- 3. The characteristics of the test fixture PCB influence reported thermal characteristics of the device. Be advised that a good thermal path to the PCB can result in cooling or heating of the RAM depending on PCB temperature.

### **Undershoot Measurement and Timing**



### Overshoot Measurement and Timing



#### Note:

Input Under/overshoot voltage must be  $-2 \text{ V} > \text{Vi} < \text{V}_{DDn} + 2 \text{ V}$  not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC.

<sup>\*</sup> The part numbers of Industrial Temperature Range versions end with the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device.



### Capacitance

 $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 2.5 \text{ V})$ 

| Parameter                | Symbol           | Test conditions        | Тур. | Max. | Unit |
|--------------------------|------------------|------------------------|------|------|------|
| Input Capacitance        | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V  | 4    | 5    | pF   |
| Input/Output Capacitance | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V | 6    | 7    | pF   |

#### Note:

These parameters are sample tested.

### **AC Test Conditions**

| Parameter              | Conditions              |
|------------------------|-------------------------|
| Input high level       | V <sub>DD</sub> – 0.2 V |
| Input low level        | 0.2 V                   |
| Input slew rate        | 1 V/ns                  |
| Input reference level  | V <sub>DD</sub> /2      |
| Output reference level | V <sub>DDQ</sub> /2     |
| Output load            | Fig. 1                  |

- 1. Include scope and jig capacitance.
- 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted.
- 3. Device is deselected as defined by the Truth Table.





### **Operating Currents**

|                      |                                                                          | Mode  |              | Symbol          | -6.5            |                    |      |
|----------------------|--------------------------------------------------------------------------|-------|--------------|-----------------|-----------------|--------------------|------|
| Parameter            | Test Conditions                                                          |       |              |                 | 0<br>to<br>85°C | -40<br>to<br>100°C | Unit |
| Oncooking            | Device Selected;                                                         | (x36) | Flow Through | I <sub>DD</sub> | 330             | 350                | mA   |
| Operating<br>Current | All other inputs<br>≥V <sub>IH</sub> or ≤ V <sub>IL</sub><br>Output open | (x18) | Flow Through | I <sub>DD</sub> | 295             | 315                | mA   |
| Standby<br>Current   | $ZZ \ge V_{DD} - 0.2 V$                                                  | _     | Flow Through | I <sub>SB</sub> | 100             | 120                | mA   |
| Deselect<br>Current  | Device Deselected;<br>All other inputs<br>$\geq V_{IH}$ or $\leq V_{IL}$ | _     | Flow Through | I <sub>DD</sub> | 120             | 140                | mA   |

- 1.  $I_{DD}$  and  $I_{DDQ}$  apply to any combination of  $V_{DD3}$ ,  $V_{DD2}$ ,  $V_{DDQ3}$ , and  $V_{DDQ2}$  operation.
- 2. All parameters listed are worst case scenario.



### **AC Electrical Characteristics**

|              | Parameter                    | Symbol            | -6.5 |     | Unit |
|--------------|------------------------------|-------------------|------|-----|------|
|              | r ai ainetei                 | Symbol            | Min  | Max | Ď    |
|              | Clock Cycle Time             | tKC               | 6.5  | _   | ns   |
|              | Clock to Output Valid        | tKQ               |      | 6.5 | ns   |
| Flow Through | Clock to Output Invalid      | tKQX              | 2.0  | _   | ns   |
| Flow Through | Clock to Output in Low-Z     | tLZ <sup>1</sup>  | 2.0  | _   | ns   |
|              | Setup time                   | tS                | 1.5  | _   | ns   |
|              | Hold time                    | tH                | 0.5  | _   | ns   |
|              | Clock HIGH Time              | tKH               | 1.3  | _   | ns   |
|              | Clock LOW Time               | tKL               | 1.5  | _   | ns   |
|              | Clock to Output in<br>High-Z | tHZ <sup>1</sup>  | 1.5  | 3.0 | ns   |
|              | G to Output Valid            | tOE               | _    | 3.0 | ns   |
|              | G to output in Low-Z         | tOLZ <sup>1</sup> | 0    | _   | ns   |
|              | G to output in High-Z        | tOHZ <sup>1</sup> |      | 3.0 | ns   |
|              | ZZ setup time                | tZZS <sup>2</sup> | 5    | _   | ns   |
|              | ZZ hold time                 | tZZH <sup>2</sup> | 1    | _   | ns   |
|              | ZZ recovery                  | tZZR              | 20   |     | ns   |

- 1. These parameters are sampled and are not 100% tested.
- 2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above.







### Sleep Mode

During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after 2 cycles of wake up time.

Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to  $I_{SB}2$ . The duration of Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode. When the ZZ pin is driven high,  $I_{SB}2$  is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands may be applied while the SRAM is recovering from Sleep mode.

### Sleep Mode Timing Diagram





### TQFP Package Drawing (Package GT)

| Symbol | Description        | Min. | Nom. | Max  |
|--------|--------------------|------|------|------|
| A1     | Standoff           | 0.05 | 0.10 | 0.15 |
| A2     | Body Thickness     | 1.35 | 1.40 | 1.45 |
| b      | Lead Width         | 0.20 | 0.30 | 0.40 |
| С      | Lead Thickness     | 0.09 | _    | 0.20 |
| D      | Terminal Dimension | 21.9 | 22.0 | 22.1 |
| D1     | Package Body       | 19.9 | 20.0 | 20.1 |
| Е      | Terminal Dimension | 15.9 | 16.0 | 16.1 |
| E1     | Package Body       | 13.9 | 14.0 | 14.1 |
| е      | Lead Pitch         | _    | 0.65 | _    |
| L      | Foot Length        | 0.45 | 0.60 | 0.75 |
| L1     | L1 Lead Length     |      | 1.00 | _    |
| Y      | Coplanarity        |      |      | 0.10 |
| θ      | θ Lead Angle       |      | _    | 7°   |





- 1. All dimensions are in millimeters (mm).
- 2. Package width and length do not include mold protrusion.



### Ordering Information for GSI Synchronous Burst RAMs

| Org     | Part Number <sup>1</sup> | Туре         | Package             | Speed<br>(ns) | T <sub>J</sub> <sup>2</sup> |
|---------|--------------------------|--------------|---------------------|---------------|-----------------------------|
| 8M x 18 | GS81280F18GT-6.5         | Flow Through | RoHS-compliant TQFP | 6.5           | С                           |
| 4M x 36 | GS81280F36GT-6.5         | Flow Through | RoHS-compliant TQFP | 6.5           | С                           |
| 8M x 18 | GS81280F18GT-6.5I        | Flow Through | RoHS-compliant TQFP | 6.5           | I                           |
| 4M x 36 | GS81280F36GT-6.5I        | Flow Through | RoHS-compliant TQFP | 6.5           | I                           |

- 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS81280F18GT-6.5IT.
- 2. C = Commercial Temperature Range. I = Industrial Temperature Range.
- 3. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings.



### 144Mb Sync SRAM Datasheet Revision History

| File Name      | Types of Changes<br>Format or Content | Revisions                 |
|----------------|---------------------------------------|---------------------------|
| 81280Fxx_r1    |                                       | Creation of new datasheet |
| 81280Fxx_r1_01 | Content                               | Updated for MP status     |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

GSI Technology:

GS81280F18GT-6.5 GS81280F36GT-6.5 GS81280F18GT-6.5I