



## High Efficiency Receiver Controller for Wireless Power Systems

### **TRIUNE PRODUCTS**

### Features

- Supports Qi<sup>®</sup>, PMA and proprietary charging applications
- Dual-mode Qi + PMA functionality using a single LC resonant circuit
- Wireless power systems up to 40W+
- Compatible with variable voltage, variable frequency and variable duty cycle transmitters
- Supports indirect (fixed voltage) and single/multi-cell battery charging applications (>2.0V)
- Integrated controller and FLASH for communications and control
- High precision data converter

Low external component count

## **Applications**

- Qi<sup>®</sup> , PMA and non-standard wireless chargers for:
  - Cell Phones and Smartphones
  - GPS Devices
  - Digital Cameras
  - Tablets and eReaders
  - Portable Lighting
- Toys
- Medical devices
- Industrial devices Description

### Description

The TS81001 is a power receiver communications and control unit for wireless charging applications. The TS81001 can support systems up to 40W+, and supports Qi<sup>®</sup> compliant, PMA compliant and proprietary applications.

The TS81001 performs the necessary coding of packets to send commands to the transmitter to adjust the power level accordingly.

### **Specification**

- RISC-based controller core with flash and SRAM memory
- 12-bit A/D converter
- Two 16-bit timers
- 8-bit timer
- Auto-wakeup and watchdog timers
- 8 configurable analog general purpose IOs
- Charging LED output
- I2C interface
- 20 pin 3x3 QFN

## **Typical Application Circuit**



## Pinout

EN\_MOD DEBUG GPI02 GPI04 GPI01 PIN 1 NRST GPIO5 SDA VACDET SCL VREF VSS AMUX VDD GPIO8 EN\_LOAD GPIO6 GPI03 GPI07 LED

(Top View)

# **Pin Description**

| Pin # | Pin Name | Pin Function    | Description                      |
|-------|----------|-----------------|----------------------------------|
| 1     | NRST     | Reset           | Reset input                      |
| 2     | SDA      | I2C Data        | I2C data                         |
| 3     | SCL      | I2C Clock       | I2C clock                        |
| 4     | VSS      | Power GND       | Power GND                        |
| 5     | VDD      | Input power     | Input power supply               |
| 6     | EN_LOAD  | Load enable     | Output FET enable (some systems) |
| 7     | GPIO3    | GPIO            | GPIO 3                           |
| 8     | LED      | LED output      | Charging LED control             |
| 9     | GPIO6    | GPIO            | GPIO 6                           |
| 10    | GPIO7    | GPIO            | GPIO 7                           |
| 11    | GPIO8    | GPIO            | GPIO 8                           |
| 12    | AMUX     | Analog GPIO     | AMUX input from TS51111          |
| 13    | VREF     | Analog GPIO     | VREF input from TS51111          |
| 14    | VACDET   | GPIO            | VACDET input from TS51111        |
| 15    | GPIO5    | Open-Drain GPIO | True Open-Drain GPIO 5           |
| 16    | GPIO4    | Open-Drain GPIO | True Open-Drain GPIO 4           |
| 17    | EN_MOD   | GPIO            | EN_MOD output to TS51111         |
| 18    | GPIO1    | GPIO            | GPIO 1                           |
| 19    | GPIO2    | GPIO            | GPIO 2                           |
| 20    | DEBUG    | Debug           | Debug interface                  |

## **Functional Block Diagram**



## **Absolute Maximum Ratings**

Over operating free-air temperature range unless otherwise noted<sup>(1, 2, 3)</sup>

|                                                                                                              | MIN       | МАХ       | UNIT |
|--------------------------------------------------------------------------------------------------------------|-----------|-----------|------|
| VDD, VSS                                                                                                     | -0.3      | 4.0       | V    |
| GPIO1, GPIO2, GPIO3, VACDET, VREF, SCL, SDA, EN_MOD,<br>DEBUG, GPIO6, AMUX, EN_LOAD, GPIO7, LED, GPIO8, NRST | VSS - 0.3 | 4.0       | V    |
| GPIO4, GPIO5                                                                                                 | VSS - 0.3 | VDD + 4.0 | V    |
| Operating Junction Temperature Range, TJ                                                                     | -40       | 125       | °C   |
| Storage Temperature Range, TSTG                                                                              | -65       | 150       | °C   |
| Electrostatic Discharge – Human Body Model                                                                   |           | ±2k       | V    |
| Lead Temperature (soldering, 10 seconds)                                                                     |           | 260       | °C   |

Notes:

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) ESD testing is performed according to the respective JESD22 JEDEC standard.

## **Recommended Operating Conditions**

| Symbol           | Parameter                      | Min  | Тур | Мах | Unit |
|------------------|--------------------------------|------|-----|-----|------|
| VDD              | Input Operating Voltage        | 1.85 |     | 3.6 | V    |
| F <sub>MCU</sub> | Operating Frequency            | 2    |     | 16  | MHz  |
| VDD              | Decoupling capacitor value     |      | 1   |     | uF   |
| LDO              | Decoupling capacitor value     |      | 1   |     | uF   |
| TA               | Operating Free Air Temperature | -40  |     | 85  | °C   |
| LT               | Operating Junction Temperature | -40  |     | 105 | °C   |

## **Communication Interfaces**

I2C or UART communication can only take place in the following cases:

- The Wireless Power Receiver is placed on the Wireless Power Transmitter and power transfer is taking place, or
  - External power is applied, either through the system power supply or on the TS51111 USB pin

In both cases, an internal voltage regulator inside the TS51111 provides 3.3V on the VCORE pin for the TS81001 to use.

The Applications Processor can interrogate the TS81001 using the I2C or UART interfaces. The TS81001 acknowledges its I2C Slave Address only if it is powered. No ACK from the TS81001 after its slave address means that power transfer does not take place and power is not applied to the TS51111 USB pin.

June 2, 2015

# **12C**

### **I2C Signal Pins**

- ALERT pin (GPIO pin) optional: .
  - Driven high when an event is active in the internal STATUS register
  - Driven low when all the internal events are cleared

Note: The ALERT pin is provided to help with I2C communication, i.e. to signal events to the EC so the EC can interrogate the TS8100x via I2C. The use of the ALERT pin is not mandatory in the application.

- SCL TXD pin: •
  - Clock pin for the I2C interface.
  - True open-drain. Needs external pull-ups.
- SDA\_RXD pin:
  - Data pin for the I2C interface.
  - True open-drain. Needs external pull-ups.

### **I2C Protocol**

The TS81001 Wireless Power Receiver acts as an I2C slave peripheral to allow communication with an application microcontroller. The slave address (7 bit) is 0x49. The Embedded Controller is an I2C master and initiates every data transfer.

The TS81001 implements a set of registers available from the I2C bus. It also implements a set of API functions that receive parameters and return values using the I2C bus. Four transfer types are possible:

- Write Register .
- **Read Register**
- **Run API Function**
- **Read API Function Return Buffer**

#### **Write Register Operations**

| START |                                      |                  |           | Start of the I2C transfer                 |  |  |
|-------|--------------------------------------|------------------|-----------|-------------------------------------------|--|--|
| M⇔S   | Slave Address (7 bits)               | <b>0</b> (1 bit) | Slave ACK | Slave address + R/nW bit (0x92 as 8-bit). |  |  |
| M⇔S   | Register <i>n</i> address (8 bits)   |                  | Slave ACK | Address of the first register.            |  |  |
| M⇔S   | Register <i>n</i> Data (8 bits)      |                  | Slave ACK | Write the first register.                 |  |  |
| M⇔S   | S Register <i>n</i> +1 Data (8 bits) |                  | Slave ACK | Optionally write the following registers. |  |  |
|       |                                      |                  |           |                                           |  |  |
| M⇔S   | Register <i>n+k</i> Data (8 bits)    |                  | Slave ACK |                                           |  |  |
| STOP  |                                      |                  |           | Stop of the I2C transfer.                 |  |  |

www.semtech.com

Description

### **Read Register Operations**

### Description

| START |                                    |                  |            | Start of the I2C transfer                                            |  |  |
|-------|------------------------------------|------------------|------------|----------------------------------------------------------------------|--|--|
| M⇔S   | Slave Address (7 bits)             | <b>0</b> (1 bit) | Slave ACK  | Slave address + 0 as R/nW bit (0x92 as 8-bit).                       |  |  |
| M⇔S   | Register <i>n</i> address (8 bits) |                  | Slave ACK  | Address of the first register.                                       |  |  |
| START |                                    |                  |            | Repeated Start.                                                      |  |  |
| M⇔S   | Slave Address (7 bits)             | <b>1</b> (1 bit) | Slave ACK  | Slave address + 1 as R/nW bit (0x93 as 8-bit).                       |  |  |
| S⇔M   | Register <i>n</i> Data (8 bits)    |                  | Master ACK | Read the first register.                                             |  |  |
| S⇔M   | Register <i>n</i> +1 Data (8 bits) |                  | Master ACK | Optionally read the following registers.                             |  |  |
|       |                                    |                  |            |                                                                      |  |  |
| S⇔M   | Register <i>n+k</i> Data (8 bits)  |                  | Slave ACK  | The master should send a nACK after the last data byte was received. |  |  |
| STOP  |                                    |                  |            | Stop of the I2C transfer.                                            |  |  |

### **Run API Function Operations**

### Description

| START |                                     |                  |           | Start of the I2C transfer                                                           |
|-------|-------------------------------------|------------------|-----------|-------------------------------------------------------------------------------------|
| M⇔S   | Slave Address (7 bits)              | <b>0</b> (1 bit) | Slave ACK | Slave address + R/nW bit (0x92 as 8-bit).                                           |
| M⇔S   | API number (8 bits)                 |                  | Slave ACK | API number.                                                                         |
| M⇔S   | API input buffer length m (8 bits)  |                  | Slave ACK | API input buffer length. Equal to 0 if no input buffer data is required by the API. |
| M⇔S   | Input buffer data[0] (8 bits)       |                  | Slave ACK | First byte of the input buffer (optional).                                          |
| M⇔S   | Input buffer data[1] (8 bits)       |                  | Slave ACK | Second byte of the input buffer (optional).                                         |
|       |                                     |                  |           |                                                                                     |
| M⇔S   | 1⇔S Input buffer data[m-1] (8 bits) |                  | Slave ACK | Last byte of the input buffer (optional).                                           |
| STOP  |                                     |                  |           | Stop of the I2C transfer and execute the API function                               |

### **Read API Function Return Buffer**

### Description

| START |                                    |                  |             | Start of the I2C transfer                                            |
|-------|------------------------------------|------------------|-------------|----------------------------------------------------------------------|
| M⇔S   | Slave Address (7 bits)             | <b>0</b> (1 bit) | Slave ACK   | Slave address + R/nW bit (0x92 as 8-bit).                            |
| M⇔S   | Register <i>n</i> address (8 bits) |                  | Slave ACK   | API number.                                                          |
| START |                                    |                  |             | Repeated Start.                                                      |
| M⇔S   | Slave Address (7 bits) 1 (1 bit)   |                  | Slave ACK   | Slave address + 1 as R/nW bit (0x93 as 8-bit).                       |
| S⇔M   | API number (8 bits)                |                  | Master ACK  | API number for the following return buffer.                          |
| S⇔M   | API return buffer length n (8      | 3 bits)          | Master ACK  | API return buffer length.                                            |
| S⇔M   | Output buffer data[0] (8 bits      | 5)               | Master ACK  | Read the first byte in the output buffer.                            |
| S⇔M   | Output buffer data[1] (8 bits      | 5)               | Master ACK  | Optionally read the following bytes.                                 |
|       |                                    |                  |             |                                                                      |
| S⇔M   | Output buffer data[n-1] (8 bits)   |                  | Master nACK | The master should send a nACK after the last data byte was received. |
| STOP  |                                    |                  |             | Stop of the I2C transfer.                                            |

# **Internal Registers**

| Address   | Name                   | Туре        | Description                                |
|-----------|------------------------|-------------|--------------------------------------------|
| 0x00      | BOOTFW_REV_L           | R/W         | Bootloader Firmware Revision Low Register  |
| 0x01      | BOOTFW_REV_H           | R/W         | Bootloader Firmware Revision High Register |
| 0x02      | FW_REV_L               | R/W         | Firmware Revision Low Register             |
| 0x03      | FW_REV_H               | R/W         | Firmware Revision High Register            |
| 0x04      | MODE_L                 | R/W         | Operating Mode Low Register                |
| 0x05      | MODE_H                 | R/W         | Operating Mode High Register               |
| 0x06      | RESET_L                | R/W         | Reset Low Register                         |
| 0x07      | RESET_H                | R/W         | Reset High Register                        |
| 0x08      | STATUS                 | R           | Main Status Register                       |
| 0x09      | STATUS0                | R           | Status0 Register                           |
| 0x0A      | STATUS1                | R           | Status1 Register                           |
| 0x0B      | STATUS2                | R           | Status2 Register                           |
| 0x0C      | STATUS3                | R           | Status3 Register                           |
| 0x0D-0x7F | RESERVED. Will be defi | ined later. |                                            |

#### Bootloader Firmware Revision Low Register (BOOTFW\_REV\_L)

| Address:     | 0x00                                            |
|--------------|-------------------------------------------------|
| Reset value: | Minor version number of the bootloader firmware |

| 7               | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----------------|------------|---|---|---|---|---|---|--|--|
|                 | REV_L[7:0] |   |   |   |   |   |   |  |  |
| r r r r r r r r |            |   |   |   |   |   | r |  |  |

#### Bits 7:0 REV\_L[7:0]: Bootloader Firmware Revision Low

These bits contain the minor version number of the bootloader firmware.

#### Bootloader Firmware Revision High Register (BOOTFW\_REV\_H)

| Address:     | 0x01                                            |
|--------------|-------------------------------------------------|
| Reset value: | Major version number of the bootloader firmware |

| 7             | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------------|------------|---|---|---|---|---|---|--|
|               | REV_H[7:0] |   |   |   |   |   |   |  |
| r r r r r r r |            |   |   |   |   |   | r |  |

#### Bits 7:0 REV\_H[7:0]: Bootloader Firmware Revision High

These bits contain the major version number of the bootloader firmware.

| Firmware Re                    | vision Low Reg                  | gister (FW_RE            | V_L)                                    |                                                              |                   |                  |                 |
|--------------------------------|---------------------------------|--------------------------|-----------------------------------------|--------------------------------------------------------------|-------------------|------------------|-----------------|
| Address:                       | 0x02                            |                          |                                         |                                                              |                   |                  |                 |
| Reset value:                   | Minor version                   | number of the u          | user firmware                           |                                                              |                   |                  |                 |
| 7                              | 6                               | 5                        | 4                                       | 3                                                            | 2                 | 1                | 0               |
|                                |                                 | 1                        | REV                                     | _L[7:0]                                                      | T                 |                  | 1               |
| r                              | r                               | r                        | r                                       | r                                                            | r                 | r                | r               |
|                                | Bits 7                          |                          | Firmware Revisio<br>se bits contain th  | n Low<br>e minor version n                                   | number of the use | er firmware.     |                 |
| -<br>irmware Re                | vision High Re                  | egister (BOOTF           | W_REV_H)                                |                                                              |                   |                  |                 |
| Address:                       | 0x03                            |                          |                                         |                                                              |                   |                  |                 |
| Reset value:                   | Major version                   | number of the u          | iser firmware                           |                                                              |                   |                  |                 |
| 7                              | 6                               | 5                        | 4                                       | 3                                                            | 2                 | 1                | 0               |
|                                |                                 |                          | REV                                     | _H[7:0]                                                      |                   |                  |                 |
| r                              | r                               | r                        | r                                       | r                                                            | r                 | r                | r               |
|                                | Bits 7                          |                          | Bootloader Firm                         | vare Revision Hig                                            | b                 |                  | 1               |
|                                | DIts 7                          |                          |                                         | e major version n                                            |                   | ar firmware      |                 |
|                                |                                 | THC.                     |                                         |                                                              | under of the use  | a miniware.      |                 |
| Operating M                    | ode Low Regis                   | ster (MODE L)            |                                         |                                                              |                   |                  |                 |
| Address:                       | 0x04                            | /                        |                                         |                                                              |                   |                  |                 |
| Reset value:                   | Depends on t                    | he bootloader m          | node and the firm                       | ware type                                                    |                   |                  |                 |
| 7                              | 6                               | 5                        | 4                                       | 3                                                            | 2                 | 1                | 0               |
|                                |                                 |                          |                                         |                                                              |                   |                  | BOOTLDR         |
|                                |                                 |                          | Res                                     |                                                              |                   |                  | r               |
|                                | Bits 7<br>Bit 0                 | 7:1 Reserved<br>BOOTLDR: |                                         | mode<br>irmware is runnin<br>oller is in bootloa             | -                 |                  |                 |
| <b>Operating M</b><br>Address: | l <b>ode High Reg</b> i<br>0x05 | ister (MODE_H            | I)                                      |                                                              |                   |                  |                 |
| Reset value:                   | Depends on t                    | he bootloader m          | node and the firm                       | ware type                                                    |                   |                  |                 |
| 7                              | 6                               | 5                        | 4                                       | 3                                                            | 2                 | 1                | 0               |
|                                |                                 |                          |                                         | Res                                                          |                   |                  |                 |
|                                | Bits 7                          | 7:0 Reserved             |                                         |                                                              |                   |                  |                 |
|                                | egister (RESET                  | _L)                      |                                         |                                                              |                   |                  |                 |
| Address:                       | 0x06                            |                          |                                         |                                                              |                   |                  |                 |
| Reset value:                   | 0x00                            | _                        |                                         | -                                                            |                   |                  | _               |
| 7                              | 6                               | 5                        | 4                                       | 3                                                            | 2                 | 1                | 0               |
|                                |                                 |                          |                                         | <ey_l[7:0]< td=""><td>T</td><td></td><td>1</td></ey_l[7:0]<> | T                 |                  | 1               |
| W                              | W                               | W                        | W                                       | W                                                            | W                 | W                | W               |
|                                | Bits 7                          | with the corr            | ite a system reset<br>rect key to gener | . Both the RESET_<br>ate a reset.<br>et is not generate      |                   | _H registers hav | e to be writter |
| r<br>S81001<br>Final Datasheet | Rev 1.                          | 2                        | WWW.Sei                                 | ntech.com                                                    |                   |                  | 9 of            |

### Reset High Register (RESET\_H)

| Address:<br>Reset value: | 0x07<br>0x00 |   |   |   |   |   |   |
|--------------------------|--------------|---|---|---|---|---|---|
| 7                        | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
| RESET_KEY_H[7:0]         |              |   |   |   |   |   |   |
| w                        | w            | w | w | w | w | W | w |

Bits 7:0 RESET\_KEY\_H[7:0]: Reset Key

0xAA: generate a system reset. Both the RESET\_L and the RESET\_H registers have to be written with the correct key to generate a reset.

Any other value: a system reset is not generated.

### Main Status Register (STATUS)

| Address:     | 0x08 |
|--------------|------|
| Reset value: | 0xC0 |

| 7   | 6       | 5   | 4 | 3       | 2       | 1       | 0       |
|-----|---------|-----|---|---------|---------|---------|---------|
| CTS | CTS_API | Res |   | STATUS3 | STATUS2 | STATUS1 | STATUS0 |
| rw  | rw      |     |   | rw      | rw      | rw      | rw      |

| Bit 7    | CTS: Clear To Send                                                                                          |
|----------|-------------------------------------------------------------------------------------------------------------|
| 2.07     | This bit indicates if a new command can be issued to the controller.                                        |
|          | 0: The controller is busy processing a previous command. New commands should not be sent to the controller. |
|          | 1: The controller can accept a new command over the communication interface.                                |
| Bit 6    | CTS_API: Clear to Send for API                                                                              |
|          | This bit indicates if a new API call can be issued to the controller.                                       |
|          | 0: The controller is busy processing a previous API call. New API calls should not be                       |
|          | sent to the controller.                                                                                     |
|          | 1: The controller can accept a new API call over the communication interface.                               |
| Bits 5:4 | Reserved                                                                                                    |
| Bit 3    | STATUS3: STATUS3 Event Flag                                                                                 |
|          | 0: No event is signaled in the STATUS3 register                                                             |
|          | 1: An event is signaled in the STATUS3 register                                                             |
| Bit 2    | STATUS2: STATUS2 Event Flag                                                                                 |
|          | 0: No event is signaled in the STATUS2 register                                                             |
|          | 1: An event is signaled in the STATUS2 register                                                             |
| Bit 1    | STATUS1: STATUS1 Event Flag                                                                                 |
|          | 0: No event is signaled in the STATUS1 register                                                             |
|          | 1: An event is signaled in the STATUS1 register                                                             |
| Bit 0    | STATUS0: STATUS0 Event Flag                                                                                 |
|          | 0: No event is signaled in the STATUS0 register                                                             |
|          | 1: An event is signaled in the STATUS0 register                                                             |
|          |                                                                                                             |

## **API Functions**

| API Number | API Name                         | Description                                                 |  |
|------------|----------------------------------|-------------------------------------------------------------|--|
| 0x80       | BOOTLOADER_UNLOCK_FLASH          | SH Allow changes to the FLASH memory                        |  |
| 0x81       | BOOTLOADER_WRITE_BLOCK           | Write a page into the FLASH memory                          |  |
| 0x82       | BOOTLOADER_CRC_CHECK             | Check the CRC of the user firmware                          |  |
| 0x83-0xFE  | RESERVED. Will be defined later. | · · · ·                                                     |  |
|            |                                  | Value returned in the API field when a Read API Function    |  |
| 0xFF       | API_ERROR                        | Return Buffer command is issued and the API function called |  |
|            |                                  | previously has generated an error.                          |  |

### Bootloader Unlock Flash (BOOTLOADER\_UNLOCK\_FLASH)

| API number:         | 0x80 |
|---------------------|------|
| Input buffer size:  | TBD  |
| Output buffer size: | 1    |

| Buffer             | Parameter  | Length (bytes) | Description |
|--------------------|------------|----------------|-------------|
| Input buffer       | TBD        |                |             |
| Return data buffer | ERROR_CODE | 1              |             |

### Bootloader Write Block (BOOTLOADER\_WRITE\_BLOCK)

| API number:         | 0x81 |
|---------------------|------|
| Input buffer size:  | 66   |
| Output buffer size: | 1    |

| Buffer             | Parameter    | Length (bytes) | Description                                     |
|--------------------|--------------|----------------|-------------------------------------------------|
| Input buffer       | Block Number | 2              | Block index. The first block has an index of 0. |
| input builer       | Block Data   | 64             | Data to be written to the FLASH page.           |
| Return data buffer | ERROR_CODE   | 1              |                                                 |

### Bootloader CRC Check (BOOTLOADER\_CRC\_CHECK)

| API number:         | 0x82 |
|---------------------|------|
| Input buffer size:  | 0    |
| Output buffer size: | 1    |

| Buffer             | Parameter  | Length (bytes) | Description |
|--------------------|------------|----------------|-------------|
| Return data buffer | ERROR_CODE | 1              |             |

### **API Error Codes**

| Error Code | Error Code Name                  | Description                                                          |
|------------|----------------------------------|----------------------------------------------------------------------|
| 0x00       | ERROR_GENERIC                    | Generic error.                                                       |
| 0x01       | ERROR_OK                         | Operation succeeded. This is not indicating an error.                |
| 0x02       | ERROR_INVALID_CRC                | CRC error.                                                           |
| 0x03       | ERROR_FLASH_UNLOCK_FAILED        | FLASH unlocking has failed.                                          |
| 0x04       | ERROR_API_NOT_IMPLEMENTED        | The API number is not implemented.                                   |
| 0x05       | ERROR_API_DATA_OVERFLOW          | The API input buffer has been filled with more data than its length. |
| 0x06       | ERROR_API_INVALID_PARAMETERS     | At least one of the API parameters is invalid.                       |
| 0x07-0xFF  | RESERVED. Will be defined later. |                                                                      |

## **Application Schematic**



Figure 1: TS81001 Application Schematic

## **Package Dimensions**





1. Drawing is not to scale.

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| D      | 2.900       | 3.000 | 3.100 | -                     | 0.1181 | 10     |
| E      | 2.900       | 3.000 | 3.100 | -                     | 0.1181 | 12     |
| A      | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1     | 0           | 0.020 | 0.050 | 0                     | 0.0008 | 0.0020 |
| A3     | -           | 0.152 | -     | -                     | 0.0060 | -      |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |
| L1     | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| L2     | 0.300       | 0.350 | 0.400 | 0.0118                | 0.0138 | 0.0157 |
| L3     | -           | 0.375 |       | -                     | 0.0148 | 12     |
| L4     | -           | 0.200 | -     | -                     | 0.0079 | -      |
| b      | 0.180       | 0.250 | 0.300 | 0.0071                | 0.0098 | 0.0118 |
| ddd    | -           | 0.050 | -     | -                     | 0.0020 | -      |

| Table 42, UFQFPN20 | - 20-lead ulltra thin fine | pitch quad flat package | (3 x 3 mm) mechanical data |
|--------------------|----------------------------|-------------------------|----------------------------|
|                    |                            | rest gann the pastings  |                            |

1. Values in inches are rounded to 4 decimal digits

# QFN Package (Top marking)



| Legend:         |      |                          |
|-----------------|------|--------------------------|
| Line 1 Marking: | L151 | Internal part code       |
| Line 2 Marking: | SS   | Assembly site identifier |
|                 | LL   | Lot trace code           |
| Line 3 Marking: | D    | Assembly year            |
|                 | WW   | Assembly week            |
|                 | Y    | Additional marking       |
|                 | 0    | Pin 1 Identifier         |

## **Ordering Information**

| Part Number  | Description                  |
|--------------|------------------------------|
| TS81001-QFNR | Bootloader programmed device |

## **RoHS and Reach Compliance**

Triune Systems is fully committed to environmental quality. All Triune Systems materials and suppliers are fully compliant with RoHS (European Union Directive 2011/65/EU), REACH SVHC Chemical Restrictions (EC 1907/2006), IPC-1752 Level 3 materials declarations, and their subsequent amendments. Triune Systems maintains certified laboratory reports for all product materials, from all suppliers, which show full compliance to restrictions on the following:

- Cadmium (Cd)
- Chlorofluorocarbons (CFCs)
- Chlorinate Hydrocarbons (CHCs)
- Halons (Halogen free)
- Hexavalent Chromium (CrVI)
- Hydrobromofluorocarbons (HBFCs)
- Hydrochlorofluorocarbons (HCFCs)
- Lead (Pb)
- Mercury (Hg)
- Perfluorocarbons (PFCs)
- Polybrominated biphenyls (PBB)
- Polybrominated Diphenyl Ethers (PBDEs)



#### **IMPORTANT NOTICE**

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved.

© Semtech 2015

#### **Contact Information**

Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Semtech: TS81001-QFNR