

### R9A02G021

#### 32-Bit MCU based on RISC-V

Ultra low power 48 MHz Renesas RISC-V core with 128-KB code flash memory, 16 KB SRAM, 12-bit A/D Converter, and Safety features.

# Features

- RISC-V Core
  - Renesas RISC-V instruction-set architecture (RV32I [MACB])
  - Maximum operating frequency: 48 MHz Debug and Trace: RISC-V External Debug Support
  - Debug Port: cJTAG
- Memory
  - 128-KB code flash memory
  - 4 KB data flash
  - 16 KB SRAM
  - 128-bit unique ID

#### Connectivity

- Serial Array Unit (SAU) × 2 Simplified SPI × 6 UART × 3

- Simplified I<sup>2</sup>C × 6
- I<sup>2</sup>C Bus Interface (IICA) × 2
  Serial Interface UARTA (UARTA) × 2
  Remote Control Signal Receiver (REMC)

#### Analog

- 12-bit A/D Converter (ADC12)
  Comparator (CMP) × 2
  8-bit D/A Converter (DAC8) × 2
- Temperature Sensor (TSN)

#### Timers

- Watchdog Timer (WDT)
- Realtime Clock (RTC)
- Timer Array Unit (TAU) × 8
- 32-bit Interval Timer (TML32)

#### Safety

- · SRAM parity and ECC error check
- Flash area protection
- ADC test function
- Clock Frequency Accuracy Measurement Circuit (CAC)
- Cyclic Redundancy Check (CRC) calculator •
- Data Operation Circuit (DOC)
  Independent Watchdog Timer (IWDT)
  GPIO readback level detection

- Register write protection
  Illegal memory access detection
  True Random Number Generator (TRNG)

#### System and Power Management

- Low power modes
- Event Link Controller (ELC)
  Data Transfer Controller (DTC)
- Key Interrupt Function (KINT)
- Power-on reset
- · Low Voltage Detection (LVD) with voltage settings

#### Multiple Clock Sources

- External clock input (EXTAL) (1 to 20 MHz)
  Sub-clock oscillator (SOSC) (32.768 kHz)
  High-speed on-chip oscillator (HOCO) (24/32/48 MHz)
  Middle-speed on-chip oscillator (MOCO) (8 MHz)
  Low-speed on-chip oscillator (LOCO) (32.768 kHz)
  Check trian for the for UCCO (1000) (2000)

- Clock trim function for HOCO/MOCO/LOCO IWDT-dedicated on-chip oscillator (15 kHz)
- Clock out support

#### Up to 42 pins for general I/O ports

• Open drain, input pull-up

#### Operating Voltage

- VCC: 1.6 to 5.5 V
- Operating Temperature and Packages
  - Ta =  $-40^{\circ}$ C to  $+125^{\circ}$ C - 48-pin HWQFN (7 mm × 7 mm, 0.5 mm pitch)



- 32-pin HWQFN (5 mm × 5 mm, 0.5 mm pitch)
- 24-pin HWQFN (4 mm × 4 mm, 0.5 mm pitch)
   16-pin WLCSP(1.99 mm × 1.99 mm, 0.4 mm pitch)

Datasheet

R01DS0422EJ0110 Rev.1.10 Feb 29, 2024

## 1. Overview

The MCU in this series incorporates an energy-efficient Renesas RISC-V 32-bit core, that is particularly well suited for cost-sensitive and low-power applications, with the following features:

- 128-KB code flash memory
- 4 KB data flash
- 16 KB SRAM
- 12-bit A/D Converter (ADC12)
- Analog peripherals

## 1.1 Function Outline

### Table 1.1 RISC-V core

| Feature     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RISC-V core | <ul> <li>Maximum operating frequency: up to 48 MHz</li> <li>Instruction-set architecture (ISA) <ul> <li>RISC-V RV32I base integer instruction set</li> <li>RISC-V C standard extension for compressed instructions</li> <li>RISC-V M standard extension for integer multiplication and division</li> <li>RISC-V A standard extension for atomic instructions</li> <li>RISC-V Ziscr, Control and Status Register (CSR) instructions</li> <li>RISC-V Ziscr, Control and Status Register (CSR)</li> <li>Performance monitors, cycle and instruction count Control and Status Registers (CSRs)</li> </ul> </li> <li>Dynamic branch prediction</li> <li>Privilege mode: Machine mode</li> <li>Machine timer</li> <li>RISC-V external debug support <ul> <li>Debug module (DM)</li> <li>4 hardware breakpoint/watchpoint registers</li> <li>Debug port: cJTAG</li> </ul> </li> </ul> |  |  |  |  |  |

### Table 1.2 Memory

| Feature               | Functional description                                                               |  |  |  |
|-----------------------|--------------------------------------------------------------------------------------|--|--|--|
| Code flash memory     | 128-KB of code flash memory.                                                         |  |  |  |
| Data flash memory     | 4-KB of data flash memory                                                            |  |  |  |
| Option-setting memory | The option-setting memory determines the state of the MCU after a reset.             |  |  |  |
| SRAM                  | 16-KB On-chip high-speed SRAM with either parity bit or Error Correction Code (ECC). |  |  |  |

#### Table 1.3System (1 of 2)

| Feature                     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operating modes             | Two operating modes:<br>• Single-chip mode<br>• UART (SAU) boot mode                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Resets                      | The MCU provides 12 resets (RES pin reset, power-on reset, independent watchdog timer reset, watchdog timer reset, voltage monitor 0/1/2 resets, SRAM parity error reset, SRAM ECC error reset, bus error reset, debug reset, software reset).                                                                                                                                                                         |  |  |  |  |  |
| Low Voltage Detection (LVD) | The Low Voltage Detection (LVD) module monitors the voltage level input to the VCC pin. The detection level can be selected by register settings. The LVD module consists of three separate voltage level detectors (LVD0, LVD1, LVD2). LVD0, LVD1, and LVD2 measure the voltage level input to the VCC pin. LVD registers allow your application to configure detection of VCC changes at various voltage thresholds. |  |  |  |  |  |



#### Table 1.3 System (2 of 2)

| Feature                                               | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Clocks                                                | <ul> <li>External clock input (EXTAL)</li> <li>Sub-clock oscillator (SOSC)</li> <li>High-speed on-chip oscillator (HOCO)</li> <li>Middle-speed on-chip oscillator (MOCO)</li> <li>Low-speed on-chip oscillator (LOCO)</li> <li>IWDT-dedicated on-chip oscillator</li> <li>Clock out support</li> </ul>                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Clock Frequency Accuracy<br>Measurement Circuit (CAC) | The Clock Frequency Accuracy Measurement Circuit (CAC) counts pulses of the clock to<br>be measured (measurement target clock) within the time generated by the clock selected<br>as the measurement reference (measurement reference clock), and determines the accuracy<br>depending on whether the number of pulses is within the allowable range. When measurement<br>is complete or the number of pulses within the time generated by the measurement reference<br>clock is not within the allowable range, an interrupt request is generated.                                      |  |  |  |  |  |
| Interrupt Controller Unit (ICU)                       | The Interrupt Controller Unit (ICU) controls which event signals are linked to the Core-Local Interrupt Controller (CLIC), and the Data Transfer Controller (DTC) modules. The ICU also controls non-maskable interrupts.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Key Interrupt Function (KINT)                         | The key interrupt function (KINT) generates the key interrupt by detecting rising or falling edge on the key interrupt input pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Low power modes                                       | Power consumption can be reduced in multiple ways, including setting clock dividers, stopping modules, selecting power control mode in normal operation, and transitioning to low power modes.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Register write protection                             | The register write protection function protects important registers from being overwritten due to software errors. The registers to be protected are set with the Protect Register (PRCR).                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Watchdog Timer (WDT)                                  | The Watchdog Timer (WDT) is a 14-bit down counter that can be used to reset the MCU when the counter underflows because the system has run out of control and is unable to refresh the WDT. In addition, the WDT can be used to generate a non-maskable interrupt or an underflow interrupt.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Independent Watchdog Timer (IWDT)                     | The Independent Watchdog Timer (IWDT) consists of a 14-bit down counter that must be serviced periodically to prevent counter underflow. The IWDT provides functionality to reset the MCU or to generate a non-maskable interrupt or an underflow interrupt. Because the tim operates with an independent, dedicated clock source, it is particularly useful in returning the MCU to a known state as a fail-safe mechanism when the system runs out of control. The IV can be triggered automatically by a reset, underflow, refresh error, or a refresh of the count in the registers. |  |  |  |  |  |

#### Table 1.4 Event link

| Feature | Functional description                                                                                                                                                                                                     |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|         | The Event Link Controller (ELC) uses the event requests generated by various peripheral modules as source signals to connect them to different modules, allowing direct link between the modules without CPU intervention. |  |  |  |  |

### Table 1.5 Direct memory access

| Feature | Functional description                                                                                            |
|---------|-------------------------------------------------------------------------------------------------------------------|
|         | A Data Transfer Controller (DTC) module is provided for transferring data when activated by an interrupt request. |

### Table 1.6 Timers (1 of 2)

| Feature              | Functional description                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Realtime Clock (RTC) | <ul> <li>The realtime clock has the following features:</li> <li>Capable of counting years, months, days of the week, dates, hours, minutes, and seconds, for up to 99 years</li> <li>Fixed-cycle interrupt (with period selectable from among 0.5 of a second, 1 second, 1 minute, 1 hour, 1 day, or 1 month)</li> <li>Alarm interrupt (alarm set by day of week, hour, and minute)</li> <li>Pin output function of 1 Hz</li> </ul> |  |  |  |  |  |



### Table 1.6Timers (2 of 2)

| Feature                       | Functional description                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Timer Array Unit (TAU)        | The timer array unit has eight 16-bit timers.<br>Each 16-bit timer is called a channel and can be used as an independent timer. In addition, two<br>or more channels can be used to create a high-accuracy timer.                                                                                                                                                                               |  |  |  |  |
| 32-bit Interval Timer (TML32) | The 32-bit interval timer is made up of four 8-bit interval timers (reference as channels 0 to 3).<br>Each is capable of operating independently and in that case, they all have the same functions.<br>Two 8-bit interval timer channels can be connected to operate as a 16-bit interval timer. Four<br>8-bit interval timer channels can be connected to operate as a 32-bit interval timer. |  |  |  |  |

#### Table 1.7 Communication interfaces

| Feature                                  | Functional description                                                                                                                                                                          |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Array Unit (SAU)                  | A single serial array unit has up to four serial channels. Each channel can achieve 3-wire serial (simplified SPI), UART, and simplified I <sup>2</sup> C communication.                        |
| I <sup>2</sup> C Bus Interface (IICA)    | <ul> <li>The I<sup>2</sup>C bus interface has the following three modes:</li> <li>Operation stop mode</li> <li>I<sup>2</sup>C bus mode (multi-master supported)</li> <li>Wakeup mode</li> </ul> |
| Serial Interface UARTA (UARTA)           | The serial interface UARTA supports the following two modes: <ul> <li>Operation stop mode</li> <li>UART mode</li> </ul>                                                                         |
| Remote Control Signal Receiver<br>(REMC) | The remote control signal receiver can receive data by checking the width and period of an external pulse input signal.                                                                         |

### Table 1.8 Analog

| Feature                      | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 12-bit A/D Converter (ADC12) | A 12-bit successive approximation A/D converter is provided. Up to 10 analog input channels are selectable. Temperature sensor output and internal reference voltage are selectable for conversion.                                                                                                                                                                                                                                                                                    |  |  |  |
| Comparator (CMP)             | The Comparator (CMP) compares a test voltage with a reference voltage and provides a digital output based on the comparison result. The test voltages can be provided to the comparator from an external. The reference voltages can be provided to the comparator from internal DAC8 output and an external source. Such flexibility is useful in applications that require go/no-go comparisons to be performed between analog signals without necessarily requiring A/D conversion. |  |  |  |
| 8-bit D/A Converter (DAC8)   | Two channels of 8-bit D/A Converter (DAC8) can be used as comparator reference voltage and can be output externally.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Temperature Sensor (TSN)     | The on-chip Temperature Sensor (TSN) determines and monitors the die temperature for reliable operation of the device. The sensor outputs a voltage directly proportional to the die temperature, and the relationship between the die temperature and the output voltage is fairly linear. The output voltage is provided to the ADC12 for conversion and can be further used by the end application.                                                                                 |  |  |  |

### Table 1.9 Data processing

| Feature                                     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Cyclic Redundancy Check (CRC)<br>calculator | The Cyclic Redundancy Check (CRC) generates CRC codes to detect errors in the data. The bit order of CRC calculation results can be switched for LSB-first or MSB-first communication. Additionally, various CRC-generation polynomials are available. The snoop function allows to monitor the access to specific addresses. This function is useful in applications that require CRC code to be generated automatically in certain events, such as monitoring writes to the serial transmit buffer and reads from the serial receive buffer. |  |  |
| Data Operation Circuit (DOC)                | <ul> <li>The data operation circuit (DOC) is used to compare, add, and subtract 16 or 32-bit data. An interrupt can be generated when the following conditions apply:</li> <li>When the 16 or 32-bit compared values match the detection condition</li> <li>When the result of 16 or 32-bit data addition overflows</li> <li>When the result of 16 or 32-bit data subtraction underflows</li> </ul>                                                                                                                                            |  |  |
| True Random Number Generator<br>(TRNG)      | The true random number generator generates 32-bit random number seeds (which are true random numbers).                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |



## 1.2 Block Diagram

Figure 1.1 shows a block diagram of the MCU superset. Some individual devices within the group have a subset of the features.



## 1.3 Part Numbering

Figure 1.2 shows the product part number information, including memory capacity and package type. Table 1.10 shows a list of products.





### Figure 1.2 Part numbering scheme

#### Table 1.10 Product list

| Product part number | Package code | Code flash | Data flash | SRAM  | Operating<br>temperature |
|---------------------|--------------|------------|------------|-------|--------------------------|
| R9A02G0214CNE       | PWQN0048KC-A | 128 KB     | 4 KB       | 16 KB | -40 to +125°C            |
| R9A02G0214CNH       | PWQN0032KE-A |            |            |       |                          |
| R9A02G0214CNK       | PWQN0024KG-A |            |            |       |                          |
| R9A02G0214CBY       | SUBG0016LC-A |            |            |       |                          |



#### 1. Overview

## 1.4 Function Comparison

### Table 1.11Function comparison

| Part number       |                             | R9A02G0214CNE                   | R9A02G0214CNH                   | R9A02G0214CNK                   | R9A02G0214CBY                   |
|-------------------|-----------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|
| Pin count         |                             | 48                              | 32                              | 24                              | 16                              |
| Package           |                             | HWQFN                           | HWQFN                           | HWQFN                           | WLCSP                           |
| Code flash memory |                             | 128 KB                          | 128 KB                          | 128 KB                          | 128 KB                          |
| Data flash memory |                             | 4 KB                            | 4 KB                            | 4 KB                            | 4 KB                            |
| SRAM (Parity)     |                             | 12 KB                           | 12 KB                           | 12 KB                           | 12 KB                           |
| SRAM (ECC)        |                             | 4 KB                            | 4 KB                            | 4 KB                            | 4 KB                            |
| System            | CPU clock                   | 48 MHz                          | 48 MHz                          | 48 MHz                          | 48 MHz                          |
|                   | Sub-clock<br>oscillator     | Yes                             | Yes                             | Yes                             | No                              |
|                   | ICU                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | CAC                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | KINT                        | 6                               | 2                               | No                              | No                              |
| ELC control       | ELC                         | Yes                             | Yes                             | Yes                             | Yes                             |
| DMA               | DTC                         | Yes                             | Yes                             | Yes                             | Yes                             |
| Timers            | WDT/IWDT                    | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | RTC                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | TAU                         | 8                               | 8                               | 8                               | 6                               |
|                   | TML32                       | Yes                             | Yes                             | Yes                             | Yes                             |
| Communication     | SAU                         | 6 (Simplified SPI)              | 3 (Simplified SPI)              | 3 (Simplified SPI)              | 1 (Simplified SPI)              |
|                   |                             | 3 (UART)                        | 3 (UART)                        | 3 (UART)                        | 2 (UART)                        |
|                   |                             | 6 (Simplified I <sup>2</sup> C) | 3 (Simplified I <sup>2</sup> C) | 3 (Simplified I <sup>2</sup> C) | 1 (Simplified I <sup>2</sup> C) |
|                   | IICA                        | 2                               | 1                               | 1                               | 1                               |
|                   | UARTA                       | 2                               | No                              | No                              | No                              |
|                   | REMC                        | Yes                             | Yes                             | No                              | No                              |
| Analog            | ADC12                       | 10                              | 8                               | 6                               | 4                               |
|                   | CMP                         | 2                               | 2                               | 2                               | 1                               |
|                   | DAC8                        | 2                               | 2                               | 2                               | 2                               |
|                   | TSN                         | Yes                             | Yes                             | Yes                             | Yes                             |
| Data processing   | CRC                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | DOC                         | Yes                             | Yes                             | Yes                             | Yes                             |
|                   | TRNG                        | Yes                             | Yes                             | Yes                             | Yes                             |
| I/O port          | General-purpose<br>I/O      | 42                              | 26                              | 18                              | 12                              |
|                   | Output current control port | 3                               | 3                               | 3                               | 3                               |



### 1.5 Pin Functions

Table 1.12Pin functions (1 of 2)

| Function               | Signal                                      | I/O    | Description                                                                                                                                                  |  |  |  |  |
|------------------------|---------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Power supply           | VCC                                         | Input  | Power supply pin. Connect it to the system power supply. Connect this pin to VSS by a 0.1- $\mu$ F capacitor. Place the capacitor close to the pin.          |  |  |  |  |
|                        | VCL                                         | I/O    | Connect this pin to the VSS pin by the smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.                |  |  |  |  |
|                        | VSS                                         | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                                     |  |  |  |  |
| Clock                  | EXTAL                                       | Input  | An external clock signal can be input                                                                                                                        |  |  |  |  |
|                        | XT1                                         | Input  | Input/output pins for the sub-clock oscillator                                                                                                               |  |  |  |  |
|                        | XT2                                         | Output | Connect a crystal resonator between XT1 and XT2                                                                                                              |  |  |  |  |
|                        | CLKOUT                                      | Output | Clock output pin                                                                                                                                             |  |  |  |  |
| Operating mode control | MD                                          | Input  | Pin for setting the operating mode. The signal level on this pin must<br>not be changed during operation mode transition on release from<br>the reset state. |  |  |  |  |
| System control         | RES                                         | Input  | Reset signal input pin. The MCU enters the reset state when this signal goes low.                                                                            |  |  |  |  |
| CAC                    | CACREF                                      | Input  | Measurement reference clock input pin                                                                                                                        |  |  |  |  |
| On-chip debug          | TMSC                                        | I/O    | On-chip emulator pins                                                                                                                                        |  |  |  |  |
|                        | ТСКС                                        | Input  |                                                                                                                                                              |  |  |  |  |
| Interrupt              | NMI                                         | Input  | Non-maskable interrupt request pin                                                                                                                           |  |  |  |  |
|                        | IRQ0 to IRQ7                                | Input  | Maskable interrupt request pins                                                                                                                              |  |  |  |  |
| KINT                   | KR00 to KR05                                | Input  | A key interrupt can be generated by inputting a falling edge to the key interrupt input pins                                                                 |  |  |  |  |
| RTC                    | RTC1HZ                                      | Output | Realtime clock correction clock (1 Hz) output                                                                                                                |  |  |  |  |
| TAU                    | TI00 to TI07                                | Input  | The pins for inputting an external count clock/capture trigger to 16-<br>bit timers 00 to 07                                                                 |  |  |  |  |
|                        | TO00 to TO07                                | Output | Timer output pins of 16-bit timers 00 to 07                                                                                                                  |  |  |  |  |
| SAU                    | RxD0 to RxD2                                | Input  | Serial data input pins of serial interfaces UART0, UART1, and UART2                                                                                          |  |  |  |  |
|                        | TxD0 to TxD2                                | Output | Serial data output pins of serial interfaces UART0, UART1, and UART2                                                                                         |  |  |  |  |
|                        | SCK00, SCK01, SCK10,<br>SCK11,SCK20, SCK21  | I/O    | Serial clock I/O pins of serial interfaces SPI00, SPI01, SPI10, SPI11, SPI20, and SPI21                                                                      |  |  |  |  |
|                        | SCL00, SCL01, SCL10,<br>SCL11, SCL20, SCL21 | Output | Serial clock output pins of serial interfaces IIC00, IIC01, IIC10, IIC11, IIC20, and IIC21                                                                   |  |  |  |  |
|                        | SDA00, SDA01, SDA10,<br>SDA11, SDA20, SDA21 | I/O    | Serial data I/O pins of serial interfaces IIC00, IIC01, IIC10, IIC11, IIC20, and IIC21                                                                       |  |  |  |  |
|                        | SI00, SI01, SI10, SI11,<br>SI20, SI21       | Input  | Serial data input pins of serial interfaces SPI00, SPI01, SPI10, SPI11, SPI20, and SPI21                                                                     |  |  |  |  |
|                        | SO00, SO01, SO10,<br>SO11, SO20, SO21       | Output | Serial data output pins of serial interfaces SPI00, SPI01, SPI10, SPI11, SPI20, and SPI21                                                                    |  |  |  |  |
| IICA                   | SCLA0, SCLA1                                | I/O    | Clock I/O pins of I <sup>2</sup> C bus interfaces IICA0 and IICA1                                                                                            |  |  |  |  |
|                        | SDAA0, SDAA1                                | I/O    | Serial data I/O pins of I <sup>2</sup> C bus interfaces IICA0 and IICA1                                                                                      |  |  |  |  |
| UARTA                  | RxDA0, RxDA1                                | Input  | Serial data input pins of serial interfaces UARTA0 and UARTA1                                                                                                |  |  |  |  |
|                        | TxDA0, TxDA1                                | Output | Serial data output pins of serial interfaces UARTA0 and UARTA1                                                                                               |  |  |  |  |
|                        | CLKA0, CLKA1                                | Output | Clock output pins of serial interfaces UARTA0 and UARTA1                                                                                                     |  |  |  |  |



# Table 1.12Pin functions (2 of 2)

| Function            | Signal                          | I/O    | Description                                                                                          |
|---------------------|---------------------------------|--------|------------------------------------------------------------------------------------------------------|
| REMC                | RIN0                            | Input  | External pulse signal input pin for the remote control signal reception circuit                      |
| Analog power supply | AVREFP                          | Input  | Analog reference voltage supply pin for the ADC12. Connect this pin to VCC when not using the ADC12. |
|                     | AVREFM                          | Input  | Analog reference ground pin for the ADC12. Connect this pin to VSS when not using the ADC12.         |
| ADC12               | ANI0 to ANI5, ANI16 to<br>ANI19 | Input  | Input pins for the analog signals to be processed by the ADC12.                                      |
| CMP                 | IVREF0, IVREF1                  | Input  | Reference voltage input pins for comparator                                                          |
|                     | IVCMP0, IVCMP1                  | Input  | Analog voltage input pins for comparator                                                             |
|                     | VCOUT0, VCOUT1                  | Output | Comparator detection result output pins.                                                             |
| DAC8                | DACOUT0, DACOUT1                | Output | Output pins for the analog signals to be processed by the DAC8.                                      |
| I/O ports           | P000 to P003 , P006 to<br>P011  | I/O    | General-purpose input/output pins                                                                    |
|                     | P100 to P111                    | I/O    | General-purpose input/output pins                                                                    |
|                     | P200                            | Input  | General-purpose input pin                                                                            |
|                     | P201 to P207                    | I/O    | General-purpose input/output pins                                                                    |
|                     | P300 to P307                    | I/O    | General-purpose input/output pins                                                                    |
|                     | P400 to P403                    | I/O    | General-purpose input/output pins                                                                    |



#### 1.6 **Pin Assignments**

Figure 1.3 to Figure 1.6 show the pin assignments from the top view.



Figure 1.3 Pin assignment for HWQFN 48-pin (top view)



### R9A02G021 Datasheet



Figure 1.4 Pin assignment for HWQFN 32-pin (top view)





Figure 1.5 Pin assignment for HWQFN 24-pin (top view)



### R9A02G021 Datasheet

| _ | А                          | В                          | С                        | D       | _ |
|---|----------------------------|----------------------------|--------------------------|---------|---|
| 4 | P107/<br>IVCMP1/<br>CACREF | P000/<br>ANI16/<br>DACOUT0 | P003/<br>AVREFM/<br>ANI1 | VCL     | 4 |
| 3 | P100                       | P001/<br>ANI17/<br>DACOUT1 | P002/<br>AVREFP/<br>ANI0 | VSS     | 3 |
| 2 | P302                       | P301/<br>TMSC              | P200/NMI                 | VCC     | 2 |
| 1 | P303                       | P300/<br>EXTAL/TCKC        | RES                      | P203/MD | 1 |
| _ | A                          | В                          | С                        | D       | - |

Figure 1.6 Pin assignment for WLCSP 16-pin (top view, pad side down)

#### 1. Overview

## 1.7 Pin Lists

### Table 1.13Pin list (1 of 2)

| Pin number |            | F          |              |                                        |           | Timers        | mers Communication interfaces |                       | Analogs                                    |                 |
|------------|------------|------------|--------------|----------------------------------------|-----------|---------------|-------------------------------|-----------------------|--------------------------------------------|-----------------|
| QFN 48-pin | QFN 32-pin | QFN 24-pin | WLCSP 16-pin | Power, System,<br>Clock, Debug,<br>CAC | I/O ports | TAU, RTC      | REMC, IICA, UARTA             | SAU                   | ADC12, DAC8, CMP                           | Interrupt, KINT |
| 1          | 1          | 1          | D4           | VCL                                    | -         | -             | -                             | -                     | -                                          | -               |
| 2          | 2          | 2          | -            | XT2                                    | -         | -             | -                             | -                     | -                                          | -               |
| 3          | 3          | 3          | -            | XT1                                    | -         | -             | -                             | -                     | -                                          | -               |
| 4          | 4          | 4          | D3           | VSS/AVSS                               | -         | -             | -                             | -                     | -                                          | -               |
| 5          | 5          | 5          | D2           | VCC/AVCC                               | -         | -             | -                             | -                     | -                                          | -               |
| 6          | 6          | 6          | C2           | NMI                                    | P200      | -             | -                             | -                     | -                                          | NMI             |
| 7          | 7          | _          | _            | _                                      | P201      | -             | -                             | -                     | -                                          | IRQ3_C          |
| 8          | 8          | -          | -            | CLKOUT_B                               | P202      | -             | RIN0                          | -                     | -                                          | IRQ2_C          |
| 9          | -          | -          | -            | -                                      | P204      | -             | -                             | SCK21/SCL21           | -                                          | -               |
| 10         | _          | _          | _            | _                                      | P205      | _             | -                             | SI21/SDA21            | _                                          | -               |
| 11         | -          | -          | -            | -                                      | P206      | _             | -                             | SO21                  | _                                          | -               |
| 12         | -          | _          | _            | _                                      | P307      | _             | -                             | _                     | _                                          | -               |
| 13         | 9          | 7          | D1           | MD                                     | P203      | _             | -                             | _                     | _                                          | -               |
| 14         | 10         | 8          | C1           | RES#                                   | _         | -             | -                             | -                     | -                                          | -               |
| 15         | 11         | 9          | B1           | EXTAL/TCKC                             | P300      | TI07_A/TO07_A | -                             | SCK00/SCL00           | -                                          | IRQ0_A          |
| 16         | 12         | 10         | B2           | TMSC                                   | P301      | TI06/TO06     | -                             | SI00/SDA00/<br>RxD0_A | _                                          | IRQ1_A          |
| 17         | 13         | 11         | A2           | -                                      | P302      | TI03_B/TO03_B | SCLA0_A                       | TxD0_B                | VCOUT1                                     | IRQ3_B          |
| 18         | 14         | 12         | A1           | CLKOUT_A                               | P303      | TI04/TO04     | SDAA0_A                       | RxD0_B                | _                                          | IRQ2_B          |
| 19         | -          | -          | -            | -                                      | P304      | -             | -                             | SO01                  | -                                          | KR00            |
| 20         | -          | _          | _            | _                                      | P305      | _             | -                             | SI01/SDA01            | _                                          | KR01            |
| 21         | _          | -          | _            | _                                      | P207      | -             | -                             | SCK01/SCL01           | -                                          | KR02            |
| 22         | -          | _          | _            | _                                      | P306      | -             | -                             | -                     | _                                          | KR03            |
| 23         | 15         | -          | -            | -                                      | P108      | -             | -                             | -                     | -                                          | IRQ4_B/KR04     |
| 24         | 16         | -          | -            | -                                      | P109      | -             | -                             | -                     | -                                          | IRQ5_B/KR05     |
| 25         | 17         | 13         | A3           | _                                      | P100      | TI05/TO05     | -                             | SO00/TxD0_A           | -                                          | IRQ6_C          |
| 26         | 18         | 14         | _            | _                                      | P101      | TI02_B/TO02_B | -                             | SCK20/SCL20           | -                                          | IRQ7_C          |
| 27         | 19         | -          | -            | -                                      | P110      | -             | -                             | -                     | -                                          | IRQ7_B          |
| 28         | 20         | -          | -            | -                                      | P111      | -             | -                             | -                     | -                                          | IRQ6_B          |
| 29         | 21         | 15         | _            | -                                      | P102      | TI01/TO01     | SCLA0_B                       | SI20/SDA20/<br>RxD2   | -                                          | IRQ2_A          |
| 30         | 22         | 16         | _            | -                                      | P103      | TI02_A/TO02_A | SDAA0_B                       | SO20/TxD2             | _                                          | -               |
| 31         | -          | _          | _            | _                                      | P011      | TI07_B/TO07_B | SCLA1/CLKA0                   | _                     | _                                          | -               |
| 32         | -          | _          | _            | _                                      | P010      | _             | SDAA1/RxDA0                   | _                     | _                                          | -               |
| 33         | -          | _          | _            | _                                      | P009      | _             | TxDA0                         | SCK10/SCL10           | _                                          | -               |
| 34         | -          | _          | _            | _                                      | P008      | _             | RxDA1                         | SI10/SDA10            | _                                          | -               |
| 35         | 23         | 17         | -            | -                                      | P104      | _             | -                             | SCK11/SCL11           | IVREF1                                     | -               |
| 36         | 24         | 18         | _            | -                                      | P105      | RTC1HZ        | -                             | SI11/SDA11            | ANI18/VCOUT0                               | -               |
| 37         | 25         | 19         | _            | -                                      | P106      | -             | -                             | SO11                  | ANI19/IVCMP0                               | -               |
| 38         | 26         | 20         | A4           | CACREF                                 | P107      | TI03_A/TO03_A | -                             | -                     | IVCMP1                                     | -               |
| 39         | -          | _          | _            | _                                      | P403      | _             | TxDA1                         | SO10                  | _                                          | -               |
| 40         | _          | _          |              | _                                      | P402      | -             | CLKA1                         | -                     | _                                          | -               |
| 41         | 27         | 21         | B3           | _                                      | P001      | TI00          | -                             | TxD1                  | ANI17/DACOUT1                              | IRQ5_A          |
| 42         | 28         | 22         | В4           | _                                      | P000      | ТО00          | -                             | RxD1                  | ANI16/<br>DACOUT0/<br>IVREF0 <sup>*1</sup> | IRQ6_A          |



#### Table 1.13 Pin list (2 of 2)

| Pin number |            |            |              |                                        |           | Timers   | Communicatio      | n interfaces | Analogs          |                 |
|------------|------------|------------|--------------|----------------------------------------|-----------|----------|-------------------|--------------|------------------|-----------------|
| QFN 48-pin | QFN 32-pin | QFN 24-pin | WLCSP 16-pin | Power, System,<br>Clock, Debug,<br>CAC | I/O ports | TAU, RTC | REMC, IICA, UARTA | SAU          | ADC12, DAC8, CMP | Interrupt, KINT |
| 43         | 29         | _          | _            | _                                      | P007      | _        | _                 | _            | ANI5             | IRQ3_A          |
| 44         | 30         | -          | -            | -                                      | P006      | _        | -                 | _            | ANI4             | IRQ4_A          |
| 45         | -          | -          | -            | -                                      | P401      | _        | _                 | -            | ANI3             | _               |
| 46         | -          | -          | -            | -                                      | P400      | -        | -                 | _            | ANI2             | -               |
| 47         | 31         | 23         | C4           | AVREFM                                 | P003      | _        | _                 | _            | ANI1             | IRQ7_A          |
| 48         | 32         | 24         | C3           | AVREFP                                 | P002      | _        | _                 | _            | ANI0             | _               |

Note: Several pin names have the added suffix of \_A, \_B, and \_C. The suffix can be ignored when assigning functionality. Note 1. IVREF0 is not supported in WLCSP 16-pin



# 2. Electrical Characteristics

Unless otherwise specified, the electrical characteristics of the MCU are defined under the following conditions:

VCC = 1.6 to 5.5 V

VSS = 0 V,  $Ta = T_{opr}$ 

Figure 2.1 shows the timing conditions.



#### Figure 2.1 Input or output timing measurement conditions

The measurement conditions of the timing specifications for each peripheral are recommended for the best peripheral operation. However, make sure to adjust driving abilities for each pin to meet the conditions of your system.

Each function pin used for the same function must select the same drive ability. If the I/O drive ability of each function pin is mixed, the AC characteristics of each function are not guaranteed.

### 2.1 Absolute Maximum Ratings

#### Table 2.1 Absolute maximum ratings

| Parameter                           | Symbol           | Value             | Unit |
|-------------------------------------|------------------|-------------------|------|
| Power supply voltage                | VCC              | -0.5 to +6.5      | V    |
| Input voltage                       | V <sub>in</sub>  | -0.3 to VCC + 0.3 | V    |
| Analog input voltage                | V <sub>AN</sub>  | -0.3 to VCC + 0.3 | V    |
| Operating temperature <sup>*1</sup> | T <sub>opr</sub> | -40 to +125       | °C   |
| Storage temperature                 | T <sub>stg</sub> | -55 to +140       | °C   |

Note 1. See section 2.2.1. Tj/Ta Definition.

#### Caution: Permanent damage to the MCU may result if absolute maximum ratings are exceeded.

To preclude any malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, and between the AVREFP and AVREFM pins when AVREFP is selected as the high potential reference voltage for the ADC12. Place capacitors of the following value as close as possible to every power supply pin and use the shortest and heaviest possible traces:

- VCC and VSS: about 0.1 µF
- AVREFP and AVREFM: about 0.1 µF



## Also, connect capacitors as stabilization capacitance.

### Connect the VCL pin to a VSS pin by a 4.7 $\mu F$ capacitor. Each capacitor must be placed close to the pin.

Table 2.2 Recommended operating conditions

| Parameter             | Symbol | Min | Тур | Max | Unit |
|-----------------------|--------|-----|-----|-----|------|
| Power supply voltages | VCC    | 1.6 | —   | 5.5 | V    |
|                       | VSS    |     | 0   | _   | V    |

## 2.2 DC Characteristics

## 2.2.1 Tj/Ta Definition

#### Table 2.3DC characteristics

Conditions: Products with operating temperature (Ta) -40 to +105°C

| Parameter                        | Symbol | Тур | Мах | Unit | Test conditions                                                             |
|----------------------------------|--------|-----|-----|------|-----------------------------------------------------------------------------|
| Permissible junction temperature | Тј     |     | 140 | °C   | High-speed mode<br>Middle-speed mode<br>Low-speed mode<br>Subosc-speed mode |

Note: Make sure that Tj = T<sub>a</sub> +  $\theta$ ja × total power consumption (W), where total power consumption = (VCC - V<sub>OH</sub>) ×  $\Sigma$ I<sub>OH</sub> + V<sub>OL</sub> ×  $\Sigma$ I<sub>OL</sub> + I<sub>CC</sub>max × VCC.

## 2.2.2 I/O V<sub>IH</sub>, V<sub>IL</sub>

### Table 2.4 I/O V<sub>IH</sub>, V<sub>IL</sub>

Conditions: VCC = 1.6 to 5.5 V

| Parameter                               |                                        | Symbol          | Min       | Тур | Max       | Unit | Test<br>Conditions |
|-----------------------------------------|----------------------------------------|-----------------|-----------|-----|-----------|------|--------------------|
| Schmitt trigger input 5V-tolerant ports |                                        | V <sub>IH</sub> | VCC × 0.7 | —   | 5.8       | V    | —                  |
| vonage                                  | voltage (P010, P011, P101, P102, P103) |                 | _         | _   | VCC × 0.3 |      |                    |
|                                         | RES, NMI                               | V <sub>IH</sub> | VCC × 0.8 | _   | _         |      | _                  |
|                                         | Other peripheral input pins            | V <sub>IL</sub> | _         | _   | VCC × 0.2 |      | _                  |

## 2.2.3 I/O I<sub>OH</sub>, I<sub>OL</sub>

### Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (1 of 2)

Conditions: VCC = 1.6 to 5.5 V

| Parameter                       |                                                                 | Symbol          | Min | Тур | Max  | Unit | Test conditions |
|---------------------------------|-----------------------------------------------------------------|-----------------|-----|-----|------|------|-----------------|
| Permissible output current      | ANI0-5 ports                                                    | I <sub>OH</sub> | —   | —   | -4.0 | mA   | —               |
| (average value per pin)         | ge value per pin) (P002 to P003, P006 to P007,<br>P400 to P401) |                 | —   | —   | 8.0  | mA   |                 |
|                                 | 5V-tolerant ports<br>(P010 to P011, P101 to P103)               | I <sub>OH</sub> | —   | —   | -4.0 | mA   | —               |
|                                 |                                                                 | I <sub>OL</sub> | —   | —   | 8.0  | mA   |                 |
| Other output pins <sup>*1</sup> |                                                                 | I <sub>OH</sub> | —   | —   | -4.0 | mA   | —               |
|                                 |                                                                 | I <sub>OL</sub> | _   | _   | 20.0 | mA   |                 |



# Table 2.5 I/O I<sub>OH</sub>, I<sub>OL</sub> (2 of 2) Conditioner V/OO = 4.0 to 5.5 V/

| Parameter                            | Symbol                                        | Min                    | Тур | Max | Unit  | Test conditions |                    |
|--------------------------------------|-----------------------------------------------|------------------------|-----|-----|-------|-----------------|--------------------|
| Permissible output current           | Total of ANI0-5 ports                         | ΣI <sub>OH (max)</sub> | —   | —   | -24.0 | mA              | VCC = 2.7 to 5.5 V |
| (max value total pins) <sup>*1</sup> | (P002 to P003, P006 to P007,<br>P400 to P401) |                        | —   | —   | -6.0  | mA              | VCC = 1.8 to 2.7 V |
|                                      | ,                                             |                        | —   | —   | -3.0  | mA              | VCC = 1.6 to 1.8 V |
|                                      |                                               | ΣI <sub>OL (max)</sub> | _   | —   | 48.0  | mA              | VCC = 2.7 to 5.5V  |
|                                      |                                               |                        | —   | —   | 3.6   | mA              | VCC = 1.8 to 2.7 V |
|                                      |                                               |                        | —   | _   | 1.8   | mA              | VCC = 1.6 to 1.8 V |
|                                      | 5V-tolerant ports                             | ΣI <sub>OH (max)</sub> | —   | _   | -20.0 | mA              | VCC = 2.7 to 5.5V  |
|                                      | (P010 to P011, P101 to P103)                  |                        | _   | _   | -5.0  | mA              | VCC = 1.8 to 2.7 V |
|                                      |                                               |                        | _   | _   | -2.0  | mA              | VCC = 1.6 to 1.8 V |
|                                      |                                               | ΣI <sub>OL (max)</sub> | _   | —   | 40.0  | mA              | VCC = 2.7 to 5.5 V |
|                                      |                                               |                        | _   | —   | 3.0   | mA              | VCC = 1.8 to 2.7 V |
|                                      |                                               |                        | —   | —   | 1.5   | mA              | VCC = 1.6 to 1.8 V |
|                                      | Total of other output ports                   | ΣI <sub>OH (max)</sub> | _   | —   | -30.0 | mA              | VCC = 2.7 to 5.5 V |
|                                      |                                               |                        | —   | —   | -12.0 | mA              | VCC = 1.8 to 2.7 V |
|                                      |                                               |                        | —   | —   | -6.0  | mA              | VCC = 1.6 to 1.8 V |
|                                      |                                               | ΣI <sub>OL (max)</sub> | —   | —   | 50.0  | mA              | VCC = 2.7 to 5.5 V |
|                                      |                                               |                        | —   | —   | 9.0   | mA              | VCC = 1.8 to 2.7 V |
|                                      |                                               |                        | _   | —   | 4.5   | mA              | VCC = 1.6 to 1.8 V |
|                                      | Total of all output pin                       | ΣI <sub>OH (max)</sub> | _   | —   | -50.0 | mA              | —                  |
|                                      |                                               | ΣI <sub>OL (max)</sub> | —   | —   | 95.0  | mA              |                    |

Note 1. Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and I<sub>OH</sub> = -30.0 mA

Total output current of pins =  $(-30.0 \times 0.7)/(80 \times 0.01) \cong -26.2$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

#### Caution: To protect the reliability of the MCU, the output current values should not exceed the values in Table 2.5.

## 2.2.4 I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics

### Table 2.6 I/O V<sub>OH</sub>, V<sub>OL</sub> (1)

Conditions: VCC = 4.0 to 5.5 V

| Parameter         |                                          | Symbol          | Min       | Тур | Мах | Unit | Test conditions           |
|-------------------|------------------------------------------|-----------------|-----------|-----|-----|------|---------------------------|
| Output<br>voltage | Output pins <sup>*1</sup>                | V <sub>OH</sub> | VCC - 0.8 | —   | -   | V    | I <sub>OH</sub> = -4.0 mA |
|                   | P002 to P003, P006 to P007, P400 to P401 | V <sub>OL</sub> | _         |     | 0.8 |      | I <sub>OL</sub> = 8.0 mA  |
|                   | P010 to P011, P101 to P103               | V <sub>OL</sub> | _         | _   | 0.8 |      | I <sub>OL</sub> = 8.0 mA  |
|                   | Other output pins <sup>*1</sup>          | V <sub>OL</sub> | —         | —   | 1.2 |      | I <sub>OL</sub> = 20.0 mA |

Note 1. Except for Ports P200, which are input ports, and XT1 and XT2, which are SOSC ports.

### Table 2.7 I/O V<sub>OH</sub>, V<sub>OL</sub> (2)

Conditions: VCC = 2.7 to 4.0 V

| Parameter         |                           | Symbol          | Min       | Тур | Мах | Unit | Test conditions           |
|-------------------|---------------------------|-----------------|-----------|-----|-----|------|---------------------------|
| Output<br>voltage | Output pins <sup>*1</sup> | V <sub>OH</sub> | VCC - 0.8 | —   | _   | V    | I <sub>OH</sub> = -4.0 mA |
|                   | Output pins <sup>*1</sup> | V <sub>OL</sub> | _         | —   | 0.8 |      | I <sub>OL</sub> = 8.0 mA  |



Note 1. Except for Ports P200, which are input ports, and XT1 and XT2, which are SOSC ports.

### Table 2.8 I/O V<sub>OH</sub>, V<sub>OL</sub> (3)

Conditions: VCC = 1.6 to 2.7 V

| Parameter      | Parameter                 |                 | Min       | Тур | Max | Unit | Test Conditions                     |
|----------------|---------------------------|-----------------|-----------|-----|-----|------|-------------------------------------|
| Output voltage | Output pins <sup>*1</sup> | V <sub>OH</sub> | VCC - 0.5 | —   | —   | V    | IOH = -1.0 mA<br>VCC = 1.8 to 2.7 V |
|                |                           |                 | VCC - 0.5 | _   | _   |      | IOH = -0.5 mA<br>VCC = 1.6 to 1.8 V |
|                | Output pins <sup>*1</sup> | V <sub>OL</sub> | —         | _   | 0.4 |      | IOL = 0.6 mA<br>VCC = 1.8 to 2.7 V  |
|                |                           |                 | —         | —   | 0.4 |      | IOL = 0.3 mA<br>VCC = 1.6 to 1.8 V  |

Note 1. Except for Ports P200, which are input ports, and XT1 and XT2, which are SOSC ports.

#### Table 2.9I/O other characteristics

Conditions: VCC = 1.6 to 5.5 V

| Parameter                                       |                                                                     | Symbol             | Min  | Тур | Max   | Unit | Test conditions                                  |
|-------------------------------------------------|---------------------------------------------------------------------|--------------------|------|-----|-------|------|--------------------------------------------------|
| Constant low-level current output <sup>*1</sup> | P100, P302, P303                                                    | CCDI <sub>OL</sub> | 1.15 | 2   | 2.87  | mA   | PmnPFS.DSCR<br>= b00, VCC =<br>4.0 V to 5.5 V    |
|                                                 |                                                                     |                    | 0.97 | 1.7 | 2.59  | mA   | PmnPFS.DSCR<br>= b00, VCC =<br>2.7 V to 4.0 V    |
|                                                 |                                                                     |                    | 2.95 | 5   | 6.97  | mA   | PmnPFS.DSCR<br>= b01, VCC =<br>4.0 V to 5.5 V    |
|                                                 |                                                                     |                    | 2.64 | 4.2 | 6.38  | mA   | PmnPFS.DSCR<br>= b01, VCC =<br>3.0 V to 4.0 V    |
|                                                 |                                                                     |                    | 5.97 | 10  | 13.48 | mA   | PmnPFS.DSCR<br>= b1x, VCC =<br>4.0 V to 5.5 V    |
|                                                 |                                                                     |                    | 5.6  | 8.5 | 12.38 | mA   | PmnPFS.DSCR<br>= b1x, VCC =<br>3.3 V to 4.0 V    |
| Input leakage current                           | RES, P200, XT1, XT2                                                 | I <sub>in</sub>    | _    | _   | 1.0   | μA   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Three-state leakage<br>current (off state)      | 5V-tolerant ports<br>(P010 to P011, P101 to P103)                   | I <sub>TSI</sub>   | _    | —   | 1.0   | μA   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = 5.8 V |
|                                                 | Other ports<br>(except for P200, XT1, XT2 and<br>5V-tolerant ports) |                    | —    | _   | 1.0   | μΑ   | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC   |
| Input pull-up resistor                          | All ports<br>(except for P200, XT1, XT2)                            | R <sub>U</sub>     | 10   | 20  | 100   | kΩ   | V <sub>in</sub> = 0 V                            |
| Input capacitance                               | P200                                                                | C <sub>in</sub>    | —    | —   | 30    | pF   | V <sub>in</sub> = 0 V                            |
|                                                 | Other input pins                                                    | ]                  | —    | _   | 15    |      | f = 1 MHz<br>T <sub>a</sub> = 25°C               |

Note 1. The listed currents apply when the output current control function is enabled.



## 2.2.5 Operating and Standby Current

## Table 2.10Operating and standby current (1) (1 of 2)

Conditions <sup>\*1 \*2</sup>: VCC = 1.6 to 5.5 V

| Parameter |                                     |                |                                                                                           |               | Symbol          | Typ <sup>*11</sup> | Max  | Unit | Test<br>Conditions |
|-----------|-------------------------------------|----------------|-------------------------------------------------------------------------------------------|---------------|-----------------|--------------------|------|------|--------------------|
| Supply    | High-                               | Normal         | All peripheral clocks                                                                     | ICLK = 48 MHz | I <sub>CC</sub> | 7.80               | _    | mA   | *9 *12             |
| current*3 | speed<br>mode <sup>*4</sup>         | mode           | disabled, CoreMark code executing from                                                    | ICLK = 32 MHz |                 | 6.45               | _    | _    | *9                 |
|           |                                     |                | flash <sup>*7</sup>                                                                       | ICLK = 16 MHz |                 | 4.00               | _    |      |                    |
|           |                                     |                |                                                                                           | ICLK = 8 MHz  |                 | 2.70               | _    |      |                    |
|           |                                     |                | All peripheral clocks<br>enabled, code<br>executing from flash <sup>*7</sup>              | ICLK = 48 MHz |                 | -                  | 17.4 |      | *12                |
|           |                                     | Sleep<br>mode  | All peripheral clocks                                                                     | ICLK = 48 MHz | _               | 1.80               | -    |      | *9                 |
|           |                                     |                | disabled <sup>*7</sup>                                                                    | ICLK = 32 MHz |                 | 1.40               | _    |      |                    |
|           |                                     |                |                                                                                           | ICLK = 16 MHz |                 | 1.00               | _    | _    |                    |
|           |                                     |                |                                                                                           | ICLK = 8 MHz  | -               | 0.80               | _    |      |                    |
|           |                                     |                | All peripheral clocks                                                                     | ICLK = 48 MHz |                 | 3.70               | _    |      | *10                |
|           |                                     |                | enabled <sup>*7</sup>                                                                     | ICLK = 32 MHz |                 | 2.60               | _    |      |                    |
|           |                                     |                |                                                                                           | ICLK = 16 MHz |                 | 1.65               | _    |      |                    |
|           |                                     |                |                                                                                           | ICLK = 8 MHz  |                 | 1.10               | _    | _    |                    |
|           |                                     | Increase d     | uring BGO operation <sup>*8</sup>                                                         | 1             |                 | 1.95               | _    | _    | _                  |
|           | Middle-                             | Normal         | All peripheral clocks<br>disabled, CoreMark<br>code executing from<br>flash <sup>*7</sup> | ICLK = 24 MHz | I <sub>CC</sub> | 4.80               | _    | mA   | *9                 |
|           | speed<br>mode <sup>*4</sup>         | mode           |                                                                                           | ICLK = 4 MHz  |                 | 1.35               | -    |      |                    |
|           |                                     |                | All peripheral clocks<br>enabled, code<br>executing from flash <sup>*7</sup>              | ICLK = 24 MHz |                 | -                  | 10.1 | _    | *10                |
|           |                                     | Sleep          | All peripheral clocks                                                                     | ICLK = 24 MHz |                 | 1.20               | _    |      | *9                 |
|           |                                     | mode           | disabled <sup>*7</sup>                                                                    | ICLK = 4 MHz  | _               | 0.70               | _    |      |                    |
|           |                                     |                | All peripheral clocks enabled <sup>*7</sup>                                               | ICLK = 24 MHz |                 | 2.20               | —    |      | *10                |
|           |                                     | Increase d     | uring BGO operation <sup>*8</sup>                                                         | I             |                 | 2.05               | -    |      | _                  |
| s         | Low-<br>speed<br>mode <sup>*5</sup> | Normal<br>mode | All peripheral clocks<br>disabled, CoreMark<br>code executing from<br>flash <sup>*7</sup> | ICLK = 1 MHz  | I <sub>CC</sub> | 0.35               | _    | mA   | *9                 |
|           |                                     |                | All peripheral clocks<br>enabled, code<br>executing from flash <sup>*7</sup>              | ICLK = 1 MHz  |                 | _                  | 2.8  |      | *10                |
|           |                                     | Sleep<br>mode  | All peripheral clocks disabled <sup>*7</sup>                                              | ICLK = 1 MHz  |                 | 0.20               | _    |      | *9                 |
|           |                                     |                |                                                                                           | ICLK = 1 MHz  |                 | 0.25               | -    |      | *10                |



#### Table 2.10Operating and standby current (1) (2 of 2)

Conditions  $^{*1}$   $^{*2}$ : VCC = 1.6 to 5.5 V

| Parameter                       |                                        |                |                                                                              |                   | Symbol          | Typ <sup>*11</sup> | Max | Unit | Test<br>Conditions |
|---------------------------------|----------------------------------------|----------------|------------------------------------------------------------------------------|-------------------|-----------------|--------------------|-----|------|--------------------|
| Supply<br>current <sup>*3</sup> | Subosc-<br>speed<br>mode <sup>*6</sup> | Normal<br>mode | All peripheral clocks<br>enabled, code<br>executing from flash <sup>*7</sup> | ICLK = 32.768 kHz | I <sub>CC</sub> | _                  | 1.6 | mA   | *10                |
|                                 |                                        | Sleep<br>mode  | All peripheral clocks disabled <sup>*7</sup>                                 | ICLK = 32.768 kHz |                 | 2.30               | —   | μA   | *10                |
|                                 |                                        |                | All peripheral clocks enabled <sup>*7</sup>                                  | ICLK = 32.768 kHz |                 | 3.65               | _   |      | *10                |

Note 1. Conditions for high-speed mode are VCC = 1.8 to 5.5 V.

Note 2. Conditions for middle-speed mode are VCC = 1.8 to 5.5 V when ICLK = 24 MHz.

 Note 3. Supply current is the total current flowing into VCC, including analog power supply current. Supply current values apply when internal pull-up MOSs are in the off state and these values do not include output charge/discharge current from any of the pins.
 Note 4. The clock source is HOCO.

Note 5. The clock source is MOCO.

Note 6. The clock source is the sub-clock oscillator.

Note 7. This does not include BGO operation.

Note 8. This is the increase for programming or erasure of the flash memory for data storage during program execution.

Note 9. PCLKB is set to be divided by 64.

Note 10. PCLKB is the same frequency as that of ICLK.

Note 11. VCC = 3.3 V.

Note 12. The prefetch is operating.



| Table 2.11 | Operating and standby current (2) |
|------------|-----------------------------------|
|------------|-----------------------------------|

| Parame | ter                                                                             |                  |                                                                                          |                        | Symbol          | Typ <sup>*3</sup> | Max | Unit                                                                                                                            | Test conditions                                                                                                               |
|--------|---------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------|------------------------|-----------------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Supply | Software                                                                        | Peripheral       | All SRAM                                                                                 | T <sub>a</sub> = 25°C  | I <sub>CC</sub> | 0.30              | 1.8 | μA                                                                                                                              | —                                                                                                                             |
| urrent | Standby<br>mode <sup>*2</sup>                                                   | modules stop     | (0x2000_0000 to<br>0x2000_0FFF and                                                       | T <sub>a</sub> = 55°C  |                 | 0.45              | 5.1 |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  | 0x2000_4000 to<br>0x2000_6FFF) is on                                                     | T <sub>a</sub> = 85°C  |                 | 1.15              | 20  |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  |                                                                                          | T <sub>a</sub> = 105°C |                 | 2.75              | 48  |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  |                                                                                          | T <sub>a</sub> = 125°C |                 | 6.95              | 112 |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  | 8KB SRAM                                                                                 | T <sub>a</sub> = 25°C  |                 | 0.30              | 1.8 |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  | (0x2000_0000 to<br>0x2000_0FFF and                                                       | T <sub>a</sub> = 55°C  |                 | 0.45              | 4.8 |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  | 0x2000_4000 to<br>0x2000_4FFF) is on                                                     | T <sub>a</sub> = 85°C  |                 | 1.15              | 19  |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  |                                                                                          | T <sub>a</sub> = 105°C | _               | 2.75              | 47  |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 |                  |                                                                                          | T <sub>a</sub> = 125°C |                 | 6.95              | 108 |                                                                                                                                 |                                                                                                                               |
|        |                                                                                 | Increment for RT | C operation with low-spe                                                                 |                        | 0.65            | -                 |     | _                                                                                                                               |                                                                                                                               |
|        |                                                                                 |                  | Increment for RTC operation in normal op<br>mode with sub-clock oscillator <sup>*4</sup> |                        |                 | 0.23              |     |                                                                                                                                 | SOMCR.SODRV<br>1:0] are 11b (Lov<br>power mode 3)<br>RTCC0.RTC128<br>N is 0 (RTC<br>operation in<br>normal operation<br>mode) |
|        |                                                                                 |                  |                                                                                          |                        | 0.97            | _                 |     | SOMCR.SODR<br>1:0] are 00b<br>(normal mode)<br>RTCC0.RTC12i<br>N is 0 (RTC<br>operation in<br>normal operatio<br>mode)          |                                                                                                                               |
|        | Increment for RTC operation in low-co<br>clock mode with sub-clock oscillator*4 |                  | imption                                                                                  | 4                      | 0.22            | _                 |     | SOMCR.SODR<br>1:0] are 11b (Lc<br>power mode 3)<br>RTCC0.RTC12<br>N is 1 (RTC<br>operation in low<br>consumption<br>clock mode) |                                                                                                                               |
|        |                                                                                 |                  |                                                                                          |                        |                 | 0.95              | -   |                                                                                                                                 | SOMCR.SODR<br>1:0] are 00b<br>(normal mode)<br>RTCC0.RTC12t<br>N is 1 (RTC<br>operation in low<br>consumption<br>clock mode)  |

Note 1. Supply current is the total current flowing into VCC, including analog power supply current. Supply current values apply when internal pull-up MOSs are in the off state and these values do not include output charge/discharge current from any of the pins. Note 2. The IWDT and LVD are not operating.

Note 3. VCC = 3.3 V.

Note 4. Includes the low-speed on-chip oscillator or sub-oscillation circuit current.



#### Table 2.12 Operating and standby current (3)

Conditions  $^{*1}$ ,  $^{*2}$ : VCC = 1.6 to 5.5 V

| Parameter                            |                                 |                                                            | Symbol             | Min | Тур               | Max  | Unit | Test conditions                                              |
|--------------------------------------|---------------------------------|------------------------------------------------------------|--------------------|-----|-------------------|------|------|--------------------------------------------------------------|
| Analog power supply current          | During 12-bit A/D conversion)   | ersion (at high-speed                                      | IVCCADC            | —   | —                 | 1.44 | mA   | —                                                            |
|                                      | During 12-bit A/D conversion)   | ersion (at low-power                                       |                    | _   | —                 | 0.78 | mA   | -                                                            |
|                                      | CMP enabled (at high-s channel) | speed mode, per                                            | IVCCCMP            | _   | 6.0               | -    | μA   | -                                                            |
|                                      | CMP enabled (at low-s channel)  | peed mode, per                                             |                    | _   | 2.0               | —    | μA   | -                                                            |
|                                      | DAC8 enabled (per cha           | annel) <sup>*1</sup>                                       | IVCCDAC            | —   | —                 | 0.5  | mA   | —                                                            |
| Reference<br>power supply<br>current | During 12-bit A/D conve         | I <sub>REFH</sub>                                          | -                  | -   | 0.15              | mA   | _    |                                                              |
| Temperature Ser                      | nsor (TSN) operating curr       | ent <sup>*2</sup>                                          | I <sub>TSN</sub>   | —   | 0.13              | —    | mA   | —                                                            |
| 12-bit A/D conve                     | rter internal reference vo      | tage current <sup>*2</sup>                                 | I <sub>ADREF</sub> | -   | 0.13              | —    | mA   | —                                                            |
| Output current co                    | ontrol operating current        | CCDE register is not 0x00                                  | I <sub>CCDA</sub>  | -   | 120 <sup>*3</sup> | -    | μA   | -                                                            |
|                                      |                                 | Per single output<br>current control<br>port <sup>*4</sup> | I <sub>CCDP</sub>  | -   | 30                | -    |      | Setting of the<br>low-level output<br>current: Hi-Z          |
|                                      |                                 |                                                            |                    | _   | 200               | _    |      | Setting of the<br>low-level output<br>current: 2 to 15<br>mA |

Note 1. Conditions for DAC8 use are VCC = 2.7 to 5.5 V

Note 2. Conditions for TSN and internal reference voltage use are VCC = 1.8 to 5.5 V

Note 3. This current is added to the supply current when the output voltage control port is set at CCDIOL typical current CCTRM.IADJ setting if VCC = 4 V

Note 4. This current does not include the current flowing into the I/O port pins

## 2.2.6 VCC Rise and Fall Gradient and Ripple Frequency

#### Table 2.13 Rise and fall gradient characteristics

Conditions: VCC = 0 to 5.5 V

| Parameter       |                                                          | Symbol | Min  | Тур | Max | Unit | Test conditions |
|-----------------|----------------------------------------------------------|--------|------|-----|-----|------|-----------------|
| Power-on VCC    | Voltage monitor 0 reset disabled at startup              | SrVCC  | 0.02 | —   | 2   | ms/V | —               |
| rising gradient | Voltage monitor 0 reset enabled at startup <sup>*1</sup> |        |      |     | —   |      |                 |

Note 1. When OFS1.LVDAS = 0.

#### Table 2.14 Rising and falling gradient and ripple frequency characteristics

Conditions: VCC = 1.6 to 5.5 V

The ripple voltage must meet the allowable ripple frequency  $f_{r(VCC)}$  within the range between the VCC upper limit (5.5 V) and lower limit (1.6 V).

When the VCC change exceeds VCC ± 10%, the allowable voltage change rising and falling gradient dt/dVCC must be met.

| Parameter                                            | Symbol              | Min | Тур | Max | Unit | Test conditions                                 |
|------------------------------------------------------|---------------------|-----|-----|-----|------|-------------------------------------------------|
| Allowable ripple frequency                           | f <sub>r(VCC)</sub> | —   | _   | 10  | kHz  | Figure 2.2<br>$V_r (VCC) \le VCC \times 0.2$    |
|                                                      |                     | _   | _   | 1   | MHz  | Figure 2.2<br>V <sub>r (VCC)</sub> ≤ VCC × 0.08 |
|                                                      |                     | _   | _   | 10  | MHz  | Figure 2.2<br>V <sub>r (VCC)</sub> ≤ VCC × 0.06 |
| Allowable voltage change rising and falling gradient | dt/dVCC             | 1.0 | —   | —   | ms/V | When VCC change exceeds VCC $\pm$ 10%           |





### 2.3 AC Characteristics

### 2.3.1 Frequency

#### Table 2.15 Operation frequency in high-speed mode

Conditions: VCC = 1.8 to 5.5 V

| Parameter |                                      |              |   | Min      | Тур | Max <sup>*3</sup> | Unit |
|-----------|--------------------------------------|--------------|---|----------|-----|-------------------|------|
|           | System clock (ICLK) <sup>*1 *2</sup> | 1.8 to 5.5 V | f | 0.032768 | _   | 48                | MHz  |
| frequency | Peripheral module clock (PCLKB)      | 1.8 to 5.5 V |   | —        | —   | 48                |      |

Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of ICLK must be ± 1.5% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 3. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.19.

#### Table 2.16 Operation frequency in middle-speed mode

Conditions: VCC = 1.6 to 5.5 V

| Parameter | Parameter                            |              |     |          | Тур | Max <sup>*3</sup> | Unit |
|-----------|--------------------------------------|--------------|-----|----------|-----|-------------------|------|
|           | System clock (ICLK) <sup>*1 *2</sup> | 1.8 to 5.5 V | f 0 | 0.032768 | —   | 24                | MHz  |
| frequency |                                      | 1.6 to 1.8 V |     | 0.032768 | —   | 4                 |      |
|           | Peripheral module clock (PCLKB)      | 1.8 to 5.5 V |     | _        | —   | 24                |      |
|           |                                      | 1.6 to 1.8 V |     | _        | _   | 4                 |      |

Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory. When using ICLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of ICLK must be ± 1.5% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 3. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.19.

#### Table 2.17 Operation frequency in low-speed mode

Conditions: VCC = 1.6 to 5.5 V

| Parameter                                              |                                      | Symbol | Min      | Тур | Max <sup>*3</sup> | Unit |  |
|--------------------------------------------------------|--------------------------------------|--------|----------|-----|-------------------|------|--|
|                                                        | System clock (ICLK) <sup>*1 *2</sup> | f      | 0.032768 | _   | 1                 | MHz  |  |
| frequency Peripheral module clock (PCLKB) 1.6 to 5.5 V |                                      |        |          | _   | _                 | 1    |  |

Note 1. The lower-limit frequency of ICLK is 1 MHz while programming or erasing the flash memory.

Note 2. The frequency accuracy of ICLK must be ± 1.5% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.



Note 3. The maximum value of operation frequency does not include internal oscillator errors. For details on the range for guaranteed operation, see Table 2.19.

| Table 2.18 | Operation frequency in Subosc-speed mode |
|------------|------------------------------------------|
|------------|------------------------------------------|

| Parameter |                                    |              | Symbol | Min     | Тур    | Мах     | Unit |
|-----------|------------------------------------|--------------|--------|---------|--------|---------|------|
|           | System clock (ICLK) <sup>*1</sup>  | 1.6 to 5.5 V | f      | 27.8528 | 32.768 | 37.6832 | kHz  |
| frequency | Peripheral module clock<br>(PCLKB) | 1.6 to 5.5 V |        | —       | —      | 37.6832 |      |

Note 1. Programming and erasing the flash memory is not possible.

## 2.3.2 Clock Timing

#### Table 2.19Clock timing

| Parameter                                                  | Symbol                                                            | Min     | Тур    | Max     | Unit | Test conditions                      |
|------------------------------------------------------------|-------------------------------------------------------------------|---------|--------|---------|------|--------------------------------------|
| EXTAL external clock input cycle time                      | t <sub>Xcyc</sub>                                                 | 50      | —      | —       | ns   | Figure 2.3                           |
| EXTAL external clock input high pulse width                | t <sub>XH</sub>                                                   | 20      | —      | —       | ns   | —                                    |
| EXTAL external clock input low pulse width                 | t <sub>XL</sub>                                                   | 20      | —      | _       | ns   | —                                    |
| EXTAL external clock rising time                           | t <sub>Xr</sub>                                                   | _       | —      | 5       | ns   | —                                    |
| EXTAL external clock falling time                          | t <sub>Xf</sub>                                                   | _       | —      | 5       | ns   | —                                    |
| EXTAL external clock input wait time <sup>*1</sup>         | t <sub>EXWT</sub>                                                 | 0.3     | —      | _       | μs   | —                                    |
| EXTAL external clock input frequency                       | f <sub>EXTAL</sub>                                                | —       | —      | 20      | MHz  | 1.8 ≤ VCC ≤ 5.5                      |
|                                                            |                                                                   | _       | —      | 4       | MHz  | 1.6 ≤ VCC < 1.8                      |
| LOCO clock oscillation frequency                           | f <sub>LOCO</sub>                                                 | 27.8528 | 32.768 | 37.6832 | kHz  | —                                    |
| LOCO clock oscillation stabilization time                  | t <sub>LOCO</sub>                                                 | _       | —      | 100     | μs   | Figure 2.4                           |
| IWDT-dedicated clock oscillation frequency                 | f <sub>ILOCO</sub>                                                | 12.75   | 15     | 17.25   | kHz  | —                                    |
| MOCO clock oscillation frequency                           | f <sub>MOCO</sub>                                                 | 6.8     | 8      | 9.2     | MHz  | —                                    |
| MOCO clock oscillation stabilization time                  | t <sub>MOCO</sub>                                                 | _       | —      | 1       | μs   | —                                    |
| HOCO clock oscillation frequency <sup>*5</sup>             | f <sub>HOCO24</sub>                                               | 23.64   | 24     | 24.36   | MHz  | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
|                                                            | f <sub>HOCO32</sub>                                               | 31.52   | 32     | 32.48   |      | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
|                                                            | f <sub>HOCO48</sub>                                               | 47.28   | 48     | 48.72   |      | Ta = -40 to 125°C<br>1.6 ≤ VCC ≤ 5.5 |
| HOCO clock oscillation stabilization time <sup>*3 *4</sup> | t <sub>HOCO24</sub><br>t <sub>HOCO32</sub><br>t <sub>HOCO48</sub> | -       | 6.7    | 7.7     | μs   | Figure 2.5                           |
| Sub-clock oscillator oscillation frequency                 | f <sub>SUB</sub>                                                  | —       | 32.768 | —       | kHz  | —                                    |
| Sub-clock oscillation stabilization time <sup>*2</sup>     | t <sub>SUBOSC</sub>                                               | _       | 0.5    | _       | s    | Figure 2.6                           |

Note 1. Time until the clock can be used after the external clock input stop bit (MOSCCR.MOSTP) is set to 0 (operating) when the external clock is stable.

Note 2. After changing the setting of the SOSCCR.SOSTP bit to start sub-clock oscillator operation, only start using the sub-clock oscillator after the sub-clock oscillation stabilization wait time elapsed. Use the oscillator wait time value recommended by the oscillator manufacturer.

Note 3. This is a characteristic when the HOCOCR.HCSTP bit is set to 0 (oscillation) in the MOCO stop state. When the HOCOCR.HCSTP bit is set to 0 (oscillation) during MOCO oscillation, this specification is shortened by 1 µs.

Note 4. Check OSCSF.HOCOSF to confirm whether stabilization time has elapsed.

Note 5. Accuracy at production test.





Figure 2.3 EXTAL external clock input timing



Figure 2.4 LOCO clock oscillation start timing



Figure 2.5 HOCO clock oscillation start timing (started by setting the HOCOCR.HCSTP bit)



Figure 2.6 Sub-clock oscillation start timing



## 2.3.3 Reset Timing

### Table 2.20Reset timing

| Parameter                                                                                                                                 | Symbol                      | Min                 | Тур | Max | Unit | Test<br>conditions |            |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|-----|-----|------|--------------------|------------|--|
| RES pulse width                                                                                                                           | At power-on                 | t <sub>RESWP</sub>  | 10  | —   | —    | ms                 | Figure 2.7 |  |
|                                                                                                                                           | Not at power-on             | t <sub>RESW</sub>   | 30  | —   | —    | μs                 | Figure 2.8 |  |
| Wait time after RES cancellation (at                                                                                                      | LVD0 enabled <sup>*1</sup>  | t <sub>RESWT</sub>  | —   | 0.9 | —    | ms                 | Figure 2.7 |  |
| power-on)                                                                                                                                 | LVD0 disabled <sup>*2</sup> | _                   | 0.2 | —   |      |                    |            |  |
| Wait time after RES cancellation (during                                                                                                  | LVD0 enabled <sup>*1</sup>  | t <sub>RESWT2</sub> | —   | 0.9 | —    | ms                 | Figure 2.8 |  |
| powered-on state)                                                                                                                         | LVD0 disabled <sup>*2</sup> |                     | _   | 0.2 | —    |                    |            |  |
| Wait time after internal reset                                                                                                            | LVD0 enabled <sup>*1</sup>  | t <sub>RESWT3</sub> | —   | 0.9 | —    | ms                 | Figure 2.9 |  |
| cancellation (Watchdog timer reset,<br>SRAM parity error reset, SRAM ECC<br>error reset, bus error reset, debug<br>reset, software reset) | LVD0 disabled <sup>*2</sup> |                     | _   | 0.2 | -    |                    |            |  |

Note 1. When OFS1.LVDAS = 0. Note 2. When OFS1.LVDAS = 1.



Figure 2.7 Reset input timing at power-on



Figure 2.8 Reset input timing (1)





#### Figure 2.9 Reset input timing (2)

#### 2.3.4 Wakeup Time

#### Table 2.21 Timing of recovery from low power modes (1)

| Parameter                                                                           | Parameter |                                                               |                                                                              |                    | Min | Тур | Max | Unit | Test conditions |
|-------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------|------------------------------------------------------------------------------|--------------------|-----|-----|-----|------|-----------------|
| Recovery High-<br>time from speed<br>Software mode<br>Standby<br>mode <sup>*1</sup> |           | External clock input                                          | System<br>clock<br>source<br>is<br>external<br>clock<br>input<br>(20<br>MHz) | t <sub>SBYEX</sub> | _   | 2.4 | 3.1 | μs   | Figure 2.10     |
|                                                                                     |           | System clock source is HOCO (H clock is 32 MHz) <sup>*2</sup> | System clock source is HOCO (HOCO clock is 32 MHz) <sup>*2</sup>             |                    | -   | 7.4 | 9.1 | μs   |                 |
|                                                                                     |           | System clock source is HOCO (H clock is 48 MHz) <sup>*3</sup> | System clock source is HOCO (HOCO clock is 48 MHz) <sup>*3</sup>             |                    |     | 7.2 | 8.9 | μs   |                 |
|                                                                                     |           | System clock source is MOCO (8                                | MHz)                                                                         | t <sub>SBYMO</sub> | —   | 4   | 5   | μs   |                 |

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

Note 2. The system clock is 32 MHz. Note 3. The system clock is 48 MHz.



| Parameter                                                          |                                              |                         |                                                                                          | Symbol             | Min     | Тур  | Max    | Unit | Test conditions |
|--------------------------------------------------------------------|----------------------------------------------|-------------------------|------------------------------------------------------------------------------------------|--------------------|---------|------|--------|------|-----------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode <sup>*1</sup> | Middle-<br>speed<br>mode                     | External clock<br>input | System clock<br>source is external<br>clock input (20<br>MHz)<br>VCC = 1.8 V to 5.5<br>V | t <sub>SBYEX</sub> | SBYEX — | 2.4  | 3.1 µs |      | Figure 2.10     |
|                                                                    |                                              |                         | System clock<br>source is external<br>clock input (20<br>MHz)<br>VCC = 1.6 V to 1.8<br>V |                    | _       | 11.7 | 13     |      |                 |
|                                                                    |                                              | System clock source is  | VCC = 1.8 V to 5.5<br>V                                                                  | t <sub>SBYHO</sub> | -       | 7.7  | 9.4    | μs   | _               |
|                                                                    |                                              | HOCO <sup>*2</sup>      | VCC = 1.6 V to 1.8<br>V                                                                  |                    | —       | 15.7 | 17.9   |      |                 |
|                                                                    | System clock<br>source is<br>MOCO (8<br>MHz) |                         | VCC = 1.8 V to 5.5<br>V                                                                  | t <sub>SBYMO</sub> | -       | 4    | 5      | μs   |                 |
|                                                                    |                                              |                         | VCC = 1.6 V to 1.8<br>V                                                                  | 1                  | -       | 7.2  | 9      |      |                 |

Table 2.22Timing of recovery from low power modes (2)

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

Note 2. The system clock is 24 MHz.

Table 2.23Timing of recovery from low power modes (3)

| Parameter                                                          |                       |                                | Symbol                                                                   | Min                | Тур | Max | Unit | Test conditions |             |
|--------------------------------------------------------------------|-----------------------|--------------------------------|--------------------------------------------------------------------------|--------------------|-----|-----|------|-----------------|-------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode <sup>*1</sup> | Low-<br>speed<br>mode | External clock input           | System<br>clock<br>source<br>is<br>external<br>clock<br>input (1<br>MHz) | tsbyex             | _   | 25  | 40   | μs              | Figure 2.10 |
|                                                                    |                       | System clock source is MOCO (1 | MHz)                                                                     | t <sub>SBYMO</sub> | -   | 26  | 40   | μs              |             |

Note 1. The division ratio of ICLK and PCLKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source.

| Table 2.24 | Timing of recovery from low power modes (4) |
|------------|---------------------------------------------|
|------------|---------------------------------------------|

| Parameter                                                          |                       | Symbol                                                               | Min                | Тур | Мах  | Unit | Test<br>conditions |             |
|--------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------|--------------------|-----|------|------|--------------------|-------------|
| Recovery<br>time from<br>Software<br>Standby<br>mode <sup>*1</sup> | Subosc-<br>speed mode | System clock<br>source is<br>sub-clock<br>oscillator<br>(32.768 kHz) | t <sub>SBYSC</sub> | _   | 0.85 | 1    | ms                 | Figure 2.10 |
|                                                                    |                       | System clock<br>source is<br>LOCO<br>(32.768 kHz)                    | t <sub>SBYLO</sub> | _   | 0.85 | 1.2  | ms                 |             |

Note 1. The sub-clock oscillator or LOCO itself continues oscillating in Software Standby mode during Subosc-speed mode.





 Table 2.25
 Timing of recovery from low power modes (5)

| Parameter                                                           |                                                                                                  | Symbol           | Min | Тур  | Мах  | Unit | Test<br>conditions |  |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|-----|------|------|------|--------------------|--|
| Recovery time<br>from Software<br>Standby mode<br>to Snooze<br>mode | High-speed<br>mode<br>System clock<br>source is<br>HOCO                                          | t <sub>SNZ</sub> | _   | 6.6  | 8.1  | μs   | Figure 2.11        |  |
|                                                                     | Middle-speed<br>mode<br>System clock<br>source is<br>HOCO (24<br>MHz)<br>VCC = 1.8 V to<br>5.5 V | t <sub>SNZ</sub> | _   | 6.7  | 8.2  | μs   |                    |  |
|                                                                     | Middle-speed<br>mode<br>System clock<br>source is<br>HOCO (24<br>MHz)<br>VCC = 1.6 V to<br>1.8 V | t <sub>SNZ</sub> |     | 10.8 | 12.9 | μs   |                    |  |
|                                                                     | Low-speed<br>mode<br>System clock<br>source is<br>MOCO (1 MHz)                                   | t <sub>SNZ</sub> | _   | 9.2  | 16   | μs   |                    |  |





#### Figure 2.11 Recovery time from Software Standby mode to Snooze mode

## 2.3.5 NMI and IRQ Noise Filter

#### Table 2.26NMI and IRQ noise filter

| Parameter | Symbol            | Min                                       | Тур | Мах | Unit | Test conditions             |                                 |  |  |  |  |
|-----------|-------------------|-------------------------------------------|-----|-----|------|-----------------------------|---------------------------------|--|--|--|--|
| NMI pulse | t <sub>NMIW</sub> | 200                                       | _   | —   | ns   | NMI digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |  |  |  |  |
| width     |                   | t <sub>Pcyc</sub> × 2 <sup>*1</sup>       | _   | _   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |  |  |  |  |
|           |                   | 200                                       | — — |     |      | NMI digital filter enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns |  |  |  |  |
|           |                   | t <sub>NMICK</sub> ×<br>3.5 <sup>*2</sup> | _   | _   |      |                             | t <sub>NMICK</sub> × 3 > 200 ns |  |  |  |  |
| IRQ pulse | t <sub>IRQW</sub> | 200                                       | _   | —   | ns   | IRQ digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |  |  |  |  |
| width     |                   | t <sub>Pcyc</sub> × 2 <sup>*1</sup>       | _   | —   |      |                             | t <sub>Pcyc</sub> × 2 > 200 ns  |  |  |  |  |
|           |                   | 200                                       | _   | —   |      | IRQ digital filter enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns |  |  |  |  |
|           |                   | t <sub>IRQCK</sub> ×<br>3.5 <sup>*3</sup> | _   | _   |      |                             | t <sub>IRQCK</sub> × 3 > 200 ns |  |  |  |  |

Note: 200 ns minimum in Software Standby mode.

Note: If the clock source is being switched it is needed to add 4 clock cycle of switched source.

Note 1. t<sub>Pcyc</sub> indicates the PCLKB cycle.

Note 2.  $t_{NMICK}$  indicates the cycle of the NMI digital filter sampling clock.

Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 7).



Figure 2.12 NMI interrupt input timing





### Figure 2.13 IRQ interrupt input timing

# 2.3.6 I/O Ports, KINT and ADC12 Trigger Timing

### Table 2.27 I/O Ports, KINT and ADC12 trigger timing

| Parameter |                                | Symbol              | Min              | Мах | Unit <sup>*1</sup> | Test<br>conditions |             |
|-----------|--------------------------------|---------------------|------------------|-----|--------------------|--------------------|-------------|
| I/O Ports | Input data pulse width         | 1.6 V ≤ VCC ≤ 5.5 V | t <sub>PRW</sub> | 2   | —                  | t <sub>Pcyc</sub>  | Figure 2.14 |
| KINT      | KRn (n = 00 to 05) pulse width |                     | t <sub>KR</sub>  | 250 | _                  | ns                 | Figure 2.15 |

Note: If the clock source is being switched, add 4 clock cycles to the switched source. Note 1.  $t_{Pcyc}$ : PCLKB cycle



### Figure 2.14 I/O ports input timing



Figure 2.15 KINT input timing



## 2.3.7 TAU Timing

### Table 2.28 TAU timing

#### Conditions: Ta = -40 to +125°C, VCC = 1.6 to 5.5 V

| Parameter               | Symbol                             | Min                     | Тур             | Max | Unit | Test conditions |     |  |
|-------------------------|------------------------------------|-------------------------|-----------------|-----|------|-----------------|-----|--|
| TI00 to TI07 input high | t <sub>TIH</sub>                   | 1/f <sub>MCK</sub> + 10 | —               | —   | ns   | Figure 2.16     |     |  |
| TI00 to TI07 input low- | TI00 to TI07 input low-level width |                         |                 |     |      | —               |     |  |
| TO00 to TO07 output     | High-speed mode                    | 2.7 V ≤ VCC ≤ 5.5 V     | f <sub>TO</sub> | —   | —    | 24              | MHz |  |
| frequency               |                                    | 2.4 V ≤ VCC ≤ 2.7 V     |                 | _   | —    | 12              |     |  |
|                         |                                    | 1.8 V ≤ VCC ≤ 2.4 V     |                 | —   | —    | 6               |     |  |
|                         | Middle-speed mode                  | 2.7 V ≤ VCC ≤ 5.5 V     | ]               | —   | —    | 24              |     |  |
|                         |                                    | 2.4 V ≤ VCC ≤ 2.7 V     | ]               | —   | —    | 12              |     |  |
|                         |                                    | 1.8 V ≤ VCC ≤ 2.4 V     | ]               | _   | —    | 6               |     |  |
|                         |                                    | 1.6 V ≤ VCC ≤ 1.8 V     |                 | _   | —    | 2               |     |  |
|                         | Low-speed mode                     | 1.6 V ≤ VCC ≤ 5.5 V     |                 | _   | _    | 1               |     |  |

Note: f<sub>MCK</sub>: Timer array unit operating clock frequency.



#### Figure 2.16 TAU input/output timing

## 2.3.8 CAC Timing

### Table 2.29 CAC timing

Conditions: VCC = 1.6 to 5.5 V

| Parameter |                          |                                                                  | Symbol              | Min                                      | Тур | Мах | Unit | Test conditions |
|-----------|--------------------------|------------------------------------------------------------------|---------------------|------------------------------------------|-----|-----|------|-----------------|
| CAC       | CACREF input pulse width | t <sub>Pcyc</sub> <sup>*1</sup> ≤ t <sub>CAC</sub> <sup>*2</sup> | t <sub>CACREF</sub> | $4.5 \times t_{CAC} + 3 \times t_{Pcyc}$ | _   | —   | ns   | _               |
|           | Width                    | $t_{Pcyc}^{*1} > t_{CAC}^{*2}$                                   |                     | $5 \times t_{CAC} + 6.5 \times t_{Pcyc}$ |     | —   | ns   |                 |

Note 1. t<sub>Pcyc</sub>: PCLKB cycle.

Note 2.  $t_{CAC}$ : CAC count clock source cycle.



## 2.3.9 CLKOUT Timing

#### Table 2.30 CLKOUT timing

| Parameter |                             | Symbol              | Min               | Max  | Unit | Test conditions |             |  |  |
|-----------|-----------------------------|---------------------|-------------------|------|------|-----------------|-------------|--|--|
| CLKOUT    | CLKOUT pin output cycle*1   | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Ccyc</sub> | 62.5 | —    | ns              | Figure 2.17 |  |  |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | 125  | —    |                 |             |  |  |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 250  | _    |                 |             |  |  |
|           | CLKOUT pin high pulse       | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>CH</sub>   | 15   | _    | ns              |             |  |  |
|           | width <sup>*2</sup>         | 1.8 V ≤ VCC < 2.7 V |                   | 30   | _    |                 |             |  |  |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 150  | _    |                 |             |  |  |
|           | CLKOUT pin low pulse        | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>CL</sub>   | 15   | _    | ns              |             |  |  |
|           | width <sup>*2</sup>         | 1.8 V ≤ VCC < 2.7 V |                   | 30   | —    |                 |             |  |  |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | 150  | —    |                 |             |  |  |
|           | CLKOUT pin output rise time | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Cr</sub>   | _    | 12   | ns              |             |  |  |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | _    | 25   |                 |             |  |  |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | _    | 50   |                 |             |  |  |
|           | CLKOUT pin output fall time | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>Cf</sub>   | _    | 12   | ns              |             |  |  |
|           |                             | 1.8 V ≤ VCC < 2.7 V |                   | _    | 25   |                 |             |  |  |
|           |                             | 1.6 V ≤ VCC < 1.8 V |                   | —    | 50   |                 |             |  |  |

Note 1. When the EXTAL external clock input is used with division by 1 (the CKOCR.CKOSEL[2:0] bits are 011b and the CKOCR.CKODIV[2:0] bits are 000b) to output from CLKOUT, specifications in Table 2.30 should be satisfied with 45% to 55% of input duty cycle.

Note 2. When MOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 001b), set the clock output division ratio to be divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b).



Figure 2.17 CLKOUT output timing



## 2.3.10 Serial Array Unit (SAU)

#### Table 2.31 UART communication

Conditions:  $T_a = -40$  to +125°C, VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                   |                                                           |                                                                                               | Symbol | High-speed<br>mode |                     | Middle-speed<br>mode |                     | Low-speed<br>mode |                     | Unit | Test<br>conditions         |
|-----------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------|--------------------|---------------------|----------------------|---------------------|-------------------|---------------------|------|----------------------------|
|                             |                                                           |                                                                                               | Min.   | Max.               | Min.                | Max.                 | Min.                | Max.              |                     |      |                            |
| Transfer rate <sup>*1</sup> | Transfer rate <sup>*1</sup> 1.6 V $\leq$ VCC $\leq$ 5.5 V |                                                                                               | —      | _                  | f <sub>MCK</sub> /6 | _                    | f <sub>MCK</sub> /6 | _                 | f <sub>MCK</sub> /6 | bps  | Figure 2.18<br>Figure 2.19 |
|                             |                                                           | Theoretical<br>value of the<br>maximum<br>transfer rate<br>$f_{MCK} =$<br>PCLKB <sup>*2</sup> |        |                    | 5.3                 | —                    | 4                   |                   | 0.16                | Mbps |                            |

Note: Select the CMOS output for the TxDq pin by using NCODR bit in Port gh Pin Function Select Register (PghPFS).

Note: • q: UART number (q = 0 to 2), gh: Port number (g = 0 to 4, h = 00 to 15)

• f<sub>MCK</sub>: Serial array unit operation clock frequency

Note 1. The transfer rate in the Snooze mode is within the range from 4800 to 9600 bps.

Note 2. The maximum operating frequencies of PCLKB are as follows:

High-speed mode: 32 MHz (1.8 V ≤ VCC ≤ 5.5 V) Middle-speed mode: 24 MHz (1.8 V ≤ VCC ≤ 5.5 V), 4 MHz (1.6 V ≤ VCC ≤ 5.5 V) Low-speed mode: 1 MHz (1.6 V ≤ VCC ≤ 5.5 V)











#### Table 2.32 Simplified SPI communication in master mode (only for SPI00)

| Parameter                                               |                                 |                        | Symbol                              | High-speed<br>mode           |      | Middle-speed<br>mode         |      | Low-speed<br>mode            |      | Unit | Test<br>conditions         |
|---------------------------------------------------------|---------------------------------|------------------------|-------------------------------------|------------------------------|------|------------------------------|------|------------------------------|------|------|----------------------------|
|                                                         |                                 |                        |                                     | Min.                         | Max. | Min.                         | Max. | Min.                         | Max. | 1    |                            |
| SCKp cycle time                                         | t <sub>KCY1</sub> ≥ 2/<br>PCLKB | 4.0 V ≤ VCC<br>≤ 5.5 V | t <sub>KCY1</sub>                   | 62.5                         | -    | 83.3                         | -    | 1000                         | _    | ns   | Figure 2.21<br>Figure 2.22 |
|                                                         |                                 | 2.7 V ≤ VCC<br>≤ 5.5 V | -                                   | 83.3                         | _    | 125                          | _    | 1000                         | _    | ns   |                            |
| SCKp high-/low-<br>level width                          | 4.0 V ≤ VCC ≤ 5.5 V             |                        | t <sub>KH1</sub> , t <sub>KL1</sub> | t <sub>KCY1</sub> /2<br>- 7  | -    | t <sub>KCY1</sub> /2<br>- 10 | -    | t <sub>KCY1</sub> /2<br>- 50 | _    | ns   | -                          |
|                                                         | 2.7 V ≤ VCC ≤ 5.5 V             |                        |                                     | t <sub>KCY</sub> 1/2<br>- 10 | -    | t <sub>KCY1</sub> /2<br>- 15 | -    | t <sub>KCY1</sub> /2<br>- 50 | _    | ns   |                            |
| Slp setup time                                          | 4.0 V ≤ VCC ≤ 5.5 V             |                        | t <sub>SIK1</sub>                   | 23                           | _    | 33                           | -    | 110                          | _    | ns   |                            |
| (to SCKp↑) <sup>*1</sup>                                | 2.7 V ≤ VCC ≤ 5.5 V             |                        | 1                                   | 33                           | _    | 50                           | -    | 110                          | _    | ns   | 1                          |
| Slp hold time<br>(from SCKp↑) <sup>*1</sup>             | 2.7 V ≤ VCC ≤ 5.5 V             |                        | t <sub>KSI1</sub>                   | 10                           | _    | 10                           | _    | 10                           | _    | ns   |                            |
| Delay time from<br>SCKp↓ to SOp<br>output <sup>*2</sup> | C = 20 pF <sup>*3</sup>         |                        | t <sub>KSO1</sub>                   | _                            | 10   | _                            | 10   | _                            | 10   | ns   |                            |

Note: Select the CMOS output for the SOp pin and SCKp pin by using NCODR bit in Port gh Pin Function Select Register (PghPFS). Note: p: SPI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), gh: Port number (g = 0 to 4, h = 00 to 15).

Note: p: SPI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), gh: Port number (g = 0 to 4, h = 00 to 15).
 Note 1. The setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the SIp setup time changes to SCKp↓ and that for the SIp hold time changes from SCKp↓ when SCRmn.DCP[1:0] = 01b or 10b.

Note 2. This setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the delay time to SOp output changes from SCKp↑ when SCRmn.DCP[1:0] = 01b or 10b.

Note 3. C is the load capacitance of the SCKp and SOp output lines.



#### Table 2.33 Simplified SPI communication in master mode (except for SPI00)

Conditions:  $T_a = -40$  to  $+125^{\circ}$ C, VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                                               |                                        |                        | Symbol                              | High-sp<br>mode <sup>*1</sup> | eed  | Middle-<br>mode               | speed | Low-sp<br>mode                | eed  | Unit | Test<br>conditions         |
|---------------------------------------------------------|----------------------------------------|------------------------|-------------------------------------|-------------------------------|------|-------------------------------|-------|-------------------------------|------|------|----------------------------|
|                                                         |                                        |                        |                                     | Min.                          | Max. | Min.                          | Max.  | Min.                          | Max. |      |                            |
| SCKp cycle time                                         | t <sub>KCY1</sub> ≥ 4/<br>PCLKB        | 2.7 V ≤ VCC<br>≤ 5.5 V | t <sub>KCY1</sub>                   | 125                           | -    | 166                           | -     | 2000                          | -    | ns   | Figure 2.21<br>Figure 2.22 |
|                                                         |                                        | 2.4 V ≤ VCC<br>≤ 5.5 V |                                     | 250                           | -    | 250                           | -     | 2000                          | -    | ns   |                            |
|                                                         |                                        | 1.8 V ≤ VCC<br>≤ 5.5 V |                                     | 500                           | -    | 500                           | -     | 2000                          | -    | ns   |                            |
|                                                         |                                        | 1.6 V ≤ VCC<br>≤ 5.5 V |                                     | _                             | _    | 1000                          | -     | 2000                          | -    | ns   |                            |
| SCKp high-/low-<br>level width                          | 4.0 V ≤ VCC                            | ≤ 5.5 V                | t <sub>KH1</sub> , t <sub>KL1</sub> | t <sub>KCY1</sub> /2<br>- 12  | —    | t <sub>KCY1</sub> /2<br>- 21  | -     | t <sub>KCY1</sub> /2<br>- 50  | -    | ns   |                            |
|                                                         | 2.7 V ≤ VCC                            | ≤ 5.5 V                | -                                   | t <sub>KCY1</sub> /2<br>- 18  | -    | t <sub>KCY1</sub> /2<br>- 25  | -     | t <sub>KCY1</sub> /2<br>- 50  | -    | ns   | _                          |
|                                                         | 2.4 V ≤ VCC                            | ≤ 5.5 V                |                                     | t <sub>KCY1</sub> /2<br>- 38  | -    | t <sub>KCY1</sub> /2<br>- 38  | -     | t <sub>KCY1</sub> /2<br>- 50  | -    | ns   |                            |
|                                                         | 1.8 V ≤ VCC                            | ≤ 5.5 V                |                                     | t <sub>KCY1</sub> /2<br>- 50  | _    | t <sub>KCY1</sub> /2<br>- 50  | -     | t <sub>KCY1</sub> /2<br>- 50  | -    | ns   |                            |
|                                                         | 1.6 V ≤ VCC                            | ≤ 5.5 V                |                                     | _                             | —    | t <sub>KCY1</sub> /2<br>- 100 | —     | t <sub>KCY1</sub> /2<br>- 100 | -    | ns   | -                          |
| Slp setup time                                          | 4.0 V ≤ VCC                            | ≤ 5.5 V                | t <sub>SIK1</sub>                   | 44                            | _    | 54                            | _     | 110                           | _    | ns   |                            |
| (to SCKp↑) <sup>*2</sup>                                | 2.7 V ≤ VCC                            | ≤ 5.5 V                |                                     | 44                            | _    | 54                            | _     | 110                           | _    | ns   |                            |
|                                                         | 2.4 V ≤ VCC                            | ≤ 5.5 V                |                                     | 75                            | —    | 75                            | _     | 110                           | _    | ns   |                            |
|                                                         | 1.8 V ≤ VCC                            | ≤ 5.5 V                |                                     | 110                           | -    | 110                           | _     | 110                           | —    | ns   |                            |
|                                                         | 1.6 V ≤ VCC                            | ≤ 5.5 V                |                                     | —                             | -    | 220                           | —     | 220                           | —    | ns   |                            |
| Slp hold time<br>(from SCKp↑) <sup>*2</sup>             | 1.6 V ≤ VCC                            | ≤ 5.5 V                | t <sub>KSI1</sub>                   | 19                            | -    | 19                            | -     | 19                            | —    | ns   |                            |
| Delay time from<br>SCKp↓ to SOp<br>output <sup>*3</sup> | 1.6 V ≤ VCC<br>C = 30 pF <sup>*4</sup> | ≤ 5.5 V                | t <sub>KSO1</sub>                   | —                             | 25   | —                             | 25    | —                             | 25   | ns   |                            |

Note:Select the CMOS output for the SOp pin and SCKp pin by using NCODR bit in Port gh Pin Function Select Register (PghPFS).Note:p: SPI number (p = 00, 01, 10, 11, 20, 21), m: Unit number, n: Channel number (mn = 00 to 03, 10 to 11), gh: Port number (g = 0 to 4, h = 00 to 15).

Note 1. Operating voltages in high-speed mode are  $1.8 \text{ V} \leq \text{VCC} \leq 5.5 \text{ V}$ .

Note 2. This setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the SIp setup time changes to SCKp↓ and that for the SIp hold time changes from SCKp↓ when SCRmn.DCP[1:0] = 01b or 10b.

Note 3. This setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the delay time to SOp output changes from SCKp↑ when SCRmn.DCP[1:0] = 01b or 10b.

Note 4. C is the load capacitance of the SCKp and SOp output lines.



## Table 2.34 Simplified SPI communication in slave mode

Conditions:  $T_a = -40$  to +125°C, VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                                   |                         |                              | Symbol                              | High-sp<br>mode <sup>*1</sup> | eed                         | Middle-<br>mode              | speed                       | Low-sp<br>mode               | eed                         | Unit | Test<br>conditions         |
|---------------------------------------------|-------------------------|------------------------------|-------------------------------------|-------------------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|-----------------------------|------|----------------------------|
|                                             |                         |                              |                                     | Min.                          | Max.                        | Min.                         | Max.                        | Min.                         | Max.                        | 1    |                            |
| SCKp cycle<br>time <sup>*2</sup>            | 4.0 V ≤ VCC<br>≤ 5.5 V  | 20 MHz <<br>f <sub>MCK</sub> | t <sub>KCY2</sub>                   | 8/f <sub>MCK</sub>            | _                           | 8/f <sub>MCK</sub>           | -                           | -                            | —                           | ns   | Figure 2.21<br>Figure 2.22 |
|                                             |                         | f <sub>MCK</sub> ≤ 20<br>MHz |                                     | 6/f <sub>MCK</sub>            | -                           | 6/f <sub>MCK</sub>           | -                           | 6/f <sub>MCK</sub>           | —                           | ns   |                            |
|                                             | 2.7 V ≤ VCC<br>≤ 5.5 V  | 16 MHz <<br>f <sub>MCK</sub> |                                     | 8/f <sub>MCK</sub>            | _                           | 8/f <sub>MCK</sub>           | -                           | -                            | _                           | ns   | ns                         |
|                                             |                         | f <sub>MCK</sub> ≤ 16<br>MHz |                                     | 6/f <sub>MCK</sub>            | -                           | 6/f <sub>MCK</sub>           | -                           | 6/f <sub>MCK</sub>           | _                           | ns   |                            |
|                                             | 2.4 V ≤ VCC             | ≤ 5.5 V                      |                                     | 6/f <sub>MCK</sub><br>+ 500   | _                           | 6/f <sub>MCK</sub><br>+ 500  | -                           | 6/f <sub>MCK</sub><br>+ 500  | _                           | ns   |                            |
|                                             | 1.8 V ≤ VCC             | ≤ 5.5 V                      |                                     | 6/f <sub>MCK</sub><br>+ 750   | _                           | 6/f <sub>MCK</sub><br>+ 750  | -                           | 6/f <sub>MCK</sub><br>+ 750  | _                           | ns   |                            |
|                                             | 1.6 V ≤ VCC             | ≤ 5.5 V                      |                                     | _                             | _                           | 6/f <sub>MCK</sub><br>+ 1500 | —                           | 6/f <sub>MCK</sub><br>+ 1500 | _                           | ns   |                            |
| SCKp high-/low-<br>level width              | 4.0 V ≤ VCC             | ≤ 5.5 V                      | t <sub>KH2</sub> , t <sub>KL2</sub> | t <sub>KCY2</sub> /2<br>- 7   | _                           | t <sub>KCY2</sub> /2<br>- 7  | _                           | t <sub>KCY2</sub> /2<br>- 7  | _                           | ns   | -                          |
|                                             | 2.7 V ≤ VCC             | ≤ 5.5 V                      |                                     | t <sub>KCY2</sub> /2<br>- 8   | _                           | t <sub>KCY2</sub> /2<br>- 8  | -                           | t <sub>KCY2</sub> /2<br>- 8  | _                           | ns   |                            |
|                                             | 1.8 V ≤ VCC             | ≤ 5.5 V                      |                                     | t <sub>KCY2</sub> /2<br>- 18  | _                           | t <sub>KCY2</sub> /2<br>- 18 | -                           | t <sub>KCY2</sub> /2<br>- 18 | _                           | ns   |                            |
|                                             | 1.6 V ≤ VCC             | ≤ 5.5 V                      |                                     | _                             | _                           | t <sub>KCY2</sub> /2<br>- 66 | -                           | t <sub>KCY2</sub> /2<br>- 66 | _                           | ns   |                            |
| Slp setup time<br>(to SCKp↑) <sup>*3</sup>  | 2.7 V ≤ VCC             | ≤ 5.5 V                      | t <sub>SIK2</sub>                   | 1/f <sub>MCK</sub><br>+ 20    | _                           | 1/f <sub>MCK</sub><br>+ 30   | -                           | 1/f <sub>MCK</sub><br>+ 30   | —                           | ns   |                            |
|                                             | 1.8 V ≤ VCC             | ≤ 5.5 V                      |                                     | 1/f <sub>MCK</sub><br>+ 30    | -                           | 1/f <sub>MCK</sub><br>+ 30   | -                           | 1/f <sub>MCK</sub><br>+ 30   | -                           | ns   |                            |
|                                             | 1.6 V ≤ VCC             | ≤ 5.5 V                      |                                     | _                             | _                           | 1/f <sub>MCK</sub><br>+ 40   | -                           | 1/f <sub>MCK</sub><br>+ 40   | _                           | ns   |                            |
| SIp hold time<br>(from SCKp↑) <sup>*3</sup> | 1.8 V ≤ VCC             | ≤ 5.5 V                      | t <sub>KSI2</sub>                   | 1/f <sub>MCK</sub><br>+ 31    | -                           | 1/f <sub>MCK</sub><br>+ 31   | -                           | 1/f <sub>MCK</sub><br>+ 31   | —                           | ns   |                            |
|                                             | 1.6 V ≤ VCC             | ≤ 5.5 V                      |                                     | —                             | _                           | 1/f <sub>MCK</sub><br>+ 250  | -                           | 1/f <sub>MCK</sub><br>+ 250  | _                           | ns   |                            |
| Delay time from<br>SCKp↓ to SOp             | C = 30 pF <sup>*5</sup> | 2.7 V ≤ VCC<br>≤ 5.5 V       | t <sub>KSO2</sub>                   | _                             | 2/f <sub>MCK</sub><br>+ 44  | _                            | 2/f <sub>MCK</sub><br>+ 110 | _                            | 2/f <sub>MCK</sub><br>+ 110 | ns   |                            |
| output <sup>*4</sup>                        |                         | 2.4 V ≤ VCC<br>≤ 5.5 V       |                                     |                               | 2/f <sub>MCK</sub><br>+ 75  | _                            | 2/f <sub>MCK</sub><br>+ 110 | _                            | 2/f <sub>MCK</sub><br>+ 110 | ns   |                            |
|                                             |                         | 1.8 V ≤ VCC<br>≤ 5.5 V       |                                     |                               | 2/f <sub>MCK</sub><br>+ 110 | —                            | 2/f <sub>MCK</sub><br>+ 110 | —                            | 2/f <sub>MCK</sub><br>+ 110 | ns   |                            |
|                                             |                         | 1.6 V ≤ VCC<br>≤ 5.5 V       |                                     | -                             | -                           | -                            | 2/f <sub>MCK</sub><br>+ 220 | -                            | 2/f <sub>MCK</sub><br>+ 220 | ns   |                            |

Note: Select the CMOS output for the SOp pin by using NCODR bit in Port gh Pin Function Select Register (PghPFS).

Note: • p: SPI number (p = 00, 01, 10, 11, 20, 21), m: Unit number, n: Channel number (mn = 00 to 03, 10 to 11), gh: Port number (g = 0 to 4, h = 00 to 15)

• f<sub>MCK</sub>: Serial array unit operation clock frequency

Note 1. Operating voltages in high-speed mode are  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ .

Note 2. Transfer rate in the Snooze mode is 0.5 Mbps at the maximum.

Note 3. This setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the SIp setup time changes to SCKp↓ and that for the SIp hold time changes from SCKp↓ when SCRmn.DCP[1:0] = 01b or 10b.



Note 4. This setting applies when SCRmn.DCP[1:0] = 00b or 11b. The setting for the delay time to SOp output changes from SCKp↑ when SCRmn.DCP[1:0] = 01b or 10b. Note 5. C is the load capacitance of the SOp output line.



Figure 2.20 Connection in the simplified SPI communications



Timing of serial transfer in the simplified SPI communications when SCRmn.DCP[1:0] = 00b or Figure 2.21 11b





10b



#### Table 2.35 Simplified I<sup>2</sup>C communication

Conditions:  $T_a = -40$  to +125°C, VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                        |                                                                                                                                                | Symbol              | High-spe<br>mode <sup>*1</sup>            | ed                 | Middle-speed<br>mode                      |                    | Low-spe<br>mode                           | ed                | Unit | Test<br>conditions         |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------|--------------------|-------------------------------------------|--------------------|-------------------------------------------|-------------------|------|----------------------------|
|                                  |                                                                                                                                                |                     | Min.                                      | Max.               | Min.                                      | Max.               | Min.                                      | Max.              | 1    |                            |
| SCLr clock<br>frequency          | 2.7 V ≤ VCC ≤ 5.5 V,<br>Cb = 50 pF, Rb = 2.7 kΩ                                                                                                | f <sub>SCL</sub>    | _                                         | 1000 <sup>*2</sup> | —                                         | 1000 <sup>*2</sup> | -                                         | 400 <sup>*2</sup> | kHz  | Figure 2.23<br>Figure 2.24 |
|                                  | 1.8 V ≤ VCC ≤ 5.5 V,<br>Cb = 100 pF, Rb = 3 kΩ                                                                                                 |                     | —                                         | 400 <sup>*2</sup>  | —                                         | 400*2              | -                                         | 400 <sup>*2</sup> | kHz  |                            |
|                                  | 1.8 V ≤ VCC < 2.7 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | —                                         | 300 <sup>*2</sup>  | —                                         | 300 <sup>*2</sup>  | -                                         | 300 <sup>*2</sup> | kHz  |                            |
|                                  | 1.6 V ≤ VCC < 1.8 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 | -                   | _                                         | _                  | —                                         | 250 <sup>*2</sup>  | -                                         | 250 <sup>*2</sup> | kHz  |                            |
| Hold time when<br>SCLr is low    | 2.7 V ≤ VCC ≤ 5.5 V,<br>Cb = 50 pF, Rb = 2.7 kΩ                                                                                                | t <sub>LOW</sub>    | 475                                       | _                  | 475                                       | —                  | 1150                                      | —                 | ns   |                            |
|                                  | 1.8 V ≤ VCC ≤ 5.5 V,<br>Cb = 100 pF, Rb = 3 kΩ                                                                                                 |                     | 1150                                      | —                  | 1150                                      | —                  | 1150                                      | —                 | ns   |                            |
|                                  | 1.8 V ≤ VCC < 2.7 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | 1550                                      | —                  | 1550                                      | —                  | 1550                                      | _                 | ns   |                            |
|                                  | 1.6 V ≤ VCC < 1.8 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 | -                   | —                                         | _                  | 1850                                      | —                  | 1850                                      | —                 | ns   |                            |
| Hold time when<br>SCLr is high   | 2.7 V ≤ VCC ≤ 5.5 V,<br>Cb = 50 pF, Rb = 2.7 kΩ                                                                                                | t <sub>ніGH</sub>   | 475                                       | —                  | 475                                       | —                  | 1150                                      | —                 | ns   |                            |
|                                  | 1.8 V ≤ VCC ≤ 5.5 V,<br>Cb = 100 pF, Rb = 3 kΩ                                                                                                 |                     | 1150                                      | _                  | 1150                                      | —                  | 1150                                      | _                 | ns   |                            |
|                                  | 1.8 V ≤ VCC < 2.7 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | 1550                                      | —                  | 1550                                      | —                  | 1550                                      | —                 | ns   |                            |
|                                  | 1.6 V ≤ VCC < 1.8 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | _                                         | _                  | 1850                                      | _                  | 1850                                      | —                 | ns   |                            |
| Data setup time<br>(reception)   | $\begin{array}{l} 2.7 \text{ V} \leq \text{VCC} \leq 5.5 \text{ V},\\ \text{Cb} = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega \end{array}$ | t <sub>SU:DAT</sub> | 1/f <sub>MCK</sub> +<br>85 <sup>*3</sup>  | _                  | 1/f <sub>MCK</sub><br>+85 <sup>*3</sup>   | _                  | 1/f <sub>MCK</sub><br>+145 <sup>*3</sup>  | _                 | ns   |                            |
|                                  | 1.8 V ≤ VCC ≤ 5.5 V,<br>Cb = 100 pF, Rb = 3 kΩ                                                                                                 | -                   | 1/f <sub>MCK</sub> +<br>145 <sup>*3</sup> | _                  | 1/f <sub>MCK</sub> +<br>145 <sup>*3</sup> | _                  | 1/f <sub>MCK</sub><br>+145 <sup>*3</sup>  | _                 | ns   |                            |
|                                  | 1.8 V ≤ VCC < 2.7 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | 1/f <sub>MCK</sub> +<br>230 <sup>*3</sup> | _                  | 1/f <sub>MCK</sub> +<br>230 <sup>*3</sup> | _                  | 1/f <sub>MCK</sub> +<br>230 <sup>*3</sup> | _                 | ns   |                            |
|                                  | 1.6 V ≤ VCC < 1.8 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | _                                         | _                  | 1/f <sub>MCK</sub> +<br>290 <sup>*3</sup> | -                  | 1/f <sub>MCK</sub> +<br>290 <sup>*3</sup> | -                 | ns   | -                          |
| Data hold time<br>(transmission) | 2.7 V ≤ VCC ≤ 5.5 V,<br>Cb = 50 pF, Rb = 2.7 kΩ                                                                                                | t <sub>HD:DAT</sub> | 0                                         | 305                | 0                                         | 305                | 0                                         | 305               | ns   |                            |
|                                  | 1.8 V ≤ VCC ≤ 5.5 V,<br>Cb = 100 pF, Rb = 3 kΩ                                                                                                 |                     | 0                                         | 355                | 0                                         | 355                | 0                                         | 355               | ns   |                            |
|                                  | 1.8 V ≤ VCC < 2.7 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | 0                                         | 405                | 0                                         | 405                | 0                                         | 405               | ns   |                            |
|                                  | 1.6 V ≤ VCC < 1.8 V,<br>Cb = 100 pF, Rb = 5 kΩ                                                                                                 |                     | _                                         | _                  | 0                                         | 405                | 0                                         | 405               | ns   |                            |

Select the NMOS open-drain output for the SDAr pin and the CMOS output for the SCLr pin by using NCODR bit in Port gh Pin Note: Function Select Register (PghPFS).
r: IIC number (r = 00, 01, 10, 11, 20, 21), gh: Port number (g = 0 to 4, h = 00 to 15) Note:

• f<sub>MCK</sub>: Serial array unit operation clock frequency

• Rb[Ω]: Communication line (SDAr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance

Note 1. Operating voltages in high-speed mode are  $1.8 \text{ V} \leq \text{VCC} \leq 5.5 \text{ V}$ .

Note 2. The listed times must be no greater than  $f_{MCK}/4$ .

Note 3. Set f<sub>MCK</sub> so that it will not exceed the hold time when SCLr is low or high.









# Figure 2.24 Timing of serial transfer in the simplified I<sup>2</sup>C communications

# 2.3.11 Serial Interface UARTA (UARTA)

#### Table 2.36UARTA communications

| Conditions: T <sub>a</sub> = -40 to +125°C, VCC = 1.6 to 5.5 V, VSS = 0 V                           |   |     |   |        |     |   |  |  |  |
|-----------------------------------------------------------------------------------------------------|---|-----|---|--------|-----|---|--|--|--|
| Parameter         Symbol         Min.         Typ.         Max.         Unit         Test condition |   |     |   |        |     |   |  |  |  |
| Transfer rate                                                                                       | — | 200 | _ | 153600 | bps | _ |  |  |  |

Note: Select the CMOS output for the TxDAn pin by using NCODR bit in Port gh Pin Function Select Register (PghPFS).

Note: n: Unit number (n = 0, 1), gh: Port number (g = 0 to 4, h = 00 to 15).



# 2.3.12 I<sup>2</sup>C Bus Interface (IICA)

# Table 2.37I<sup>2</sup>C standard mode

Conditions:  $T_a = -40$  to +125°C, VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                                   |                                 | Symbol              | Min. | Тур. | Max. | Unit | Test<br>conditions |
|---------------------------------------------|---------------------------------|---------------------|------|------|------|------|--------------------|
| SCLAn clock frequency                       | Standard mode:<br>PCLKB ≥ 1 MHz | f <sub>SCL</sub>    | 0    | —    | 100  | kHz  | Figure 2.25        |
| Setup time of restart condition             | —                               | t <sub>SU:STA</sub> | 4.7  | —    | —    | μs   |                    |
| Hold time <sup>*1</sup>                     | —                               | t <sub>HD:STA</sub> | 4    | —    | —    | μs   |                    |
| Hold time when SCLAn is low                 | —                               | t <sub>LOW</sub>    | 4.7  | —    | —    | μs   |                    |
| Hold time when SCLAn is high                | —                               | t <sub>HIGH</sub>   | 4    | —    | —    | μs   |                    |
| Data setup time (reception)                 | —                               | t <sub>SU:DAT</sub> | 250  | —    | —    | ns   |                    |
| Data hold time (transmission) <sup>*2</sup> | —                               | t <sub>HD:DAT</sub> | 0    | —    | 3.45 | μs   |                    |
| Setup time of stop condition                | _                               | t <sub>SU:STO</sub> | 4    | _    | —    | μs   |                    |
| Bus-free time                               |                                 | t <sub>BUF</sub>    | 4.7  |      | _    | μs   |                    |

Note: n = 0, 1

Note: The maximum value of communication line capacitance (Cb) and communication line pull-up resistor (Rb) are as follows. Cb = 400 pF, Rb =  $2.7 \text{ k}\Omega$ 

Note 1. The first clock pulse is generated after this period when the start or restart condition is detected.

Note 2. The maximum value of t<sub>HD:DAT</sub> applies to normal transfer. The clock stretching is inserted on reception of an acknowledgment (ACK) signal.

# Table 2.38 I<sup>2</sup>C fast mode

Conditions:  $T_a = -40$  to +125°C, VCC = 1.8 to 5.5 V, VSS = 0 V

| Parameter                                   |                               | Symbol              | Min. | Тур. | Max. | Unit | Test<br>conditions |
|---------------------------------------------|-------------------------------|---------------------|------|------|------|------|--------------------|
| SCLAn clock frequency                       | Fast mode: PCLKB<br>≥ 3.5 MHz | f <sub>SCL</sub>    | 0    | —    | 400  | kHz  | Figure 2.25        |
| Setup time of restart condition             | _                             | t <sub>SU:STA</sub> | 0.6  | _    | _    | μs   |                    |
| Hold time <sup>*1</sup>                     | _                             | t <sub>HD:STA</sub> | 0.6  | _    | _    | μs   |                    |
| Hold time when SCLAn is low                 | —                             | t <sub>LOW</sub>    | 1.3  | —    | —    | μs   |                    |
| Hold time when SCLAn is high                | —                             | t <sub>HIGH</sub>   | 0.6  | —    | —    | μs   |                    |
| Data setup time (reception)                 | —                             | t <sub>SU:DAT</sub> | 100  | —    | —    | ns   |                    |
| Data hold time (transmission) <sup>*2</sup> | —                             | t <sub>HD:DAT</sub> | 0    | —    | 0.9  | μs   |                    |
| Setup time of stop condition                | _                             | t <sub>SU:STO</sub> | 0.6  | _    | —    | μs   |                    |
| Bus-free time                               | _                             | t <sub>BUF</sub>    | 1.3  | _    | _    | μs   |                    |

Note: n = 0, 1

Note: The maximum value of communication line capacitance (Cb) and communication line pull-up resistor (Rb) are as follows. Cb = 320 pF, Rb =  $1.1 \text{ k}\Omega$ 

Note 1. The first clock pulse is generated after this period when the start or restart condition is detected.

Note 2. The maximum value of t<sub>HD:DAT</sub> applies to normal transfer. The clock stretching is inserted on reception of an acknowledgment (ACK) signal.



#### Table 2.39 I<sup>2</sup>C fast mode plus

Conditions:  $T_a = -40$  to +125°C, VCC = 2.7 to 5.5 V, VSS = 0 V

| Parameter                                   |                                   | Symbol              | Min. | Тур. | Max. | Unit | Test<br>conditions |
|---------------------------------------------|-----------------------------------|---------------------|------|------|------|------|--------------------|
| SCLAn clock frequency                       | Fast mode plus:<br>PCLKB ≥ 10 MHz | f <sub>SCL</sub>    | 0    | —    | 1000 | kHz  | Figure 2.25        |
| Setup time of restart condition             | —                                 | t <sub>SU:STA</sub> | 0.26 | —    | —    | μs   |                    |
| Hold time <sup>*1</sup>                     | _                                 | t <sub>HD:STA</sub> | 0.26 | _    | —    | μs   |                    |
| Hold time when SCLAn is low                 | _                                 | t <sub>LOW</sub>    | 0.5  | _    | —    | μs   |                    |
| Hold time when SCLAn is high                | —                                 | t <sub>HIGH</sub>   | 0.26 | —    | —    | μs   |                    |
| Data setup time (reception)                 | —                                 | t <sub>SU:DAT</sub> | 50   | —    | —    | ns   |                    |
| Data hold time (transmission) <sup>*2</sup> | —                                 | t <sub>HD:DAT</sub> | 0    | —    | 0.45 | μs   |                    |
| Setup time of stop condition                | _                                 | t <sub>SU:STO</sub> | 0.26 | —    | —    | μs   |                    |
| Bus-free time                               | _                                 | t <sub>BUF</sub>    | 0.5  | _    | —    | μs   |                    |

Note: n = 0, 1

Note: The maximum value of communication line capacitance (Cb) and communication line pull-up resistor (Rb) are as follows.

Cb = 120 pF, Rb = 1.1 kΩ

Note 1. The first clock pulse is generated after this period when the start or restart condition is detected.

Note 2. The maximum value of t<sub>HD:DAT</sub> applies to normal transfer. The clock stretching is inserted on reception of an acknowledgment (ACK) signal.



#### Figure 2.25 I<sup>2</sup>C serial transfer timing

# 2.4 ADC12 Characteristics

#### Table 2.40 A/D conversion characteristics (1) in normal modes 1 and 2 (1 of 2)

Conditions: VCC = AVREFP = 4.5 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversion: ANI2 to ANI5, internal reference voltage, and temperature sensor output voltage

| Parameter                             | Min  | Тур | Max  | Unit | Test conditions |
|---------------------------------------|------|-----|------|------|-----------------|
| Resolution                            | _    | —   | 12   | Bit  | -               |
| Conversion clock (fAD)                | 1    | _   | 48   | MHz  | —               |
| Conversion time <sup>*4</sup>         | 1.33 | _   | _    | μs   | _               |
| Offset error <sup>*1 *2 *3</sup>      | —    | —   | ±7.0 | LSB  | _               |
| Full-scale error <sup>*1 *2 *3</sup>  | _    | _   | ±7.0 | LSB  | _               |
| Absolute accuracy <sup>*1 *2 *3</sup> | _    | _   | ±7.5 | LSB  | _               |



#### Table 2.40A/D conversion characteristics (1) in normal modes 1 and 2 (2 of 2)

Conditions: VCC = AVREFP = 4.5 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

```
Target pins for conversion: ANI2 to ANI5, internal reference voltage, and temperature sensor output voltage
```

| Parameter                                           | Min | Тур  | Мах    | Unit | Test conditions |
|-----------------------------------------------------|-----|------|--------|------|-----------------|
| DNL differential nonlinearity error*1               | —   | ±1.0 | —      | LSB  | -               |
| INL integral nonlinearity error <sup>*1 *3 *3</sup> | _   | _    | ±3.0   | LSB  | -               |
| Analog input voltage range                          | 0   | —    | AVREFP | V    | —               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value.

Offset/full-scale error: Add ± 2 LSB to the maximum value. Note 3. When AVREFP < VCC, the maximum values are as follows:

Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use normal mode 2 and fAD = 32 MHz or less with the longer sampling time.

#### Table 2.41 A/D conversion characteristics (2) in normal modes 1 and 2

Conditions: VCC = AVREFP = 2.7 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversions: ANI2 to ANI5, internal reference voltage, and temperature sensor output voltage

| Parameter                                        | Min  | Тур  | Мах    | Unit | Test conditions |
|--------------------------------------------------|------|------|--------|------|-----------------|
| Resolution                                       | —    | _    | 12     | Bit  | —               |
| Conversion clock (fAD)                           | 1    | _    | 48     | MHz  | —               |
| Conversion time <sup>*4</sup>                    | 1.33 | _    | —      | μs   | —               |
| Offset error <sup>*1 *2 *3</sup>                 | _    | _    | ±8.5   | LSB  | _               |
| Full-scale error *1 *2 *3                        | -    | _    | ±8.5   | LSB  | _               |
| Absolute accuracy <sup>*1 *2 *3</sup>            | _    | _    | ±9.0   | LSB  | —               |
| DNL differential nonlinearity error*1            | _    | ±1.0 | _      | LSB  | —               |
| INL integral nonlinearity error <sup>*1 *3</sup> | -    | —    | ±3.0   | LSB  | —               |
| Analog input voltage range                       | 0    | _    | AVREFP | V    | _               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value.

Offset/full-scale error: Add ± 2 LSB to the maximum value. Note 3. When AVREFP < VCC, the maximum values are as follows: Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use normal mode 2 and fAD = 32 MHz or less with the longer sampling time.

#### Table 2.42A/D conversion characteristics (3) in normal modes 1 and 2 (1 of 2)

Conditions: VCC = AVREFP = 2.4 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversions: ANI2 to ANI5, internal reference voltage, and temperature sensor output voltage

| Parameter                | Min | Тур | Max | Unit | Test conditions |
|--------------------------|-----|-----|-----|------|-----------------|
| Resolution               | —   | —   | 12  | Bit  | -               |
| Conversion clock (PCLKB) | 1   | _   | 32  | MHz  | —               |



#### Table 2.42 A/D conversion characteristics (3) in normal modes 1 and 2 (2 of 2)

Conditions: VCC = AVREFP = 2.4 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversions: ANI2 to ANI5, internal reference voltage, and temperature sensor output voltage

| Parameter                                        | Min | Тур  | Мах    | Unit | Test conditions |
|--------------------------------------------------|-----|------|--------|------|-----------------|
| Conversion time <sup>*4</sup>                    | 2.0 | _    | _      | μs   | —               |
| Offset error <sup>*1 *2 *3</sup>                 | _   | _    | ±9.0   | LSB  | _               |
| Full-scale error *1 *2 *3                        | _   | _    | ±9.0   | LSB  | —               |
| Absolute accuracy <sup>*1 *2 *3</sup>            | _   | _    | ±9.5   | LSB  | _               |
| DNL differential nonlinearity error*1            | _   | ±1.0 | _      | LSB  | _               |
| INL integral nonlinearity error <sup>*1 *3</sup> | _   | _    | ±3.0   | LSB  | _               |
| Analog input voltage range                       | 0   | _    | AVREFP | V    | _               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value. Offset/full-scale error: Add ± 2 LSB to the maximum value.

Note 3. When AVREFP < VCC, the maximum values are as follows:

Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use normal mode 2 and fAD = 32 MHz or less with the longer sampling time.

#### Table 2.43 A/D conversion characteristics (1) in Low-voltage modes 1 and 2

Conditions: VCC = AVREFP = 2.7 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversion: ANI2 to ANI5, internal reference voltage<sup>\*4</sup>, and temperature sensor output voltage<sup>\*4</sup>

| Parameter                             | Min  | Тур  | Мах    | Unit | Test conditions |
|---------------------------------------|------|------|--------|------|-----------------|
| Resolution                            | _    | —    | 12     | Bit  | —               |
| Conversion clock (fAD)                | 1    | —    | 24     | MHz  | —               |
| Conversion time <sup>*5</sup>         | 3.33 | —    | —      | μs   | —               |
| Offset error*1 *2 *3                  | —    | —    | ±8.5   | LSB  | —               |
| Full-scale error <sup>*1 *2 *3</sup>  | —    | —    | ±8.5   | LSB  | —               |
| Absolute accuracy <sup>*1 *2 *3</sup> | —    | —    | ±9.0   | LSB  | —               |
| DNL differential nonlinearity error*1 | —    | ±1.5 | —      | LSB  | —               |
| INL integral nonlinearity error*1 *3  | —    | —    | ±4.0   | LSB  | -               |
| Analog input voltage range            | 0    | —    | AVREFP | V    | —               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value.

Offset/full-scale error: Add ± 2 LSB to the maximum value. Note 3. When AVREFP < VCC, the maximum values are as follows: Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value.

Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value. Note 4. If the internal reference voltage or temperature sensor output voltage is to be A/D converted. VCC must be at least 1.8 V.

Note 5. When the internal reference voltage or the temperature sensor output voltage is to be A/D converted, voc must be at least 1.0 v. time must be at least 5 µs. Accordingly, use a low-voltage mode 2 and fAD = 16 MHz or less with the longer sampling time.



#### Table 2.44 A/D conversion characteristics (2) in Low-voltage modes 1 and 2

Conditions: VCC = AVREFP = 2.4 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversions: ANI2 to ANI5, internal reference voltage\*4, and temperature sensor output voltage\*4

| Parameter                                         | Min | Тур  | Мах    | Unit | Test conditions |
|---------------------------------------------------|-----|------|--------|------|-----------------|
| Resolution                                        | —   | —    | 12     | Bit  | —               |
| Conversion clock (fAD)                            | 1   | —    | 16     | MHz  | —               |
| Conversion time <sup>*5</sup>                     | 5.0 | _    | _      | μs   | —               |
| Offset error <sup>*1 *2 *3</sup>                  | _   | _    | ±9.0   | LSB  | —               |
| Full-scale error <sup>*1 *2 *3</sup>              | _   | _    | ±9.0   | LSB  | —               |
| Absolute accuracy <sup>*1 *2 *3</sup>             | _   | _    | ±9.5   | LSB  | —               |
| DNL differential nonlinearity error <sup>*1</sup> | _   | ±1.5 | —      | LSB  | —               |
| INL integral nonlinearity error <sup>*1 *3</sup>  | —   | —    | ±4.0   | LSB  | —               |
| Analog input voltage range                        | 0   | —    | AVREFP | V    | —               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error ( $\pm$  1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value.

Offset/full-scale error: Add  $\pm 2$  LSB to the maximum value.

Note 3. When AVREFP < VCC, the maximum values are as follows: Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. If the internal reference voltage or temperature sensor output voltage is to be A/D converted, VCC must be at least 1.8 V.

Note 5. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use low-voltage mode 2 and fAD = 16 MHz or less with the longer sampling time.

#### Table 2.45A/D conversion characteristics (3) in Low-voltage modes 1 and 2

Conditions: VCC = AVREFP = 1.8 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversion: ANI2 to ANI5, internal reference voltage\*4, and temperature sensor output voltage\*4

| Parameter                                        | Min  | Тур   | Мах    | Unit | Test conditions |
|--------------------------------------------------|------|-------|--------|------|-----------------|
| Resolution                                       | —    | —     | 12     | Bit  | —               |
| Conversion clock (fAD)                           | 1    | —     | 8      | MHz  | —               |
| Conversion time <sup>*5</sup>                    | 10.0 | _     | —      | μs   | —               |
| Offset error <sup>*1 *2 *3</sup>                 | _    | _     | ± 13.0 | LSB  | _               |
| Full-scale error <sup>*1 *2 *3</sup>             | _    | _     | ± 13.0 | LSB  | _               |
| Absolute accuracy <sup>*1 *2 *3</sup>            | —    | —     | ± 13.5 | LSB  | —               |
| DNL differential nonlinearity error*1            | —    | ± 2.0 | —      | LSB  | —               |
| INL integral nonlinearity error <sup>*1 *3</sup> | —    | —     | ± 4.5  | LSB  | —               |
| Analog input voltage range                       | 0    | —     | AVREFP | V    | —               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value. Offset/full-scale error: Add ± 2 LSB to the maximum value.

Note 3. When AVREFP < VCC, the maximum values are as follows:

Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value.

INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. If the internal reference voltage or temperature sensor output voltage is to be A/D converted, VCC must be at least 1.8 V.



Note 5. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use low-voltage mode 2 and fAD = 16 MHz or less with the longer sampling time.

#### Table 2.46A/D conversion characteristics (4) in Low-voltage modes 1 and 2

Conditions: VCC = AVREFP = 1.6 to 5.5 V, VSS = AVREFM = 0 V Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM

Target pins for conversion: ANI2 to ANI5, internal reference voltage\*4, and temperature sensor output voltage\*4

| Parameter                                           | Min  | Тур  | Мах    | Unit | Test conditions |
|-----------------------------------------------------|------|------|--------|------|-----------------|
| Resolution                                          | —    | —    | 12     | Bit  | _               |
| Conversion clock (PCLKB)                            | 1    | —    | 4      | MHz  | —               |
| Conversion time <sup>*5</sup>                       | 20.0 | —    | —      | μs   | —               |
| Offset error <sup>*1 *2 *3 *4</sup>                 | —    | —    | ±13.5  | LSB  | —               |
| Full-scale error <sup>*1 *2 *3 *4</sup>             | —    | —    | ±13.5  | LSB  | —               |
| Absolute accuracy <sup>*1 *2 *3 *4</sup>            | —    | —    | ±14.0  | LSB  | —               |
| DNL differential nonlinearity error*1               | —    | ±2.0 | —      | LSB  | —               |
| INL integral nonlinearity error <sup>*1 *3 *4</sup> | —    | —    | ±4.5   | LSB  | —               |
| Analog input voltage range                          | 0    | _    | AVREFP | V    | —               |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error (± 1/2 LSB).

Note 2. When pins ANI16 to ANI19 are selected as the target pins for conversion, the maximum values are as follows: Absolute accuracy: Add ± 3 LSB to the maximum value.

Offset/full-scale error: Add  $\pm 2$  LSB to the maximum value.

Note 3. When AVREFP < VCC, the maximum values are as follows: Absolute accuracy/Offset error/full-scale error: Add (± 0.75 LSB × (VCC voltage (V) - AVREFP voltage (V)) to the maximum value. INL integral nonlinearity error: Add (± 0.2 LSB × (VDD voltage (V) - AVREFP voltage (V)) to the maximum value.

Note 4. If the internal reference voltage or temperature sensor output voltage is to be A/D converted, VCC must be at least 1.8 V.

Note 5. When the internal reference voltage or the temperature sensor output voltage is selected as the target for conversion, the sampling time must be at least 5 µs. Accordingly, use low-voltage mode 2 and fAD = 16 MHz or less with the longer sampling time.

# Table 2.47 A/D conversion characteristics in Low-voltage modes 1 and 2 when the internal reference voltage is selected as reference voltage (+)

Conditions: VCC = 1.8 to 5.5 V, VSS = AVREFM = 0 V

Reference voltage (+) = internal reference voltage, Reference voltage (-) = AVREFM

| Parameter                                         | Min | Тур | Мах  | Unit | Test conditions |
|---------------------------------------------------|-----|-----|------|------|-----------------|
| Resolution                                        | —   | —   | 8    | Bit  | —               |
| Conversion clock (fAD)                            | 1   | —   | 2    | MHz  | —               |
| Offset error <sup>*1</sup>                        | —   | —   | 2    | LSB  | —               |
| DNL differential nonlinearity error <sup>*1</sup> | _   | 1   | _    | LSB  | —               |
| INL integral nonlinearity error <sup>*1</sup>     | _   | _   | 2    | LSB  | —               |
| Analog input voltage range                        | 0   | —   | VBGR | V    |                 |

Note: These specification values apply during A/D conversion operation, while CPU is in Sleep mode and peripheral modules other than A/D in module standby.

If CPU is running or peripheral modules other than A/D are running during A/D conversion, values might not fall within the indicated ranges.

Note 1. This value does not include the quantization error ( $\pm$  1/2 LSB).

#### Table 2.48 12-bit A/D converter channel classification (1 of 2)

| Classification           | Channel        | Conditions | Remarks                                                                                                   |
|--------------------------|----------------|------------|-----------------------------------------------------------------------------------------------------------|
| High-precision channel   | ANI0 to ANI5   |            | Pins ANI0 to ANI5 cannot be used<br>as general I/O, TS transmission, when<br>the A/D converter is in use. |
| Normal-precision channel | ANI16 to ANI19 |            | —                                                                                                         |



....

#### Table 2.4812-bit A/D converter channel classification (2 of 2)

| Classification                           | Channel                    | Conditions         | Remarks |
|------------------------------------------|----------------------------|--------------------|---------|
| Internal reference voltage input channel | Internal reference voltage | VCC = 1.8 to 5.5 V | _       |
| Temperature sensor input channel         | Temperature sensor output  |                    | _       |

#### Table 2.49 A/D internal reference voltage characteristics

| Conditions: VCC = 1.8 to 5.5 V, VSS = 0 V              |      |      |      |      |                 |  |  |  |
|--------------------------------------------------------|------|------|------|------|-----------------|--|--|--|
| Parameter                                              | Min  | Тур  | Мах  | Unit | Test conditions |  |  |  |
| Internal reference voltage input channel <sup>*1</sup> | 1.40 | 1.47 | 1.54 | V    | —               |  |  |  |
| Sampling time <sup>*2</sup>                            | 5.0  | —    | _    | μs   | _               |  |  |  |

Note 1. The 12-bit A/D internal reference voltage indicates the voltage when the internal reference voltage is input to the 12-bit A/D converter.

Note 2. When the internal reference voltage is converted.



Figure 2.26 Example of 12-bit A/D converter characteristic terms



#### Absolute accuracy

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics, and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of the analog input voltage (1-LSB width), which can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as the analog input voltage. For example, if 12-bit resolution is used and the reference voltage AVREFP = 3.072 V, then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, and 1.5 mV are used as the analog input voltage is 6 mV, an absolute accuracy of  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 0x003 to 0x00D, though an output code of 0x008 can be expected from the theoretical A/D conversion characteristics.

### Integral nonlinearity error (INL)

Integral nonlinearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

#### **Differential nonlinearity error (DNL)**

Differential nonlinearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

Offset error is the difference between the transition point of the ideal first output code and the actual first output code.

#### Full-scale error

Full-scale error is the difference between the transition point of the ideal last output code and the actual last output code.

# 2.5 CMP Characteristics

# Table 2.50CMP characteristics

#### Conditions: VCC = 1.6 to 5.5 V, VSS = 0 V

| Parameter                                |                        | Symbol           | Min  | Тур  | Max          | Unit                                       | Test conditions                                                |
|------------------------------------------|------------------------|------------------|------|------|--------------|--------------------------------------------|----------------------------------------------------------------|
| Input voltage range                      |                        | IVREF            | 0    | _    | VCC -<br>1.4 | V                                          | Input to the IVREF0 and<br>IVREF1 pins<br>C0LVL = 0, C1LVL = 0 |
|                                          |                        |                  | 1.4  | _    | VCC          |                                            | Input to the IVREF0 and<br>IVREF1 pins<br>C0LVL = 1, C1LVL = 1 |
|                                          |                        | IVCMP            | -0.3 | —    | VCC +<br>0.3 |                                            | Input to the IVCMP0 and IVCMP1 pins                            |
| Output delay                             | High-<br>speed<br>mode | -                | _    | _    | 1.5          | μs VCC = 3.0 V<br>Input slew rate > 1 V/us |                                                                |
|                                          | Low-<br>speed<br>mode  |                  | _    | 3.0  | _            |                                            |                                                                |
| Offset voltage                           | High-<br>speed<br>mode | _                | _    | _    | 50           | mV                                         | _                                                              |
|                                          | Low-<br>speed<br>mode  |                  | _    | _    | 40           |                                            |                                                                |
| Operation stabilization wait time        |                        | t <sub>CMP</sub> | 30   | —    | —            | μs                                         | —                                                              |
| Internal reference voltage <sup>*1</sup> |                        | _                | 1.34 | 1.44 | 1.54         | V                                          | —                                                              |

Note 1. The internal reference voltage can be selected as CMP reference voltage only when 1.8 V ≤ VCC ≤ 5.5 V.



# 2.6 DAC8 Characteristics

#### Table 2.51D/A conversion characteristics

Conditions: VCC = 2.7 to 5.5 V, VSS = 0 V

| Parameter                     | Symbol             | Min | Тур | Мах  | Unit | Test conditions |
|-------------------------------|--------------------|-----|-----|------|------|-----------------|
| Resolution                    | —                  | —   | —   | 8    | bit  | —               |
| Conversion time               | t <sub>DCONV</sub> | —   | —   | 3.0  | μs   | —               |
| Absolute accuracy             | _                  | —   | —   | ±3.0 | LSB  | —               |
| Resistive load                | _                  | 4   | —   | —    | MΩ   | _               |
| Capacitive load <sup>*1</sup> | —                  | —   | —   | 35   | pF   | _               |
| Output resistance             | _                  | _   | 9.0 | —    | kΩ   | _               |

Note 1. Including IO input capacitance of 15 pF.

# 2.7 TSN Characteristics

#### Table 2.52TSN characteristics

Conditions: VCC = 1.8 to 5.5 V, VSS = 0 V

| Parameter                | Symbol | Min | Тур  | Мах | Unit  | Test conditions |
|--------------------------|--------|-----|------|-----|-------|-----------------|
| Temperature slope        | —      | —   | -3.3 | —   | mV/°C | —               |
| Output voltage (at 25°C) | —      | _   | 1.05 | —   | V     | VCC = 3.3 V     |
| Sampling time            | —      | 5.0 | —    | —   | μs    | —               |

# 2.8 POR and LVD Characteristics

#### Table 2.53 Power-on reset circuit and voltage detection circuit characteristics (1) (1 of 2)

| Parameter                          |                           |                                            | Symbol              | Min  | Тур  | Max  | Unit                   | Test Conditions |
|------------------------------------|---------------------------|--------------------------------------------|---------------------|------|------|------|------------------------|-----------------|
| Voltage detection Power-on res     |                           | When power supply rise                     | V <sub>POR</sub>    | 1.47 | 1.51 | 1.55 | V                      | Figure 2.27     |
| level <sup>*1</sup>                | level <sup>*1</sup> (POR) | When power supply fall V <sub>PDR</sub> 1. |                     | 1.46 | 1.50 | 1.54 |                        | Figure 2.28     |
| Voltage detection circuit (LVD0)*2 | When power supply rise    | V <sub>det0_0</sub>                        | 3.74                | 3.91 | 4.06 | V    | Figure 2.29            |                 |
|                                    | When power supply fall    |                                            | 3.68                | 3.85 | 4.00 |      | At falling edge<br>VCC |                 |
|                                    | When power supply rise    | V <sub>det0_1</sub>                        | 2.73                | 2.9  | 3.01 | 7    |                        |                 |
|                                    |                           | When power supply fall                     |                     | 2.68 | 2.85 | 2.96 |                        |                 |
|                                    |                           | When power supply rise                     | V <sub>det0_2</sub> | 2.44 | 2.59 | 2.70 |                        |                 |
|                                    |                           | When power supply fall                     |                     | 2.38 | 2.53 | 2.64 |                        |                 |
|                                    |                           | When power supply rise                     | V <sub>det0_3</sub> | 1.83 | 1.95 | 2.07 |                        |                 |
|                                    |                           | When power supply fall                     |                     | 1.78 | 1.90 | 2.02 |                        |                 |
|                                    |                           | When power supply rise                     | V <sub>det0_4</sub> | 1.66 | 1.75 | 1.88 |                        |                 |
|                                    |                           | When power supply fall                     |                     | 1.60 | 1.69 | 1.82 |                        |                 |



| Parameter           |                              |                        | Symbol              | Min  | Тур  | Max  | Unit | Test Conditions        |  |  |
|---------------------|------------------------------|------------------------|---------------------|------|------|------|------|------------------------|--|--|
| Voltage detection   | Voltage detection            | When power supply rise | V <sub>det1_0</sub> | 4.23 | 4.39 | 4.55 | V    | Figure 2.30            |  |  |
| level <sup>*1</sup> | circuit (LVD1) <sup>*3</sup> | When power supply fall |                     | 4.13 | 4.29 | 4.45 |      | At falling edge<br>VCC |  |  |
|                     |                              | When power supply rise | V <sub>det1_1</sub> | 4.07 | 4.25 | 4.39 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 3.98 | 4.16 | 4.30 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_2</sub> | 3.97 | 4.14 | 4.29 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 3.86 | 4.03 | 4.18 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_3</sub> | 3.74 | 3.92 | 4.06 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 3.68 | 3.86 | 4.00 | -    |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_4</sub> | 3.05 | 3.17 | 3.29 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 2.98 | 3.10 | 3.22 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_5</sub> | 2.95 | 3.06 | 3.17 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 2.89 | 3.00 | 3.11 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_6</sub> | 2.86 | 2.97 | 3.08 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 2.79 | 2.90 | 3.01 | 1    |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_7</sub> | 2.74 | 2.85 | 2.96 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 2.68 | 2.79 | 2.90 |      |                        |  |  |
| Voltage detection   | Voltage detection            | When power supply rise | V <sub>det1_8</sub> | 2.63 | 2.75 | 2.85 | V    | Figure 2.30            |  |  |
| level <sup>*1</sup> | circuit (LVD1) <sup>*3</sup> | When power supply fall |                     | 2.58 | 2.68 | 2.78 |      | At falling edge<br>VCC |  |  |
|                     |                              | When power supply rise | V <sub>det1_9</sub> | 2.54 | 2.64 | 2.75 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 2.48 | 2.58 | 2.68 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_A</sub> | 2.43 | 2.53 | 2.63 | -    |                        |  |  |
|                     |                              | When power supply fall |                     | 2.38 | 2.48 | 2.58 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_B</sub> | 2.16 | 2.26 | 2.36 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 2.10 | 2.20 | 2.30 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_C</sub> | 1.88 | 2    | 2.09 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 1.84 | 1.96 | 2.05 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_D</sub> | 1.78 | 1.9  | 1.99 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 1.74 | 1.86 | 1.95 | 1    |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_E</sub> | 1.67 | 1.79 | 1.88 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 1.63 | 1.75 | 1.84 |      |                        |  |  |
|                     |                              | When power supply rise | V <sub>det1_F</sub> | 1.65 | 1.7  | 1.78 |      |                        |  |  |
|                     |                              | When power supply fall |                     | 1.60 | 1.65 | 1.73 |      |                        |  |  |
| Voltage detection   | Voltage detection            | When power supply rise | V <sub>det2_0</sub> | 4.20 | 4.40 | 4.57 | V    | Figure 2.31            |  |  |
| level <sup>*1</sup> | circuit (LVD2) <sup>*4</sup> | When power supply fall |                     | 4.11 | 4.31 | 4.48 | 1    | At falling edge<br>VCC |  |  |
|                     |                              | When power supply rise | V <sub>det2_1</sub> | 4.05 | 4.25 | 4.42 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 3.97 | 4.17 | 4.34 | 1    |                        |  |  |
|                     |                              | When power supply rise | V <sub>det2_2</sub> | 3.91 | 4.11 | 4.28 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 3.83 | 4.03 | 4.20 | 1    |                        |  |  |
|                     |                              | When power supply rise | V <sub>det2_3</sub> | 3.71 | 3.91 | 4.08 | 1    |                        |  |  |
|                     |                              | When power supply fall |                     | 3.64 | 3.84 | 4.01 | 1    |                        |  |  |

Note 1. These characteristics apply when noise is not superimposed on the power supply. When a setting causes this voltage detection level to overlap with that of the voltage detection circuit, it cannot be specified whether LVD1 or LVD2 is used for voltage detection.
 Note 2. # in the symbol V<sub>det0\_#</sub> denotes the value of the OFS1.VDSEL0[2:0] bits.



Note 3. # in the symbol V<sub>det1\_#</sub> denotes the value of the LVDLVLR.LVD1LVL[4:0] bits. Note 4. # in the symbol V<sub>det2</sub> # denotes the value of the LVDLVLR.LVD2LVL[2:0] bits.

| Table 2.54 | Power-on reset circuit and voltage detection circuit characteristics (2) |
|------------|--------------------------------------------------------------------------|
|------------|--------------------------------------------------------------------------|

| Parameter                             |                             | Symbol                | Min | Тур | Max  | Unit | Test Conditions                         |
|---------------------------------------|-----------------------------|-----------------------|-----|-----|------|------|-----------------------------------------|
| Wait time after power-on              | LVD0: enable                | t <sub>POR</sub>      | —   | 4.3 | —    | ms   | —                                       |
| reset cancellation                    | LVD0: disable               | t <sub>POR</sub>      | —   | 3.7 | —    | ms   | —                                       |
| Wait time after voltage               | LVD0: enable <sup>*1</sup>  | t <sub>LVD0,1,2</sub> | —   | 1.4 | —    | ms   | —                                       |
| monitor 0, 1, 2 reset cancellation    | LVD0: disable <sup>*2</sup> | t <sub>LVD1,2</sub>   | —   | 0.7 | —    | ms   | _                                       |
| Power-on reset response of            | delay time <sup>*3</sup>    | t <sub>det</sub>      | —   | —   | 500  | μs   | Figure 2.27, Figure 2.28                |
| LVD0 response delay time              | *3                          | t <sub>det</sub>      | —   | —   | 500  | μs   | Figure 2.29                             |
| LVD1 response delay time              | *3                          | t <sub>det</sub>      | —   | —   | 350  | μs   | Figure 2.30                             |
| LVD2 response delay time              | *3                          | t <sub>det</sub>      | —   | —   | 600  | μs   | Figure 2.31                             |
| Minimum VCC down time                 |                             | t <sub>VOFF</sub>     | 500 | —   | —    | μs   | Figure 2.27, VCC = 1.0 V or above       |
| Power-on reset enable tim             | e                           | t <sub>W (POR)</sub>  | 1   | —   | -    | ms   | Figure 2.28, VCC = below 1.0<br>V       |
| LVD1 operation stabilization enabled) | on time (after LVD1 is      | T <sub>d (E-A)</sub>  | _   | —   | 300  | μs   | Figure 2.30                             |
| LVD2 operation stabilization enabled) | on time (after LVD2 is      | T <sub>d (E-A)</sub>  | _   | —   | 1200 | μs   | Figure 2.31                             |
| Hysteresis width (POR)                |                             | V <sub>PORH</sub>     | —   | 10  | —    | mV   | —                                       |
| Hysteresis width (LVD0, LV            | /D1 and LVD2)               | V <sub>LVH</sub>      | —   | 60  | —    | mV   | LVD0 selected                           |
|                                       |                             |                       | —   | 110 | _    |      | $V_{det1_0}$ to $V_{det1_2}$ selected   |
|                                       |                             |                       | —   | 70  | —    |      | $V_{det1_3}$ to $V_{det1_9}$ selected   |
|                                       |                             |                       | —   | 60  | —    | ]    | $V_{det1\_A}$ to $V_{det1\_B}$ selected |
|                                       |                             |                       | —   | 50  | —    | 1    | $V_{det1_C}$ to $V_{det1_F}$ selected   |
|                                       |                             |                       | —   | 90  | —    | ]    | LVD2 selected                           |

Note 1. When OFS1.LVDAS = 0.

Note 2. When OFS1.LVDAS = 1.

Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels  $V_{POR}$ ,  $V_{det0}$ ,  $V_{det1}$ , and  $V_{det2}$  for the POR/LVD.









Figure 2.28 Power-on reset timing



Figure 2.29 Voltage detection circuit timing (V<sub>det0</sub>)





Figure 2.30 Voltage detection circuit timing (V<sub>det1</sub>)





# Figure 2.31 Voltage detection circuit timing (V<sub>det2</sub>)

# 2.9 Flash Memory Characteristics

# 2.9.1 Code Flash Memory Characteristics

#### Table 2.55 Code flash characteristics (1)

| Parameter      |                                    | Symbol           | Min                 | Тур | Мах | Unit  | Conditions             |
|----------------|------------------------------------|------------------|---------------------|-----|-----|-------|------------------------|
| Reprogramming  | g/erasure cycle <sup>*1</sup>      | N <sub>PEC</sub> | 10000               | —   | _   | Times | _                      |
| Data hold time | After 10000 times N <sub>PEC</sub> | t <sub>DRP</sub> | 20 <sup>*2 *3</sup> | —   | —   | Year  | T <sub>a</sub> = 105°C |
|                |                                    |                  | 10                  | —   | —   |       | T <sub>a</sub> = 125°C |

Note 1. The reprogram/erase cycle is the number of erasures for each block. When the reprogram/erase cycle is n times (n = 1,0000), erasing can be performed n times for each block. For instance, when 8-byte programming is performed 256 times for different addresses in 2-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled (overwriting is prohibited).

Note 2. Characteristic when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. This result is target spec, may changed after reliability testing.

#### Table 2.56 Code flash characteristics (2) (1 of 2)

High-speed mode

Conditions: VCC = 1.8 to 5.5 V,  $T_a = -40^{\circ}$ C to 125°C

|                  |        |                  | ICLK = 1 MHz |     |     | 10  |     |     |      |
|------------------|--------|------------------|--------------|-----|-----|-----|-----|-----|------|
| Parameter        |        | Symbol           | Min          | Тур | Max | Min | Тур | Max | Unit |
| Programming time | 8-byte | t <sub>P4</sub>  | _            | 97  | 843 | _   | 47  | 446 | μs   |
| Erasure time     | 2-KB   | t <sub>E2K</sub> | _            | 8.7 | 282 | _   | 5.7 | 221 | ms   |



#### Table 2.56 Code flash characteristics (2) (2 of 2)

#### High-speed mode

Conditions: VCC = 1.8 to 5.5 V,  $T_a = -40^{\circ}C$  to 125°C

|                                                                                           |                 |                     | ICLK = 1 MHz |      |      | 10  | CLK = 48 MF | Iz     |      |
|-------------------------------------------------------------------------------------------|-----------------|---------------------|--------------|------|------|-----|-------------|--------|------|
| Parameter                                                                                 |                 | Symbol              | Min          | Тур  | Max  | Min | Тур         | Max    | Unit |
| Blank check time                                                                          | 8-byte          | t <sub>BC4</sub>    | _            | _    | 45   | _   | —           | 8.7    | μs   |
|                                                                                           | 2-KB            | t <sub>BC2K</sub>   | _            | _    | 3239 | _   | _           | 235    | μs   |
| Erase suspended time                                                                      | L               | t <sub>SED</sub>    | _            | _    | 22.8 | _   | _           | 11.0   | μs   |
| Access window information program<br>Start-up area selection and security<br>setting time |                 | t <sub>AWSSAS</sub> | —            | 16.3 | 509  | —   | 11.8        | 444    | ms   |
| OCD/serial programmer                                                                     | ID setting time | t <sub>OSIS</sub>   | _            | 65.1 | 2036 | _   | 46.9        | 1773.9 | μs   |
| Flash memory mode tran<br>time 1                                                          | nsition wait    | t <sub>DIS</sub>    | 2            | _    | _    | 2   | _           | _      |      |
| Flash memory mode tran<br>time 2                                                          | nsition wait    | t <sub>MS</sub>     | 15           | _    | _    | 15  | _           | _      | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.5% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

#### Table 2.57 Code flash characteristics (3)

Middle-speed mode

Conditions: VCC = 1.6 to 5.5 V,  $T_a = -40^{\circ}C$  to 125°C

|                                                                     |              |                     | ICLK = 1 MHz |      | 10   | CLK = 24 MH | Iz   |      |      |
|---------------------------------------------------------------------|--------------|---------------------|--------------|------|------|-------------|------|------|------|
| Parameter                                                           |              | Symbol              | Min          | Тур  | Max  | Min         | Тур  | Max  | Unit |
| Programming time                                                    | 8-byte       | t <sub>P4</sub>     | —            | 97   | 843  | —           | 48   | 450  | μs   |
| Erasure time                                                        | 2-KB         | t <sub>E2K</sub>    | _            | 8.7  | 282  | —           | 5.7  | 220  | ms   |
| Blank check time                                                    | 8- byte      | t <sub>BC4</sub>    | _            | _    | 45   | _           | _    | 9.1  | μs   |
|                                                                     | 2-КВ         | t <sub>BC2K</sub>   | _            | _    | 3239 | _           | _    | 236  | μs   |
| Erase suspended time                                                |              | t <sub>SED</sub>    | _            | _    | 22.8 | _           | _    | 11.2 | μs   |
| Access window informat<br>Start-up area selection a<br>setting time |              | t <sub>AWSSAS</sub> | _            | 16.3 | 509  | _           | 11.4 | 442  | ms   |
| OCD/serial programmer time <sup>*1</sup>                            | ID setting   | t <sub>OSIS</sub>   | _            | 84.7 | 2280 | _           | 45.3 | 1690 | ms   |
| Flash memory mode trar<br>time 1                                    | nsition wait | t <sub>DIS</sub>    | 2            | _    | _    | 2           | _    | _    | μs   |
| Flash memory mode trar<br>time 2                                    | nsition wait | t <sub>MS</sub>     | 15           | _    | _    | 15          | _    | _    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the

frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of ICLK must be ± 1.5% during programming or erasing the flash memory. Confirm the frequency accuracy

% of the clock source. Note 1. When 1.8 V  $\leq$  VCC = AVCC0  $\leq$  5.5 V



#### Table 2.58 Code flash characteristics (4)

#### Low-speed mode

Conditions: VCC = 1.6 to 5.5 V,  $T_a = -40^{\circ}$ C to 125°C

| Parameter                                                            | Parameter |                     |    | Тур  | Мах  | Unit |
|----------------------------------------------------------------------|-----------|---------------------|----|------|------|------|
| Programming time                                                     | 8-byte    | t <sub>P4</sub>     | _  | 97   | 843  | μs   |
| Erasure time                                                         | 2-KB      | t <sub>E2K</sub>    | _  | 8.7  | 282  | ms   |
| Blank check time                                                     | 8-byte    | t <sub>BC4</sub>    | _  | _    | 45   | μs   |
|                                                                      | 2-KB      | t <sub>BC2K</sub>   | _  | _    | 3239 | μs   |
| Erase suspended time                                                 |           | t <sub>SED</sub>    | _  | _    | 22.8 | μs   |
| Access window information progra selection and security setting time |           | t <sub>AWSSAS</sub> | —  | 16.3 | 509  | ms   |
| OCD/serial programmer ID setting                                     | time      | t <sub>OSIS</sub>   | _  | 65.1 | 2036 | ms   |
| Flash memory mode transition wait time 1                             |           | t <sub>DIS</sub>    | 2  | _    | _    | μs   |
| Flash memory mode transition wa                                      | it time 2 | t <sub>MS</sub>     | 15 | —    | —    | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of ICLK must be ± 1.5% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

# 2.9.2 Data Flash Memory Characteristics

## Table 2.59 Data flash characteristics (1)

| Parameter                                                                                    |                              | Symbol             | Min                 | Тур     | Мах  | Unit                   | Conditions             |
|----------------------------------------------------------------------------------------------|------------------------------|--------------------|---------------------|---------|------|------------------------|------------------------|
| Reprogramming                                                                                | /erasure cycle <sup>*1</sup> | N <sub>DPEC</sub>  | 100000              | 1000000 | _    | Times                  | _                      |
| Data hold time                                                                               | After 10000                  | t <sub>DDRP</sub>  | 20 <sup>*2 *3</sup> | _       | _    | Year                   | Т <sub>а</sub> = 105°С |
| times of<br>NDPEC<br>After 100000<br>times of<br>NDPEC<br>After 1000000<br>times of<br>NDPEC |                              | 10                 | _                   | _       | Year | T <sub>a</sub> = 125°C |                        |
|                                                                                              |                              | 5 <sup>*2 *3</sup> | —                   | —       | Year |                        |                        |
|                                                                                              |                              |                    | 1 <sup>*2 *3</sup>  | _       | Year | Ta = 25°C              |                        |

Note 1. The reprogram/erase cycle is the number of erasure for each block. When the reprogram/erase cycle is n times (n = 100,000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 1,024 times for different addresses in 1-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled (overwriting is prohibited).

Note 2. Characteristics when using the flash memory programmer and the self-programming library provided by Renesas Electronics.

Note 3. These results are target spec, and may changed after reliability testing.

#### Table 2.60 Data flash characteristics (2)

High-speed mode

Conditions: VCC = 1.8 to 5.5 V,  $T_a = -40^{\circ}C$  to  $125^{\circ}C$ 

|                         |         |                    | ICLK = 1 MHz |     |      | 10  |     |      |      |
|-------------------------|---------|--------------------|--------------|-----|------|-----|-----|------|------|
| Parameter               |         | Symbol             | Min          | Тур | Мах  | Min | Тур | Мах  | Unit |
| Programming time        | 1-byte  | t <sub>DP1</sub>   | _            | 84  | 708  | —   | 36  | 336  | μs   |
| Erasure time            | 1-KB    | t <sub>DE1K</sub>  | _            | 8.6 | 281  | —   | 6.3 | 234  | ms   |
| Blank check time        | 1-byte  | t <sub>DBC1</sub>  | _            | _   | 14.8 | —   | _   | 8.7  | μs   |
|                         | 1-KB    | t <sub>DBC1K</sub> | _            | _   | 1602 | —   | _   | 450  | μs   |
| Suspended time during e | erasing | t <sub>DSED</sub>  | _            | —   | 22.8 | —   | _   | 11.0 | μs   |
| Data flash STOP recove  | ry time | t <sub>DSTOP</sub> | 250          | —   | —    | 250 | —   | —    | μs   |



Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the

- frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy
- of the clock source.

#### Table 2.61Data flash characteristics (3)

Middle-speed mode

Conditions: VCC = 1.6 to 5.5 V,  $T_a$  = –40°C to 125°C

|                               |         |                    | ICLK = 1 MHz |     |      | IC  |     |      |      |
|-------------------------------|---------|--------------------|--------------|-----|------|-----|-----|------|------|
| Parameter                     |         | Symbol             | Min          | Тур | Max  | Min | Тур | Max  | Unit |
| Programming time              | 1-byte  | t <sub>DP1</sub>   | —            | 84  | 708  | —   | 40  | 365  | μs   |
| Erasure time                  | 1-KB    | t <sub>DE1K</sub>  | —            | 8.6 | 281  | —   | 7   | 249  | ms   |
| Blank check time              | 1- byte | t <sub>DBC1</sub>  | _            | —   | 14.8 | —   | _   | 11.2 | μs   |
|                               | 1-KB    | t <sub>DBC1K</sub> | —            | —   | 1602 | —   | —   | 806  | μs   |
| Suspended time during e       | erasing | t <sub>DSED</sub>  | —            | —   | 22.8 | —   | —   | 11.2 | μs   |
| Data flash STOP recovery time |         | t <sub>DSTOP</sub> | 250          | _   | —    | 250 | —   | —    | μs   |

Note:Does not include the time until each operation of the flash memory is started after instructions are executed by software.Note:The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory. When using ICLK at below 4 MHz, the

frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

Note 1. When 1.8 V  $\leq$  VCC  $\leq$  5.5 V

#### Table 2.62Data flash characteristics (4)

Low-speed mode

Conditions: VCC = 1.6 to 5.5 V,  $T_a$  = –40°C to 125°C

|                               |        |                    | ICLK = 1 MHz |     |      |      |  |
|-------------------------------|--------|--------------------|--------------|-----|------|------|--|
| Parameter                     |        | Symbol             | Min          | Тур | Мах  | Unit |  |
| Programming time              | 1-byte | t <sub>DP1</sub>   | _            | 84  | 708  | μs   |  |
| Erasure time                  | 1-KB   | t <sub>DE1K</sub>  | _            | 8.6 | 281  | ms   |  |
| Blank check time              | 1-byte | t <sub>DBC1</sub>  | _            | _   | 14.8 | μs   |  |
|                               | 1-KB   | t <sub>DBC1K</sub> | _            | _   | 1602 | μs   |  |
| Suspended time during erasing |        | t <sub>DSED</sub>  | _            | _   | 22.8 | μs   |  |
| Data flash STOP recovery time |        | t <sub>DSTOP</sub> | 250          | _   | _    | μs   |  |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software.

Note: The lower-limit frequency of ICLK is 1 MHz during programming or erasing the flash memory.

Note: The frequency accuracy of ICLK must be ± 1.0% during programming or erasing the flash memory. Confirm the frequency accuracy of the clock source.

# 2.10 Compact JTAG (cJTAG)

#### Table 2.63 cJTAG Characteristics

Conditions: VCC = 2.7 to 5.5 V

| No. | Parameter                              | Symbol                     | Min | Мах | Unit |
|-----|----------------------------------------|----------------------------|-----|-----|------|
| 1   | TCKC clock cycle time                  | t <sub>СТСКсус</sub>       | 160 | —   | ns   |
| 1a  | TCKC clock high pulse width            | tстскн                     | 70  | _   | ns   |
| 1b  | TCKC clock low pulse width             | tстскL                     | 70  | —   | ns   |
| 2   | TMSC setup time                        | t <sub>CTMSS</sub>         | 14  | —   | ns   |
| 3   | TMSC hold time                         | t <sub>СТМЅН</sub>         | 2   | —   | ns   |
| 4   | Delay time, TCKC to TMSC valid/disable | t <sub>d(CTCKL-CTMS)</sub> | 5   | 60  | ns   |





Figure 2.32 cJTAG timing



# Appendix 1. Port States in Each Processing Mode

 Table 1.1
 Port states in each processing mode

| Function | Pin function                                      | Reset   | Software Standby mode                                                                            |
|----------|---------------------------------------------------|---------|--------------------------------------------------------------------------------------------------|
| Mode     | MD                                                | Pull-up | Кеер-О                                                                                           |
| cJTAG    | TMSC/TCKC                                         | Pull-up | Кеер-О                                                                                           |
| IRQ      | IRQn                                              | Hi-Z    | Keep-O <sup>*1 *2</sup>                                                                          |
|          | NMI                                               | Hi-Z    | Hi-Z <sup>*3</sup>                                                                               |
| SOSC     | XT1, XT2                                          | Hi-Z    | [Sub-clock Oscillator selected] Sub-clock Oscillator is operating<br>[Other than the above] Hi-Z |
| KINT     | KR0n                                              | Hi-Z    | Keep-O <sup>*1 *2</sup>                                                                          |
| SAU      | [UART mode] RXD0, RXD2<br>[SPI mode] SCK00, SCK20 | Hi-Z    | Keep-O <sup>*2</sup>                                                                             |
| IICA     | SCLAn/SDAAn                                       | Hi-Z    | Keep-O <sup>*1</sup>                                                                             |
| UARTA    | TxDAn/RxDAn/CLKAn                                 | Hi-Z    | Keep-O <sup>*1</sup>                                                                             |
| REMC     | RIN0                                              | Hi-Z    | Keep-O <sup>*2</sup>                                                                             |
| RTC      | RTC1HZ                                            | Hi-Z    | [RTC selected] RTC1HZ output                                                                     |
| CLKOUT   | CLKOUT_A/B                                        | Hi-Z    | [CLKOUT selected] CLKOUT output                                                                  |
| CMP      | VCOUTn                                            | Hi-Z    | [VCOUT selected] VCOUT output                                                                    |
| DAC8     | DACOUTn                                           | Hi-Z    | [DACOUTn output (DAOE = 1)] D/A output retained                                                  |
| P303     | —                                                 | Pull-up | Кеер-О                                                                                           |
| Others   | _                                                 | Hi-Z    | Кеер-О                                                                                           |

Note: Hi-Z: High-impedance

Keep-O: Output pins retain their previous values. Input pins become high-impedance.

Note 1. Input is enabled if the pin is specified as the software standby canceling source while it is used as an external interrupt pin.

Note 2. Input is enabled if the pin is specified as the snooze mode request trigger in software Standby mode while it is used as an external interrupt pin.

Note 3. Input is enabled.



# Appendix 2. Package Dimensions

Information on the latest version of the package dimensions or mountings is displayed in packages on the Renesas Electronics Corporation website.









## R9A02G021 Datasheet





| JEITA Package Code                                                             | RENESAS Code                                           | MASS (Ty     |                   |                                |                      |
|--------------------------------------------------------------------------------|--------------------------------------------------------|--------------|-------------------|--------------------------------|----------------------|
| P-HWQFN24-4 × 4-0. 50                                                          | PWQN0024KG-A                                           | 0.0          | 4                 |                                |                      |
| INDEX AREA<br>(D/2 X E/2)<br>24<br>24<br>24<br>24<br>24<br>1                   |                                                        |              |                   |                                |                      |
| 24X<br>6<br>6<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7 | C<br>SEATING PLANE<br>b(24X)<br>⊕ Øbbb∭ C A<br>Øddd∭ C | A<br>A 1     | Min.<br>—<br>0.00 | on in Mil<br>Nom.<br>—<br>0.02 | Max.<br>0.80<br>0.05 |
| <u>۵</u> E2                                                                    |                                                        | A3<br>b<br>D | 0.18              | . 203 RE<br>0. 25<br>4. 00 BS( | 0.30                 |
| 4                                                                              | 6 X<br>(242)<br>(242)<br>(242)                         | E            |                   | 4.00 BS                        | 0                    |
|                                                                                |                                                        | e<br>L<br>K  | 0. 35<br>0. 20    | 0. 50 BS0<br>0. 40<br>—        | 0.45                 |
|                                                                                |                                                        | D2<br>E2     | 2. 65<br>2. 65    | 2.70<br>2.70                   | 2.75<br>2.75         |
|                                                                                |                                                        | aaa<br>bbb   | 2.03              | 0. 15                          | 2.75                 |
| 19                                                                             |                                                        | ccc          |                   | 0.10                           |                      |
|                                                                                | 13                                                     | ddd          |                   |                                |                      |

Figure 2.3 HWQFN 24-pin









# Appendix 3. I/O Registers

This appendix describes I/O register addresses, access cycles, and reset values by function.

# 3.1 Peripheral Base Addresses

This section provides the base addresses for peripherals described in this manual.

Table 3.1 shows the name, description, and the base address of each peripheral.

| Name    | Description                                  | Base address |
|---------|----------------------------------------------|--------------|
| SRAM    | SRAM Control                                 | 0x4000_2000  |
| BUS     | BUS Control                                  | 0x4000_3000  |
| DTC     | Data Transfer Controller                     | 0x4000_5400  |
| ICU     | Interrupt Controller                         | 0x4000_6000  |
| CPU_AUX | CPU Auxiliary Registers                      | 0x4001_A000  |
| CPU_DBG | Debug Function                               | 0x4001_B000  |
| SYSC    | System Control                               | 0x4001_E000  |
| PORT0   | Port 0 Control Registers                     | 0x4004_0000  |
| PORT1   | Port 1 Control Registers                     | 0x4004_0020  |
| PORT2   | Port 2 Control Registers                     | 0x4004_0040  |
| PORT3   | Port 3 Control Registers                     | 0x4004_0060  |
| PORT4   | Port 4 Control Registers                     | 0x4004_0080  |
| PFS     | Pmn Pin Function Control Register            | 0x4004_0800  |
| ELC     | Event Link Control                           | 0x4004_1000  |
| WDT     | Watchdog Timer                               | 0x4004_4200  |
| IWDT    | Independent Watchdog Timer                   | 0x4004_4400  |
| CAC     | Clock Frequency Accuracy Measurement Circuit | 0x4004_4600  |
| MSTP    | Module Stop Control B, C, D                  | 0x4004_7000  |
| DAC8    | 8-bit D/A Converter                          | 0x4005_E000  |
| CRC     | CRC Calculator                               | 0x4007_4000  |
| KINT    | Key Interrupt Function                       | 0x4008_0000  |
| DOC     | Data Operation Circuit                       | 0x4008_5F00  |
| PORGA   | Product Organize Register                    | 0x4009_1000  |
| TRNG    | True Random Number Generator                 | 0x4009_1100  |
| СМР     | Comparator                                   | 0x4009_1200  |
| RTC     | Realtime Clock                               | 0x4009_2000  |
| REMC    | Remote Control Signal Receiver               | 0x4009_2100  |
| TML32   | 32-bit Interval Timer                        | 0x4009_2200  |
| IICA0   | I <sup>2</sup> C Bus Interface 0             | 0x4009_3000  |
| IICA1   | I <sup>2</sup> C Bus Interface 1             | 0x4009_3100  |
| SAU0    | Serial Array Unit 0                          | 0x4009_4000  |
| SAU1    | Serial Array Unit 1                          | 0x4009_4100  |
| TAU     | Timer Array Unit                             | 0x4009_5000  |
| UARTA   | Serial Interface UARTA                       | 0x4009_6000  |
| ADC12   | 12-bit A/D Converter                         | 0x4009_C000  |
|         |                                              |              |

#### Table 3.1Peripheral base address (1 of 2)



| Name | Description                     | Base address |
|------|---------------------------------|--------------|
| FLCN | Flash I/O Registers             | 0x407E_C000  |
| CLIC | Core-Local Interrupt Controller | 0xE200_0000  |
| IMT  | Machine Timer                   | 0xE600_0000  |
| DBG  | Debug Module                    | 0xE680_0000  |

#### Table 3.1 Peripheral base address (2 of 2)

Note: Name = Peripheral name

Description = Peripheral functionality

Base address = Lowest reserved address or address used by the peripheral

## 3.2 Access Cycles

This section provides access cycle information for the I/O registers described in this manual.

The following information applies to Table 3.2:

- Registers are grouped by associated module.
- The number of access cycles indicates the number of cycles based on the specified reference clock.
- In the internal I/O area, reserved addresses that are not allocated to registers must not be accessed, otherwise operations cannot be guaranteed.
- The number of I/O access cycles depends on bus cycles of the internal peripheral bus, divided clock synchronization cycles, and wait cycles of each module. Divided clock synchronization cycles differ depending on the frequency ratio between ICLK and PCLK.
- When the frequency of ICLK is equal to that of PCLK, the number of divided clock synchronization cycles is always constant.
- When the frequency of ICLK is greater than that of PCLK, at least 1 PCLK cycle is added to the number of divided clock synchronization cycles.
- Note: This applies to the number of cycles when access from the CPU does not conflict with the instruction fetching to the external memory or bus access from other bus master such as DTC.

Table 3.2 shows the register access cycles.

|                                            |             |             | Number of access cycles |                                       |          | i                                                                                                            |                                                                                                                                                                                                     |                               |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
|--------------------------------------------|-------------|-------------|-------------------------|---------------------------------------|----------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---|--|---|--|---|--|---|--|---|--|-----|------|-------|----------------|
|                                            | Address     |             | ICLK = I                | ICLK = PCLK ICLK > PCLK <sup>*1</sup> |          | Cycle                                                                                                        |                                                                                                                                                                                                     |                               |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| Peripherals                                | From        | То          | Read                    | Write                                 | Read     | Write                                                                                                        | unit                                                                                                                                                                                                | Related function              |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| RAM, BUS, DTC,<br>ICU, CPU_AUX,<br>CPU_DBG | 0x4000_0000 | 0x4001_BFFF | 2                       |                                       | ICLK     | Memory Protection Unit, SRAM,<br>Buses, Data Transfer Controller,<br>Interrupt Controller, CPU               |                                                                                                                                                                                                     |                               |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| SYSC*2                                     | 0x4001_E000 | 0x4001_EFFF | 4                       |                                       | ICLK     | Low Power Modes, Resets,<br>Low Voltage Detection, Clock<br>Generation Circuit, Register<br>Write Protection |                                                                                                                                                                                                     |                               |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| PORT, PFS, ELC                             | 0x4004_0000 | 0x4004_1FFF | 3 <sup>*3</sup>         | 3                                     | 2 to 4*3 | 2 to 4                                                                                                       | PCLKB                                                                                                                                                                                               | I/O Ports, Event Link Control |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| WDT, IWDT, CAC,<br>MSTP, DAC8              | 0x4004_2000 | 0x4005_FFFF | :                       | 3 2 to 4                              |          | PCLKB                                                                                                        | Watchdog Timer, Independent<br>Watchdog Timer, Clock<br>Frequency Accuracy<br>Measurement Circuit, Module<br>Stop Control, Data Operation<br>Circuit, 12-bit A/D Converter, 8-<br>bit D/A Converter |                               |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| CRC                                        | 0x4007_4000 | 0x4007_40FF | 3                       |                                       | 3        |                                                                                                              | 3                                                                                                                                                                                                   |                               | 3 |  | 3 |  | 3 |  | 3 |  | 3 |  | 2 t | io 4 | PCLKB | CRC Calculator |
| KINT                                       | 0x4008_0000 | 0x4008_00FF | :                       | 2                                     | 2        | 1 to 3                                                                                                       | PCLKB                                                                                                                                                                                               | Key Interrupt Function        |   |  |   |  |   |  |   |  |   |  |     |      |       |                |
| DOC                                        | 0x4008_5F00 | 0x4008_5FFF | 3                       |                                       | 3        | 2 to 4                                                                                                       | PCLKB                                                                                                                                                                                               | Data Operation Circuit        |   |  |   |  |   |  |   |  |   |  |     |      |       |                |

Table 3.2Access cycles (1 of 2)



#### Table 3.2Access cycles (2 of 2)

|                                 |             |             | Number of access cycles |       |          | ;          |       |                                                                                                                            |                           |                                      |
|---------------------------------|-------------|-------------|-------------------------|-------|----------|------------|-------|----------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------|
|                                 | Address     |             | ICLK = PCLK IC          |       |          |            | Cycle |                                                                                                                            |                           |                                      |
| Peripherals                     | From        | То          | Read                    | Write | Read     |            |       | Related function                                                                                                           |                           |                                      |
| PORGA                           | 0x4009_1000 | 0x4009_10FF | :                       | 2     |          | 2 1 to 3 I |       | PCLKB                                                                                                                      | Product Organize Register |                                      |
| TRNG                            | 0x4009_1100 | 0x4009_11FF |                         | 3     |          | 2 to 4     |       | True Random Number Generator                                                                                               |                           |                                      |
| CMP, RTC                        | 0x4009_1200 | 0x4009_20FF | :                       | 2     |          | 1 to 3     | PCLKB | Comparator, Realtime Clock                                                                                                 |                           |                                      |
| REMC, TML32                     | 0x4009_2100 | 0x4009_22FF | 2                       |       | 1 t      | to 3       | PCLKB | Remote Control Signal Receiver,<br>32-bit Interval Timer                                                                   |                           |                                      |
| IICA, SAU, TAU,<br>UARTA, ADC12 | 0x4009_3000 | 0x4009_C0FF | 2                       |       | 2 1 to 3 |            | PCLKB | I <sup>2</sup> C Bus Interface, Serial Array<br>Unit, Timer Array Unit, Serial<br>Interface UARTA, 12-bit A/D<br>Converter |                           |                                      |
| FLCN                            | 0x407E_0000 | 0x407F_FFFF | :                       |       | 3        |            | 3     |                                                                                                                            | ICLK                      | Temperature Sensor, Flash<br>Control |
| CLIC, IMT, DBG                  | 0xE200_0000 | 0xE680_0FFF |                         |       |          | 2          |       | CPU                                                                                                                        |                           |                                      |

Note: When accessing the 16-bit register (RDRHL, TDRHL, and CDR), access is 2 cycles more than the value in Table 3.2.

Note 1. If the number of PCLK cycles is non-integer (for example 1.5), the minimum value is without the decimal point, and the maximum value is rounded up to the decimal point. For example, 1.5 to 2.5 is 1 to 3.

Note 2. These values indicate the minimum numbers of cycles for access by the CPU. They do not include the cycles required for changes in the source of the ICLK clock and frequency after changes to the SCKSCR and SCKDIVCR registers.

Note 3. When reading the PCNTR2, PIDR, and PmnPFS\* registers, access is (setting value of the PRWCNTR register) cycles more than this value.



# **Revision History**

#### Revision 1.00 — Nov 15, 2023

Initial release

#### Revision 1.10 — February 29, 2024

#### Features:

• Updated information for Connectivity and Timers.

#### 1. Overview:

• Updated Figure 1.1 Block diagram.

#### 2. Electrical Characteristics:

- Updated Table 2.4 I/O VIH, VIL.
- Updated values in the Typ column of Table 2.10 Operating and standby current (1).
- Updated the Note in Table 2.11 Operating and standby current (2).
- Updated Table 2.12 Operating and standby current (3).
- Updated Table 2.56 Code flash characteristics (2).
- Updated Table 2.57 Code flash characteristics (3).
- Updated Table 2.58 Code flash characteristics (4).
- Updated Table 2.60 Data flash characteristics (2).
- Updated Table 2.61 Data flash characteristics (3).
- Updated Table 2.62 Data flash characteristics (4).



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

# Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>

# Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**Renesas Electronics:** 

<u>R9A02G0214CNE#UA0</u> <u>R9A02G0214CBY#HC0</u> <u>R9A02G0214CNK#BA0</u> <u>R9A02G0214CNH#BA0</u> R9A02G0214CNE#BA0 R9A02G0214CNK#UA0 R9A02G0214CNH#UA0