

# **RL78/I1C**

## **RENESAS MCU**

R01DS0281EJ0220 Rev.2.20 Jul 20, 2023

True Low Power Platform, Independent power supply RTC, Hardware AES, 32-bit MAC, 1.9 V to 5.5 V operation, 64 to 256 Kbyte Flash, for Electric AMI Power Meter Application

## 1. OUTLINE

## 1.1 Features

## Target application

Power meters

#### Ultra-low power consumption technology

- V<sub>DD</sub> = single power supply voltage of 1.7 to 5.5 V<sup>Note 1</sup>
- HALT mode
- STOP mode
- SNOOZE mode

#### RL78 CPU core

- CISC architecture with 3-stage pipeline
- Minimum instruction execution time: Can be changed from high speed (0.03125 μs: @ 32 MHz selection with PLL clock, 0.04167 μs: @ 24 MHz selection with high-speed on-chip oscillator) to ultra-low speed (66.6 μs: @ 15 kHz operation with low-speed on-chip oscillator)
- 16-bit multiplication, 16-bit multiply-accumulation, and 32-bit division are supported.
- Address space: 1 MB
- General-purpose registers: (8-bit register × 8) × 4 banks
- On-chip RAM: 6 KB to 16 KB

# Code flash memory

- Code flash memory: 64 KB to 256 KB
- Block size: 1 KB
- Prohibition of block erase and rewriting (security function)
- · On-chip debug function
- Self-programming (with boot swap function/flash shield window function)

## Data flash memory

- Data flash memory: 2 KB
- Back ground operation (BGO): Instructions can be executed from the program memory while rewriting the data flash memory
- Number of rewrites: 1,000,000 times (TYP.)
- Voltage of rewrites: V<sub>DD</sub> = 1.9 to 5.5 V

### PLL clockNote 2

• 32 MHz is selectable ( $\Delta\Sigma$  A/D converter is operable even when the PLL clock is selected as a CPU clock.)

#### High-speed on-chip oscillator

- Select from 1 to 24 MHz (TYP.). However when it is used as a clock for the ΔΣ A/D converter, select from 24 MHz (TYP.), 12 MHz (TYP.), 6 MHz (TYP.), or 3 MHz (TYP.).
- High accuracy: ±1.0% (V<sub>DD</sub> = 1.9 to 5.5 V, T<sub>A</sub> = -20 to +85°C)
- On-chip high-speed on-chip oscillator clock frequency correction function

#### Middle-speed on-chip oscillator

 Select from 4 MHz/2 MHz/1 MHz (However ΔΣ A/D converter is disabled.)

### Operating ambient temperature

• T<sub>A</sub> = -40 to +85°C

## Power management and reset function

- On-chip power-on-reset (POR) circuit for Internal V<sub>DD</sub><sup>Note 3</sup> power supply
- On-chip RTC power-on-reset (RTCPOR) circuit for VRTC power supply
- On-chip voltage detector (LVD) (Select interrupt and reset from 13 levels)

## Voltage detective circuit

- Detective voltage for V<sub>DD</sub> pin (Select interrupt from 6 levels)
- Detective voltage for VBAT pin (Select interrupt from 7 levels)
- Detective voltage for VRTC pin (Select interrupt from 4 levels)
- Detective voltage for EXLVD pin (Select interrupt from 1 level)

## Data transfer controller (DTC)

- Transfer mode: Normal mode, repeat mode, block mode
- · Activation source: Start by interrupt sources
- Chain transfer function

## Event link controller (ELC)

 Event signals of 22 types can be linked to the specified peripheral function.

## On-chip 32-bit multiplier and multiply-accumulator

- 32 bits × 32 bits = 64 bits (Unsigned or signed)
- 32 bits × 32 bits + 64 bits = 64 bits (Unsigned or signed)

### Serial interface

- Simplified SPI (CSI): 2 to 3 channels
- UART/UART (LIN-bus supported): 2 to 3 channels
- UART/IrDA: 1 channel
- Simplified I<sup>2</sup>C communication: 2 to 3 channels
- I<sup>2</sup>C communication: 1 channel

#### Timer

- 16-bit timer: 8 channels
- 12-bit interval timer: 1 channel
- 8-bit interval timer: 4 channels
- Independent power supply RTC: 1 channel (calendar for 99 years, alarm function, and clock correction function)
- Watchdog timer: 1 channel
- Oscillation stop detection circuit: 1 channel

### LCD controller/driver

- Internal voltage boosting method, capacitor split method, and external resistance division method are switchable
- Segment signal output: 19 (15)<sup>Note 4</sup> to 42 (38)<sup>Note 4</sup>
- Common signal output: 4 (8)Note 4

#### A/D converter

- 24-Bit ΔΣ A/D converter: 3 or 4 channels
- 8/10-bit resolution A/D converter
   (V<sub>DD</sub> = 1.9 to 5.5 V): 4 or 6 channels
- Internal reference voltage (1.45 V) and temperature sensor

#### I/O port

- I/O port: 35 to 68 (N-ch open drain I/O [6 V tolerance]: 3, N-ch open drain I/O [VDD toleranceNote 5/EVDD toleranceNote 6]: 10 to 16)
- Can be set to N-ch open drain, TTL input buffer, and on-chip pull-up resistor
- Different potential interface: Can connect to a 1.8/2.5/3 V device
- On-chip clock output/buzzer output controller
- On-chip key interrupt function

## AES circuitNote 7

- Cipher modes of operation: GCM/ECB/CBC
- Encryption key length: 128/192/256 bits

#### Others

- On-chip BCD (binary-coded decimal) correction circuit
- On-chip battery backup function
- **Notes 1.** The minimum operating voltage of this product varies according to the VBATEN setting value.

When VBATEN = 0, the minimum operating voltage is 1.7 V.

When VBATEN = 1, the minimum operating voltage is 1.9 V.

As well, the minimum operating voltage of VRTC is 1.6 V.

- 2. R5F10NPJ, R5F10NMJ, R5F10NPG only.
- **3.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.
- **4.** The values in parentheses are the number of signal outputs when 8 com is used.
- 5. 64 pin products only
- 6. 80 pin, 100 pin products only
- 7. Only available in R5F10N products.

**Remark** The functions mounted depend on the product. See **1.6 Outline of Functions**.

O ROM, RAM capacities

| Code Flash | Data Flash | RAM                     | AES Function |          | RL78/I1C |          |
|------------|------------|-------------------------|--------------|----------|----------|----------|
|            |            |                         |              | 64 pins  | 80 pins  | 100 pins |
| 256 KB     | 2 KB       | 16 KB <sup>Note 1</sup> | Mounted      | -        | R5F10NMJ | R5F10NPJ |
| 128 KB     | 2 KB       | 8 KB <sup>Note 2</sup>  | Mounted      | R5F10NLG | R5F10NMG | R5F10NPG |
|            |            |                         | Not mounted  | R5F11TLG | -        | -        |
| 64 KB      | 2 KB       | 6 KB                    | Mounted      | R5F10NLE | R5F10NME | -        |
|            |            |                         | Not mounted  | R5F11TLE | -        | -        |

Notes 1. This is about 15 KB when the self-programming function is used. (For details, refer to CHAPTER 3 in the RL78/I1C User's Manual.)

2. This is about 7 KB when the self-programming function is used (excluding in the case of the R5F10NPG). (For details, refer to CHAPTER 3 in the RL78/I1C User's Manual.)

## 1.2 List of Part Numbers

Figure 1-1. Part Number, Memory Size, and Package of RL78/I1C



Table 1-1. List of Ordering Part Numbers

| Pin<br>Count | Package               | Data<br>Flash | AES Function | Fields of<br>Application <sup>Note</sup> | Ordering Part Number            |
|--------------|-----------------------|---------------|--------------|------------------------------------------|---------------------------------|
| 64 pins      | 64-pin plastic LFQFP  | Mounted       | Mounted      | D                                        | R5F10NLEDFB#10, R5F10NLGDFB#10, |
|              | (10 × 10 mm, 0.5 mm   |               |              |                                          | R5F10NLEDFB#15, R5F10NLGDFB#15, |
|              | pitch)                |               |              |                                          | R5F10NLEDFB#30, R5F10NLGDFB#30, |
|              |                       |               |              |                                          | R5F10NLEDFB#50, R5F10NLGDFB#50, |
|              |                       |               |              |                                          | R5F10NLEDFB#35, R5F10NLGDFB#35, |
|              |                       |               |              |                                          | R5F10NLEDFB#55, R5F10NLGDFB#55  |
|              |                       |               | Not mounted  | D                                        | R5F11TLEDFB#10, R5F11TLGDFB#10, |
|              |                       |               |              |                                          | R5F11TLEDFB#15, R5F11TLGDFB#15, |
|              |                       |               |              |                                          | R5F11TLEDFB#30, R5F11TLGDFB#30, |
|              |                       |               |              |                                          | R5F11TLEDFB#50, R5F11TLGDFB#50, |
|              |                       |               |              |                                          | R5F11TLEDFB#35, R5F11TLGDFB#35, |
|              |                       |               |              |                                          | R5F11TLEDFB#55, R5F11TLGDFB#55  |
| 80 pins      | 80-pin plastic LFQFP  | Mounted       | Mounted      | D                                        | R5F10NMEDFB#10, R5F10NMGDFB#10, |
|              | (12 × 12 mm, 0.5 mm   |               |              |                                          | R5F10NMJDFB#10, R5F10NMEDFB#15, |
|              | pitch)                |               |              |                                          | R5F10NMGDFB#15, R5F10NMJDFB#15, |
|              |                       |               |              |                                          | R5F10NMEDFB#30, R5F10NMGDFB#30, |
|              |                       |               |              |                                          | R5F10NMJDFB#30, R5F10NMEDFB#35, |
|              |                       |               |              |                                          | R5F10NMGDFB#35, R5F10NMJDFB#35, |
|              |                       |               |              |                                          | R5F10NMEDFB#50, R5F10NMGDFB#50, |
|              |                       |               |              |                                          | R5F10NMJDFB#50, R5F10NMEDFB#55, |
|              |                       |               |              |                                          | R5F10NMGDFB#55, R5F10NMJDFB#55  |
| 100 pins     | 100-pin plastic LFQFP | Mounted       | Mounted      | D                                        | R5F10NPJDFB#10, R5F10NPGDFB#10, |
|              | (14 × 14 mm, 0.5 mm   |               |              |                                          | R5F10NPJDFB#15, R5F10NPGDFB#15, |
|              | pitch)                |               |              |                                          | R5F10NPJDFB#30, R5F10NPGDFB#30, |
|              |                       |               |              |                                          | R5F10NPJDFB#35, R5F10NPGDFB#35, |
|              |                       |               |              |                                          | R5F10NPJDFB#50, R5F10NPGDFB#50, |
|              |                       |               |              |                                          | R5F10NPJDFB#55, R5F10NPGDFB#55  |

Note For the fields of application, see Figure 1-1 Part Number, Memory Size, and Package of RL78/I1C. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

## 1.3 Pin Configuration (Top View)

#### 1.3.1 64-pin products

• 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

#### 1.3.2 80-pin products

• 80-pin plastic LFQFP (12 × 12 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu F$ ).

Remarks 1. For pin identification, see 1.4 Pin Identification.

 Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

### 1.3.3 100-pin products

• 100-pin plastic LFQFP (14 × 14 mm, 0.5 mm pitch)



- Cautions 1. Make EVss1 the same potential as Vss/EVss0.
  - 2. Make EVDD1 the same potential as EVDD0.
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD1</sub> pins and connect the Vss and EVss1 pins to separate ground lines.
  - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

# 1.4 Pin Identification

| ANI0 to ANI5:   | Analog Input                                 | P137:                                | Port 13                                     |
|-----------------|----------------------------------------------|--------------------------------------|---------------------------------------------|
| ANIN0 to ANIN3, |                                              | P150 to P152:                        | Port 15                                     |
| ANIP0 to ANIP3: | Analog Input for $\Delta\Sigma$ ADC          | PCLBUZ0,                             |                                             |
| AREGC:          | Regulator Capacitance for $\Delta\Sigma$ ADC | PCLBUZ1:                             | Programmable Clock Output/Buzzer            |
| AVCM:           | Control for $\Delta\Sigma$ ADC               |                                      | Output                                      |
| AVREFM:         | A/D Converter Reference Potential            | REGC:                                | Regulator Capacitance                       |
|                 | (– side) Input                               | RESET:                               | Reset                                       |
| AVREFP:         | A/D Converter Reference Potential            | RTCOUT:                              | Real-time Clock Correction Clock            |
|                 | (+ side) Input                               |                                      | (1 Hz/64 Hz) Output                         |
| AVRT:           | Reference Potential for $\Delta\Sigma$ ADC   | RTCIC0 to RTCIC2:                    | RTC Time Capture Event Input                |
| AVss:           | Ground for $\Delta\Sigma$ ADC                | RxD0 to RxD3:                        | Receive Data for UART                       |
| CAPH, CAPL:     | Capacitor Connection                         | SCL00, SCL10,                        |                                             |
|                 | for LCD Controller/Driver                    | SCL30:                               | Serial Clock Output for Simplified IIC      |
| COM0 to COM7:   | Common Signal Output for LCD                 | SDA00, SDA10,                        |                                             |
|                 | Controller/Driver                            | SDA30:                               | Serial Data Input/Output for Simplified IIC |
| EVDD0, EVDD1:   | Power Supply for Port                        | SCLA0:                               | Serial Clock Input/Output for IICA0         |
| EVsso, EVss1:   | Ground for Port                              | SDAA0:                               | Serial Data Input/Output for IICA0          |
| EXCLK:          | External Clock Input                         | SCK00, SCK10,                        |                                             |
|                 | (Main System Clock)                          | SCK30:                               | Serial Clock Input/Output for CSI           |
| EXCLKS:         | External Clock Input                         | SEG0 to SEG41:                       | Segment Signal Output for LCD               |
|                 | (Subsystem clock)                            |                                      | Controller/Driver                           |
| EXLVD:          | External Input for Low Voltage               | SI00, SI10, SI30:                    | Serial Data Input for CSI                   |
|                 | Detector                                     | SO00, SO10, SO30:                    | Serial Data Output for CSI                  |
| INTP0 to INTP7: | Interrupt Request From Peripheral            | TI00 to TI07:                        | Timer Input                                 |
| IrRxD:          | Receive Data for IrDA                        | TO00 to TO07:                        | Timer Output                                |
| IrTxD:          | Transmit Data for IrDA                       | TOOL0:                               | Data Input/Output for Tool                  |
| KR0 to KR7:     | Key Return                                   | TOOLRxD,                             |                                             |
| P02 to P07:     | Port 0                                       | TOOLTxD:                             | Data Input/Output for External Device       |
| P10 to P17:     | Port 1                                       | TxD0 to TxD3:                        | Transmit Data for UART                      |
| P20 to P25:     | Port 2                                       | VBAT:                                | Battery Backup Power Supply                 |
| P30 to P37:     | Port 3                                       | V <sub>DD</sub> :                    | Power Supply                                |
| P40 to P43:     | Port 4                                       | V <sub>L1</sub> to V <sub>L4</sub> : | Voltage for Driving LCD                     |
| P50 to P57:     | Port 5                                       | VRTC:                                | RTC Power Supply                            |
| P60 to P62:     | Port 6                                       | Vss:                                 | Ground                                      |
| P70 to P77:     | Port 7                                       | X1, X2:                              | Crystal Oscillator (Main System             |
| P80 to P85:     | Port 8                                       |                                      | Clock)                                      |
| P121 to P127:   | Port 12                                      | XT1, XT2:                            | Crystal Oscillator (Subsystem Clock)        |
|                 |                                              |                                      |                                             |

## 1.5 Block Diagram

#### 1.5.1 64-pin products



Note Only available in R5F10N products.

Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

## 1.5.2 80-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

## 1.5.3 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR0). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR0) in the RL78/I1C User's Manual.

# 1.6 Outline of Functions

(1/3)

|                   | Item                                                                                                                                                                                           | 64-                                                                                           | pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                      | 80-pin                                                                                                                                                                                                       |                                                                | 100              | -pin                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------|-------------------------|
|                   | item.                                                                                                                                                                                          | R5F10NLEDFB/                                                                                  | R5F10NLGDFB/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R5F10NMEDFB                                                                          | R5F10NMGDFB                                                                                                                                                                                                  | R5F10NMJDFB                                                    | R5F10NPGDFB      | R5F10NPJDFB             |
|                   |                                                                                                                                                                                                | R5F10NLEDFB/                                                                                  | R5F11TLGDFB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | K3F IUNIVIEDEB                                                                       | KSFTUNNIGDFB                                                                                                                                                                                                 | THOI TOTAINIDE D                                               | THE TOTAL CELE   | 1101 10111 021 2        |
| Code flash me     | emory (KB)                                                                                                                                                                                     | 64 KB                                                                                         | 128 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 64 KB                                                                                | 128 KB                                                                                                                                                                                                       | 256 KB                                                         | 128 KB           | 256 KB                  |
| Data flash me     |                                                                                                                                                                                                |                                                                                               | 1-211-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                      | 2 KB                                                                                                                                                                                                         |                                                                | 1 1 1 1 1 1      |                         |
| RAM (KB)          |                                                                                                                                                                                                | 6 KB                                                                                          | 8 KB <sup>Note 1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6 KB                                                                                 | 8 KB <sup>Note 1</sup>                                                                                                                                                                                       | 16 KB <sup>Note 2</sup>                                        | 8 KB             | 16 KB <sup>Note 2</sup> |
| Address spac      | e                                                                                                                                                                                              | 1 MB                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |                                                                                                                                                                                                              |                                                                | 1                |                         |
| Main system clock | High-speed system clock                                                                                                                                                                        | HS (High-spe<br>HS (High-spe<br>HS (High-spe<br>HS (High-spe<br>LS (Low-spee<br>LV (Low-volta | eed main) mod<br>eed main) mod<br>eed main) mod<br>eed main) mod<br>ed main) mode<br>age main) mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e: 1 to 20 MH. e: 1 to 16 MH e: 1 to 12 MH e: 1 to 6 MHz e: 1 to 8 MHz e: 1 to 4 MHz | nain system closts (V <sub>DD</sub> = 2.7 to z (V <sub>DD</sub> = 2.5 to z (V <sub>DD</sub> = 2.4 to (V <sub>DD</sub> = 2.1 to 5 (V <sub>DD</sub> = 1.9 to 5 (V <sub>DD</sub> = 1.7 to 5 to 5 = 1.9 to 5.5 V | 5.5 V),<br>5.5 V),<br>5.5 V),<br>5.5 V),<br>5.5 V),<br>5.5 V), | CLK)             |                         |
|                   | High -speed on-chip<br>oscillator clock (f <sub>iH</sub> )<br>MAX.: 24 MHz<br>Middle -speed on-<br>chip oscillator clock<br>(f <sub>iM</sub> )<br>MAX.: 4 MHz<br>PLL clock (f <sub>PLL</sub> ) | HS (High-spe<br>HS (High-spe<br>HS (High-spe<br>LS (Low-spec<br>LV (Low-volta                 | LP (Low-power main) mode: 1 MHz (V <sub>DD</sub> = 1.9 to 5.5 V)  HS (High-speed main) mode: 1 to 24 MHz (V <sub>DD</sub> = 2.7 to 5.5 V),  HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.5 to 5.5 V),  HS (High-speed main) mode: 1 to 12 MHz (V <sub>DD</sub> = 2.4 to 5.5 V),  HS (High-speed main) mode: 1 to 6 MHz (V <sub>DD</sub> = 2.1 to 5.5 V),  LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.9 to 5.5 V),  LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.7 to 5.5 V),  LP (Low-power main) mode: 1 MHz (V <sub>DD</sub> = 1.9 to 5.5 V) |                                                                                      |                                                                                                                                                                                                              |                                                                |                  |                         |
|                   | PLL CIOCK (IPLL)                                                                                                                                                                               | - HS (High-speed main) mode: 32 MHz (V <sub>DD</sub> = 2.8 to 5.5 V)                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |                                                                                                                                                                                                              |                                                                | e. 32 IVITZ      |                         |
| Subsystem clock   | Subsystem clock oscillator clock (fsx)                                                                                                                                                         |                                                                                               | oscillation, ext                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -                                                                                    | em clock input                                                                                                                                                                                               | (EXCLKS)                                                       |                  |                         |
|                   | Low-speed on-chip<br>oscillator clock (f⊩)                                                                                                                                                     | 15 kHz (TYP                                                                                   | ): V <sub>DD</sub> = 1.7 to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5.5V                                                                                 |                                                                                                                                                                                                              |                                                                |                  |                         |
|                   | n-chip oscillator clock rection function                                                                                                                                                       | Correct the frequency of the high-speed on-chip oscillator clock by the subsystem clock.      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |                                                                                                                                                                                                              |                                                                |                  |                         |
| General-purp      | ose register                                                                                                                                                                                   | 8 bits × 8 registers × 4 banks                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |                                                                                                                                                                                                              |                                                                |                  |                         |
| Minimum inst      | ruction execution time                                                                                                                                                                         | 0.03125 µs (l                                                                                 | PLL clock: fpll                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | = 32 MHz sele                                                                        | ection)                                                                                                                                                                                                      |                                                                |                  |                         |
|                   |                                                                                                                                                                                                | 0.04167 µs (I                                                                                 | High-speed on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -chip oscillator                                                                     | : f <sub>IH</sub> = 24 MHz                                                                                                                                                                                   | operation)                                                     |                  |                         |
|                   |                                                                                                                                                                                                | 30.5 µs (Sub                                                                                  | system clock:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | f <sub>SUB</sub> = 32.768 k                                                          | Hz operation)                                                                                                                                                                                                |                                                                |                  |                         |
|                   |                                                                                                                                                                                                | 66.6 µs (Low                                                                                  | -speed on-chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | oscillator: f⊩                                                                       | = 15 kHz opera                                                                                                                                                                                               | ation)                                                         |                  |                         |
| Instruction set   | t                                                                                                                                                                                              | <ul><li>Adder and</li><li>Multiplicati</li><li>Multiplicati</li></ul>                         | on and accum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6 bits), division<br>ulation (16 bits                                                | n (32 bits ÷ 32<br>s × 16 bits + 32                                                                                                                                                                          | 2 bits)                                                        | an operation), e | etc.                    |
| I/O port          | Total                                                                                                                                                                                          | 3                                                                                             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                      | 52                                                                                                                                                                                                           |                                                                | (                | 88                      |
|                   | CMOS I/O                                                                                                                                                                                       | 2                                                                                             | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                      | 44                                                                                                                                                                                                           |                                                                | (                | 60                      |
|                   | CMOS input                                                                                                                                                                                     | į.                                                                                            | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                      | 5                                                                                                                                                                                                            |                                                                |                  | 5                       |
|                   | CMOS output                                                                                                                                                                                    |                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                      | -                                                                                                                                                                                                            |                                                                |                  | -                       |
|                   | N-ch O.D I/O<br>(6 V tolerance)                                                                                                                                                                | ;                                                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                      | 3                                                                                                                                                                                                            |                                                                |                  | 3                       |

Notes 1. In the case of the 8 KB, this is about 7 KB when the self-programming function is used.

2. In the case of the 16 KB, this is about 15 KB when the self-programming function is used.

(2/3)

|                                                             | Itom                                                       | C.4                                                                                                               | nin                                                                                                                                                                                                                                                                                        |                 | 90 nin                                               |               | 400         | (2/3                 |  |
|-------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------|---------------|-------------|----------------------|--|
|                                                             | Item                                                       |                                                                                                                   | pin                                                                                                                                                                                                                                                                                        |                 | 80-pin                                               | DEE14-11      |             | -pin                 |  |
|                                                             |                                                            | R5F10NLEDFB/                                                                                                      | R5F10NLGDFB/                                                                                                                                                                                                                                                                               | R5F10NMEDFB     | R5F10NMGDFB                                          | R5F10NMJDFB   | R5F10NPGDFB | R5F10NPJDFB          |  |
|                                                             |                                                            | R5F11TLEDFB                                                                                                       | R5F11TLGDFB                                                                                                                                                                                                                                                                                |                 |                                                      |               |             |                      |  |
| Timer                                                       | 16-bit timer TAU                                           |                                                                                                                   | 8 channels                                                                                                                                                                                                                                                                                 |                 |                                                      |               |             |                      |  |
|                                                             | Watchdog timer                                             |                                                                                                                   | 1 channel                                                                                                                                                                                                                                                                                  |                 |                                                      |               |             |                      |  |
|                                                             | 12-bit interval timer                                      |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 | 1 channel                                            |               |             |                      |  |
|                                                             | 8/16-bit interval timer                                    |                                                                                                                   |                                                                                                                                                                                                                                                                                            | 4 channels      | (8-bit)/2 chann                                      | nels (16-bit) |             |                      |  |
|                                                             | Independent power<br>supply real-time<br>clock (RTC)       |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 | 1 channel                                            |               |             |                      |  |
|                                                             | Oscillation stop detection circuit                         |                                                                                                                   | 1 channel                                                                                                                                                                                                                                                                                  |                 |                                                      |               |             |                      |  |
|                                                             | Timer output                                               |                                                                                                                   | imer outputs: 8 channels<br>PWM outputs: 7 <sup>Note 1</sup>                                                                                                                                                                                                                               |                 |                                                      |               |             |                      |  |
|                                                             | RTC output                                                 | 1 channel                                                                                                         |                                                                                                                                                                                                                                                                                            | x = 32.768 kHz  | <u>z</u> )                                           |               |             |                      |  |
|                                                             | RTC time capture - 3 channels input                        |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
| Clock out                                                   | put/buzzer output                                          |                                                                                                                   |                                                                                                                                                                                                                                                                                            | •               | 2                                                    |               |             |                      |  |
|                                                             |                                                            | (Main syste<br>• 256 Hz, 51                                                                                       | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Sub clock: f<sub>SX</sub> = 32.768 kHz operation)</li> </ul> |                 |                                                      |               |             |                      |  |
| 10-bit res                                                  | olution A/D converter                                      | 4 cha                                                                                                             | annels                                                                                                                                                                                                                                                                                     |                 | 4 channels                                           |               | 6 cha       | annels               |  |
| 24-Bit ΔΣ                                                   | A/D Converter                                              | 4 cha                                                                                                             | annels                                                                                                                                                                                                                                                                                     |                 | 3 channels                                           |               | 4 cha       | annels               |  |
|                                                             | SNDR                                                       | Typ. 80 dB (gain ×1)                                                                                              |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
|                                                             |                                                            | Min. 69 dB (gain ×16)                                                                                             |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
|                                                             |                                                            | Min. 65 dB (g                                                                                                     | Min. 65 dB (gain ×32)                                                                                                                                                                                                                                                                      |                 |                                                      |               |             |                      |  |
|                                                             | Sampling frequency                                         | 3.906 kHz/1.953 kHz                                                                                               |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
|                                                             | PGA                                                        | ×1, ×2, ×4, ×8, ×16, ×32                                                                                          |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
| Serial interface                                            | Simplified SPI (CSI)/<br>UART/simplified I <sup>2</sup> C: |                                                                                                                   | annels                                                                                                                                                                                                                                                                                     |                 | 2 channels                                           |               | 3 cha       | annels               |  |
|                                                             | UART/IrDA                                                  |                                                                                                                   |                                                                                                                                                                                                                                                                                            | L               | 1 channel                                            |               |             |                      |  |
|                                                             | I <sup>2</sup> C bus                                       |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 | 1 channel                                            |               |             |                      |  |
| 32-bit mul                                                  | Itiplier and multiply-                                     | 32 hits × 32 h                                                                                                    | oits = 64 bits (L                                                                                                                                                                                                                                                                          | Jnsigned or sig |                                                      |               |             |                      |  |
| accumula                                                    |                                                            |                                                                                                                   | •                                                                                                                                                                                                                                                                                          |                 | ned or signed)                                       | (5 clock)     |             |                      |  |
| Data trans                                                  | sfer controller (DTC)                                      | 02 bito ** 02 k                                                                                                   | 04 516                                                                                                                                                                                                                                                                                     | 36 sources      | ned or signed)                                       | (0 010011)    | 38 6        | ources               |  |
| Event link                                                  |                                                            |                                                                                                                   |                                                                                                                                                                                                                                                                                            | 00 30di003      | 9                                                    |               | 00 30       | Juices               |  |
|                                                             | (51.0)                                                     |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
| controller (ELC) Event trigger input  LCD controller/driver |                                                            | Internal voltage boosting method, capacitor split method, and external resistance division method are switchable. |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             | sion method          |  |
|                                                             | roller/ariver                                              | are switchabl                                                                                                     |                                                                                                                                                                                                                                                                                            |                 |                                                      |               |             |                      |  |
|                                                             | ·                                                          |                                                                                                                   | 5) <sup>Note 2</sup>                                                                                                                                                                                                                                                                       |                 | 34 (30)Note 2                                        |               | 42 (3       | 8)Note 2             |  |
|                                                             | Segment signal output                                      |                                                                                                                   | 5)Note 2                                                                                                                                                                                                                                                                                   |                 |                                                      |               | 42 (3       | 8)Note 2             |  |
|                                                             | ·                                                          |                                                                                                                   |                                                                                                                                                                                                                                                                                            |                 | 34 (30) <sup>Note 2</sup> 4 (8) <sup>Note 2</sup> 41 |               |             | 8) <sup>Note 2</sup> |  |

Notes 1. The number of outputs varies, depending on the setting of channels in use and the number of the master (see 8.9.3 Operation as multiple PWM output function in the RL78/I1C User's Manual).

<sup>2.</sup> The values in parentheses are the number of signal outputs when 8 com is used.

(3/3)

| Item                          |                          | 64-                                                                                                                | pin                                                                                                                                                                                                                                                                                                                            | 80-pin       |             |             | 100-pin     |             |
|-------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|
|                               |                          | R5F10NLEDFB/                                                                                                       | R5F10NLGDFB/                                                                                                                                                                                                                                                                                                                   | R5F10NMEDFB  | R5F10NMGDFB | R5F10NMJDFB | R5F10NPGDFB | R5F10NPJDFB |
|                               |                          | R5F11TLEDFB                                                                                                        | R5F11TLGDFB                                                                                                                                                                                                                                                                                                                    |              |             |             |             |             |
| Key interrupt input           |                          |                                                                                                                    | 5 8                                                                                                                                                                                                                                                                                                                            |              |             |             |             |             |
| AES circuit <sup>Note 3</sup> |                          | Cipher mode:                                                                                                       | s of operation:                                                                                                                                                                                                                                                                                                                | GCM/ECB/CE   | BC          |             |             |             |
|                               |                          | Encryption ke                                                                                                      | ey length: 128/                                                                                                                                                                                                                                                                                                                | 192/256-bit  |             |             |             |             |
| Reset                         | MCU                      | <ul><li>Internal res</li><li>Internal res</li><li>Internal res</li><li>Internal res</li><li>Internal res</li></ul> | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset of internal VDDNote 1 power supply Internal reset by voltage detector of internal VDDNote 1 power supply Internal reset by illegal instruction executionNote 2 Internal reset by RAM parity error Internal reset by illegal-memory access |              |             |             |             |             |
|                               | RTC                      | RTC circui                                                                                                         | t reset by RTC                                                                                                                                                                                                                                                                                                                 | Power-on-res | et          |             |             |             |
| Power-on-reset circuit        | Internal V <sub>DD</sub> |                                                                                                                    | Power-on-reset: 1.51 V (TYP.) Power-down-reset:1.50 V (TYP.)                                                                                                                                                                                                                                                                   |              |             |             |             |             |
|                               | VRTC                     | <ul> <li>RTC Power-on-reset: 1.52 V (TYP.)</li> <li>RTC Power-down-reset: 1.50 V (TYP.)</li> </ul>                 |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
| Voltage detector              | Internal V <sub>DD</sub> | <ul> <li>Rising edge: 1.77 V to 4.06 V (13 stages)</li> <li>Falling edge: 1.73 V to 3.98 V (13 stages)</li> </ul>  |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
|                               | V <sub>DD</sub>          | Rising edge: 2.53 V to 3.77 V (6 stages)                                                                           |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
|                               | VBAT                     | Rising edg                                                                                                         | <ul> <li>Falling edge: 2.46 V to 3.70 V (6 stages)</li> <li>Rising edge: 2.11 V to 2.73 V (7 stages)</li> <li>Falling edge: 2.05 V to 3.67 V (7 stages)</li> </ul>                                                                                                                                                             |              |             |             |             |             |
|                               | VRTC                     | Rising edg                                                                                                         | <ul> <li>Falling edge: 2.05 V to 2.67 V (7 stages)</li> <li>Rising edge: 2.22 V to 2.84 V (4 stages)</li> <li>Falling edge: 2.16 V to 2.78 V (4 stages)</li> </ul>                                                                                                                                                             |              |             |             |             |             |
|                               | EXLVD                    | <ul><li>Rising edg</li><li>Falling edg</li></ul>                                                                   |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
| Battery backup                | CPU                      | VDD/VBAT                                                                                                           |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
| function                      | ΔΣ A/D<br>Converter      | VDD/VBAT                                                                                                           |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
|                               | RTC                      | VRTC (indep                                                                                                        | endent power                                                                                                                                                                                                                                                                                                                   | supply)      |             |             |             |             |
| On-chip debug function        | 1                        | Provided                                                                                                           |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
| Power supply voltage          |                          | V <sub>DD</sub> = 1.7 to 5.5 V                                                                                     |                                                                                                                                                                                                                                                                                                                                |              |             |             |             |             |
| Operating ambient tem         | perature                 | $T_A = -40 \text{ to } +$                                                                                          | 85°C                                                                                                                                                                                                                                                                                                                           |              |             |             |             |             |

- **Notes 1.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.
  - This reset occurs when instruction code FFH is executed.
     This reset does not occur during emulation using an in-circuit emulator or an on-chip debugging emulator.
  - **3.** Only available in R5F10N products.

# 2. ELECTRICAL SPECIFICATIONS

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. The pins mounted depend on the product. See 2.1 Port Function to 2.2.1 With functions for each product in the RL78/I1C User's Manual.
- Remarks 1. In the descriptions in this chapter, read EVDD as EVDD0 and EVDD1, and EVss as EVss0 and EVss1.
  - 2. For 64-pin products, read EVDD as VDD and EVss as Vss.

## 2.1 Absolute Maximum Ratings

# **Absolute Maximum Ratings (1/3)**

| Parameter                | Symbols          | Conditions                                                                                                   | Ratings                                                                                               | Unit |
|--------------------------|------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|
| Supply voltage           | V <sub>DD</sub>  |                                                                                                              | -0.5 to +6.5                                                                                          | V    |
|                          | EV <sub>DD</sub> |                                                                                                              | -0.5 to +6.5                                                                                          | V    |
|                          | V <sub>BAT</sub> |                                                                                                              | -0.5 to +6.5                                                                                          | V    |
|                          | VRTC             |                                                                                                              | -0.5 to +6.5                                                                                          | V    |
| REGC pin input voltage   | Virego           | REGC                                                                                                         | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> <sup>Note 4</sup> +0.3 <sup>Note 1</sup>                  | V    |
| Input voltage            | VII              | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, P80 to P85, P125 to P127             | -0.3 to EV <sub>DD</sub> +0.3 and $-0.3$ to V <sub>DD</sub> <sup>Note 4</sup> +0.3 <sup>Note 2</sup>  | V    |
|                          | Vı2              | P60 to P62 (N-ch open-drain)                                                                                 | -0.3 to +6.5                                                                                          | V    |
|                          | Vı3              | P20 to P25, P121 to P122, P137, P150 to 152, EXCLK                                                           | -0.3 to V <sub>DD</sub> Note 4 +0.3Note 2                                                             | V    |
|                          | V <sub>14</sub>  | RESET                                                                                                        | -0.3 to +6.5                                                                                          | V    |
|                          | V <sub>I5</sub>  | P123, P124, EXCLKS                                                                                           | -0.3 to V <sub>RTC</sub> +0.3 <sup>Note 2</sup>                                                       | V    |
| Output voltage           | Vo <sub>1</sub>  | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P60 to P62, P70 to P77, P80 to P85, P125 to P127 | -0.3 to EV <sub>DD</sub> +0.3<br>and -0.3 to V <sub>DD</sub> <sup>Note 4</sup> +0.3 <sup>Note 2</sup> | V    |
|                          | V <sub>O2</sub>  | P20 to P25, P150 to P152                                                                                     | -0.3 to V <sub>DD</sub> <sup>Note 4</sup> +0.3 <sup>Note 2</sup>                                      | V    |
| Analog input voltage     | VAI1             | ANI0 to ANI5                                                                                                 | $-0.3$ to $V_{DD}^{Note 4}$ +0.3 and $-0.3$ to $AV_{REF(+)}$ +0.3 $^{Notes 2, 3}$                     | V    |
|                          | V <sub>Al2</sub> | ANIP0 to ANIP3, ANIN0 to ANIN3                                                                               | -0.6 to +2.8<br>and -0.6 to AREGC +0.3 <sup>Note 5</sup>                                              | V    |
| Reference supply voltage | VIDSAD           | AREGC, AVCM, AVRT                                                                                            | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> <sup>Note 4</sup> +0.3 <sup>Note 6</sup>                  | V    |

Notes 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.

- 2. Must be 6.5 V or lower.
- 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- **4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.
- 5. The  $\Delta\Sigma$  A/D conversion target pin must not exceed AREGC +0.3 V.
- 6. Connect AREGC, AVCM, and AVRT terminals to Vss via capacitor (0.47 μF). This value defines the absolute maximum rating of AREGC, AVCM, and AVRT terminal. Do not use with voltage applied.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- Remarks 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port
  - 2. AV<sub>REF (+)</sub>: + side reference voltage of the A/D converter.
  - 3. Vss: Reference voltage



## **Absolute Maximum Ratings (2/3)**

| Parameter   | Symbols          |                                           | Conditions                          | Ratings                                                          | Unit |
|-------------|------------------|-------------------------------------------|-------------------------------------|------------------------------------------------------------------|------|
| LCD voltage | V <sub>LI1</sub> | V <sub>L1</sub> voltage <sup>Note 1</sup> |                                     | –0.3 to 2.8<br>and –0.3 to V <sub>L4</sub> +0.3                  | V    |
|             | V <sub>L12</sub> | V <sub>L2</sub> voltage <sup>Note 1</sup> |                                     | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup>                   | V    |
|             | V <sub>LI3</sub> | V <sub>L3</sub> voltage <sup>Note 1</sup> |                                     | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup>                   | V    |
|             | V <sub>L14</sub> | V <sub>L4</sub> voltage <sup>Note 1</sup> |                                     | -0.3 to +6.5                                                     | V    |
|             | VLCAP            | CAPL, CAPH vol                            | tage <sup>Note 1</sup>              | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup>                   | V    |
|             | Vouт             | COM0 to COM7,<br>SEG0 to SEG41,           | External resistance division method | -0.3 to V <sub>DD</sub> Note 3 +0.3Note 2                        | V    |
|             |                  | output voltage                            | Capacitor split method              | -0.3 to V <sub>DD</sub> <sup>Note 3</sup> +0.3 <sup>Note 2</sup> | V    |
|             |                  |                                           | Internal voltage boosting method    | -0.3 to V <sub>L4</sub> +0.3 <sup>Note 2</sup>                   | V    |

- Notes 1. This value only indicates the absolute maximum ratings when applying voltage to the V<sub>L1</sub>, V<sub>L2</sub>, V<sub>L3</sub>, and V<sub>L4</sub> pins; it does not mean that applying voltage to these pins is recommended. When using the internal voltage boosting method or capacitance split method, connect these pins to Vss via a capacitor (0.47 μF ± 30%) and connect a capacitor (0.47 μF ± 30%) between the CAPL and CAPH pins.
  - 2. Must be 6.5 V or lower.
  - 3. Either VDD or VBAT is selected by the battery backup function.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Remark Vss: Reference voltage

# Absolute Maximum Ratings (3/3)

| Parameter            | Symbols          |                              | Conditions                                                                                             | Ratings     | Unit |
|----------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1             | Per pin                      | P02 to P07, P10 to P17, P30 to<br>P37, P40 to P43, P50 to P57, P70<br>to P77, P80 to P85, P125 to P127 | <b>-40</b>  | mA   |
|                      |                  | Total of all pins<br>–170 mA | P02 to P07, P40 to P43                                                                                 | <b>–</b> 70 | mA   |
|                      |                  |                              | P10 to P17, P30 to P37, P50 to P57, P70 to P77, P80 to P85, P125 to P127                               | -100        | mA   |
|                      | <b>І</b> он2     | Per pin                      | P20 to P25, P150 to P152                                                                               | -0.5        | mA   |
|                      | Total of all pin |                              |                                                                                                        | -2          | mA   |
| Output current, low  | lol1             | Per pin                      | P02 to P07, P10 to P17, P30 to<br>P37, P40 to P43, P50 to P57, P70<br>to P77, P80 to P85, P125 to P127 | 40          | mA   |
|                      |                  | Total of all pins<br>170 mA  | P02 to P07, P40 to P43                                                                                 | 70          | mA   |
|                      |                  |                              | P10 to P17, P30 to P37, P50 to P57, P60 to P62, P70 to P77, P80 to P85, P125 to P127                   | 100         | mA   |
|                      | lol2             | Per pin                      | P20 to P25, P150 to P152                                                                               | 1           | mA   |
|                      |                  | Total of all pins            |                                                                                                        | 5           | mA   |
| Operating ambient    | TA               | In normal operati            | on mode                                                                                                | -40 to +85  | °C   |
| temperature          |                  | In flash memory              | In flash memory programming mode                                                                       |             |      |
| Storage temperature  | T <sub>stg</sub> |                              |                                                                                                        | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

# 2.2 Oscillator Characteristics

## 2.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le V_{DD}^{Note 2} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                                                | Resonator          | Conditions                      | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------------------------------------|--------------------|---------------------------------|------|--------|------|------|
|                                                                          | Ceramic resonator/ | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1.0  |        | 20.0 | MHz  |
|                                                                          | crystal resonator  | 2.5 V ≤ V <sub>DD</sub> < 2.7 V | 1.0  |        | 16.0 | MHz  |
|                                                                          |                    | 2.4 V ≤ V <sub>DD</sub> < 2.5 V | 1.0  |        | 12.0 | MHz  |
|                                                                          |                    | 1.9 V ≤ V <sub>DD</sub> < 2.4 V | 1.0  |        | 8.0  | MHz  |
|                                                                          |                    | 1.7 V ≤ V <sub>DD</sub> < 1.9 V | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation frequency (f <sub>XT</sub> ) <sup>Notes 1, 2</sup> | Crystal resonator  |                                 | 32   | 32.768 | 35   | kHz  |

- **Notes 1.** Indicates only permissible oscillator frequency ranges. See **2.4 AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
  - 2. Either VDD or VBAT is selected by the battery backup function.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, see 6.4 System Clock Oscillator in the RL78/I1C User's Manual.

# 2.2.2 On-chip oscillator characteristics

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le V_{DD}^{Note 3} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Oscillators                                                         | Parameters |                                  | Conditions                                                                   | MIN. | TYP. | MAX. | Unit |
|---------------------------------------------------------------------|------------|----------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency <sup>Notes 1, 2</sup> | fін        |                                  |                                                                              | 1.5  |      | 24   | MHz  |
| High-speed on-chip oscillator                                       |            | –20 to +85°C                     | $1.9 \text{ V} \leq \text{V}_{\text{DD}}^{\text{Note 3}} \leq 5.5 \text{ V}$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                            |            |                                  | $1.7 \text{ V} \leq \text{V}_{\text{DD}}^{\text{Note 3}} \leq 1.9 \text{ V}$ | -5.0 |      | +5.0 | %    |
|                                                                     |            | –40 to –20°C                     | $1.9 \text{ V} \leq \text{V}_{\text{DD}}^{\text{Note 3}} \leq 5.5 \text{ V}$ | -1.5 |      | +1.5 | %    |
|                                                                     |            |                                  | $1.7 \text{ V} \leq \text{V}_{\text{DD}}^{\text{Note 3}} \leq 1.9 \text{ V}$ | -5.5 |      | +5.5 | %    |
| Middle-speed on-chip oscillator clock frequency <sup>Note 2</sup>   | fім        |                                  |                                                                              | 1    |      | 4    | MHz  |
| Middle-speed on-chip oscillator clock frequency accuracy            |            | 1.9 V ≤ V <sub>DD</sub> Note 3 ≤ | 5.5 V                                                                        | -12  |      | +12  | %    |
| Low-speed on-chip oscillator clock frequency                        | fı∟        |                                  |                                                                              |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy               |            |                                  |                                                                              | -15  |      | +15  | %    |

- **Notes 1.** The high-speed on-chip oscillator frequency is selected by using bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of the HOCODIV register.
  - 2. This indicates the oscillator characteristics only. See 2.4 AC Characteristics for the instruction execution time.
  - 3. Either VDD or VBAT is selected by the battery backup function.

# 2.2.3 PLL oscillator characteristics

# (T<sub>A</sub> = -40 to +85°C, 2.7 V $\leq$ V<sub>DD</sub>Note 2 $\leq$ 5.5 V, Vss = 0 V)

| Oscillators                 | Parameters         | Conditions                                                                                 | MIN. | TYP. | MAX. | Unit |
|-----------------------------|--------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| PLL input frequency Note 1  | f <sub>PLLIN</sub> | fін                                                                                        |      | 4    |      | MHz  |
| PLL output frequency Note 1 | f <sub>PLL</sub>   |                                                                                            |      | 32   |      | MHz  |
| Lockup wait time            |                    | Wait time from PLL output enable to frequency stabilization                                | 40   |      |      | μs   |
| Interval wait time          |                    | Wait time from PLL stop to PLL restart setting                                             | 4    |      |      | μs   |
| Setting wait time           |                    | Wait time from PLL input clock stabilization and PLL setting fixedness to start-up setting | 1    |      |      | μs   |

**Notes 1.** Indicates only permissible oscillator frequency ranges.

2. Either VDD or VBAT is selected by the battery backup function.

#### 2.3 DC Characteristics

## 2.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 4} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Items                                     | Symbol       | Conditions                                                                                                   |                                                   | MIN.                             | TYP. | MAX.                    | Unit |    |
|-------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------|------|-------------------------|------|----|
| Output current,<br>high <sup>Note 1</sup> | Іон1         | Per pin for P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, P80 to P85, P125 to P127 | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |                                  |      | -10.0 <sup>Note 2</sup> | mA   |    |
|                                           |              | Total of P02 to P07, P40 to P43                                                                              | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |                                  |      | -55.0                   | mA   |    |
|                                           |              | Total of P10 to P17, P30 to P37, P50 to P57, P70 to P77, P80 to P85, P125 to P127                            | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |                                  |      | -10.0                   | mA   |    |
|                                           |              |                                                                                                              | 1.9 V ≤ EV <sub>DD</sub> < 2.7 V                  |                                  |      | -5.0                    | mA   |    |
|                                           |              |                                                                                                              | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V                  |                                  |      | -2.5                    | mA   |    |
|                                           |              |                                                                                                              | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |                                  |      | -80.0                   | mA   |    |
|                                           |              |                                                                                                              | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |                                  |      | -19.0                   | mA   |    |
|                                           |              |                                                                                                              | 1.9 V ≤ EV <sub>DD</sub> < 2.7 V                  |                                  |      | -10.0                   | mA   |    |
|                                           |              |                                                                                                              | ,                                                 | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V |      |                         | -5.0 | mA |
|                                           |              | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                    |                                                   |                                  |      | -100.0                  | mA   |    |
|                                           | <b>І</b> он2 | Per pin for P20 to P25, P150 to P152                                                                         | 1.7 V ≤ V <sub>DD</sub> <sup>Note 4</sup> ≤ 5.5 V |                                  |      | -0.1 <sup>Note 2</sup>  | mA   |    |
|                                           |              | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                    | 1.7 V ≤ V <sub>DD</sub> Note 4 ≤ 5.5 V            |                                  |      | -0.9                    | mA   |    |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD</sub> and V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - 3. Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins = (IoH × 0.7)/(n × 0.01)

<Example> Where n = 80% and Ioн = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

4. Either VDD or VBAT is selected by the battery backup function.

Caution P02 to P07, P12 to P17, P31, P56, P57, P80 to P82, P84, and P85 do not output high level in N-ch open-drain mode.

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.7 \text{ V} \le EV_{DD0} = EV_{DD1} \le V_{DD}^{Note 4} \le 5.5 \text{ V}, V_{SS} = EV_{SS0} = EV_{SS1} = 0 \text{ V})$ 

| Items                                 | Symbol | Conditions                                                                                                            |                                                   | MIN. | TYP. | MAX.                   | Unit |
|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|------|------------------------|------|
| Output current, low <sup>Note 1</sup> | lol1   | Per pin for P02 to P07, P10 to P17,<br>P30 to P37, P40 to P43, P50 to P57,<br>P70 to P77, P80 to P85, P125 to<br>P127 |                                                   |      |      | 20.0 <sup>Note 2</sup> | mA   |
|                                       |        | Per pin for P60 to P62                                                                                                |                                                   |      |      | 15.0 <sup>Note 2</sup> | mA   |
|                                       |        | Total of P02 to P07, P40 to P43                                                                                       | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 70.0                   | mA   |
|                                       |        | (When duty ≤ 70% <sup>Note 3</sup> )                                                                                  | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |      |      | 15.0                   | mA   |
|                                       |        |                                                                                                                       | 1.9 V ≤ EV <sub>DD</sub> < 2.7 V                  |      |      | 9.0                    | mA   |
|                                       |        |                                                                                                                       | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V                  |      |      | 4.5                    | mA   |
|                                       |        | P50 to P57, P60 to P62, P70 to P77, P80 to P85, P125 to P127                                                          | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 80.0                   | mA   |
|                                       |        |                                                                                                                       | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |      |      | 35.0                   | mA   |
|                                       |        |                                                                                                                       | 1.9 V ≤ EV <sub>DD</sub> < 2.7 V                  |      |      | 20.0                   | mA   |
|                                       |        | ,                                                                                                                     | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V                  |      |      | 10.0                   | mA   |
|                                       |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                             |                                                   |      |      | 150.0                  | mA   |
|                                       | lol2   | Per pin for P20 to P25, P150 to P152                                                                                  | 1.7 V ≤ V <sub>DD</sub> <sup>Note 4</sup> ≤ 5.5 V |      |      | 0.4 <sup>Note 2</sup>  | mA   |
|                                       |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                             | 1.7 V ≤ V <sub>DD</sub> <sup>Note 4</sup> ≤ 5.5 V |      |      | 3.6                    | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVss and Vss pins.
  - 2. However, do not exceed the total current value.
  - 3. Specification under conditions where the duty factor ≤ 70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

Total output current of pins = (loL × 0.7)/(n × 0.01)

<Example> Where n = 80% and IoL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}}^{\text{Note}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Items                  | Symbol                                                     | Conditions                                                                                       | MIN.                                                 | TYP.                    | MAX. | Unit                    |   |
|------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------|------|-------------------------|---|
| Input voltage,<br>high | VIH1                                                       | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, P80 to P85, P125 to P127 | Normal input buffer                                  | 0.8EV <sub>DD</sub>     |      | EV <sub>DD</sub>        | ٧ |
|                        | V <sub>IH2</sub>                                           | P02, P03, P05, P06, P12, P13, P15, P16, P30, P55, P57, P80, P81, P84                             | TTL input buffer<br>4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 2.2                     |      | EV <sub>DD</sub>        | V |
|                        |                                                            |                                                                                                  | TTL input buffer 3.3 V ≤ EV <sub>DD</sub> < 4.0 V    | 2.0                     |      | EV <sub>DD</sub>        | V |
|                        |                                                            |                                                                                                  | TTL input buffer 1.7 V ≤ EV <sub>DD</sub> < 3.3 V    | 1.5                     |      | EV <sub>DD</sub>        | V |
|                        | V <sub>IH3</sub>                                           | P20 to P25                                                                                       |                                                      | 0.7V <sub>DD</sub> Note |      | V <sub>DD</sub> Note    | V |
|                        | V <sub>IH4</sub>                                           | P60 to P62                                                                                       |                                                      | 0.7EV <sub>DD</sub>     |      | 6.0                     | V |
|                        | V <sub>IH5</sub>                                           | P121 to P122, P137, P150 to P152, E                                                              | P121 to P122, P137, P150 to P152, EXCLK 0            |                         |      | $V_{DD}^{Note}$         | V |
|                        | VIH6                                                       | RESET                                                                                            |                                                      | 0.8V <sub>DD</sub> Note |      | 6.0                     | V |
|                        | V <sub>IH7</sub>                                           | P123, P124, EXCLKS                                                                               | 0.8V <sub>RTC</sub>                                  |                         | VRTC | V                       |   |
| Input voltage,<br>low  | VIL1                                                       | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, P80 to P85, P125 to P127 | Normal input buffer                                  | 0                       |      | 0.2EV <sub>DD</sub>     | V |
|                        | VIL2                                                       | P02, P03, P05, P06, P12, P13, P15, P16, P30, P55, P57, P80, P81, P84                             | TTL input buffer<br>4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 0                       |      | 0.8                     | V |
|                        |                                                            |                                                                                                  | TTL input buffer 3.3 V ≤ EV <sub>DD</sub> < 4.0 V    | 0                       |      | 0.5                     | V |
|                        |                                                            |                                                                                                  | TTL input buffer 1.7 V ≤ EV <sub>DD</sub> < 3.3 V    | 0                       |      | 0.32                    | V |
|                        | V <sub>IL3</sub> P20 to P25<br>V <sub>IL4</sub> P60 to P62 |                                                                                                  |                                                      | 0                       |      | 0.3V <sub>DD</sub> Note | V |
|                        |                                                            |                                                                                                  |                                                      | 0                       |      | 0.3EV <sub>DD</sub>     | V |
|                        | VIL5                                                       | P121, P122, P137, P150 to P152, EX                                                               | P121, P122, P137, P150 to P152, EXCLK, RESET         |                         |      | 0.2V <sub>DD</sub> Note | V |
|                        | VIL6                                                       | P123, P124, EXCLKS                                                                               |                                                      | 0                       |      | 0.2VRTC                 | V |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

Caution The maximum value of V<sub>H</sub> of pins P02 to P07, P12 to P17, P31, P56, P57, P80 to P82, P84, and P85 is EV<sub>DD</sub>, even in the N-ch open-drain mode.

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Items                | Symbol           | Conditions                                                              |                                                                                                                | MIN.                   | TYP. | MAX. | Unit |
|----------------------|------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------|------|------|------|
| Output voltage, high | Vон1             | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$I_{OH1} = -10.0 \text{ mA}$                          | EV <sub>DD</sub> – 1.5 |      |      | V    |
|                      |                  | P80 to P85, P125 to P127                                                | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$I_{OH1} = -3.0 \text{ mA}$                           | EV <sub>DD</sub> - 0.7 |      |      | V    |
|                      |                  |                                                                         | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$I_{OH1} = -2.0 \text{ mA}$                           | EV <sub>DD</sub> - 0.6 |      |      | V    |
|                      |                  |                                                                         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OH1</sub> = −1.5 mA                                                | EV <sub>DD</sub> - 0.5 |      |      | V    |
|                      |                  |                                                                         | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OH1</sub> = −1.0 mA                                                | EV <sub>DD</sub> - 0.5 |      |      | V    |
|                      | V <sub>OH2</sub> | P20 to P25, P150 to P152                                                | $1.7 \text{ V} \le \text{V}_{\text{DD}}^{\text{Note}} \le 5.5 \text{ V},$ $I_{\text{OH2}} = -100  \mu\text{A}$ | V <sub>DD</sub> - 0.5  |      |      | V    |
| Output voltage, low  | V <sub>OL1</sub> | P02 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P57, P70 to P77, | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL1</sub> = 20 mA                                                  |                        |      | 1.3  | V    |
|                      |                  | P80 to P85, P125 to P127                                                | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 8.5 \text{ mA}$                            |                        |      | 0.7  | V    |
|                      |                  |                                                                         | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 3.0 \text{ mA}$                               |                        |      | 0.6  | V    |
|                      |                  |                                                                         | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL1</sub> = 1.5 mA                                                 |                        |      | 0.4  | V    |
|                      |                  |                                                                         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL1</sub> = 0.6 mA                                                 |                        |      | 0.4  | V    |
|                      |                  |                                                                         | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL1</sub> = 0.3 mA                                                 |                        |      | 0.4  | V    |
|                      | V <sub>OL2</sub> | P20 to P25, P150 to P152                                                | $1.7 \text{ V} \le \text{V}_{\text{DD}}^{\text{Note}} \le 5.5 \text{ V},$ $I_{\text{OL2}} = 400  \mu\text{A}$  |                        |      | 0.4  | V    |
|                      | V <sub>OL3</sub> | P60 to P62                                                              | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL3</sub> = 15.0 mA                                                |                        |      | 2.0  | V    |
|                      |                  |                                                                         | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>I <sub>OL3</sub> = 5.0 mA                                                 |                        |      | 0.4  | V    |
|                      |                  |                                                                         | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>lo <sub>L3</sub> = 3.0 mA                                                 |                        |      | 0.4  | V    |
|                      |                  |                                                                         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>lo <sub>L3</sub> = 2.0 mA                                                 |                        |      | 0.4  | V    |
|                      |                  |                                                                         | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>lo <sub>L3</sub> = 1.0 mA                                                 |                        |      | 0.4  | V    |

**Note** Either VDD or VBAT is selected by the battery backup function.

Caution P02 to P07, P12 to P17, P31, P56, P57, P80 to P82, P84, and P85 do not output high level in N-ch open-drain mode.

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Items                       | Symbol          | Condit                                                                                                             | tions                   |                                       | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------|------|------|------|------|
| Input leakage current, high | Ішн1            | P02 to P07, P10 to P17, P30 to P37,<br>P40 to P43, P50 to P57, P60 to P62,<br>P70 to P77, P80 to P85, P125 to P127 | p P62,                  |                                       |      |      | 1    | μΑ   |
|                             | ILIH2           | P20 to P25, P137, P150 to P152, RESET                                                                              | $V_I = V_{DD}^{Note}$   |                                       |      |      | 1    | μΑ   |
|                             | Ілнз            | P121, P122<br>(X1, X2, EXCLK)                                                                                      | $V_{I} = V_{DD}^{Note}$ | In input port or external clock input |      |      | 1    | μΑ   |
|                             |                 |                                                                                                                    |                         | In resonator connection               |      |      | 10   | μΑ   |
|                             | ILIH4           | P123, P124<br>(EXCLKS)                                                                                             | VI = VRTC               | In input port or external clock input |      |      | 1    | μΑ   |
|                             |                 |                                                                                                                    |                         | In resonator connection               |      |      | 10   | μΑ   |
| Input leakage current, low  | ILIL1           | P02 to P07, P10 to P17, P30 to P37,<br>P40 to P43, P50 to P57, P70 to P77,<br>P80 to P85, P125 to P127             | Vı = EVss               |                                       |      |      | -1   | μΑ   |
|                             | ILIL2           | P20 to P25, P137, P150 to P152, RESET                                                                              | VI = VSS                |                                       |      |      | -1   | μΑ   |
|                             | ILIL3           | P121, P122<br>(X1, X2, EXCLK)                                                                                      | VI = VSS                | In input port or external clock input |      |      | -1   | μΑ   |
|                             |                 |                                                                                                                    |                         | In resonator connection               |      |      | -10  | μΑ   |
|                             | ILIL4           | P123, P124<br>(EXCLKS)                                                                                             | VI = VSS                | In input port or external clock input |      |      | -1   | μΑ   |
|                             |                 |                                                                                                                    |                         | In resonator connection               |      |      | -10  | μΑ   |
| On-chip pull-               | R <sub>U1</sub> | P10 to P17, P30 to P37, P50 to P57,                                                                                | Vı = EVss               | 2.4 V ≤ EV <sub>DD</sub> ≤ 5.5 V      | 10   | 20   | 100  | kΩ   |
| up resistance               |                 | P70 to P77, P80 to P85, P125 to P127                                                                               |                         | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V      | 10   | 30   | 100  | kΩ   |
|                             | Ru2             | P02 to P07, P40 to P43, P150 to P152                                                                               | Vı = EVss               |                                       | 10   | 20   | 100  | kΩ   |

 $\textbf{Note} \quad \text{Either $V_{\text{DD}}$ or $V$BAT is selected by the battery backup function}.$ 

# 2.3.2 Supply current characteristics

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 8} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (1/6)

| Parameter                 | Symbol           |           |                                           | Conditions                                 |                          |                          | MIN. | TYP. | MAX. | Unit |
|---------------------------|------------------|-----------|-------------------------------------------|--------------------------------------------|--------------------------|--------------------------|------|------|------|------|
| Supply                    | I <sub>DD1</sub> | Operating | HS (high-                                 | fclk = 32 MHz <sup>Note 3</sup>            | Normal                   | V <sub>DD</sub> = 5.0 V  |      | 5.2  | 8.5  | mA   |
| current <sup>Note 1</sup> |                  | mode      | speed main)                               | PLL operation                              | operation                | V <sub>DD</sub> = 3.0 V  |      | 5.2  | 8.5  | mA   |
|                           |                  |           | mode <sup>Note 5</sup>                    | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | Basic                    | V <sub>DD</sub> = 5.0 V  |      | 1.7  |      | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 3.0 \text{ V}$ |      | 1.7  |      | mA   |
|                           |                  |           |                                           |                                            | Normal                   | V <sub>DD</sub> = 5.0 V  |      | 3.9  | 6.6  | mA   |
|                           |                  |           |                                           |                                            | operation                | V <sub>DD</sub> = 3.0 V  |      | 3.9  | 6.6  | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 12 MHz <sup>Note 3</sup> | Normal                   | $V_{DD} = 5.0 \text{ V}$ |      | 2.4  | 3.8  | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 3.0 \text{ V}$ |      | 2.4  | 3.8  | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 6 MHz <sup>Note 3</sup>  | Normal                   | V <sub>DD</sub> = 5.0 V  |      | 1.7  | 2.6  | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 3.0 \text{ V}$ |      | 1.7  | 2.6  | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 3 MHz <sup>Note 3</sup>  | Normal                   | $V_{DD} = 5.0 \text{ V}$ |      | 1.3  | 2.0  | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 3.0 \text{ V}$ |      | 1.3  | 2.0  | mA   |
|                           |                  | LS (low-  | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup> | Normal                                     | $V_{DD} = 3.0 \text{ V}$ |                          | 1.3  | 2.2  | mA   |      |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 1.3  | 2.2  | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 6 MHz <sup>Note 3</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 1.1  | 2.1  | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 4 MHz <sup>Note 3</sup>  | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 1.1  | 2.1  | mA   |
|                           |                  |           |                                           |                                            | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 0.84 | 1.40 | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 0.84 | 1.40 | mA   |
|                           |                  |           |                                           | f <sub>IM</sub> = 4 MHz <sup>Note 6</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 0.70 | 1.20 | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 0.70 | 1.20 | mA   |
|                           |                  |           |                                           | f <sub>IH</sub> = 3 MHz <sup>Note 3</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 0.7  | 1.4  | mA   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 0.7  | 1.4  | mA   |
|                           |                  |           | LV (low-                                  | f <sub>IH</sub> = 4 MHz <sup>Note 3</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 1.3  | 1.9  | mA   |
|                           |                  |           | voltage main)<br>mode <sup>Note 5</sup>   |                                            | operation                | V <sub>DD</sub> = 2.0 V  |      | 1.3  | 1.9  | mA   |
|                           |                  |           | LP (low-                                  | f <sub>IH</sub> = 1 MHz <sup>Note 3</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 315  | 530  | μΑ   |
|                           |                  | po        | power main)                               | 1)                                         | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 315  | 530  | μΑ   |
|                           |                  |           |                                           | f <sub>IM</sub> = 1 MHz <sup>Note 6</sup>  | Normal                   | $V_{DD} = 3.0 \text{ V}$ |      | 160  | 300  | μΑ   |
|                           |                  |           |                                           |                                            | operation                | $V_{DD} = 2.0 \text{ V}$ |      | 160  | 300  | μΑ   |

(Notes and Remarks are listed on the page after the next page.)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}}^{\text{Note } 8} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

(2/6)

|                           | Symbol           | 1         |                                                                         | Conditions                                                 | <u> </u>             | - EV550 - EV551 -    | MIN.     | TYP. | MAX. | Unit |
|---------------------------|------------------|-----------|-------------------------------------------------------------------------|------------------------------------------------------------|----------------------|----------------------|----------|------|------|------|
| Supply                    | I <sub>DD1</sub> | Operating | HS (high-                                                               | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    | IVIII V. | 3.3  | 5.5  | mA   |
| current <sup>Note 1</sup> | IDD1             | mode      | speed main)                                                             | · · · · · · · · · · · · · · · · · · ·                      | operation            | Resonator connection |          | 3.5  | 5.7  | mA   |
|                           |                  |           | mode <sup>Note 5</sup>                                                  | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    |          | 3.3  | 5.5  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 3.5  | 5.7  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 16 MHz <sup>Note 2</sup> .               | Normal               | Square wave input    |          | 2.8  | 4.4  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 5.0 V                                    | operation            | Resonator connection |          | 2.9  | 4.6  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 16 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    |          | 2.8  | 4.4  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 2.9  | 4.6  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 12 MHz <sup>Note 2</sup> .               | Normal               | Square wave input    |          | 2.3  | 3.6  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 5.0 V                                    | operation            | Resonator connection |          | 2.4  | 3.7  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 12 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    |          | 2.3  | 3.6  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 2.4  | 3.7  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    |          | 2.0  | 3.2  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 5.0 V                                    | operation            | Resonator connection |          | 2.1  | 3.3  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> ,               | Normal               | Square wave input    |          | 2.0  | 3.2  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 2.1  | 3.3  | mA   |
|                           |                  |           | LS (low-                                                                | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                | Normal               | Square wave input    |          | 1.1  | 2.0  | mA   |
|                           |                  |           | speed main)<br>mode <sup>Note 5</sup>                                   | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 1.2  | 2.1  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                | Normal               | Square wave input    |          | 1.1  | 2.0  | mA   |
|                           |                  |           | V <sub>DD</sub> = 2.0 V                                                 | operation                                                  | Resonator connection |                      | 1.2      | 2.1  | mA   |      |
|                           |                  |           | f <sub>MX</sub> = 4 MHz <sup>Note 2</sup> ,                             | Normal                                                     | Square wave input    |                      | 0.7      | 1.2  | mA   |      |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 0.7  | 1.3  | mA   |
|                           |                  |           |                                                                         | f <sub>MX</sub> = 4 MHz <sup>Note 2</sup> ,                | Normal               | Square wave input    |          | 0.7  | 1.2  | mA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 2.0 V                                    | operation            | Resonator connection |          | 0.7  | 1.3  | mA   |
|                           |                  |           | LP (low-                                                                | /- f <sub>IH</sub> = 1 MHz <sup>Note 2</sup> ,             | Normal               | Square wave input    |          | 140  | 240  | μA   |
|                           |                  |           | power main)                                                             | V <sub>DD</sub> = 3.0 V                                    | operation            | Resonator connection |          | 190  | 300  | μA   |
|                           |                  |           | mode <sup>Note 5</sup>                                                  | f <sub>IH</sub> = 1 MHz <sup>Note 2</sup> ,                | Normal               | Square wave input    |          | 140  | 240  | μA   |
|                           |                  |           |                                                                         | V <sub>DD</sub> = 2.0 V                                    | operation            | Resonator connection |          | 190  | 300  | μΑ   |
|                           |                  |           | Subclock                                                                | fsub = 32.768 kHz <sup>Note 4</sup> ,                      | Normal               | Square wave input    |          | 5.1  | 6.6  | μΑ   |
|                           |                  |           | operation                                                               | $T_A = -40^{\circ}C$                                       | operation            | Resonator connection |          | 5.2  | 6.7  | μA   |
|                           |                  |           |                                                                         | fsuB = 32.768 kHz <sup>Note 4</sup> ,                      | Normal               | Square wave input    |          | 5.4  | 7.1  | μA   |
|                           |                  |           |                                                                         | T <sub>A</sub> = +25°C                                     | operation            | Resonator connection |          | 5.5  | 7.2  | μA   |
|                           |                  |           |                                                                         | fsub = 32.768 kHz <sup>Note 4</sup> ,                      | Normal               | Square wave input    |          | 5.6  | 8.0  | μΑ   |
|                           |                  |           |                                                                         | T <sub>A</sub> = +50°C                                     | operation            | Resonator connection |          | 5.7  | 8.1  | μA   |
|                           |                  |           |                                                                         | fsuB = 32.768 kHz <sup>Note 4</sup> ,                      | Normal               | Square wave input    |          | 6.1  | 9.7  | μA   |
|                           |                  |           |                                                                         | $T_A = +70^{\circ}C$                                       | operation            | Resonator connection |          | 6.2  | 9.8  | μΑ   |
|                           |                  |           |                                                                         | fsuB = 32.768 kHz <sup>Note 4</sup> ,                      | Normal               | Square wave input    |          | 6.8  | 13.7 | μA   |
|                           |                  |           |                                                                         | T <sub>A</sub> = +85°C                                     | operation            | Resonator connection |          | 6.9  | 13.8 | μA   |
|                           |                  |           | fiL                                                                     | f <sub>IL</sub> = 15 kHz,<br>T <sub>A</sub> = +85°C Note 7 | Normal operation     |                      |          | 2.5  | 7.0  | μA   |
|                           |                  | fil =     | $f_{IL} = 15 \text{ kHz},$ $T_A = -40^{\circ} \text{C}^{\text{Note 7}}$ | Normal operation                                           |                      |                      | 2.8      | 7.0  | μA   |      |
|                           |                  |           |                                                                         | f <sub>IL</sub> = 15 kHz,<br>T <sub>A</sub> =+ 25°C Note 7 | Normal operation     |                      |          | 4.1  | 11.0 | μA   |

(Notes and Remarks are listed on the next page.)

<R>

<R>

- Notes 1. Total current flowing into VDD, EVDD, and VRTC including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD or Vss, EVss. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT. The following points apply in the HS (high-speed main), LS (low-speed main), LV (low-voltage main), and LP (low-power main) modes.
  - •The currents in the "TYP." column do not include the operating currents of the peripheral modules.
  - The currents in the "MAX." column include the operating currents of the peripheral modules, except for those flowing into the LCD controller/driver, A/D converter,  $\Delta\Sigma$ A/D converter, LVD circuit, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors, and those flowing while the data flash memory is being rewritten. In the subsystem clock operation, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules. However, in HALT mode, including the current flowing into the independent power supply RTC.
  - 2. When high-speed on-chip oscillator, middle-speed on-chip oscillator, low-speed on-chip oscillator, and subsystem clock are stopped.
  - **3.** When high-speed system clock, middle-speed on-chip oscillator, low-speed on-chip oscillator, and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator, middle-speed on-chip oscillator, and high-speed system clock are stopped. When setting ultra-low current consumption (AMPHS1 = 1).
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.8 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz

 $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 24 \text{ MHz}$ 

 $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @1 \text{ MHz to } 16 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 12 \text{ MHz}$ 

 $2.1 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V} @1 \text{ MHz to } 6 \text{ MHz}$ 

LS (low-speed main) mode:  $1.9 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LP (low-power main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz

LV (low-voltage main) mode: 1.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 4 MHz

- **6.** When high-speed on-chip oscillator, low-speed on-chip oscillator, high-speed system clock, and subsystem clock are stopped.
- When high-speed on-chip oscillator, middle-speed on-chip oscillator, high-speed system clock, and subsystem clock are stopped.
- 8. Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fim: Middle-speed on-chip oscillator clock frequency
  - 4. fi⊥: Low-speed on-chip oscillator clock frequency
  - 5. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 6. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C



(3/6)

| Parameter                 | Symbol                  |      |                                            | Conditions                                   |                         | MIN. | TYP. | MAX. | Unit |
|---------------------------|-------------------------|------|--------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------|
| Supply                    | I <sub>DD2</sub> Note 2 | HALT | HS (high-                                  | fclk = 32 MHz <sup>Note 4</sup> ,            | V <sub>DD</sub> = 5.0 V |      | 0.80 | 2.0  | mA   |
| current <sup>Note 1</sup> |                         | mode | speed main)                                | PLL operation                                | V <sub>DD</sub> = 3.0 V |      | 0.80 | 2.0  | mA   |
|                           |                         |      | mode <sup>Note 7</sup>                     | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup>   | V <sub>DD</sub> = 5.0 V |      | 0.48 | 1.45 | mA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.48 | 1.45 | mA   |
|                           |                         |      |                                            | f <sub>IH</sub> = 12 MHz <sup>Note 4</sup>   | V <sub>DD</sub> = 5.0 V |      | 0.37 | 0.91 | mA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.37 | 0.91 | mA   |
|                           |                         |      |                                            | f <sub>IH</sub> = 6 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 5.0 V |      | 0.32 | 0.63 | mA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.32 | 0.63 | mA   |
|                           |                         |      |                                            | f <sub>IH</sub> = 3 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 5.0 V |      | 0.29 | 0.49 | mA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.29 | 0.49 | mA   |
|                           |                         |      | LS (low-                                   | f <sub>IH</sub> = 8 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 280  | 740  | μA   |
|                           |                         |      | speed main)                                |                                              | V <sub>DD</sub> = 2.0 V |      | 280  | 740  | μA   |
|                           |                         |      | mode <sup>Note 7</sup>                     | f <sub>IH</sub> = 6 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 230  | 620  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 230  | 620  | μA   |
|                           |                         |      |                                            | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 220  | 440  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 220  | 440  | μA   |
|                           |                         |      |                                            | f <sub>IM</sub> = 4 MHz <sup>Note 5</sup>    | V <sub>DD</sub> = 3.0 V |      | 55   | 300  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 55   | 300  | μA   |
|                           |                         |      |                                            | f <sub>IH</sub> = 3 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 200  | 534  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 200  | 534  | μA   |
|                           |                         |      | voltage<br>main)<br>mode <sup>Note 7</sup> | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 450  | 825  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 450  | 825  | μΑ   |
|                           |                         |      |                                            | f <sub>IH</sub> = 1 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V |      | 195  | 400  | μA   |
|                           |                         |      | power main)                                |                                              | V <sub>DD</sub> = 2.0 V |      | 195  | 400  | μA   |
|                           |                         |      | mode <sup>Note 7</sup>                     | f <sub>IM</sub> = 1 MHz <sup>Note 5</sup>    | V <sub>DD</sub> = 3.0 V |      | 33   | 100  | μA   |
|                           |                         |      |                                            |                                              | V <sub>DD</sub> = 2.0 V |      | 33   | 100  | μA   |
|                           |                         |      | HS (high-                                  | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.31 | 1.08 | mA   |
|                           |                         |      | speed main)                                | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.48 | 1.28 | mA   |
|                           |                         |      | mode <sup>Note 7</sup>                     | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.31 | 1.08 | mA   |
|                           |                         |      |                                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.48 | 1.28 | mA   |
|                           |                         |      |                                            | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 0.86 | mA   |
|                           |                         |      |                                            | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.42 | 1.00 | mA   |
|                           |                         |      |                                            | $f_{MX} = 16 \text{ MHz}^{\text{Note 3}},$   | Square wave input       |      | 0.28 | 0.86 | mA   |
|                           |                         |      |                                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.42 | 1.00 | mA   |
|                           |                         |      |                                            | f <sub>MX</sub> = 12 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.23 | 0.70 | mA   |
|                           |                         |      |                                            | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.37 | 0.79 | mA   |
|                           |                         |      |                                            | $f_{MX} = 12 \text{ MHz}^{\text{Note 3}},$   | Square wave input       |      | 0.23 | 0.70 | mA   |
|                           |                         |      |                                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.36 | 0.79 | mA   |
|                           |                         |      |                                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$   | Square wave input       |      | 0.21 | 0.63 | mA   |
|                           |                         |      | Vı                                         | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.29 | 0.71 | mA   |
|                           |                         |      |                                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$   | Square wave input       |      | 0.21 | 0.63 | mA   |
|                           |                         |      | 1                                          | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.28 | 0.71 | mA   |

(Notes and Remarks are listed on the page after the next page.)





<R>

<R>

<R>

<R>

<R>

<R>

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 10} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (4/6)

| Parameter                 | Symbol                  |                        | Conditions                                      |                                                                                                                             |                      |      | TYP. | MAX. | Unit |
|---------------------------|-------------------------|------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|------|------|------|------|
| Supply                    | I <sub>DD2</sub> Note 2 | HALT                   | LS (low-                                        | $f_{MX} = 8 MHz^{Note 3}$                                                                                                   | Square wave input    |      | 110  | 360  | μA   |
| current <sup>Note 1</sup> |                         | mode                   | speed main)                                     | $V_{DD} = 3.0 \text{ V}$                                                                                                    | Resonator connection |      | 160  | 420  | μΑ   |
|                           |                         |                        | mode <sup>Note 7</sup>                          | $f_{MX} = 8 \text{ MHz}^{\text{Note 3}},$                                                                                   | Square wave input    |      | 110  | 360  | μΑ   |
|                           |                         |                        |                                                 | $V_{DD} = 2.0 \text{ V}$                                                                                                    | Resonator connection |      | 160  | 420  | μΑ   |
|                           |                         |                        |                                                 | $f_{MX} = 4 MHz^{Note 3}$                                                                                                   | Square wave input    |      | 39   | 200  | μA   |
|                           |                         |                        |                                                 | $V_{DD} = 3.0 \text{ V}$                                                                                                    | Resonator connection |      | 81   | 250  | μΑ   |
|                           |                         |                        |                                                 | $f_{MX} = 4 MHz^{Note 3}$                                                                                                   | Square wave input    |      | 39   | 200  | μΑ   |
|                           |                         |                        |                                                 | $V_{DD} = 2.0 \text{ V}$                                                                                                    | Resonator connection |      | 81   | 250  | μΑ   |
|                           |                         |                        | LP (low-                                        | $f_{MX} = 1 \text{ MHz}^{\text{Note 3}},$                                                                                   | Square wave input    |      | 14   | 100  | μΑ   |
|                           |                         |                        | power main)                                     | $V_{DD} = 3.0 \text{ V}$                                                                                                    | Resonator connection |      | 70   | 200  | μΑ   |
|                           |                         |                        | mode <sup>Note 7</sup>                          | $f_{MX} = 1 \text{ MHz}^{\text{Note 3}},$                                                                                   | Square wave input    |      | 14   | 100  | μA   |
|                           |                         |                        |                                                 | $V_{DD} = 2.0 \text{ V}$                                                                                                    | Resonator connection |      | 70   | 200  | μΑ   |
|                           |                         | Subsystem clock        | $f_{SUB} = 32.768 \text{ kHz}^{\text{Note 6}},$ | Square wave input                                                                                                           |                      | 0.80 | 1.60 | μΑ   |      |
|                           |                         |                        | $T_A = -40^{\circ}C$                            | Resonator connection                                                                                                        |                      | 1.00 | 1.80 | μΑ   |      |
|                           |                         |                        | operation                                       | $f_{SUB} = 32.768 \text{ kHz}^{Note 6},$<br>$T_A = +25^{\circ}\text{C}$                                                     | Square wave input    |      | 0.93 | 1.70 | μΑ   |
|                           |                         |                        |                                                 |                                                                                                                             | Resonator connection |      | 1.13 | 1.90 | μΑ   |
|                           |                         |                        |                                                 | fsub = 32.768 kHz <sup>Note 6</sup> ,                                                                                       | Square wave input    |      | 1.10 | 3.00 | μΑ   |
|                           |                         |                        |                                                 | $T_A = +50^{\circ}C$ $f_{SUB} = 32.768 \text{ kHz}^{Note 6},$ $T_A = +70^{\circ}C$ $f_{SUB} = 32.768 \text{ kHz}^{Note 6},$ | Resonator connection |      | 1.30 | 3.20 | μΑ   |
|                           |                         |                        |                                                 |                                                                                                                             | Square wave input    |      | 1.50 | 5.00 | μΑ   |
|                           |                         |                        |                                                 |                                                                                                                             | Resonator connection |      | 1.70 | 5.20 | μΑ   |
|                           |                         |                        |                                                 |                                                                                                                             | Square wave input    |      | 2.80 | 9.00 | μΑ   |
|                           |                         |                        |                                                 | T <sub>A</sub> = +85°C                                                                                                      | Resonator connection |      | 3.00 | 9.20 | μΑ   |
|                           |                         |                        |                                                 | fı∟ = 15 kHz <sup>Note 9</sup> ,                                                                                            |                      |      | 0.78 | 1.60 | μΑ   |
|                           |                         |                        |                                                 | $T_A = -40^{\circ}C$                                                                                                        |                      |      |      |      | μΑ   |
|                           |                         |                        |                                                 | fı∟ = 15 kHz <sup>Note 9</sup> ,                                                                                            |                      |      | 1.01 | 1.76 | μΑ   |
|                           |                         |                        |                                                 | $T_A = +25^{\circ}C$                                                                                                        |                      |      |      |      | μΑ   |
|                           |                         |                        |                                                 | $f_{IL} = 15 \text{ kHz}^{\text{Note 9}},$                                                                                  |                      |      | 2.25 | 8.45 | μΑ   |
|                           | IDD3 ST                 |                        |                                                 | T <sub>A</sub> = +85°C                                                                                                      |                      |      |      |      | μΑ   |
|                           |                         |                        | $T_A = -40$ °C                                  |                                                                                                                             |                      |      | 0.47 | 0.90 | μΑ   |
|                           |                         | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C                          |                                                                                                                             |                      |      | 0.65 | 1.20 | μA   |
|                           |                         |                        | T <sub>A</sub> = +50°C                          |                                                                                                                             |                      |      | 0.84 | 2.80 | μA   |
|                           |                         |                        | T <sub>A</sub> = +70°C                          |                                                                                                                             |                      |      | 1.21 | 4.70 | μA   |
|                           |                         |                        |                                                 |                                                                                                                             |                      |      | 1.82 | 9.00 | μΑ   |

(Notes and Remarks are listed on the next page.)

<R>

<R>

<R>

- Notes 1. Total current flowing into VDD, EVDD, and VRTC including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD or Vss, EVss. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT. The following points apply in the HS (high-speed main), LS (low-speed main), LV (low-voltage main), and LP (low-power main) modes.
  - •The currents in the "TYP." column do not include the operating currents of the peripheral modules.
  - The currents in the "MAX." column include the operating currents of the peripheral modules, except for those flowing into LCD controller/driver, the A/D converter,  $\Delta\Sigma$ A/D converter, LVD circuit, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors, and those flowing while the data flash memory is being rewritten. In the subsystem clock operation, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules. However, in HALT mode, including the current flowing into the independent power supply RTC.
  - In the STOP mode, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules.
  - 2. During HALT instruction execution by flash memory.
  - **3.** When high-speed on-chip oscillator, middle-speed on-chip oscillator, low-speed on-chip oscillator, and subsystem clock are stopped.
  - **4.** When high-speed system clock, middle-speed on-chip oscillator, low-speed on-chip oscillator, and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator, low-speed on-chip oscillator, high-speed system clock, and subsystem clock are stopped.
  - **6.** When operating independent power supply RTC and setting ultra-low current consumption (AMPHS1 = 1). When high-speed on-chip oscillator, middle-speed on-chip oscillator, and high-speed system clock are stopped.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.8 V ≤ VDD ≤ 5.5 V@1 MHz to 32 MHz

 $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V@1 MHz to 24 MHz}$ 

 $2.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ 

 $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @1 \text{ MHz to } 12 \text{ MHz}$ 

 $2.1 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V} \otimes 1 \text{ MHz to } 6 \text{ MHz}$ 

LS (low-speed main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz

LP (low-power main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz

LV (low-voltage main) mode: 1.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 4 MHz

- **8.** If operation of the subsystem clock when STOP mode, same as when HALT mode of subsystem clock operation.
- 9. When high-speed on-chip oscillator, middle-speed on-chip oscillator, and high-speed system clock are stopped.
- **10.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fim: Middle-speed on-chip oscillator clock frequency
  - 4. fil: Low-speed on-chip oscillator clock frequency
  - 5. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 6. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 15} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (5/6)

|                                                         | ı                               | T                                                               |                                                           | ı | г    |       |      |
|---------------------------------------------------------|---------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------|---|------|-------|------|
| Parameter                                               | Symbol                          |                                                                 | Conditions                                                |   |      |       | Unit |
| Independent<br>power supply<br>RTC operating<br>current | I <sub>RTC</sub> Notes 3        | fsuв = 32.768 kHz                                               |                                                           |   | 0.70 |       | μА   |
| 12-bit interval timer operating current                 | I <sub>TMKA</sub> Notes 1, 2, 4 | fsuв = 32.768 kHz,                                              | fmain is stopped                                          |   | 0.04 |       | μΑ   |
| 8-bit interval timer operating                          | <sub>TMT</sub> Notes 1, 2, 5    | f <sub>SUB</sub> = 32.768 kHz,<br>f <sub>MAIN</sub> is stopped, | 8-bit counter mode × 2 ch operation                       |   | 0.12 |       | μA   |
| current                                                 |                                 | per unit                                                        | 16-bit counter mode operation                             |   | 0.10 |       | μA   |
| Watchdog timer operating current                        | Notes 1, 2, 6                   | fil = 15 kHz, fmain is                                          | s stopped                                                 |   | 0.22 |       | μΑ   |
| LVD operating current                                   | I <sub>LVD</sub> Notes 1, 7     |                                                                 |                                                           |   | 0.10 |       | μΑ   |
| LVDVDD                                                  | ILVDVDD                         | Current flowing to                                              | V <sub>DD</sub>                                           |   | 0.05 |       | μΑ   |
| operating current                                       |                                 | Current flowing to                                              | V <sub>DD</sub> or VBAT <sup>Note 1</sup>                 |   | 0.04 |       | μΑ   |
| LVDVBAT                                                 | ILVDVBAT                        | Current flowing to                                              | VBAT                                                      |   | 0.04 |       | μΑ   |
| operating current                                       |                                 | Current flowing to                                              | V <sub>DD</sub> or VBAT <sup>Note 1</sup>                 |   | 0.04 |       | μΑ   |
| LVDVRTC                                                 | ILVDVRTC                        | Current flowing to                                              | VRTC                                                      |   | 0.04 |       | μΑ   |
| operating current                                       |                                 | Current flowing to                                              | V <sub>DD</sub> or VBAT <sup>Note 1</sup>                 |   | 0.04 |       | μΑ   |
| LVDEXLVD                                                | ILVDEXLVD                       | Current flowing to                                              | EXLVD                                                     |   | 0.16 |       | μΑ   |
| operating current                                       |                                 | Current flowing to                                              | V <sub>DD</sub> or VBAT <sup>Note 1</sup>                 |   | 0.04 |       | μΑ   |
| Oscillation stop detection circuit operating current    | lospc <sup>Note 1</sup>         |                                                                 |                                                           |   | 0.02 |       | μΑ   |
| Battery backup circuit operating current                | I <sub>BUP</sub> Note 1         |                                                                 |                                                           |   | 0.05 |       | μΑ   |
| A/D converter                                           | I <sub>ADC</sub> Notes 1, 8     | When                                                            | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V |   | 1.3  | 2.4   | mA   |
| operating current                                       |                                 | conversion at maximum speed                                     | Low voltage mode, AV <sub>REFP</sub> = $V_{DD}$ = 3.0 V   |   | 0.5  | 1.0   | mA   |
| A/D converter reference voltage current                 | I <sub>ADREF</sub> Note 1       |                                                                 |                                                           |   | 75.0 |       | μΑ   |
| Temperature sensor operating current                    | <sub>TMPS</sub> Note 1          |                                                                 |                                                           |   | 105  |       | μΑ   |
| BGO operating current                                   | I <sub>BGO</sub> Notes 1, 9     |                                                                 |                                                           |   | 2.00 | 12.20 | mA   |
| Self-<br>programming<br>operating current               | <sub>FSP</sub> Notes 1, 10      |                                                                 |                                                           |   | 2.00 | 12.20 | mA   |

(Notes and Remarks are listed on the next page.)

1.55

0.20

μΑ

μΑ

| (IA40 to                | 103 C, 1.7 V                    | 2 FADD0 - FAD                       | 012 V00 2 3.3 V,                                                                        | V 33 - L V 330                                      | - LV33 | 1 – U V) | 1    | (0/0) |
|-------------------------|---------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|--------|----------|------|-------|
| Parameter               | Symbol                          |                                     | Conditions                                                                              |                                                     |        | TYP.     | MAX. | Unit  |
| 24-Bit ΔΣ A/D           | IDSAD <sup>Notes 1, 11</sup>    | In 4 ch ΔΣ A/D converter operation  |                                                                                         |                                                     |        | 1.45     | 2.30 | mA    |
| Converter operating     |                                 | In 3 ch ΔΣ A/D cor                  | 3 ch ΔΣ A/D converter operation                                                         |                                                     |        | 1.14     | 1.85 | mA    |
| current                 |                                 | In 1 ch ΔΣΑ/D converter operation   |                                                                                         |                                                     |        | 0.52     | 0.94 | mA    |
| SNOOZE ISNOZNotes 1, 12 |                                 | ADC operation                       | The mode is performed                                                                   |                                                     |        | 0.50     | 0.80 | mA    |
| operating<br>current    |                                 |                                     | tions are<br>ode, AV <sub>REFP</sub> =                                                  |                                                     | 1.20   | 1.80     | mA   |       |
|                         |                                 | Simplified SPI (CS                  | I)/UART operation                                                                       |                                                     |        | 0.70     | 1.05 | mA    |
|                         |                                 | DTC operation                       |                                                                                         |                                                     |        | 2.20     |      | mA    |
| LCD operating current   | <sub>LCD1</sub> Notes 1, 13, 14 | External resistance division method | f <sub>LCD</sub> = f <sub>SUB</sub><br>LCD clock = 128 Hz<br>1/3 bias, four-time-slices | V <sub>DD</sub> = 5.0 V,<br>V <sub>L4</sub> = 5.0 V |        | 0.06     |      | μΑ    |
|                         | I <sub>LCD2</sub> Notes 1, 13   | Internal voltage boosting method    | fLCD = fSUB<br>LCD clock = 128 Hz                                                       | V <sub>DD</sub> = 3.0 V,<br>V <sub>L4</sub> = 3.0 V |        | 0.85     |      | μΑ    |

1/3 bias, four-time-slices

LCD clock = 128 Hz

1/3 bias, four-time-slices

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 15} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (6/6)

**Notes 1.** Current flowing to V<sub>DD</sub>. When the VBAT pin (battery backup power supply pin) is selected, current flowing to the VBAT.

2. When high speed on-chip oscillator and high-speed system clock are stopped.

 $f_{LCD} = f_{SUB}$ 

Capacitor split

method

- 3. Current flowing to VRTC pin, including RTC power supply, subsystem clock oscillator circuit, and RTC.
- **4.** Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and XT1 oscillator). The value of the current value of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.

(VLCD = 04H)

 $V_{DD} = 5.0 V$ 

 $V_{L4} = 5.1 V$ (VLCD = 12H)

 $V_{DD} = 3.0 V,$ 

 $V_{L4} = 3.0 V$ 

- 5. Current flowing only to the 8-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and XT1 oscillator). The value of the current value of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMT, when the 8-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 6. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
- 7 Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates.
- **8.** Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 9. Current flowing only during rewrite of 1 KB data flash memory.
- 10. Current flowing only during self programming.
- 11.Current flowing only to the 24-bit  $\Delta\Sigma$  A/D converter. The current value of the RL78 microcontrollers is the sum of I<sub>DD1</sub> or I<sub>DD2</sub>, and I<sub>DSAD</sub> when the 24-bit  $\Delta\Sigma$  A/D converter operates.
- 12. For shift time to the SNOOZE mode, see 26.3.3 SNOOZE mode in the RL78/I1C User's Manual.

ILCD3 Notes 1, 13

- Notes 13. Current flowing only to the LCD controller/driver. The current value of the RL78 microcontrollers is the sum of the LCD operating current (ILCD1, ILCD2 or ILCD3) to the supply current (IDD1, or IDD2) when the LCD controller/driver operates in an operation mode or HALT mode. Not including the current that flows through the LCD panel. Conditions of the TYP. value and MAX. value are as follows.
  - Setting 20 pins as the segment function and blinking all
  - Selecting fsub for system clock when LCD clock = 128 Hz (LCDC0 = 07H)
  - Setting four time slices and 1/3 bias
  - **14.** Not including the current flowing into the external division resistor when using the external resistance division method.
  - **15.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - 4. Temperature condition of the TYP. value is T<sub>A</sub> = 25°C

# 2.4 AC Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 1} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (1/2)

| Items                                                | Symbol       |                                        | Conditio                              | ons                                                                        | MIN.      | TYP. | MAX. | Unit                 |
|------------------------------------------------------|--------------|----------------------------------------|---------------------------------------|----------------------------------------------------------------------------|-----------|------|------|----------------------|
| Instruction cycle (minimum                           | Tcy          | Main system                            | HS (high-speed                        | $2.8 \text{ V} \le \text{V}_{\text{DD}}^{\text{Note 1}} \le 5.5 \text{ V}$ | 0.03125   |      | 1    | μs                   |
| instruction execution time)                          |              | clock (fmain)                          | main) mode                            | 2.7 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.8 V                          | 0.04167   |      | 1    | μs                   |
|                                                      |              | operation                              |                                       | 2.5 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.7 V                          | 0.0625    |      | 1    | μs                   |
|                                                      |              |                                        |                                       | 2.4 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.5 V                          | 0.08333   |      | 1    | μs                   |
|                                                      |              |                                        |                                       | 2.1 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.4 V                          | 0.16667   |      | 1    | μs                   |
|                                                      |              |                                        | LS (low-speed main) mode              | 1.9 V ≤ V <sub>DD</sub> <sup>Note 1</sup> ≤ 5.5 V                          | 0.125     |      | 1    | μs                   |
|                                                      |              |                                        | LS (low-speed<br>main) mode<br>@4 MHz | 1.9 V ≤ V <sub>DD</sub> Note 1 ≤ 5.5 V                                     | 0.25      |      | 1    | μs                   |
|                                                      |              |                                        | LP (low-power main) mode              | 1.9 V ≤ V <sub>DD</sub> Note 1 ≤ 5.5 V                                     | 1         |      | 2    | μs                   |
|                                                      |              |                                        | LV (low-voltage main) mode            | 1.7 V ≤ V <sub>DD</sub> <sup>Note 1</sup> ≤ 5.5 V                          | 0.25      |      | 1    | μs                   |
|                                                      |              | Subsystem cl operation                 | ock (fsuв)                            | 1.9 V ≤ V <sub>DD</sub> <sup>Note 1</sup> ≤ 5.5 V                          | 28.5      | 30.5 | 31.3 | μs                   |
|                                                      |              | In the self                            | HS (high-speed                        | $2.8 \text{ V} \le \text{V}_{\text{DD}}^{\text{Note 1}} \le 5.5 \text{ V}$ | 0.03125   |      | 1    | μs                   |
|                                                      |              | programming mode                       | main) mode                            | 2.7 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.8 V                          | 0.04167   |      | 1    | μs                   |
|                                                      |              | mode                                   |                                       | 2.5 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.7 V                          | 0.0625    |      | 1    | μs                   |
|                                                      |              |                                        |                                       | 2.4 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.5 V                          | 0.08333   |      | 1    | μs                   |
|                                                      |              |                                        |                                       | 2.1 V ≤ V <sub>DD</sub> <sup>Note 1</sup> < 2.4 V                          | 0.16667   |      | 1    | μs                   |
|                                                      |              |                                        | LS (low-speed main) mode              | 1.9 V ≤ V <sub>DD</sub> <sup>Note 1</sup> ≤ 5.5 V                          | 0.125     |      | 1    | μs                   |
|                                                      |              |                                        | LV (low-voltage main) mode            | $1.7 \text{ V} \le \text{V}_{\text{DD}}^{\text{Note 1}} \le 5.5 \text{ V}$ | 0.25      |      | 1    | μs                   |
| External system clock                                | fex          | 2.7 V ≤ V <sub>DD</sub> Not            | <sup>e 1</sup> ≤ 5.5 V                |                                                                            | 1         |      | 20   | MHz                  |
| frequency                                            |              | 2.5 V ≤ V <sub>DD</sub> <sup>Not</sup> | <sup>e 1</sup> < 2.7 V                |                                                                            | 1         |      | 16   | MHz                  |
|                                                      |              | 2.4 V ≤ V <sub>DD</sub> <sup>Not</sup> | <sup>e 1</sup> < 2.5 V                |                                                                            | 1         |      | 12   | MHz                  |
|                                                      |              | 1.9 V ≤ V <sub>DD</sub> <sup>Not</sup> | e 1 < 2.4 V                           |                                                                            | 1         |      | 8    | MHz                  |
|                                                      |              | 1.7 V ≤ V <sub>DD</sub> <sup>Not</sup> | e1 < 1.9 V                            |                                                                            | 1         |      | 4    | MHz                  |
|                                                      | fexs         |                                        |                                       |                                                                            | 32        |      | 35   | kHz                  |
| External system clock input                          | texH,        | 2.7 V ≤ V <sub>DD</sub> Not            | <sup>e 1</sup> ≤ 5.5 V                |                                                                            | 24        |      |      | ns                   |
| high-level width, low-level width                    | <b>t</b> exL | 2.5 V ≤ V <sub>DD</sub> <sup>Not</sup> |                                       |                                                                            | 30        |      |      | ns                   |
|                                                      |              | 2.4 V ≤ V <sub>DD</sub> Not            |                                       |                                                                            | 40        |      |      | ns                   |
|                                                      |              | 1.9 V ≤ V <sub>DD</sub> <sup>Not</sup> | e 1 < 2.4 V                           |                                                                            | 60        |      |      | ns                   |
|                                                      |              | 1.7 V ≤ V <sub>DD</sub> <sup>Not</sup> | e 1 < 1.9 V                           |                                                                            | 120       |      |      | ns                   |
|                                                      | texhs,       |                                        |                                       |                                                                            | 13.7      |      |      | μs                   |
| TI00 to TI07 input high-level width, low-level width |              |                                        |                                       |                                                                            | 1/fмск+10 |      |      | ns <sup>Note 2</sup> |

(Notes and Remark are listed on the next page.)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 1} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (2/2)

| Items                         | Symbol       | Con                                                                                         | ditions                                           | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------------|---------------------------------------------------------------------------------------------|---------------------------------------------------|------|------|------|------|
| TO00 to TO07 output           | fто          | HS (high-speed main) 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V mode 2.7 V ≤ EV <sub>DD</sub> ≤ 4.0 V |                                                   |      |      | 16   | MHz  |
| frequency                     |              | mode                                                                                        | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |      |      | 8    | MHz  |
|                               |              |                                                                                             | 2.4 V ≤ EV <sub>DD</sub> < 2.7 V                  |      |      | 4    | MHz  |
|                               |              |                                                                                             | 2.1 V ≤ EV <sub>DD</sub> < 2.4 V                  |      |      | 4    | MHz  |
|                               |              | LS (low-speed main) mode                                                                    | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 4    | MHz  |
|                               |              | LP (low-power main) mode                                                                    | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 0.5  | MHz  |
|                               |              | LV (low-voltage main) mode                                                                  | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 2    | MHz  |
| PCLBUZ0, PCLBUZ1 output       | <b>f</b> PCL | HS (high-speed main)                                                                        | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 16   | MHz  |
| frequency                     |              | mode                                                                                        | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V                  |      |      | 8    | MHz  |
|                               |              |                                                                                             | 2.4 V ≤ EV <sub>DD</sub> < 2.7 V                  |      |      | 4    | MHz  |
|                               |              |                                                                                             | 2.1 V ≤ EV <sub>DD</sub> < 2.4 V                  |      |      | 4    | MHz  |
|                               |              | LS (low-speed main) mode                                                                    | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 4    | MHz  |
|                               |              | LP (low-power main) mode                                                                    | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 1    | MHz  |
|                               |              | LV (low-voltage main)                                                                       | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  |      |      | 4    | MHz  |
|                               |              | mode                                                                                        | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V                  |      |      | 2    | MHz  |
| Interrupt input high-level    | tinth,       | INTP0                                                                                       | 1.7 V ≤ V <sub>DD</sub> <sup>Note 1</sup> ≤ 5.5 V | 1    |      |      | μs   |
| width, low-level width        | tintl        | INTP1 to INTP7                                                                              | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  | 1    |      |      | μs   |
| Key interrupt input low-level | <b>t</b> kr  | KR0 to KR7                                                                                  | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                  | 250  |      |      | ns   |
| width                         |              |                                                                                             | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V                  | 1    |      |      | μs   |
| RESET low-level width         | trsL         |                                                                                             |                                                   | 10   |      |      | μs   |

Notes 1. Either VDD or VBAT is selected by the battery backup function.

2. The following conditions are required for low voltage interface:

 $1.9 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$ : MIN. 125 ns

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn)

m: Unit number (m = 0), n: Channel number (n = 0 to 7))

# **AC Timing Test Points**



# **External System Clock Timing**





# **TI/TO Timing**





# **Interrupt Request Input Timing**



# **Key interrupt Input Timing**



# **RESET** Input Timing



#### 2.5 Peripheral Functions Characteristics

### **AC Timing Test Points**



#### 2.5.1 Serial array unit

# (1) During communication at same potential (UART mode) (dedicated baud rate generator output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 4} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                       | Symbol | Condit                                           | ions  | •    | gh-speed<br>ı) Mode                   | •    | /-speed<br>Mode        | ,    | w-power<br>ı) Mode       | `    | w-voltage<br>ı) Mode     | Unit |
|---------------------------------|--------|--------------------------------------------------|-------|------|---------------------------------------|------|------------------------|------|--------------------------|------|--------------------------|------|
|                                 |        |                                                  |       | MIN. | MAX.                                  | MIN. | MAX.                   | MIN. | MAX.                     | MIN. | MAX.                     |      |
| Transfer rate <sup>Note 1</sup> |        | 2.4 V ≤ V <sub>DD</sub> ≤ 5                      | 5.5 V |      | f <sub>MCK</sub> /6 <sup>Note 2</sup> |      | fmck/6 <sup>Note</sup> |      | fmck/6 <sup>Note 2</sup> |      | fmck/6 <sup>Note 2</sup> | bps  |
|                                 |        | Theoretical maximum to fmck = fclk <sup>No</sup> |       |      | 4.0                                   |      | 1.3                    |      | 0.1                      |      | 0.6                      | Mbps |
|                                 |        | 1.9 V ≤ V <sub>DD</sub> ≤ 5                      | i.5 V |      | fmck/6 <sup>Note 2</sup>              |      | fmck/6 <sup>Note</sup> |      | fmck/6 <sup>Note 2</sup> |      | fmck/6 <sup>Note 2</sup> | bps  |
|                                 |        | Theoretical maximum to fmck = fclkNo             |       |      | 1.0                                   |      | 1.3                    |      | 0.1                      |      | 0.6                      | Mbps |
|                                 |        | 1.8 V ≤ V <sub>DD</sub> ≤ 5                      | 5.5 V |      | fmck/6 <sup>Note 2</sup>              |      | fmck/6 <sup>Note</sup> |      | fmck/6 <sup>Note 2</sup> |      | fmck/6 <sup>Note 2</sup> | bps  |
|                                 |        | Theoretical maximum to fmck = fclkNo             |       |      | 1.0                                   |      | 1.3                    |      | 0.1                      |      | 0.6                      | Mbps |
|                                 |        | 1.7 V ≤ V <sub>DD</sub> ≤ 5                      | 5.5 V |      |                                       |      |                        |      |                          |      | fmck/6 <sup>Note 2</sup> | bps  |
|                                 |        | Theoretical maximum to fmck = fclk <sup>No</sup> |       |      |                                       |      |                        |      |                          |      | 0.6                      | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

2. The following conditions are required for low voltage interface.

 $2.4 \text{ V} \le \text{EV}_{DD} < 2.7 \text{ V} : \text{MAX}. 2.6 \text{ Mbps}$ 

1.9 V ≤ EV<sub>DD</sub> < 2.4 V: MAX. 1.3 Mbps

3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.8 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V), 24 MHz (2.7 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

16 MHz (2.5 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V), 12 MHz (2.4 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

6 MHz (2.1 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

LS (low-speed main) mode:  $8 \text{ MHz} (1.9 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V}), 4 \text{ MHz} (1.9 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V})$ 

LP (low-power main) mode: 1 MHz (1.9 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.7 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V)

**4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## **UART** mode connection diagram (during communication at same potential)



# **UART** mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 5, 8)

2. fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

# (2) During communication at same potential (Simplified SPI (CSI) mode) (master mode, SCKp... internal clock output)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 4}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                       | Symbol        |                                | onditions                           |                  | h-speed | LS (low main)     | -speed | LP (low<br>main)  | -power | LV (low-<br>main) | -    | Unit |
|---------------------------------|---------------|--------------------------------|-------------------------------------|------------------|---------|-------------------|--------|-------------------|--------|-------------------|------|------|
|                                 |               |                                |                                     | MIN.             | MAX.    | MIN.              | MAX.   | MIN.              | MAX.   | MIN.              | MAX. |      |
| SCKp cycle time                 | tkcy1         | 2.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 125              |         | 500               |        | 4000              |        | 1000              |      | ns   |
|                                 |               | 2.4 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 250              |         | 500               |        | 4000              |        | 1000              |      | ns   |
|                                 |               | 1.9 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 500              |         | 500               |        | 4000              |        | 1000              |      | ns   |
|                                 |               | 1.8 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 1000             |         | 1000              |        | 4000              |        | 1000              |      | ns   |
|                                 |               | 1.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            |                  |         | 1000              |        | 4000              |        | 1000              |      | ns   |
| SCKp<br>high-/low-level         | tкн1,<br>tкL1 | 4.0 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | tkcy1/<br>2 – 12 |         | tkcy1/<br>2 – 50  |        | tkcy1/<br>2 – 50  |        | tkcy1/<br>2 - 50  |      | ns   |
| width                           |               | 2.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | tkcy1/<br>2 – 18 |         | tксү1/<br>2 – 50  |        | tксү1/<br>2 – 50  |        | tксү1/<br>2 – 50  |      | ns   |
|                                 |               | 2.4 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | tkcy1/<br>2-38   |         | tkcy1/<br>2 - 50  |        | tксү1/<br>2 – 50  |        | tксү1/<br>2 – 50  |      | ns   |
|                                 |               | 1.9 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | tkcy1/<br>2 - 50 |         | tkcy1/<br>2 - 50  |        | tксү1/<br>2 – 50  |        | tkcy1/<br>2 - 50  |      | ns   |
|                                 |               | 1.8 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            |                  |         | tkcy1/<br>2 - 100 |        | tксү1/<br>2 – 100 |        | tkcy1/<br>2 - 100 |      | ns   |
|                                 |               | 1.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            |                  |         | tkcy1/<br>2 - 100 |        | tксү1/<br>2 – 100 |        | tkcy1/<br>2 - 100 |      | ns   |
| SIp setup time (to              | tsıĸ1         | 4.0 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 44               |         | 110               |        | 110               |        | 110               |      | ns   |
| SCKp↑) <sup>Note 1</sup>        |               | 2.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 44               |         | 110               |        | 110               |        | 110               |      | ns   |
|                                 |               | 2.4 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 75               |         | 110               |        | 110               |        | 110               |      | ns   |
|                                 |               | 1.9 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 110              |         | 110               |        | 110               |        | 110               |      | ns   |
|                                 |               | 1.8 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 220              |         | 220               |        | 220               |        | 220               |      | ns   |
|                                 |               | 1.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            |                  |         | 220               |        | 220               |        | 220               |      | ns   |
| SIp hold time                   | <b>t</b> KSI1 | 1.8 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            | 19               |         | 19                |        | 19                |        | 19                |      | ns   |
| (from SCKp↑) <sup>Note 2</sup>  |               | 1.7 V ≤                        | EV <sub>DD</sub> ≤ 5.5 V            |                  |         | 19                |        | 19                |        | 19                |      | ns   |
| Delay time from<br>SCKp↓ to SOp | tkso1         | C = 30<br>pF <sup>Note 3</sup> | 1.8 V ≤ EV <sub>DD</sub><br>≤ 5.5 V |                  | 25      |                   | 25     |                   | 25     |                   | 25   | ns   |
| output <sup>Note 3</sup>        |               |                                | 1.7 V ≤ EV <sub>DD</sub><br>≤ 5.5 V |                  |         |                   | 25     |                   | 25     |                   | 25   | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. C is the load capacitance of the SCKp and SOp output lines.
  - **4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 10, 30), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM numbers (g = 0, 1, 8)
  - 2. fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    - m: Unit number, n: Channel number (mn = 00, 10, 30))

# (3) During communication at same potential (Simplified SPI (CSI) mode) (slave mode, SCKp... external clock input)

(TA = -40 to +85°C, 1.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDDNote 5  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                          | Symb<br>ol        | C                              | Conditions                       | HS (high-<br>main) N | •              | LS (low-<br>main) N | •              | LP (low-<br>main) N | •              | LV (low-v<br>main) N | •              | Unit |
|------------------------------------|-------------------|--------------------------------|----------------------------------|----------------------|----------------|---------------------|----------------|---------------------|----------------|----------------------|----------------|------|
|                                    |                   |                                |                                  | MIN.                 | MAX.           | MIN.                | MAX.           | MIN.                | MAX.           | MIN.                 | MAX.           |      |
| SCKp cycle                         | tkcy2             | 4.0 V ≤                        | 20 MHz < fмск                    | 8/ƒмск               |                | _                   |                | _                   |                | _                    |                | ns   |
| time <sup>Note 4</sup>             |                   | EV <sub>DD</sub> ≤ 5.5 V       | fмск ≤ 20 MHz                    | 6/fмск               |                | 6/ƒмск              |                | 6/ƒмск              |                | 6/fмск               |                | ns   |
|                                    |                   | 2.7 V ≤                        | 16 MHz < fмск                    | 8/fмск               |                | _                   |                | _                   |                | _                    |                | ns   |
|                                    |                   | EV <sub>DD</sub> ≤ 5.5 V       | fмск ≤ 16 MHz                    | 6/fмск               |                | 6/ƒмск              |                | 6/ƒмск              |                | 6/fмск               |                | ns   |
|                                    |                   | 2.4 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 6/fмск<br>and 500    |                | 6/fмск<br>and 500   |                | 6/fмск<br>and 500   |                | 6/fмск<br>and 500    |                | ns   |
|                                    |                   | 1.9 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 6/fмск<br>and 750    |                | 6/fмск<br>and 750   |                | 6/fмск<br>and 750   |                | 6/fмск<br>and 750    |                | ns   |
|                                    |                   | 1.8 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 6/fмск<br>and 1500   |                | 6/fмск<br>and 1500  |                | 6/fмск<br>and 1500  |                | 6/fмск<br>and 1500   |                | ns   |
|                                    |                   | 1.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         |                      |                | 6/fмск<br>and 1500  |                | 6/fмск<br>and 1500  |                | 6/fмск<br>and 1500   |                | ns   |
| SCKp<br>high-/low-                 | tkH2,<br>tkL2     | 4.0 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | tксү2/<br>2 – 7      |                | tксү2/<br>2 – 7     |                | tксү2/<br>2 – 7     |                | tксү2/<br>2 – 7      |                | ns   |
| level width                        |                   | 2.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | tксү2/<br>2 – 8      |                | tксү2/<br>2 – 8     |                | tксү2/<br>2 – 8     |                | tксу2/<br>2 – 8      |                | ns   |
|                                    |                   | 1.9 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | tксү2/<br>2 – 18     |                | tксү2/<br>2 – 18    |                | tксү2/<br>2 – 18    |                | tксү2/<br>2 – 18     |                | ns   |
|                                    |                   | 1.8 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | tксү2/<br>2 – 66     |                | tксү2/<br>2 – 66    |                | tксү2/<br>2 – 66    |                | tксү2/<br>2 – 66     |                | ns   |
|                                    |                   | 1.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         |                      |                | tксү2/<br>2 – 66    |                | tксү2/<br>2 – 66    |                | tксү2/<br>2 – 66     |                | ns   |
| SIp setup                          | tsik2             | 2.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 1/fmck+20            |                | 1/fмск+30           |                | 1/fмск+30           |                | 1/fмск+30            |                | ns   |
| time (to                           |                   | 1.9 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 1/fмск+30            |                | 1/fмск+30           |                | 1/fмск+30           |                | 1/fмск+30            |                | ns   |
| SCKp↑) <sup>Note 1</sup>           |                   | 1.8 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 1/fмск+40            |                | 1/fмск+40           |                | 1/fмск+40           |                | 1/fмск+40            |                | ns   |
|                                    |                   | 1.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         |                      |                | 1/fмск+40           |                | 1/fмск+40           |                | 1/fмск+40            |                | ns   |
| SIp hold                           | t <sub>KSI2</sub> | 2.1 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         | 1/fмск+31            |                | 1/fмск+31           |                | 1/fмск+31           |                | 1/fмск+31            |                | ns   |
| time (from                         |                   | 1.9 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         |                      |                | 1/fмск+31           |                | 1/fмск+31           |                | 1/fмск+31            |                | ns   |
| SCKp↑) <sup>Note 1</sup>           |                   | 1.7 V ≤ E                      | EV <sub>DD</sub> ≤ 5.5 V         |                      |                |                     |                |                     |                | 1/fмск+250           |                | ns   |
| Delay time<br>from SCKp↓           | tkso2             | C = 30<br>pF <sup>Note 3</sup> | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V |                      | 2/fмск+<br>44  |                     | 2/fмск+<br>110 |                     | 2/fмск+<br>110 |                      | 2/fмск+<br>110 | ns   |
| to SOp<br>output <sup>Note 2</sup> |                   |                                | 2.4 V ≤ EV <sub>DD</sub> ≤ 5.5 V |                      | 2/fмск+<br>75  |                     | 2/fмск+<br>110 |                     | 2/fмск+<br>110 |                      | 2/fмск+<br>110 | ns   |
|                                    |                   |                                | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V |                      | 2/fмск+<br>100 |                     | 2/fмск+<br>110 |                     | 2/fмск+<br>110 |                      | 2/fмск+<br>110 | ns   |
|                                    |                   |                                | 1.8 V ≤ EV <sub>DD</sub> ≤ 5.5 V |                      | 2/fмск+<br>220 |                     | 2/fмск+<br>220 |                     | 2/fмск+<br>220 |                      | 2/fмск+<br>220 | ns   |
|                                    |                   |                                | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V |                      |                |                     | 2/fмск+<br>220 |                     | 2/fмск+<br>220 |                      | 2/fмск+<br>220 | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. C is the load capacitance of the SOp output lines.
  - 4. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
  - **5.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 10, 30), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 0, 1, 8)
  - 2. fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    - m: Unit number, n: Channel number (mn = 00, 10, 30))

#### Simplified SPI (CSI) mode connection diagram (during communication at same potential)



Simplified SPI (CSI) mode serial transfer timing (during communication at same potential) (when DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1)



Simplified SPI (CSI) mode serial transfer timing (during communication at same potential) (when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0)



**Remarks 1.** p: CSI number (p = 00, 10, 30)

2. m: Unit number, n: Channel number (mn = 00, 10, 30)

# (4) During communication at same potential (simplified I<sup>2</sup>C mode)

(TA = -40 to +85°C, 1.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDDNote 3  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

(1/2)

| Parameter                | Symbol  | Conditions                                                                                                | HS (high-s<br>Mo                               | peed main)<br>ode      | ,                                              | /-speed<br>Mode       | ,                                             | /-power<br>Mode       | ,                                              | /-voltage<br>) Mode   | Unit |
|--------------------------|---------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------|------------------------------------------------|-----------------------|-----------------------------------------------|-----------------------|------------------------------------------------|-----------------------|------|
|                          |         |                                                                                                           | MIN.                                           | MAX.                   | MIN.                                           | MAX.                  | MIN.                                          | MAX.                  | MIN.                                           | MAX.                  |      |
| SCLr clock frequency     | fscL    | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ |                                                | 1000 <sup>Note 1</sup> |                                                | 400 <sup>Note 1</sup> |                                               | 400 <sup>Note 1</sup> |                                                | 400 <sup>Note 1</sup> | kHz  |
|                          |         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                       |                                                | 400 <sup>Note 1</sup>  |                                                | 400 <sup>Note 1</sup> |                                               | 400 <sup>Note 1</sup> |                                                | 400 <sup>Note 1</sup> | kHz  |
|                          |         | 1.9 V $\leq$ EV <sub>DD</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                |                                                | 300 <sup>Note 1</sup>  |                                                | 300 <sup>Note 1</sup> |                                               | 300 <sup>Note 1</sup> |                                                | 300 <sup>Note 1</sup> | kHz  |
|                          |         | $1.8 \text{ V} \leq \text{EV}_{DD} < 1.9 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$   |                                                | 250 <sup>Note 1</sup>  |                                                | 250 <sup>Note 1</sup> |                                               | 250 <sup>Note 1</sup> |                                                | 250 <sup>Note 1</sup> | kHz  |
|                          |         | 1.7 V $\leq$ EV <sub>DD</sub> $<$ 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                |                                                |                        |                                                | 250 <sup>Note 1</sup> |                                               | 250 <sup>Note 1</sup> |                                                | 250 <sup>Note 1</sup> | kHz  |
| Hold time<br>when SCLr = | tLOW    | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475                                            |                        | 1150                                           |                       | 1150                                          |                       | 1150                                           |                       | ns   |
| "L"                      |         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                      | 1150                                           |                        | 1150                                           |                       | 1150                                          |                       | 1150                                           |                       | ns   |
|                          |         | 1.9 V $\leq$ EV <sub>DD</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                | 1550                                           |                        | 1550                                           |                       | 1550                                          |                       | 1550                                           |                       | ns   |
|                          |         | 1.8 V $\leq$ EV <sub>DD</sub> $<$ 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                | 1850                                           |                        | 1850                                           |                       | 1850                                          |                       | 1850                                           |                       | ns   |
|                          |         | 1.7 V $\leq$ EV <sub>DD</sub> $<$ 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                |                                                |                        | 1850                                           |                       | 1850                                          |                       | 1850                                           |                       | ns   |
| Hold time when SCLr =    | tніgн   | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475                                            |                        | 1150                                           |                       | 1150                                          |                       | 1150                                           |                       | ns   |
| "H"                      |         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                      | 1150                                           |                        | 1150                                           |                       | 1150                                          |                       | 1150                                           |                       | ns   |
|                          |         | 1.9 V $\leq$ EV <sub>DD</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                | 1550                                           |                        | 1550                                           |                       | 1550                                          |                       | 1550                                           |                       | ns   |
|                          |         | 1.8 V $\leq$ EV <sub>DD</sub> $<$ 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                | 1850                                           |                        | 1850                                           |                       | 1850                                          |                       | 1850                                           |                       | ns   |
|                          |         | $1.7 \text{ V} \le \text{EV}_{DD} < 1.9 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$    |                                                |                        | 1850                                           |                       | 1850                                          |                       | 1850                                           |                       | ns   |
| Data setup<br>time       | tsu:dat | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 1/f <sub>MCK</sub> + 85 <sup>Notes 1, 2</sup>  |                        | 1/f <sub>MCK</sub> + 145 <sup>Notes 1, 2</sup> |                       | 1/f <sub>MCK</sub> + 145 <sup>Notes 1,2</sup> |                       | 1/f <sub>MCK</sub> + 145 <sup>Notes 1, 2</sup> |                       | ns   |
| (reception)              |         | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                      | 1/f <sub>MCK</sub> + 145 <sup>Notes 1, 2</sup> |                        | 1/f <sub>MCK</sub> + 145 <sup>Notes 1, 2</sup> |                       | 1/f <sub>MCK</sub> + 145 <sup>Notes 1,2</sup> |                       | 1/f <sub>MCK</sub> + 145 <sup>Notes 1, 2</sup> |                       | ns   |
|                          |         | 1.9 V ≤ EV <sub>DD</sub> < 2.7 V,<br>$C_b = 100$ pF, $R_b = 5$ kΩ                                         | 1/f <sub>MCK</sub> + 230 <sup>Notes 1, 2</sup> |                        | 1/f <sub>MCK</sub> + 230 <sup>Notes 1, 2</sup> |                       | 1/f <sub>MCK</sub> + 230 <sup>Notes 1,2</sup> |                       | 1/f <sub>MCK</sub> + 230 <sup>Notes 1,2</sup>  |                       | ns   |
|                          |         | 1.8 V ≤ EV <sub>DD</sub> < 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                       | 1/f <sub>MCK</sub> + 290 <sup>Notes 1, 2</sup> |                        | 1/f <sub>MCK</sub> + 290 <sup>Notes 1, 2</sup> |                       | 1/f <sub>MCK</sub> + 290 <sup>Notes 1,2</sup> |                       | 1/f <sub>MCK</sub> + 290 <sup>Notes 1,2</sup>  |                       | ns   |
|                          |         | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                       |                                                |                        | 1/f <sub>MCK</sub> + 290 <sup>Notes 1, 2</sup> |                       | 1/f <sub>MCK</sub> + 290 <sup>Notes 1,2</sup> |                       | 1/f <sub>MCK</sub> + 290 <sup>Notes 1,2</sup>  |                       | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

(2/2)

| Parameter      | Symbol  | Conditions                                                                                                | HS (high-spe<br>main) Mode |      | ,    | v-speed<br>Mode | ,    | v-power<br>Mode | LV (low-voltage main) Mode |      | Unit |
|----------------|---------|-----------------------------------------------------------------------------------------------------------|----------------------------|------|------|-----------------|------|-----------------|----------------------------|------|------|
|                |         |                                                                                                           | MIN.                       | MAX. | MIN. | MAX.            | MIN. | MAX.            | MIN.                       | MAX. |      |
| Data hold time | thd:dat | $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 0                          | 305  | 0    | 305             | 0    | 305             | 0                          | 305  | ns   |
| (transmission) |         | 1.9 V $\leq$ EV <sub>DD</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ             | 0                          | 355  | 0    | 355             | 0    | 355             | 0                          | 355  | ns   |
|                |         | 1.9 V $\leq$ EV <sub>DD</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                | 0                          | 405  | 0    | 405             | 0    | 405             | 0                          | 405  | ns   |
|                |         | 1.8 V ≤ EV <sub>DD</sub> < 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                       | 0                          | 405  | 0    | 405             | 0    | 405             | 0                          | 405  | ns   |
|                |         | 1.7 V ≤ EV <sub>DD</sub> < 1.9 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ                       |                            |      | 0    | 405             | 0    | 405             | 0                          | 405  | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 3} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

- Notes 1. The value must also be equal to or less than fmck/4.
  - 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".
  - 3. Either VDD or VBAT is selected by the battery backup function.

### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



# Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - 2. r: IIC number (r = 00, 10, 30), g: PIM and POM number (g = 0, 1, 8)
  - fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 12))

# (5) Communication at different potential (1.9 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 1}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter     | Symbol |           | Conditions                                                                                                  |      | gh-speed<br>ı) Mode      |      | w-speed<br>ı) Mode       |      | w-power<br>ı) Mode       |      | w-voltage<br>า) Mode     | Unit |
|---------------|--------|-----------|-------------------------------------------------------------------------------------------------------------|------|--------------------------|------|--------------------------|------|--------------------------|------|--------------------------|------|
|               |        |           |                                                                                                             | MIN. | MAX.                     | MIN. | MAX.                     | MIN. | MAX.                     | MIN. | MAX.                     |      |
| Transfer rate |        | Reception | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$ |      | fмск/6 <sup>Note 1</sup> | bps  |
|               |        | Rec       | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 4}$                                 |      | 5.3                      |      | 1.3                      |      | 0.1                      |      | 0.6                      | Mbps |
|               |        |           | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$   |      | fmck/6 <sup>Note 1</sup> |      | fmck/6 <sup>Note 1</sup> |      | fmck/6 <sup>Note 1</sup> |      | fмск/6 <sup>Note 1</sup> | bps  |
|               |        |           | Theoretical value of<br>the maximum<br>transfer rate<br>fMCK = fCLKNote 4                                   |      | 5.3                      |      | 1.3                      |      | 0.1                      |      | 0.6                      | Mbps |
|               |        |           | $1.9 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.8 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$   |      | fMCK/6<br>Notes 1 to 3   |      | fMCK/6<br>Notes 1, 2     |      | fMCK/6<br>Notes 1, 2     |      | fmck/6<br>Notes 1, 2     | bps  |
|               |        |           | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 4}$                                 |      | 5.3                      |      | 1.3                      |      | 0.1                      |      | 0.6                      | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with  $EV_{DD} \ge V_b$ .
- 3. The following conditions are required for low voltage interface.

2.4 V ≤ EV<sub>DD</sub> < 2.7 V: MAX. 2.6 Mbps 1.9 V ≤ EV<sub>DD</sub> < 2.4 V: MAX. 1.3 Mbps

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.8 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V), 24 MHz (2.7 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

16 MHz (2.5 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V), 12 MHz (2.4 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

6 MHz (2.1 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

LS (low-speed main) mode:  $8 \text{ MHz} (1.9 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}), 4 \text{ MHz} (1.9 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V})$ 

LP (low-power main) mode: 1 MHz (1.9 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.7 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $V_b[V]$ : Communication line voltage

- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 5, 8)
- 3. fmck: Serial array unit operation clock frequency

(Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note } 10} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter     | Symbol |              | Conditions                                                                                                                                | , -  | jh-speed<br>) Mode     | •    | /-speed<br>Mode        | -    | /-power<br>Mode        | ,    | -voltage<br>Mode       | Unit |
|---------------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|------------------------|------|------------------------|------|------------------------|------|
|               |        |              |                                                                                                                                           | MIN. | MAX.                   | MIN. | MAX.                   | MIN. | MAX.                   | MIN. | MAX.                   |      |
| Transfer rate |        | ission       | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$                               |      | Notes<br>1, 2          |      | Notes<br>1, 2          |      | Notes<br>1, 2          |      | Notes<br>1, 2          | bps  |
|               |        | Transmission | Theoretical value of the maximum transfer rate <sup>Note 9</sup> $C_b = 50$ pF, $R_b = 1.4$ k $\Omega$ , $V_b = 2.7$ V                    |      | 2.8 <sup>Note 3</sup>  | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$                                 |      | Notes<br>2, 4          |      | Notes<br>2, 4          |      | Notes<br>2, 4          |      | Notes<br>2, 4          | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $^{\text{Note 9}}$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega,$ $V_b = 2.3 \text{ V}$ |      | 1.2 <sup>Note 5</sup>  | Mbps |
|               |        |              | 1.9 V ≤ EV <sub>DD</sub> < 3.3 V,<br>1.6 V ≤ V <sub>b</sub> ≤ 2.0 V                                                                       |      | Notes<br>2, 6, 7       | bps  |
|               |        |              | Theoretical value of the maximum transfer rate Note 9 $C_b = 50$ pF, $R_b = 5.5$ k $\Omega$ , $V_b = 1.6$ V                               |      | 0.43 <sup>Note 8</sup> | Mbps |

**Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V ≤ EV<sub>DD</sub> ≤ 5.5 V and 2.7 V ≤ V<sub>b</sub> ≤ 4.0 V

$$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times ln\ (1-\frac{2.2}{V_b})\} \times 3} \ [bps] \end{aligned}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- 2. Transfer rate in the SNOOZE mode is 4800 bps only.
- **3.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 1** above to calculate the maximum transfer rate under conditions of the customer.
- **4.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V ≤ EV<sub>DD</sub> < 4.0 V and 2.3 V ≤ V<sub>b</sub> ≤ 2.7 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\} \times 3} \text{ [bps]}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides.

- **Notes 5.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 4** above to calculate the maximum transfer rate under conditions of the customer.
  - 6. Use it with EV<sub>DD</sub> ≥ V<sub>b</sub>.
  - 7. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.9 V  $\leq$  EV<sub>DD</sub> < 2.7 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **8.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 7** above to calculate the maximum transfer rate under conditions of the customer.
- 9. The maximum operating frequencies of the CPU/peripheral hardware clock (fCLK) are:

HS (high-speed main) mode: 32 MHz ( $2.8 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ ), 24 MHz ( $2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ ),

16 MHz (2.5 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V), 12 MHz (2.4 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

6 MHz (2.1 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V),

LS (low-speed main) mode:  $8 \text{ MHz} (1.9 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V}), 4 \text{ MHz} (1.9 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V})$ 

LP (low-power main) mode: 1 MHz (1.9 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.7 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V)

10. Either VDD or VBAT is selected by the battery backup function.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $R_b[\Omega]$ :Communication line (TxDq) pull-up resistance,

 $Cb[F]: Communication \ line \ (TxDq) \ load \ capacitance, \ Vb[V]: Communication \ line \ voltage$ 

- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 5, 8)
- 3. fmck: Serial array unit operation clock frequency

(Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))

# UART mode connection diagram (during communication at different potential)



### UART mode bit width (during communication at different potential) (reference)



Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpb tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected.

Remarks 1.  $R_b[\Omega]$ :Communication line (TxDq) pull-up resistance,  $V_b[V]$ : Communication line voltage

2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 5, 8)

# (6) Communication at different potential (2.5 V, 3 V) (fmck/2) (Simplified SPI (CSI) mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2)

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDDNote 3  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                          | Symbol           |                | Conditions                                                                                                                                                                                  | HS (high-<br>main) N | •    | LS (low-<br>main) l | •    | LP (low- <sub>l</sub><br>main) N |      | LV (low-v<br>main) N | -    | Unit |
|----------------------------------------------------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|------|----------------------------------|------|----------------------|------|------|
|                                                    |                  |                |                                                                                                                                                                                             | MIN.                 | MAX. | MIN.                | MAX. | MIN.                             | MAX. | MIN.                 | MAX. |      |
| SCKp cycle time                                    | tkcy1            | tkcy1 ≥ 2/fcLk | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                              | 200                  |      | 1150                |      | 1150                             |      | 1150                 |      | ns   |
|                                                    |                  |                | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 20 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | 300                  |      | 1150                |      | 1150                             |      | 1150                 |      | ns   |
| SCKp high-<br>level width                          | tкн1             | 2.7 V ≤        | $S = V_{DD} ≤ 5.5 V,$<br>$S V_{D} ≤ 4.0 V,$<br>$S = V_{D} ∈ V_{D} ∈ V_{D}$                                                                                                                  | tkcy1/<br>2 - 50     |      | tксу1/<br>2 – 50    |      | tксу1/<br>2 — 50                 |      | tксү1/<br>2 – 50     |      | ns   |
|                                                    |                  | 2.3 V ≤        | $4 EV_{DD} < 4.0 V$ ,<br>$4 V_{D} ≤ 2.7 V$ ,<br>$4 V_{D} ≤ 2.7 V$ ,<br>$4 V_{D} ≤ 2.7 V$ ,                                                                                                  | tксү1/<br>2 – 120    |      | tксу1/<br>2 – 120   |      | tксу1/<br>2 – 120                |      | tксү1/<br>2 – 120    |      | ns   |
| SCKp low-<br>level width                           | t <sub>KL1</sub> | 2.7 V ≤        | $≤ EV_{DD} ≤ 5.5 V,$<br>$≤ V_{D} ≤ 4.0 V,$<br>$≤ OpF, R_{D} = 1.4 kΩ$                                                                                                                       | tксу1/<br>2-7        |      | tkcy1/<br>2-50      |      | tксу1/<br>2 – 50                 |      | tксү1/<br>2 – 50     |      | ns   |
|                                                    |                  | 2.3 V ≤        | $≤ EV_{DD} < 4.0 V,$<br>$≤ V_{b} ≤ 2.7 V,$<br>$≤ OpF, R_{b} = 2.7 kΩ$                                                                                                                       | tксу1/<br>2 – 10     |      | tксу1/<br>2 – 50    |      | tксу1/<br>2 – 50                 |      | tксү1/<br>2 – 50     |      | ns   |
| SIp setup<br>time (to<br>SCKp↑) <sup>Note 1</sup>  | tsıĸı            | 2.7 V ≤        | $5 \text{ EV}_{DD} \le 5.5 \text{ V},$<br>$5 \text{ V}_{b} \le 4.0 \text{ V},$<br>$5 \text{ PF}, \text{ R}_{b} = 1.4 \text{ k}Ω$                                                            | 58                   |      | 479                 |      | 479                              |      | 479                  |      | ns   |
|                                                    |                  | 2.3 V ≤        |                                                                                                                                                                                             | 121                  |      | 479                 |      | 479                              |      | 479                  |      | ns   |
| SIp hold<br>time (from<br>SCKp↑) <sup>Note 1</sup> | tksii            | 2.7 V ≤        |                                                                                                                                                                                             | 10                   |      | 10                  |      | 10                               |      | 10                   |      | ns   |
|                                                    |                  | 2.3 V ≤        | $4 = V_{DD} < 4.0 \text{ V},$<br>$4 = V_{DD} < 4.0 \text{ V},$                           | 10                   |      | 10                  |      | 10                               |      | 10                   |      | ns   |
| Delay time<br>from SCKp↓<br>to SOp                 | tkso1            | 2.7 V ≤        | $≤ EV_{DD} ≤ 5.5 V,$<br>$≤ V_{D} ≤ 4.0 V,$<br>$≤ OpF, R_{D} = 1.4 kΩ$                                                                                                                       |                      | 60   |                     | 60   |                                  | 60   |                      | 60   | ns   |
| output <sup>Note 1</sup>                           |                  | 2.3 V ≤        |                                                                                                                                                                                             |                      | 130  |                     | 130  |                                  | 130  |                      | 130  | ns   |
| SIp setup<br>time (to<br>SCKp↓) <sup>Note 2</sup>  | tsıĸ1            | 2.7 V ≤        | $4 \text{ EV}_{DD} \le 5.5 \text{ V},$<br>$4 \text{ V}_{D} \le 4.0 \text{ V},$<br>$4 \text{ OpF}, R_{D} = 1.4 \text{ k}\Omega$                                                              | 23                   |      | 110                 |      | 110                              |      | 110                  |      | ns   |
|                                                    |                  | 2.3 V ≤        | $4 ∈ EV_{DD} < 4.0 V,$<br>$5 ∈ V_b ≤ 2.7 V,$<br>$5 ∈ V_b = 2.7 kΩ$                                                                                                                          | 33                   |      | 110                 |      | 110                              |      | 110                  |      | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

(6) Communication at different potential (2.5 V, 3 V) (fmck/2) (Simplified SPI (CSI) mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (2/2)

(TA = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDDNote 3  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                          | Symbol | Conditions                                                                                                                                                     | ` `  | h-speed<br>Mode | `    | /-speed<br>Mode | main) Mode |      | LV (low-<br>main) | •    | Unit |
|----------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------------|------|-------------------|------|------|
|                                                    |        |                                                                                                                                                                | MIN. | MAX.            | MIN. | MAX.            | MIN.       | MAX. | MIN.              | MAX. |      |
| SIp hold<br>time (from<br>SCKp↓) <sup>Note 2</sup> | tksii  | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | 10   |                 | 10   |                 | 10         |      | 10                |      | ns   |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$   | 10   |                 | 10   |                 | 10         |      | 10                |      | ns   |
| Delay time<br>from SCKp↑<br>to SOp                 | tkso1  | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ |      | 10              |      | 10              |            | 10   |                   | 10   | ns   |
| output <sup>Note 2</sup>                           |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$   |      | 10              |      | 10              |            | 10   |                   | 10   | ns   |

Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

- 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. Either VDD or VBAT is selected by the battery backup function.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### Simplified SPI (CSI) mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 10, 30), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1, 8)
  - 3. fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    - m: Unit number, n: Channel number (mn = 00, 02, 12))
  - 4. This specification is valid only when CSI00's peripheral I/O redirect function is not used.

# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (fmck/4) (Simplified SPI (CSI) mode) (master mode, SCKp... internal clock output) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 4}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                                         | Symbol           |                   | Conditions                                                                                                                                                           | HS (high<br>main) |      | LS (low-<br>main) I | •    | LP (low<br>main)  | •    | LV (low-v         | -    | Unit |
|---------------------------------------------------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|---------------------|------|-------------------|------|-------------------|------|------|
|                                                   |                  |                   |                                                                                                                                                                      | MIN.              | MAX. | MIN.                | MAX. | MIN.              | MAX. | MIN.              | MAX. |      |
| SCKp cycle time                                   | <b>t</b> ксү1    | tксү1 ≥<br>4/fc∟к | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$       | 300               |      | 1150                |      | 1150              |      | 1150              |      | ns   |
|                                                   |                  |                   | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$         | 500               |      | 1150                |      | 1150              |      | 1150              |      | ns   |
|                                                   |                  |                   | 1.9 V $\leq$ EV <sub>DD</sub> $<$ 3.3 V,<br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V,<br>C <sub>b</sub> $=$ 30 pF, R <sub>b</sub> $=$ 5.5 kΩ                         | 1150              |      | 1150                |      | 1150              |      | 1150              |      | ns   |
| SCKp high-<br>level width                         | t <sub>KH1</sub> | 2.7 V ≤           | $\begin{split} EV_{DD} & \leq 5.5 \text{ V}, \\ V_b & \leq 4.0 \text{ V}, \\ pF, R_b & = 1.4 \text{ k}\Omega \end{split}$                                            | tксү1/<br>2 – 75  |      | tксү1/<br>2 – 75    |      | tксү1/<br>2 – 75  |      | tксү1/<br>2 – 75  |      | ns   |
|                                                   |                  | 2.3 V ≤           | $\begin{split} &EV_{DD} < 4.0 \text{ V}, \\ &V_b \leq 2.7 \text{ V}, \\ &pF,  R_b = 2.7 \text{ k}\Omega \end{split}$                                                 | tксү1/<br>2 – 170 |      | tксү1/<br>2 – 170   |      | tксү1/<br>2 – 170 |      | tксү1/<br>2 – 170 |      | ns   |
|                                                   |                  | 1.6 V ≤           | $^{\text{te 4}} \le \text{EV}_{\text{DD}} < 3.3 \text{ V},$ $V_{\text{b}} \le 2.0 \text{ V}^{\text{Note 3}},$ $V_{\text{b}} = 5.5 \text{ k}\Omega$                   | tксу1/<br>2 – 458 |      | tkcy1/<br>2 - 458   |      | tkcy1/<br>2-458   |      | tксү1/<br>2 – 458 |      | ns   |
| SCKp low-<br>level width                          | tkl1             | 2.7 V ≤           | $EV_{DD} \le 5.5 \text{ V},$<br>$V_b \le 4.0 \text{ V},$<br>$pF, R_b = 1.4 \text{ k}\Omega$                                                                          | tkcy1/<br>2 - 12  |      | tксү1/<br>2 – 50    |      | tксү1/<br>2 – 50  |      | tксү1/<br>2 – 50  |      | ns   |
|                                                   |                  | 2.3 V ≤           | $\begin{split} EV_{DD} &< 4.0 \text{ V}, \\ V_b &\leq 2.7 \text{ V}, \\ pF, \ R_b &= 2.7 \text{ k}\Omega \end{split}$                                                | tксу1/<br>2 – 18  |      | tkcy1/<br>2 - 50    |      | tkcy1/<br>2 – 50  |      | tксү1/<br>2 – 50  |      | ns   |
|                                                   |                  | 1.6 V ≤           | $^{\text{te 4}} \le \text{EV}_{\text{DD}} < 3.3 \text{ V},$ $\text{V}_{\text{b}} \le 2.0 \text{ V}^{\text{Note 3}},$ $\text{pF, R}_{\text{b}} = 5.5 \text{ k}\Omega$ | tkcy1/<br>2-50    |      | tксү1/<br>2 – 50    |      | tксү1/<br>2 – 50  |      | tксү1/<br>2 – 50  |      | ns   |
| SIp setup<br>time (to<br>SCKp↑) <sup>Note 1</sup> | tsıĸı            | 2.7 V ≤           | $\begin{split} EV_{DD} & \leq 5.5 \text{ V}, \\ V_b & \leq 4.0 \text{ V}, \\ pF, \ R_b & = 1.4 \text{ k}\Omega \end{split}$                                          | 81                |      | 479                 |      | 479               |      | 479               |      | ns   |
|                                                   |                  | 2.3 V ≤           | $\begin{split} &EV_{DD} < 4.0 \text{ V}, \\ &V_b \leq 2.7 \text{ V}, \\ &pF,  R_b = 2.7 \text{ k}\Omega \end{split}$                                                 | 177               |      | 479                 |      | 479               |      | 479               |      | ns   |
|                                                   |                  | 1.6 V ≤           | $\begin{split} &EV_{DD} < 3.3 \ V, \\ &V_b \leq 2.0 \ V^{\text{Note 3}}, \\ &pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                  | 479               |      | 479                 |      | 479               |      | 479               |      | ns   |

(Notes, Caution and Remarks are listed on the page after the next page.)

# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (fmck/4) (Simplified SPI (CSI) mode) (master mode, SCKp... internal clock output) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 4}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                                          | Symbol | Conditions                                                                                                                                                                                                                                          |      | h-speed<br>Mode | ,    | v-speed<br>Mode | ,    | v-power<br>Mode | ,    | -voltage<br>Mode | Unit |
|----------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                                                    |        |                                                                                                                                                                                                                                                     | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp hold<br>time (from<br>SCKp↑) <sup>Note 1</sup> | tksi1  | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                                      | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                    |        | $\begin{split} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 3}}, \\ C_b &= 30 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{split}$                                                                              | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
| Delay time<br>from SCKp↓<br>to                     | tkso1  | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                                      |      | 100             |      | 100             |      | 100             |      | 100              | ns   |
| SOp<br>output <sup>Note 1</sup>                    |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        |      | 195             |      | 195             |      | 195             |      | 195              | ns   |
|                                                    |        | $\begin{split} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 3}}, \\ C_b &= 30 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{split}$                                                                              |      | 483             |      | 483             |      | 483             |      | 483              | ns   |
| SIp setup<br>time (to<br>SCKp↓) <sup>Note 2</sup>  | tsıĸı  | $ 4.0 \ V \le EV_{DD} \le 5.5 \ V, $ $ 2.7 \ V \le V_b \le 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                                                                                                      | 44   |                 | 110  |                 | 110  |                 | 110  |                  | ns   |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        | 44   |                 | 110  |                 | 110  |                 | 110  |                  | ns   |
|                                                    |        | $\begin{aligned} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note 3}, \\ C_{b} &= 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{aligned}$                                                                                         | 110  |                 | 110  |                 | 110  |                 | 110  |                  | ns   |
| SIp hold<br>time (from<br>SCKp↓) <sup>Note 2</sup> | tksi1  | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                                      | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                    |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                                    |        | $\begin{aligned} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note  3}, \\ C_{b} &= 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{aligned}$                                                                                        | 19   |                 | 19   |                 | 19   |                 | 19   |                  | ns   |
| Delay time<br>from SCKp↑<br>to SOp                 | tkso1  | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} & = 30 \text{ pF}, \text{ R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned}$ |      | 25              |      | 25              |      | 25              |      | 25               | ns   |
| output <sup>Note 2</sup>                           |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        |      | 25              |      | 25              |      | 25              |      | 25               | ns   |
|                                                    |        | $1.9 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$ $1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}^{\text{Note } 3},$ $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                             |      | 25              |      | 25              |      | 25              |      | 25               | ns   |

(Notes, Caution and Remarks are listed on the next page.)

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
  - 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. Use it with  $EV_{DD} \ge V_b$ .
  - 4. Either VDD or VBAT is selected by the battery backup function.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 10, 30), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1, 8)
  - fmck: Serial array unit operation clock frequency
     (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
     m: Unit number, n: Channel number (mn = 00, 02, 12))

### Simplified SPI (CSI) mode connection diagram (during communication at different potential)



Simplified SPI (CSI) mode serial transfer timing (master mode) (during communication at different potential) (when DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1)



Simplified SPI (CSI) mode serial transfer timing (master mode) (during communication at different potential) (when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remark** p: CSI number (p = 00, 10, 30), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1, 8)

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (Simplified SPI (CSI) mode) (slave mode, SCKp ... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 5}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V}) (1/2)$ 

| Parameter                | Symb<br>ol        |                                      | Conditions                                                            |                  | h-speed<br>Mode | ,                | /-speed<br>Mode | LP (low<br>main)        | /-power<br>Mode | -                       | -voltage<br>Mode | Unit |
|--------------------------|-------------------|--------------------------------------|-----------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|-------------------------|-----------------|-------------------------|------------------|------|
|                          |                   |                                      |                                                                       | MIN.             | MAX.            | MIN.             | MAX.            | MIN.                    | MAX.            | MIN.                    | MAX.             |      |
| SCKp cycle               | t <sub>KCY2</sub> | 4.0 V≤                               | 24 MHz < f <sub>MCK</sub>                                             | 14/fмск          |                 | _                |                 | _                       |                 | -                       |                  | ns   |
| time <sup>Note 1</sup>   |                   | EV <sub>DD</sub> ≤ 5.5 V,            | 20 MHz < fмcк ≤ 24 MHz                                                | 12/fмск          |                 | -                |                 | -                       |                 | -                       |                  | ns   |
|                          |                   | 2.7 V ≤ V <sub>b</sub> ≤ 4.0 V       | 8 MHz < f <sub>MCK</sub> ≤ 20<br>MHz                                  | 10/fмск          |                 | _                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   | ľ                                    | 4 MHz < f <sub>MCK</sub> ≤ 8<br>MHz                                   | 8/ƒмск           |                 | 16/ƒмск          |                 | _                       |                 | _                       |                  | ns   |
|                          |                   |                                      | fмcк ≤ 4 MHz                                                          | 6/fмск           |                 | 10/fмск          |                 | 10/fмск                 |                 | 10/fмск                 |                  | ns   |
|                          |                   | 2.7 V ≤                              | 24 MHz < f <sub>MCK</sub>                                             | 20/fмск          |                 | _                |                 | _                       |                 | -                       |                  | ns   |
|                          |                   | EV <sub>DD</sub> < 4.0 V,            | 20 MHz < fмcк ≤ 24 MHz                                                | 16/ƒмск          |                 | -                |                 | -                       |                 | -                       |                  | ns   |
|                          |                   | 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V       | 16 MHz < fмcк ≤ 20 MHz                                                | 14/fмск          |                 | -                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   |                                      | 8 MHz < fмcк ≤ 16<br>MHz                                              | 12/fмск          |                 | -                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   |                                      | 4 MHz < f <sub>MCK</sub> ≤ 8<br>MHz                                   | 8/fмск           |                 | 16/ƒмск          |                 | -                       |                 | _                       |                  | ns   |
|                          |                   |                                      | fmck ≤ 4 MHz                                                          | 6/fмск           |                 | 10/fмск          |                 | 10/fмск                 |                 | 10/fмск                 |                  | ns   |
|                          |                   | 1.9 V ≤                              | 24 MHz < f <sub>MCK</sub>                                             | 48/fмск          |                 | _                |                 | _                       |                 | -                       |                  | ns   |
|                          |                   | EV <sub>DD</sub> < 3.3 V,            | 20 MHz < fмcк ≤ 24 MHz                                                | 36/ƒмск          |                 | _                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   | 1.6 V ≤ V <sub>b</sub> ≤ 2.0 VNote 2 | 16 MHz < fмcк ≤ 20 MHz                                                | 32/fмск          |                 | -                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   | Visite 2                             | 8 MHz < f <sub>MCK</sub> ≤ 16<br>MHz                                  | 26/fмск          |                 | -                |                 | -                       |                 | _                       |                  | ns   |
|                          |                   |                                      | 4 MHz < f <sub>MCK</sub> ≤ 8<br>MHz                                   | 16/ƒмск          |                 | 16/ƒмск          |                 | _                       |                 | _                       |                  | ns   |
|                          |                   |                                      | fмcк ≤ 4 MHz                                                          | 10/fмск          |                 | 10/fмск          |                 | 10/fмск                 |                 | 10/fмск                 |                  | ns   |
| SCKp high-<br>/low-level | tкн2,<br>tкL2     |                                      | EV <sub>DD</sub> ≤ 5.5 V,<br>V <sub>b</sub> ≤ 4.0 V                   | tkcy2/<br>2 – 12 |                 | tkcy2/<br>2 - 50 |                 | tkcy2/<br>2 - 50        |                 | tkcy2/<br>2 - 50        |                  | ns   |
| width                    |                   |                                      | EV <sub>DD</sub> < 4.0 V,<br>√ <sub>b</sub> ≤ 2.7 V                   | tkcy2/<br>2 – 18 |                 | tkcy2/<br>2 - 50 |                 | tkcy2/<br>2-50          |                 | tkcy2/<br>2 - 50        |                  | ns   |
|                          |                   |                                      | $EV_{DD} < 3.3 \text{ V},$<br>$V_b \le 2.0 \text{ V}^{\text{Note 2}}$ | tkcy2/<br>2 - 50 |                 | tkcy2/<br>2 - 50 |                 | tkcy2/<br>2 - 50        |                 | tkcy2/<br>2 - 50        |                  | ns   |
| SIp setup time (to       | tsık2             |                                      | $EV_{DD} \le 5.5 \text{ V},$ $V_b \le 4.0 \text{ V}^{\text{Note 2}}$  | 1/fмск<br>+ 20   |                 | 1/fмск<br>+ 30   |                 | 1/f <sub>MCK</sub> + 30 |                 | 1/f <sub>MCK</sub> + 30 |                  | ns   |
| SCKp↑) <sup>Note 3</sup> |                   |                                      | EV <sub>DD</sub> < 3.3 V,<br>√ <sub>b</sub> ≤ 2.0 V <sup>Note 2</sup> | 1/fмск<br>+ 30   |                 | 1/fмск<br>+ 30   |                 | 1/fмск +<br>30          |                 | 1/fмск +<br>30          |                  | ns   |
| SIp hold time (from      | tksi2             |                                      | $EV_{DD} \le 5.5 \text{ V},$ $V_b \le 4.0 \text{ V}^{\text{Note 2}}$  | 1/fmck +<br>31   |                 | 1/fмcк+<br>31    |                 | 1/f <sub>MCK</sub> + 31 |                 | 1/f <sub>MCK</sub> + 31 |                  | ns   |
| SCKp↑) <sup>Note 3</sup> |                   |                                      | EV <sub>DD</sub> < 3.3 V,<br>V <sub>b</sub> ≤ 2.0 V <sup>Note 2</sup> | 1/fmck + 31      |                 | 1/fмcк +<br>31   |                 | 1/f <sub>MCK</sub> + 31 |                 | 1/f <sub>MCK</sub> + 31 |                  | ns   |

(Notes, Caution and Remarks are listed on the next page.)

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (Simplified SPI (CSI) mode) (slave mode, SCKp ... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD}^{Note 5} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (2/2)

| Parameter                                                         | Symbol | Conditions                                                                                                                                                                                                                                                                                                                                                                                | ` `  | h-speed<br>Mode                    | `    | /-speed<br>Mode                    | `    | /-power<br>Mode                    | LV (low-<br>main) | -voltage<br>Mode                   | Unit |
|-------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------|------|------------------------------------|------|------------------------------------|-------------------|------------------------------------|------|
|                                                                   |        |                                                                                                                                                                                                                                                                                                                                                                                           | MIN. | MAX.                               | MIN. | MAX.                               | MIN. | MAX.                               | MIN.              | MAX.                               |      |
| Delay time<br>from<br>SCKp↓ to<br>SOp<br>output <sup>Note 4</sup> | tkso2  | $\begin{array}{l} 4.0 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega \\ \\ 2.7 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}, \\ C_b = 30 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega \end{array}$ |      | 2/fмcк<br>+ 120<br>2/fмcк<br>+ 214 |      | 2/fмск<br>+ 573<br>2/fмск<br>+ 573 |      | 2/fмск<br>+ 573<br>2/fмск<br>+ 573 |                   | 2/fмск<br>+ 573<br>2/fмск<br>+ 573 | ns   |
|                                                                   |        | $1.9 \text{ V} \leq \text{EV}_{DD} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}^{\text{Note 2}},$ $C_{b} = 30 \text{ pF}, R_{b} = 5.5 \text{ k}\Omega$                                                                                                                                                                                                           |      | 2/fмск<br>+ 573                    |      | 2/fмск<br>+ 573                    |      | 2/fмск<br>+ 573                    |                   | 2/fмск<br>+ 573                    | ns   |

Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

- **2.** Use it with  $EV_{DD} \ge V_b$ .
- **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 5. Either VDD or VBAT is selected by the battery backup function.

Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Simplified SPI (CSI) mode connection diagram (during communication at different potential)



- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SOp) pull-up resistance,  $C_b[F]$ : Communication line (SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00, 10, 30), m: Unit number, n: Channel number (mn = 00, 02, 10), g: PIM and POM number (g = 0, 1, 8)
  - fmck: Serial array unit operation clock frequency
     (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    - m: Unit number, n: Channel number (mn = 00, 02, 12))

Simplified SPI (CSI) mode serial transfer timing (slave mode) (during communication at different potential) (when DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1)



Simplified SPI (CSI) mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VL, see the DC characteristics with TTL input buffer selected.

**Remark** p: CSI number (p = 00, 10, 30), m: Unit number, n: Channel number (mn = 00, 02, 12), g: PIM and POM number (g = 0, 1, 8)

# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +85°C, 1.9 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub>Note 4 $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                       | Symbol | Conditions                                                                                                                                                                                                                                            | ,    | igh-speed<br>n) Mode   | ,    | v-speed<br>Mode       | ,    | v-power<br>Mode       |      | /-voltage<br>) Mode   | Unit |
|---------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|-----------------------|------|-----------------------|------|-----------------------|------|
|                                 |        |                                                                                                                                                                                                                                                       | MIN. | MAX.                   | MIN. | MAX.                  | MIN. | MAX.                  | MIN. | MAX.                  |      |
| SCLr clock<br>frequency         | fscL   | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                        |      | 1000 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> | kHz  |
|                                 |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                |      | 1000 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> | kHz  |
|                                 |        | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 2.8 \text{ k}\Omega$                                                                                       |      | 400 <sup>Note 1</sup>  |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> | kHz  |
|                                 |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                         |      | 400 <sup>Note 1</sup>  |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> | kHz  |
|                                 |        | $\begin{split} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note \ 2}, \\ C_{b} &= 100 \ pF, \ R_{b} = 5.5 \ k \Omega \end{split}$                                                                                           |      | 300 <sup>Note 1</sup>  |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> |      | 300 <sup>Note 1</sup> | kHz  |
| Hold time<br>when SCLr =<br>"L" | tLOW   | $ \begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} & = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned} $ | 475  |                        | 1550 |                       | 1550 |                       | 1550 |                       | ns   |
|                                 |        | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{DD} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}, \\ C_b &= 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega \end{aligned}$                                                | 475  |                        | 1550 |                       | 1550 |                       | 1550 |                       | ns   |
|                                 |        | $ 4.0 \ V \le EV_{DD} \le 5.5 \ V, $ $ 2.7 \ V \le V_b \le 4.0 \ V, $ $ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega $                                                                                                                                       | 1150 |                        | 1150 |                       | 1150 |                       | 1150 |                       | ns   |
|                                 |        | $ 2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V}, \\ 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}, \\ C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega $                                                                                           | 1150 |                        | 1150 |                       | 1150 |                       | 1150 |                       | ns   |
|                                 |        | $\begin{split} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{split}$                                                                               | 1150 |                        | 1150 |                       | 1150 |                       | 1150 |                       | ns   |
| Hold time<br>when SCLr =<br>"H" | tніgн  | $ 4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, \\ 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}, \\ C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega $                                                                                          | 245  |                        | 610  |                       | 610  |                       | 610  |                       | ns   |
|                                 |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                | 200  |                        | 610  |                       | 610  |                       | 610  |                       | ns   |
|                                 |        | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 2.8 \text{ k}\Omega$                                                                                             | 675  |                        | 610  |                       | 610  |                       | 610  |                       | ns   |
|                                 |        | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$<br>$C_{b} = 100 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$                                                                                   | 600  |                        | 610  |                       | 610  |                       | 610  |                       | ns   |
|                                 |        | $\begin{aligned} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_{b} \leq 2.0 \ V^{Note \ 2}, \\ C_{b} &= 100 \ pF, \ R_{b} = 5.5 \ k \Omega \end{aligned}$                                                                                       | 610  |                        | 610  |                       | 610  |                       | 610  |                       | ns   |

(Notes, Caution and Remarks are listed on the next page.)

# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) (T<sub>A</sub> = -40 to +85°C, 1.9 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub>Note $^4$ $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                           | Symbol  | Conditions                                                                                                                                                                                                                                                               | HS (high                                   | h-speed<br>Mode | LS (low<br>main)                           | •    | LP (low<br>main)                           | •    | LV (low-<br>main)                          | •    | Unit |
|-------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------|--------------------------------------------|------|--------------------------------------------|------|--------------------------------------------|------|------|
|                                     |         |                                                                                                                                                                                                                                                                          | MIN.                                       | MAX.            | MIN.                                       | MAX. | MIN.                                       | MAX. | MIN.                                       | MAX. |      |
| Data setup<br>time<br>(reception)   | tsu:dat | $ 4.0 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                        | 1/f <sub>MCK</sub> + 135 <sup>Note 3</sup> |                 | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | ns   |
|                                     |         | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                             | 1/f <sub>MCK</sub> + 135 <sup>Note 3</sup> |                 | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | ns   |
|                                     |         | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 2.8 \text{ k}Ω$                                                                                                               | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |                 | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | ns   |
|                                     |         | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                            | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |                 | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | ns   |
|                                     |         | $\begin{array}{l} 1.9 \; \text{V} \leq \text{EV}_{\text{DD}} < 3.3 \; \text{V}, \\ 1.6 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.0 \; \text{V}^{\text{Note 2}}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5.5 \; \text{k}\Omega \end{array}$ | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |                 | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | 1/f <sub>MCK</sub> + 190 <sup>Note 3</sup> |      | ns   |
| Data hold<br>time<br>(transmission) | thd:dat | $ 4.0 \ V \leq EV_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega $                                                                                                                                                       | 0                                          | 305             | 0                                          | 305  | 0                                          | 305  | 0                                          | 305  | ns   |
|                                     |         | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                             | 0                                          | 305             | 0                                          | 305  | 0                                          | 305  | 0                                          | 305  | ns   |
|                                     |         | $4.0 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$<br>$C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.8 \text{ k}\Omega$                                                                        | 0                                          | 355             | 0                                          | 355  | 0                                          | 355  | 0                                          | 355  | ns   |
|                                     |         | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$C_b = 100 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                                                            | 0                                          | 355             | 0                                          | 355  | 0                                          | 355  | 0                                          | 355  | ns   |
|                                     |         | $\begin{split} 1.9 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                                | 0                                          | 405             | 0                                          | 405  | 0                                          | 405  | 0                                          | 405  | ns   |

Notes 1. The value must also be equal to or less than fmck/4.

- 2. Use it with EV<sub>DD</sub> ≥ V<sub>b</sub>.
- 3. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".
- **4.** Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 10, 30), g: PIM, POM number (g = 0, 1, 8)
  - fmck: Serial array unit operation clock frequency (Operating clock that is set with the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00, 02, 12))

# 2.5.2 Serial interface IICA

# (1) I<sup>2</sup>C standard mode (1/2)

(TA = -40 to +85°C, 1.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDDNote 3  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter             | Symbol  | C              | conditions                          | , ,  | h-speed<br>Mode | ,    | /-speed<br>Mode | ,    | /-power<br>Mode | `    | -voltage<br>Mode | Unit |
|-----------------------|---------|----------------|-------------------------------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                       |         |                |                                     | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency | fscL    | Standard mode: | 2.7 V ≤ EV <sub>DD</sub><br>≤ 5.5 V | 0    | 100             | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
| , ,                   |         | fc∟к≥ 1<br>MHz | 1.9 V ≤ EV <sub>DD</sub>            | 0    | 100             | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                       |         | IVII IZ        | ≤ 5.5 V                             |      |                 |      |                 |      |                 |      |                  |      |
|                       |         |                | 1.8 V ≤ EV <sub>DD</sub>            | 0    | 100             | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                       |         |                | ≤ 5.5 V                             |      |                 |      |                 |      |                 |      |                  |      |
|                       |         |                | 1.7 V ≤ EV <sub>DD</sub>            | _    | _               | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                       |         |                | ≤ 5.5 V                             |      |                 |      |                 |      |                 |      |                  |      |
| Setup time of         | tsu:sta | 2.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| restart<br>condition  |         | 1.9 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| CONGRESION            |         | 1.8 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
|                       |         | 1.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | _    | _               | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| Hold timeNote 1       | thd:sta | 2.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                       |         | 1.9 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                       |         | 1.8 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                       |         | 1.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | _    | _               | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| Hold time             | tLOW    | 2.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| when SCLA0            |         | 1.9 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| = "L"                 |         | 1.8 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
|                       |         | 1.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | _    | _               | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
| Hold time             | tніgн   | 2.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| when SCLA0            |         | 1.9 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| = "H"                 |         | 1.8 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                       |         | 1.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | _    | _               | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| Data setup            | tsu:dat | 2.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 250  |                 | 250  |                 | 250  |                 | 250  |                  | μs   |
| time                  |         | 1.9 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 250  |                 | 250  |                 | 250  |                 | 250  |                  | μs   |
| (reception)           |         | 1.8 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | 250  |                 | 250  |                 | 250  |                 | 250  |                  | μs   |
|                       |         | 1.7 V ≤ E\     | / <sub>DD</sub> ≤ 5.5 V             | _    | _               | 250  |                 | 250  |                 | 250  |                  | μs   |
| Data hold time        | thd:dat |                | / <sub>DD</sub> ≤ 5.5 V             | 0    | 3.45            | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
| (transmission)        | •       |                | / <sub>DD</sub> ≤ 5.5 V             | 0    | 3.45            | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
| Note 2                |         |                | / <sub>DD</sub> ≤ 5.5 V             | 0    | 3.45            | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |
|                       |         |                | / <sub>DD</sub> ≤ 5.5 V             | _    | -               | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μs   |

(Notes and  $\mbox{\bf Remark}$  are listed on the next page.)

# (1) I<sup>2</sup>C standard mode (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 3}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter      | Symbol       | Conditions                       | , ,  | h-speed<br>Mode | `    | v-speed<br>Mode |      | /-power<br>Mode | `    | -voltage<br>Mode | Unit |
|----------------|--------------|----------------------------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                |              |                                  | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| Setup time of  | tsu:sto      | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| stop condition |              | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                |              | 1.8 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.0  |                 | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
|                |              | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | _    | _               | 4.0  |                 | 4.0  |                 | 4.0  |                  | μs   |
| Bus-free time  | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
|                |              | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
|                |              | 1.8 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 4.7  |                 | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |
|                |              | 1.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | _    | _               | 4.7  |                 | 4.7  |                 | 4.7  |                  | μs   |

- Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.
  - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a clock stretch state is inserted in the ACK (acknowledge) timing.
  - 3. Either VDD or VBAT is selected by the battery backup function.

**Remark** The maximum value of  $C_b$  (communication line capacitance) and the value of  $R_b$  (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 

# (2) I<sup>2</sup>C fast mode

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 3}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                   | Symbol        | Co                                                                                                           | onditions                           | , ,  | h-speed<br>Mode | ,    | v-speed<br>Mode | `    | v-power<br>Mode | `    | -voltage<br>Mode | Unit |
|-----------------------------|---------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                             |               |                                                                                                              |                                     | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock<br>frequency    | fscL          | Fast mode:                                                                                                   | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V    | 0    | 400             | 0    | 400             | -    | -               | 0    | 400              | kHz  |
|                             |               | fc∟k≥ 3.5<br>MHz                                                                                             | 1.9 V ≤ EV <sub>DD</sub><br>≤ 5.5 V | 0    | 400             | 0    | 400             | -    | -               | 0    | 400              | kHz  |
| Setup time of               | tsu:sta       | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 0.6  |                 | 0.6  |                 | _    | _               | 0.6  |                  | μs   |
| restart<br>condition        |               | $1.9 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$<br>$2.7 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}$ |                                     | 0.6  |                 | 0.6  |                 | -    | -               | 0.6  |                  | μs   |
| Hold time <sup>Note 1</sup> | thd:sta       | 2.7 V ≤ EV                                                                                                   | <sub>'DD</sub> ≤ 5.5 V              | 0.6  |                 | 0.6  |                 | -    | _               | 0.6  |                  | μs   |
|                             |               | 1.9 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 0.6  |                 | 0.6  |                 | _    | _               | 0.6  |                  | μs   |
| Hold time                   | tLOW          | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 1.3  |                 | 1.3  |                 | _    | _               | 1.3  |                  | μs   |
| when SCLA0<br>= "L"         |               | 1.9 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 1.3  |                 | 1.3  |                 | -    | _               | 1.3  |                  | μs   |
| Hold time                   | <b>t</b> HIGH | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 0.6  |                 | 0.6  |                 | -    | _               | 0.6  |                  | μs   |
| when SCLA0<br>= "H"         |               | 1.9 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 0.6  |                 | 0.6  |                 | -    | _               | 0.6  |                  | μs   |
| Data setup                  | tsu:dat       | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 100  |                 | 100  |                 | -    | _               | 100  |                  | ns   |
| time<br>(reception)         |               | 1.9 V ≤ EV                                                                                                   | <sup>1</sup> DD ≤ 5.5 V             | 100  |                 | 100  |                 | -    | -               | 100  |                  | ns   |
| Data hold time              | thd:dat       | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 0    | 0.9             | 0    | 0.9             | _    | _               | 0    | 0.9              | μs   |
| (transmission) Note 2       |               | $1.9 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V}$                                                       |                                     | 0    | 0.9             | 0    | 0.9             | -    | _               | 0    | 0.9              | μs   |
| Setup time of               | tsu:sto       | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V                                                                             |                                     | 0.6  |                 | 0.6  |                 | _    | _               | 0.6  |                  | μs   |
| stop condition              |               | 1.9 V ≤ EV <sub>DD</sub> ≤ 5.5 V                                                                             |                                     | 0.6  |                 | 0.6  |                 | _    | _               | 0.6  |                  | μs   |
| Bus-free time               | <b>t</b> BUF  | 2.7 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 1.3  |                 | 1.3  |                 | _    | _               | 1.3  |                  | μs   |
|                             |               | 1.9 V ≤ EV                                                                                                   | / <sub>DD</sub> ≤ 5.5 V             | 1.3  |                 | 1.3  |                 | _    | _               | 1.3  |                  | μs   |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

- 2. The maximum value (MAX.) of the Deat is during normal transfer and a clock stretch state is inserted in the ACK (acknowledge) timing.
- 3. Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

## (3) I<sup>2</sup>C fast mode plus

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 3}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                                          | Symbol        | Со                                        | nditions                         | , 0  | h-speed<br>Mode |      | /-speed<br>Mode |      | /-power<br>Mode | `    | -voltage<br>Mode | Unit |
|----------------------------------------------------|---------------|-------------------------------------------|----------------------------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                                                    |               |                                           |                                  | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock<br>frequency                           | fscL          | Fast<br>mode<br>plus:<br>fcLk ≥<br>10 MHz | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 0    | 1000            | 1    | _               | -    | ı               | ı    | -                | kHz  |
| Setup time of restart condition                    | tsu:sta       | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.26 |                 | -    | -               | -    | -               | -    | -                | μs   |
| Hold time <sup>Note 1</sup>                        | thd:sta       | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.26 |                 | _    | _               | -    | -               | -    | -                | μs   |
| Hold time when SCLA0 = "L"                         | tLow          | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.5  |                 | ı    | -               | -    | -               | -    | -                | μs   |
| Hold time when SCLA0 = "H"                         | <b>t</b> HIGH | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.26 |                 | -    | -               | _    | _               | _    | _                | μs   |
| Data setup time (reception)                        | tsu:dat       | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 50   |                 | -    | -               | -    | -               | -    | _                | ns   |
| Data hold time<br>(transmission) <sup>Note 2</sup> | thd:dat       | 2.7 V ≤ E                                 | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V |      | 0.5             | -    | -               | _    | _               | _    | _                | μs   |
| Setup time of stop condition                       | tsu:sto       | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.26 |                 | _    | _               | _    | _               | _    | _                | μs   |
| Bus-free time                                      | <b>t</b> BUF  | 2.7 V ≤ E                                 | V <sub>DD</sub> ≤ 5.5 V          | 0.5  |                 | _    | _               | _    | _               | _    | _                | μs   |

- Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.
  - The maximum value (MAX.) of tho:DAT is during normal transfer and a clock stretch state is inserted in the ACK (acknowledge) timing.
  - Either VDD or VBAT is selected by the battery backup function.

Remark The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode plus:  $C_b = 120 \text{ pF}$ ,  $R_b = 1.1 \text{ k}\Omega$ 

### IICA serial transfer timing



# 2.6 Analog Characteristics

### 2.6.1 A/D converter characteristics

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI2 to ANI5 and internal reference voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \leq \text{V}_{DD}^{Note 3} \leq 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{ reference voltage (+)} = \text{AV}_{REFP}, \text{ reference voltage (-)} = \text{AV}_{REFM}$ = 0 V)

| Parameter                                      | Symbol           | C                                                          | Conditions                                       | MIN.   | TYP. | MAX.            | Unit |
|------------------------------------------------|------------------|------------------------------------------------------------|--------------------------------------------------|--------|------|-----------------|------|
| Resolution                                     | RES              |                                                            |                                                  | 8      |      | 10              | bit  |
| Overall error <sup>Note 1</sup>                | AINL             | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub>  | 1.9 V ≤ AV <sub>REFP</sub> ≤ 5.5 V               |        | 1.2  | ±5.0            | LSB  |
| Conversion time                                | tconv            | 10-bit resolution                                          | 3.6 V ≤ V <sub>DD</sub> ≤ 5.5 V                  | 2.125  |      | 39              | μs   |
|                                                |                  |                                                            | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                  | 3.1875 |      | 39              | μs   |
|                                                |                  |                                                            | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                  | 17     |      | 39              | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>         | Ezs              | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub>  | 1.9 V ≤ AV <sub>REFP</sub> ≤ 5.5 V               |        |      | ±0.35           | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>         | E <sub>F</sub> s | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub>  | 1.9 V ≤ AV <sub>REFP</sub> ≤ 5.5 V               |        |      | ±0.35           | %FSR |
| Integral linearity error <sup>Note 1</sup>     | ILE              | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub>  | 1.9 V ≤ AV <sub>REFP</sub> ≤ 5.5 V               |        |      | ±3.5            | LSB  |
| Differential linearity error <sup>Note 1</sup> | DLE              | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub>  | 1.9 V ≤ AV <sub>REFP</sub> ≤ 5.5 V               |        |      | ±2.0            | LSB  |
| Reference voltage (+)                          | AVREFP           |                                                            |                                                  | 1.9    |      | V <sub>DD</sub> | V    |
| Analog input voltage                           | Vain             |                                                            |                                                  | 0      |      | AVREFP          | V    |
|                                                | V <sub>BGR</sub> | Select internal reference 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, | ence voltage output<br>HS (high-speed main) mode | 1.38   | 1.45 | 1.5             | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.

(2) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pins: ANI0 to ANI5 and internal reference voltage

(T<sub>A</sub> = -40 to +85°C, 1.9 V ≤ V<sub>DD</sub>Note 3 ≤ 5.5 V, V<sub>SS</sub> = 0 V, reference voltage (+) = V<sub>DD</sub>Note 3, reference voltage (-) = V<sub>SS</sub>)

| Parameter                              | Symbol           |                   | Conditions                                           | MIN.   | TYP. | MAX.            | Unit |
|----------------------------------------|------------------|-------------------|------------------------------------------------------|--------|------|-----------------|------|
| Resolution                             | RES              |                   |                                                      | 8      |      | 10              | bit  |
| Overall error <sup>Note 1</sup>        | AINL             | 10-bit resolution | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      |        | 1.2  | ±10.5           | LSB  |
| Conversion time                        | tconv            | 10-bit resolution | 3.6 V ≤ V <sub>DD</sub> ≤ 5.5 V                      | 2.125  |      | 39              | μs   |
|                                        |                  |                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                      | 3.1875 |      | 39              | μs   |
|                                        |                  |                   | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      | 17     |      | 39              | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs              | 10-bit resolution | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      |        |      | ±0.85           | %FSR |
| Full-scale errorNotes 1, 2             | Ers              | 10-bit resolution | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      |        |      | ±0.85           | %FSR |
| Integral linearity errorNote 1         | ILE              | 10-bit resolution | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      |        |      | ±4.0            | LSB  |
| Differential linearity errorNote 1     | DLE              | 10-bit resolution | 1.9 V ≤ V <sub>DD</sub> ≤ 5.5 V                      |        |      | ±2.0            | LSB  |
| Analog input voltage                   | Vain             |                   | •                                                    | 0      |      | V <sub>DD</sub> | V    |
|                                        | V <sub>BGR</sub> |                   | rence voltage output,<br>, HS (high-speed main) mode | 1.38   | 1.45 | 1.5             | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Either VDD or VBAT is selected by the battery backup function.

Caution When using reference voltage (+) = VDD, taking into account the voltage drop due to the effect of the power switching circuit of the battery backup function and use the A/D conversion result. In addition, enter HALT mode during A/D conversion and set VDD port to input.

(3) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pins: ANI0, ANI2 to ANI5

(TA = -40 to +85°C, 2.4 V  $\leq$  V<sub>DD</sub>Note 3  $\leq$  5.5 V, Vss = 0 V, reference voltage (+) = V<sub>BGR</sub>, reference voltage (-) = AV<sub>REFM</sub> = 0 V, HS (high-speed main) mode)

| Parameter                                  | Symbol           |                  | Conditions                      | MIN. | TYP. | MAX.             | Unit |
|--------------------------------------------|------------------|------------------|---------------------------------|------|------|------------------|------|
| Resolution                                 | RES              |                  |                                 |      | 8    |                  | bit  |
| Conversion time                            | tconv            | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17   |      | 39               | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs              | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V |      |      | ±0.60            | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE              | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V |      |      | ±2.0             | LSB  |
| Differential linearity errorNote 1         | DLE              | 8-bit resolution | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V |      |      | ±1.0             | LSB  |
| Reference voltage (+)                      | V <sub>BGR</sub> |                  |                                 | 1.38 | 1.45 | 1.5              | V    |
| Analog input voltage                       | Vain             |                  |                                 | 0    |      | V <sub>BGR</sub> | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Either VDD or VBAT is selected by the battery backup function.

# 2.6.2 24-bit $\Delta\Sigma$ A/D converter characteristics

# (1) Reference voltage

(Ta = -40 to +85°C, 2.4 V  $\leq$  VDD<sup>Note 1</sup>  $\leq$  5.5 V, Vss = AVss = 0 V)

| Parameter                                                     | Symbol | Conditions                                                           | MIN. | TYP. | MAX. | Unit   |
|---------------------------------------------------------------|--------|----------------------------------------------------------------------|------|------|------|--------|
| Internal reference voltage                                    | Vavrto |                                                                      |      | 0.8  |      | V      |
| Temperature coefficient for internal reference voltage Note 2 | ТСвох  | $0.47~\mu\text{F}$ capacitor connected to AREGC, AVRT, and AVCM pins |      | 10   |      | ppm/°C |

- Notes 1. Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.
  - 2. This is as stipulated by the BOX method.

$$TC_{BOX} = \frac{1}{V_{min}} \cdot \frac{Vmax - Vmir}{\Delta T_a}$$



# (2) Analog input

(Ta = -40 to +85°C, 2.4 V  $\leq$  VDDNote  $\leq$  5.5 V, Vss = AVss = 0 V)

| Parameter                                     | Symbol  | Conditions           | MIN.    | TYP. | MAX.   | Unit  |
|-----------------------------------------------|---------|----------------------|---------|------|--------|-------|
| Input voltage range<br>(differential voltage) | Vain    | x1 gain              | -500    |      | 500    | mV    |
|                                               |         | x2 gain              | -250    |      | 250    |       |
|                                               |         | x4 gain              | -125    |      | 125    |       |
|                                               |         | x8 gain              | -62.5   |      | 62.5   |       |
|                                               |         | x16 gain             | -31.25  |      | 31.25  |       |
|                                               |         | x32 gain             | -15.625 |      | 15.625 |       |
| Input gain                                    | ainGAIN | x1 gain              |         | 1    |        | Times |
|                                               |         | x2 gain              |         | 2    |        |       |
|                                               |         | x4 gain              |         | 4    |        |       |
|                                               |         | x8 gain              |         | 8    |        |       |
|                                               |         | x16 gain             |         | 16   |        |       |
|                                               |         | x32 gain             |         | 32   |        |       |
| Input impedance                               | ainRIN  | Differential voltage | 150     | 360  |        | kΩ    |
|                                               |         | Single-ended voltage | 100     | 240  |        |       |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

# (3) 4 kHz sampling mode

(Ta = -40 to +85°C, 2.4 V  $\leq$  VDDNote  $\leq$  5.5 V, Vss = AVss = 0 V)

| Parameter                 | Symbol     | Conditions                                                                                                                                   | MIN.  | TYP.    | MAX. | Unit |
|---------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|------|------|
| Operation clock           | fdsad      | fx oscillation clock, input external clock or high-<br>speed on-chip oscillator clock is used                                                |       | 12      |      | MHz  |
| Sampling frequency        | <b>f</b> s |                                                                                                                                              |       | 3906.25 |      | Hz   |
| Oversampling frequency    | fos        |                                                                                                                                              |       | 1.5     |      | MHz  |
| Output data rate          | Трата      |                                                                                                                                              |       | 256     |      | μs   |
| Data width                | RES        |                                                                                                                                              |       | 24      |      | bit  |
| SNDR                      | SNDR       | x1 gain High-speed system clock is selected as operating clock of 24-bit $\Delta\Sigma$ A/D converter (bit 0 of PCKC register (DSADCK) = 1)  |       | 80      |      | dB   |
|                           |            | x16 gain High-speed system clock is selected as operating clock of 24-bit $\Delta\Sigma$ A/D converter (bit 0 of PCKC register (DSADCK) = 1) | 69    | 74      |      |      |
|                           |            | x32 gain High-speed system clock is selected as operating clock of 24-bit $\Delta\Sigma$ A/D converter (bit 0 of PCKC register (DSADCK) = 1) | 65    | 69      |      |      |
| Passband (low pass band)  | fchpf      | At –3 dB (phase in high pass filter not adjusted) Bits 7 and 6 of DSADHPFCR register (DSADCOF1, DSADCOF0) = 00                               |       | 0.607   |      | Hz   |
|                           |            | At –3 dB (phase in high pass filter not adjusted) Bits 7 and 6 of DSADHPFCR register (DSADCOF1, DSADCOF0) = 01                               |       | 1.214   |      | Hz   |
|                           |            | At –3 dB (phase in high pass filter not adjusted) Bits 7 and 6 of DSADHPFCR register (DSADCOF1, DSADCOF0) = 10                               |       | 2.429   |      | Hz   |
|                           |            | At –3 dB (phase in high pass filter not adjusted) Bits 7 and 6 of DSADHPFCR register (DSADCOF1, DSADCOF0) = 11                               |       | 4.857   |      | Hz   |
| In-band ripple 1          | rp1        | 45 Hz to 55 Hz                                                                                                                               | -0.01 |         | 0.01 | dB   |
| In-band ripple 2          | rp2        | 45 Hz to 275 Hz                                                                                                                              | -0.1  |         | 0.1  |      |
| In-band ripple 3          | rp3        | 45 Hz to 1100 Hz                                                                                                                             | -0.1  |         | 0.1  |      |
| Passband (high pass band) | fClpf      | −3 dB                                                                                                                                        |       | 1672    |      | Hz   |
| Stopband (high pass band) | fatt       | -80 dB                                                                                                                                       |       | 2545    |      | Hz   |
| Out-band attenuation      | ATT1       | fs                                                                                                                                           | -80   |         | -    | dB   |
|                           | ATT2       | 2 fs                                                                                                                                         | -80   |         | _    | dB   |

# (4) 2 kHz sampling mode

(Ta = -40 to +85°C, 2.4 V  $\leq$  VDD<sup>Note</sup>  $\leq$  5.5 V, Vss = AVss = 0 V)

| Parameter                 | Symbol        | Conditions                                                                                                                                            | MIN.  | TYP.     | MAX. | Unit |
|---------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|------|------|
| Operation clock           | fdsad         | fx oscillation clock, input external clock or high-<br>speed on-chip oscillator clock is used                                                         |       | 12       |      | MHz  |
| Sampling frequency        | fs            |                                                                                                                                                       |       | 1953.125 |      | Hz   |
| Oversampling frequency    | fos           |                                                                                                                                                       |       | 0.75     |      | MHz  |
| Output data rate          | TDATA         |                                                                                                                                                       |       | 512      |      | μs   |
| Data width                | RES           |                                                                                                                                                       |       | 24       |      | bit  |
| SNDR                      | SNDR          | x1 gain High-speed system clock is selected as operating clock of 24-bit ΔΣ A/D converter (bit 0 of PCKC register (DSADCK) = 1)                       |       | 80       |      | dB   |
|                           |               | x16 gain<br>High-speed system clock is selected as operating<br>clock of 24-bit $\Delta\Sigma$ A/D converter (bit 0 of PCKC<br>register (DSADCK) = 1) | 69    | 74       |      |      |
|                           |               | x32 gain High-speed system clock is selected as operating clock of 24-bit $\Delta\Sigma$ A/D converter (bit 0 of PCKC register (DSADCK) = 1)          | 65    | 69       |      |      |
| Passband (low pass band)  | <b>f</b> Chpf | At –3 dB (phase in high pass filter not adjusted)                                                                                                     |       | 0.303    |      | Hz   |
| In-band ripple 1          | rp1           | 45 Hz to 55 Hz                                                                                                                                        | -0.01 |          | 0.01 | dB   |
| In-band ripple 2          | rp2           | 45 Hz to 275 Hz                                                                                                                                       | -0.1  |          | 0.1  |      |
| In-band ripple 3          | rp3           | 45 Hz to 660 Hz                                                                                                                                       | -0.1  |          | 0.1  |      |
| Passband (high pass band) | fclpf         | −3 dB                                                                                                                                                 |       | 836      |      | Hz   |
| Stopband (high pass band) | fatt          | -80 dB                                                                                                                                                |       | 1273     |      | Hz   |
| Out-band attenuation      | ATT1          | fs                                                                                                                                                    | -80   |          |      | dB   |
|                           | ATT2          | 2 fs                                                                                                                                                  | -80   |          |      | dB   |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

#### 2.6.3 Temperature sensor 2 characteristics

(TA = -40 to +85°C, 2.4 V  $\leq$  VDD<sup>Note 2</sup>  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                                           | Symbol              | Conditions                                         | MIN.  | TYP.  | MAX. | Unit  |
|-----------------------------------------------------|---------------------|----------------------------------------------------|-------|-------|------|-------|
| Temperature sensor 2 output voltage                 | Vоит                |                                                    |       | 0.67  |      | V     |
| Temperature coefficient                             | F <sub>VTMPS2</sub> | Temperature sensor that depends on the temperature | -11.7 | -10.7 | -9.7 | mV/°C |
| Operation stabilization wait time <sup>Note 1</sup> | tтмром              | Operable                                           |       | 15    | 50   | μs    |
|                                                     | tтмрснg             | Switching mode                                     |       | 5     | 15   | μs    |

Notes 1. Time to drop to output stable value ±5LSB (±7 mV) or less.

**2.** Either  $V_{\text{DD}}$  or VBAT is selected by the battery backup function.

#### 2.6.4 POR circuit characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter         | Symbol           | Conditions                                | MIN. | TYP. | MAX. | Unit |
|-------------------|------------------|-------------------------------------------|------|------|------|------|
| Detection voltage | VPOR             | When power supply rises <sup>Note 1</sup> | 1.47 | 1.51 | 1.55 | V    |
|                   | V <sub>PDR</sub> | When power supply falls <sup>Note 2</sup> | 1.46 | 1.50 | 1.54 | V    |

- **Notes 1.** Be sure to maintain the reset state until the power supply voltage rises over the minimum V<sub>DD</sub> value in the operating voltage range specified in **2.4 AC Characteristics**, by using the voltage detector or external reset pin.
  - 2. If the power supply voltage falls while the voltage detector is off, be sure to either shift to STOP mode or execute a reset by using the voltage detector or external reset pin before the power supply voltage falls below the minimum operating voltage specified in 2.4 AC Characteristics.

#### 2.6.5 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +85°C,  $V_{PDR} \le V_{DD}^{Note} \le 5.5 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ )

| Parameter            | Symbol             | Conditions              | MIN. | TYP. | MAX. | Unit |
|----------------------|--------------------|-------------------------|------|------|------|------|
| Detection voltage    | V <sub>LVD0</sub>  | When power supply rises | 3.98 | 4.06 | 4.24 | V    |
|                      |                    | When power supply falls | 3.90 | 3.98 | 4.16 | V    |
|                      | V <sub>LVD1</sub>  | When power supply rises | 3.68 | 3.75 | 3.92 | V    |
|                      |                    | When power supply falls | 3.60 | 3.67 | 3.84 | V    |
|                      | V <sub>LVD2</sub>  | When power supply rises | 3.07 | 3.13 | 3.29 | V    |
|                      |                    | When power supply falls | 3.00 | 3.06 | 3.22 | V    |
|                      | V <sub>LVD3</sub>  | When power supply rises | 2.96 | 3.02 | 3.18 | V    |
|                      |                    | When power supply falls | 2.90 | 2.96 | 3.12 | V    |
|                      | V <sub>LVD4</sub>  | When power supply rises | 2.86 | 2.92 | 3.07 | V    |
|                      |                    | When power supply falls | 2.80 | 2.86 | 3.01 | V    |
|                      | V <sub>LVD5</sub>  | When power supply rises | 2.76 | 2.81 | 2.97 | V    |
|                      |                    | When power supply falls | 2.70 | 2.75 | 2.91 | V    |
|                      | V <sub>LVD6</sub>  | When power supply rises | 2.66 | 2.71 | 2.86 | V    |
|                      |                    | When power supply falls | 2.60 | 2.65 | 2.80 | V    |
|                      | V <sub>LVD7</sub>  | When power supply rises | 2.56 | 2.61 | 2.76 | V    |
|                      |                    | When power supply falls | 2.50 | 2.55 | 2.70 | V    |
|                      | V <sub>LVD8</sub>  | When power supply rises | 2.45 | 2.50 | 2.65 | V    |
|                      |                    | When power supply falls | 2.40 | 2.45 | 2.60 | V    |
|                      | V <sub>LVD9</sub>  | When power supply rises | 2.05 | 2.09 | 2.23 | V    |
|                      |                    | When power supply falls | 2.00 | 2.04 | 2.18 | V    |
|                      | V <sub>LVD10</sub> | When power supply rises | 1.94 | 1.98 | 2.12 | V    |
|                      |                    | When power supply falls | 1.90 | 1.94 | 2.08 | V    |
|                      | V <sub>LVD11</sub> | When power supply rises | 1.84 | 1.88 | 2.01 | V    |
|                      |                    | When power supply falls | 1.80 | 1.84 | 1.97 | V    |
|                      | V <sub>LVD12</sub> | When power supply rises | 1.74 | 1.77 | 1.81 | V    |
|                      |                    | When power supply falls | 1.70 | 1.73 | 1.77 | V    |
| Minimum pulse width  | tLW                |                         | 300  |      |      | μs   |
| Detection delay time |                    |                         |      |      | 300  | μs   |



# LVD Detection Voltage of Interrupt & Reset Mode

(TA = -40 to +85°C,  $V_{PDR} \le V_{DD}^{Note} \le 5.5 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ )

| Parameter         | Symbol            |        | Con                       | ditions                            | MIN. | TYP. | MAX. | Unit |
|-------------------|-------------------|--------|---------------------------|------------------------------------|------|------|------|------|
| Detection voltage | V <sub>LVD8</sub> | VPOC2, | VPOC1, VPOC0 = 0,         | 0, 1, falling reset voltage: 1.8 V | 1.80 | 1.84 | 1.97 | V    |
|                   | V <sub>LVD7</sub> |        | LVIS1, LVIS0 = 1, 0       | Rising release reset voltage       | 1.94 | 1.98 | 2.12 | V    |
|                   |                   |        | (+0.1 V)                  | Falling interrupt voltage          | 1.90 | 1.94 | 2.08 | V    |
|                   | V <sub>LVD6</sub> |        | LVIS1, LVIS0 = 0, 1       | Rising release reset voltage       | 2.05 | 2.09 | 2.23 | V    |
|                   |                   |        | (+0.2 V)                  | Falling interrupt voltage          | 2.00 | 2.04 | 2.18 | V    |
|                   | V <sub>LVD1</sub> |        | LVIS1, LVIS0 = 0, 0       | Rising release reset voltage       | 3.07 | 3.13 | 3.29 | V    |
|                   |                   |        | (+1.2 V)                  | Falling interrupt voltage          | 3.00 | 3.06 | 3.22 | V    |
|                   | V <sub>LVD8</sub> | VPOC2, | VPOC1, VPOC0 = 0,         | 1, 0, falling reset voltage        | 2.40 | 2.45 | 2.60 | V    |
|                   | V <sub>LVD7</sub> |        | LVIS1, LVIS0 = 1, 0       | Rising release reset voltage       | 2.56 | 2.61 | 2.76 | V    |
|                   |                   |        |                           | Falling interrupt voltage          | 2.50 | 2.55 | 2.70 | V    |
|                   | V <sub>LVD6</sub> |        | LVIS1, LVIS0 = 0, 1       | Rising release reset voltage       | 2.66 | 2.71 | 2.86 | V    |
|                   |                   |        |                           | Falling interrupt voltage          | 2.60 | 2.65 | 2.80 | V    |
|                   | V <sub>LVD1</sub> |        | LVIS1, LVIS0 = 0, 0       | Rising release reset voltage       | 3.68 | 3.75 | 3.92 | V    |
|                   |                   |        |                           | Falling interrupt voltage          | 3.60 | 3.67 | 3.84 | V    |
|                   | V <sub>LVD5</sub> | VPOC2, | VPOC1, VPOC0 = 0,         | 1, 1, falling reset voltage        | 2.70 | 2.75 | 2.91 | V    |
|                   | V <sub>LVD4</sub> |        | LVIS1, LVIS0 = 1, 0       | Rising release reset voltage       | 2.86 | 2.92 | 3.07 | V    |
|                   |                   |        |                           | Falling interrupt voltage          | 2.80 | 2.86 | 3.01 | V    |
|                   | V <sub>LVD3</sub> |        | LVIS1, LVIS0 = 0, 1       | Rising release reset voltage       | 2.96 | 3.02 | 3.18 | V    |
|                   |                   |        | Falling interrupt voltage | 2.90                               | 2.96 | 3.12 | V    |      |
|                   | V <sub>LVD0</sub> |        | LVIS1, LVIS0 = 0, 0       | Rising release reset voltage       | 3.98 | 4.06 | 4.24 | V    |
|                   |                   |        |                           | Falling interrupt voltage          | 3.90 | 3.98 | 4.16 | V    |

**Note** Either VDD or VBAT is selected by the battery backup function.

# 2.6.6 Power supply voltage rising slope characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ 

| Parameter                         | Symbol                                  | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|-----------------------------------------|------------|------|------|------|------|
| Power supply voltage rising slope | SV <sub>DDR</sub><br>SV <sub>RTCR</sub> |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 2.4 AC Characteristics.

# 2.7 Battery Backup Function

# 2.7.1 Power supply switching characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ 

| Parameter                              | Symbol               | Conditions                                             | MIN.  | TYP. | MAX. | Unit |
|----------------------------------------|----------------------|--------------------------------------------------------|-------|------|------|------|
| Power switching detection voltage      | V <sub>DETBAT1</sub> | $V_{DD} \rightarrow VBAT$ $V_{BAT} \le 3.6 V$          | 2.09  | 2.18 | 2.26 | V    |
|                                        | VDETBAT2             | $VBAT \rightarrow V_{DD}$ $V_{BAT} \leq 3.6 \text{ V}$ | 2.19  | 2.28 | 2.36 | V    |
| V <sub>DD</sub> fall slope             | SVDDF                |                                                        | -0.06 |      |      | V/ms |
| Response time of power switch detector | tcmp                 | V <sub>BAT</sub> ≤ 3.6 V                               |       |      | 500  | μs   |



# 2.7.2 VDD pin voltage detection characteristics

(Ta = -40 to +85°C, 1.9 V  $\leq$  VDD<sup>Note</sup>  $\leq$  5.5 V, Vss = 0 V)

| Parameter            | Symbol               | LVDVDD[2:0] | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------------|----------------------|-------------|------------|------|------|------|------|
| Detection voltage    | VLVDVDD0             | 000         | Rising     | 2.40 | 2.53 | 2.65 | V    |
|                      |                      |             | Falling    | 2.33 | 2.46 | 2.58 | V    |
|                      | VLVDVDD1             | 001         | Rising     | 2.60 | 2.74 | 2.86 | V    |
|                      |                      |             | Falling    | 2.53 | 2.67 | 2.79 | V    |
|                      | VLVDVDD2             | 010         | Rising     | 2.79 | 2.94 | 3.07 | V    |
|                      |                      |             | Falling    | 2.73 | 2.87 | 2.99 | V    |
|                      | V <sub>LVDVDD3</sub> | 011         | Rising     | 3.00 | 3.15 | 3.28 | V    |
|                      |                      |             | Falling    | 2.93 | 3.08 | 3.21 | V    |
|                      | VLVDVDD4             | 100         | Rising     | 3.30 | 3.46 | 3.60 | V    |
|                      |                      |             | Falling    | 3.23 | 3.39 | 3.52 | V    |
|                      | V <sub>LVDVDD5</sub> | 101         | Rising     | 3.59 | 3.77 | 3.91 | V    |
|                      |                      |             | Falling    | 3.53 | 3.70 | 3.84 | V    |
| Minimum pulse width  | tpw_lvdvdd           | _           | _          | 300  |      |      | μs   |
| Detection delay time | tdly_lvdvdd          | _           | _          |      |      | 300  | μs   |



# 2.7.3 VBAT pin voltage detection characteristics

(Ta = -40 to +85°C, 1.9 V  $\leq$  VDD<sup>Note</sup>  $\leq$  5.5 V, Vss = 0 V)

| Parameter            | Symbol       | LVDVBAT[2:0] | Conditions | MIN. | TYP. | MAX. | Unit     |
|----------------------|--------------|--------------|------------|------|------|------|----------|
| Detection voltage    | VLVDVBAT0    | 000          | Rising     | 1.99 | 2.11 | 2.22 | V        |
|                      |              |              | Falling    | 1.94 | 2.05 | 2.16 | V        |
|                      | VLVDVBAT1    | 001          | Rising     | 2.09 | 2.21 | 2.32 | <b>V</b> |
|                      |              |              | Falling    | 2.03 | 2.15 | 2.26 | V        |
|                      | VLVDVBAT2    | 010          | Rising     | 2.20 | 2.32 | 2.43 | <b>V</b> |
|                      |              |              | Falling    | 2.14 | 2.26 | 2.37 | <b>V</b> |
|                      | VLVDVBAT3    | 011          | Rising     | 2.29 | 2.42 | 2.53 | <b>V</b> |
|                      |              |              | Falling    | 2.23 | 2.36 | 2.47 | <b>V</b> |
|                      | VLVDVBAT4    | 100          | Rising     | 2.38 | 2.52 | 2.64 | V        |
|                      |              |              | Falling    | 2.33 | 2.46 | 2.58 | V        |
|                      | VLVDVBAT5    | 101          | Rising     | 2.48 | 2.62 | 2.74 | V        |
|                      |              |              | Falling    | 2.42 | 2.56 | 2.68 | V        |
|                      | VLVDVBAT6    | 110          | Rising     | 2.59 | 2.73 | 2.86 | <b>V</b> |
|                      |              |              | Falling    | 2.53 | 2.67 | 2.79 | ٧        |
| Minimum pulse width  | tpw_lvdvbat  | -            | _          | 300  |      |      | μs       |
| Detection delay time | tdly_lvdvbat | _            | _          |      |      | 300  | μs       |



# 2.7.4 VRTC pin voltage detection characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{V}_{DD}^{Note} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter            | Symbol       | LVDVRTC[1:0] | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------------|--------------|--------------|------------|------|------|------|------|
| Detection voltage    | VLVDVRTC0    | 00           | Rising     | 2.16 | 2.22 | 2.28 | V    |
|                      |              |              | Falling    | 2.10 | 2.16 | 2.22 | V    |
|                      | VLVDVRTC1    | 01           | Rising     | 2.36 | 2.43 | 2.50 | V    |
|                      |              |              | Falling    | 2.30 | 2.37 | 2.44 | V    |
|                      | VLVDVRTC2    | 10           | Rising     | 2.56 | 2.63 | 2.70 | V    |
|                      |              |              | Falling    | 2.50 | 2.57 | 2.64 | V    |
|                      | VLVDVRTC3    | 11           | Rising     | 2.76 | 2.84 | 2.92 | V    |
|                      |              |              | Falling    | 2.70 | 2.78 | 2.86 | V    |
| Minimum pulse width  | tpw_lvdvrtc  | _            | _          | 300  |      |      | μs   |
| Detection delay time | tdly_lvdvrtc | _            | _          |      |      | 300  | μs   |



# 2.7.5 EXLVD pin voltage detection

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{V}_{DD}^{Note} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter            | Symbol            | Conditions     | MIN. | TYP. | MAX. | Unit |
|----------------------|-------------------|----------------|------|------|------|------|
| Detection voltage    | VLVDEXLVD         | Rising         | 1.25 | 1.33 | 1.41 | V    |
|                      |                   | Falling        | 1.20 | 1.28 | 1.36 | V    |
| Minimum pulse width  | tpw_lvdexlvd      | _              | 300  |      |      | μs   |
| Detection delay time | tdly_lvdexlvd     | _              |      |      | 300  | μs   |
| Pin resistor         | <b>r</b> in_exlvd | LVDEXLVDEN = 1 |      | 34   |      | ΜΩ   |



#### 2.8 LCD Characteristics

#### 2.8.1 Resistance division method

#### (1) Static display mode

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

|     | Parameter       | Symbol          | Conditions | MIN. | TYP. | MAX.                 | Unit |
|-----|-----------------|-----------------|------------|------|------|----------------------|------|
| LCE | O drive voltage | V <sub>L4</sub> |            | 2.0  |      | V <sub>DD</sub> Note | V    |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

#### (2) 1/2 bias method, 1/4 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter         | Symbol          | Conditions | MIN. | TYP. | MAX.                 | Unit |
|-------------------|-----------------|------------|------|------|----------------------|------|
| LCD drive voltage | V <sub>L4</sub> |            | 2.7  |      | V <sub>DD</sub> Note | V    |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

#### (3) 1/3 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter         | Symbol          | Conditions | MIN. | TYP. | MAX.                 | Unit |
|-------------------|-----------------|------------|------|------|----------------------|------|
| LCD drive voltage | V <sub>L4</sub> |            | 2.5  |      | V <sub>DD</sub> Note | V    |

#### 2.8.2 Internal voltage boosting method

#### (1) 1/3 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 4}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                          | Symbol          | Cond                         | itions     | MIN.                    | TYP.  | MAX.              | Unit |
|------------------------------------|-----------------|------------------------------|------------|-------------------------|-------|-------------------|------|
| LCD output voltage variation range | V <sub>L1</sub> | C1 to C4 <sup>Note 1</sup>   | VLCD = 04H | 0.90                    | 1.00  | 1.08              | V    |
|                                    |                 | = 0.47 µF                    | VLCD = 05H | 0.95                    | 1.05  | 1.13              | V    |
|                                    |                 |                              | VLCD = 06H | 1.00                    | 1.10  | 1.18              | V    |
|                                    |                 |                              | VLCD = 07H | 1.05                    | 1.15  | 1.23              | V    |
|                                    |                 |                              | VLCD = 08H | 1.10                    | 1.20  | 1.28              | V    |
|                                    |                 |                              | VLCD = 09H | 1.15                    | 1.25  | 1.33              | V    |
|                                    |                 |                              | VLCD = 0AH | 1.20                    | 1.30  | 1.38              | V    |
|                                    |                 |                              | VLCD = 0BH | 1.25                    | 1.35  | 1.43              | V    |
|                                    |                 |                              | VLCD = 0CH | 1.30                    | 1.40  | 1.48              | V    |
|                                    |                 |                              | VLCD = 0DH | 1.35                    | 1.45  | 1.53              | V    |
|                                    |                 |                              | VLCD = 0EH | 1.40                    | 1.50  | 1.58              | V    |
|                                    |                 |                              | VLCD = 0FH | 1.45                    | 1.55  | 1.63              | V    |
|                                    |                 |                              | VLCD = 10H | 1.50                    | 1.60  | 1.68              | V    |
|                                    |                 |                              | VLCD = 11H | 1.55                    | 1.65  | 1.73              | V    |
|                                    |                 |                              | VLCD = 12H | 1.60                    | 1.70  | 1.78              | V    |
|                                    |                 |                              | VLCD = 13H | 1.65                    | 1.75  | 1.83              | V    |
| Doubler output voltage             | V <sub>L2</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 μF    | 2 V <sub>L1</sub> –0.10 | 2 VL1 | 2 V <sub>L1</sub> | V    |
| Tripler output voltage             | V <sub>L4</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 μF    | 3 V <sub>L1</sub> –0.15 | 3 VL1 | 3 V <sub>L1</sub> | V    |
| Reference voltage setup timeNote 2 | tvwait1         |                              |            | 5                       |       |                   | ms   |
| Voltage boost wait timeNote 3      | tvwait2         | C1 to C4 <sup>Note 1</sup> = | 0.47 μF    | 500                     |       |                   | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

- C1: A capacitor connected between CAPH and CAPL
- C2: A capacitor connected between V<sub>L1</sub> and GND
- C3: A capacitor connected between VL2 and GND
- C4: A capacitor connected between VL4 and GND

$$C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$$

- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- **4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

# (2) 1/4 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 4}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                          | Symbol          | Cor                          | ditions    | MIN.       | TYP.              | MAX.              | Unit |
|------------------------------------|-----------------|------------------------------|------------|------------|-------------------|-------------------|------|
| LCD output voltage variation range | V <sub>L1</sub> | C1 to C5 <sup>Note 1</sup>   | VLCD = 04H | 0.90       | 1.00              | 1.08              | V    |
|                                    |                 | = 0.47 µF                    | VLCD = 05H | 0.95       | 1.05              | 1.13              | V    |
|                                    |                 |                              | VLCD = 06H | 1.00       | 1.10              | 1.18              | V    |
|                                    |                 |                              | VLCD = 07H | 1.05       | 1.15              | 1.23              | V    |
|                                    |                 |                              | VLCD = 08H | 1.10       | 1.20              | 1.28              | V    |
|                                    |                 |                              | VLCD = 09H | 1.15       | 1.25              | 1.33              | V    |
|                                    |                 |                              | VLCD = 0AH | 1.20       | 1.30              | 1.38              | V    |
| Doubler output voltage             | V <sub>L2</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 μF    | 2 VL1-0.08 | 2 VL1             | 2 V <sub>L1</sub> | V    |
| Tripler output voltage             | V <sub>L3</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 μF    | 3 VL1-0.12 | 3 VL1             | 3 V <sub>L1</sub> | V    |
| Quadruply output voltage           | V <sub>L4</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 μF    | 4 VL1-0.16 | 4 V <sub>L1</sub> | 4 V <sub>L1</sub> | V    |
| Reference voltage setup timeNote 2 | tvwait1         |                              |            | 5          |                   |                   | ms   |
| Voltage boost wait timeNote 3      | tvwait2         | C1 to C5 <sup>Note 1</sup> = | 0.47 μF    | 500        |                   |                   | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

- C1: A capacitor connected between CAPH and CAPL
- C2: A capacitor connected between VL1 and GND
- C3: A capacitor connected between VL2 and GND
- C4: A capacitor connected between VL3 and GND
- C5: A capacitor connected between VL4 and GND
- $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$
- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1)
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- 4. Either VDD or VBAT is selected by the battery backup function.

# 2.8.3 Capacitor split method

#### (1) 1/3 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.2 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note 3}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                                   | Symbol          | Conditions                           | MIN.                         | TYP.                   | MAX.                      | Unit |
|---------------------------------------------|-----------------|--------------------------------------|------------------------------|------------------------|---------------------------|------|
| V <sub>L4</sub> voltage                     | V <sub>L4</sub> | C1 to C4 = 0.47 µF <sup>Note 2</sup> |                              | V <sub>DD</sub> Note 3 |                           | V    |
| V <sub>L2</sub> voltage                     | V <sub>L2</sub> | C1 to C4 = 0.47 µF <sup>Note 2</sup> | 2/3 V <sub>L4</sub> –        | 2/3 VL4                | 2/3 V <sub>L4</sub> + 0.1 | V    |
| V <sub>L1</sub> voltage                     | V <sub>L1</sub> | C1 to C4 = 0.47 µF <sup>Note 2</sup> | 1/3 V <sub>L4</sub> –<br>0.1 | 1/3 V <sub>L4</sub>    | 1/3 V <sub>L4</sub> + 0.1 | V    |
| Capacitor split wait time <sup>Note 1</sup> | towait          |                                      | 100                          |                        |                           | ms   |

Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1).

- 2. This is a capacitor that is connected between voltage pins used to drive the LCD.
  - C1: A capacitor connected between CAPH and CAPL
  - C2: A capacitor connected between V<sub>L1</sub> and GND
  - C3: A capacitor connected between VL2 and GND
  - C4: A capacitor connected between VL4 and GND
  - $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$
- 3. Either VDD or VBAT is selected by the battery backup function.

#### 2.9 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

**Note** The value depends on the POR detection voltage. When the voltage drops, the data in RAM are retained until a POR is applied, but are not retained following a POR.



# 2.10 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{V}_{DD}^{Note 4} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter                                              | Symbol | Conditions                                        | MIN.    | TYP.      | MAX. | Unit  |
|--------------------------------------------------------|--------|---------------------------------------------------|---------|-----------|------|-------|
| System clock frequency                                 | fclk   | 1.9 V ≤ V <sub>DD</sub> <sup>Note 4</sup> ≤ 5.5 V | 1       |           | 24   | MHz   |
| Number of code flash rewrites <sup>Notes 1, 2, 3</sup> | Cerwr  | Retained for 20 years TA = 85°C                   | 1,000   |           |      | Times |
| Number of data flash rewrites <sup>Notes 1, 2, 3</sup> |        | Retained for 1 year TA = 25°C                     |         | 1,000,000 |      |       |
|                                                        |        | Retained for 5 years TA = 85°C                    | 100,000 |           |      |       |
|                                                        |        | Retained for 20 years                             | 10,000  |           |      |       |
|                                                        |        | TA = 85°C                                         |         |           |      |       |

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite
  - 2. When using flash memory programmer and Renesas Electronics self programming library
  - 3. This characteristic indicates the flash memory characteristic and based on Renesas Electronics reliability test.
  - **4.** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.

#### 2.11 Dedicated Flash Memory Programmer Communication (UART)

(T<sub>A</sub> = -40 to +85°C, 1.9 V ≤ EVDD0 = EVDD1 ≤ VDDNote ≤ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



#### 2.12 Timing Specs for Switching Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.9 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD}^{\text{Note}} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ 

| Parameter                                                                                                                                                    | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                              | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                               | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | tнo     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |

**Note** Either V<sub>DD</sub> or VBAT is selected by the battery backup function.



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

Remark tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end.

 $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level.

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

# **PACKAGE DRAWINGS**

# 3.1 64-pin Products

R5F10NLEDFB, R5F10NLGDFB, R5F11TLEDFB, R5F11TLGDFB

| JEITA Package Code   | RENESAS Code | Previous Code | MASS[Typ.] |
|----------------------|--------------|---------------|------------|
| P-LFQFP64-10×10-0.50 | PLQP0064KB-C |               | 0.3g       |









- DIMENSIONS '\*1' AND '\*2' DO NOT INCLUDE MOLD FLASH.
  DIMENSION '\*3' DOES NOT INCLUDE TRIM OFFSET.
  PIN 1 VISUAL INDEX FEATURE MAY VARY, BUT MUST BE
  LOCATED WITHIN THE HATCHED AREA.
  CHAMFERS AT CORNERS ARE OPTIONAL; SIZE MAY VARY.

| < . | AI |        |     |            | L D 1 | 0 | θ |
|-----|----|--------|-----|------------|-------|---|---|
|     |    | )etail | F ! | <b>-</b> ' | _1_   |   |   |

| Reference | Dimens | ion in Mil | limeters |
|-----------|--------|------------|----------|
| Symbol    | Min    | Nom        | Max      |
| D         | 9.9    | 10.0       | 10.1     |
| Е         | 9.9    | 10.0       | 10.1     |
| A2        |        | 1.4        |          |
| HD        | 11.8   | 12.0       | 12.2     |
| HE        | 11.8   | 12.0       | 12.2     |
| Α         |        |            | 1.7      |
| A1        | 0.05   |            | 0.15     |
| bp        | 0.15   | 0.20       | 0.27     |
| С         | 0.09   |            | 0.20     |
| θ         | 0 "    | 3.5"       | 8 "      |
| е         |        | 0.5        |          |
| ×         |        |            | 0.08     |
| у         |        |            | 0.08     |
| Lp        | 0.45   | 0.6        | 0.75     |
| L1        |        | 1.0        |          |

| JEITA Package code    | RENESAS code | MASS(TYP.)[g] |
|-----------------------|--------------|---------------|
| P-LFQFP064-10x10-0.50 | PLQP0064KL-A | 0.36          |







| Reference      | Dimension in Millimeters |       |      |
|----------------|--------------------------|-------|------|
| Symbol         | Min.                     | Nom.  | Max. |
| А              | _                        | -     | 1.60 |
| A <sub>1</sub> | 0.05                     | -     | 0.15 |
| A <sub>2</sub> | 1.35                     | 1.40  | 1.45 |
| D              | _                        | 12.00 | 1    |
| D <sub>1</sub> | _                        | 10.00 | -    |
| E              | _                        | 12.00 | -    |
| E <sub>1</sub> | _                        | 10.00 | 1    |
| N              | _                        | 64    | _    |
| е              | _                        | 0.50  | -    |
| b              | 0.17                     | 0.22  | 0.27 |
| С              | 0.09                     | _     | 0.20 |
| θ              | 0°                       | 3.5°  | 7°   |
| L              | 0.45                     | 0.60  | 0.75 |
| L              | _                        | 1.00  | 1    |
| aaa            | _                        | _     | 0.20 |
| bbb            | _                        | _     | 0.20 |
| ccc            | _                        | _     | 0.08 |
| ddd            | _                        | _     | 0.08 |

# 3.2 80-pin Products

R5F10NMEDFB, R5F10NMGDFB, R5F10NMJDFB

| JEITA Package Code   | RENESAS Code | Previous Code | MASS (Typ) [g] |
|----------------------|--------------|---------------|----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KB-B | _             | 0.5            |







| Reference      | Dimensi | ions in mi | llimeters |
|----------------|---------|------------|-----------|
| Symbol         | Min     | Nom        | Max       |
| D              | 11.9    | 12.0       | 12.1      |
| Е              | 11.9    | 12.0       | 12.1      |
| A <sub>2</sub> | 1       | 1.4        | 1         |
| H <sub>D</sub> | 13.8    | 14.0       | 14.2      |
| HE             | 13.8    | 14.0       | 14.2      |
| Α              | l       |            | 1.7       |
| A <sub>1</sub> | 0.05    | _          | 0.15      |
| bp             | 0.15    | 0.20       | 0.27      |
| С              | 0.09    | _          | 0.20      |
| θ              | 0°      | 3.5°       | 8°        |
| е              | 1       | 0.5        |           |
| Х              | 1       | _          | 80.0      |
| у              | _       | _          | 0.08      |
| Lp             | 0.45    | 0.6        | 0.75      |
| L <sub>1</sub> | _       | 1.0        | _         |

4. CHAMFERS AT CORNERS ARE OPTIONAL, SIZE MAY VARY.

© 2017 Renesas Electronics Corporation. All rights reserved.

| JEITA Package code   | RENESAS code | MASS(TYP.)[g] |
|----------------------|--------------|---------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KJ-A | 0.49          |







| Reference      | Dimensi | on in Mil | limeters |
|----------------|---------|-----------|----------|
| Symbol         | Min.    | Nom.      | Max.     |
| А              | _       | _         | 1.60     |
| A <sub>1</sub> | 0.05    |           | 0.15     |
| A <sub>2</sub> | 1.35    | 1.40      | 1.45     |
| D              | _       | 14.00     | _        |
| D <sub>1</sub> | _       | 12.00     | _        |
| E              |         | 14.00     |          |
| 티              |         | 12.00     | _        |
| N              |         | 80        |          |
| е              |         | 0.50      |          |
| b              | 0.17    | 0.22      | 0.27     |
| С              | 0.09    | _         | 0.20     |
| θ              | 0°      | 3.5°      | 7°       |
| L              | 0.45    | 0.60      | 0.75     |
| L              |         | 1.00      | _        |
| aaa            |         |           | 0.20     |
| bbb            |         | _         | 0.20     |
| ccc            |         |           | 0.08     |
| ddd            |         |           | 0.08     |

# 3.3 100-pin Products

# R5F10NPJDFB, R5F10NPGDFB

| JEITA Package Code    | RENESAS Code | Previous Code | MASS[Typ.] |
|-----------------------|--------------|---------------|------------|
| P-LFQFP100-14×14-0.50 | PLQP0100KB-B | <del></del>   | 0.6g       |





- DIMENSIONS '\*1" AND '\*2" DO NOT INCLUDE MOLD FLASH.
  DIMENSION '\*3" DOES NOT INCLUDE TRIM OFFSET.
  RN 1 VISUAL INDEX FEATURE MAY VARY, BUT MUST BE
  LOCATED WITHIN THE HATCHED AREA.
  CHAMFERS AT CORNERS ARE OPTIONAL; SIZE MAY VARY. 1. 2. 3.

| A A2 |          | 0.25 | ٥ | <b>→</b> ∞ |
|------|----------|------|---|------------|
|      |          | Lp   | _ |            |
|      |          | _1_  |   |            |
|      | Detail F |      |   |            |

| Reference | Dimens | ion in Mil | limeters |
|-----------|--------|------------|----------|
| Symbol    | Min    | Nom        | Max      |
| D         | 13.9   | 14.0       | 14.1     |
| Е         | 13.9   | 14.0       | 14.1     |
| A2        |        | 1.4        |          |
| HD        | 15.8   | 16.0       | 16.2     |
| HE        | 15.8   | 16.0       | 16.2     |
| Α         |        |            | 1.7      |
| A1        | 0.05   |            | 0.15     |
| bp        | 0.15   | 0.20       | 0.27     |
| С         | 0.09   |            | 0.20     |
| θ         | 0 "    | 3.5°       | 8 "      |
| е         |        | 0.5        |          |
| ×         |        |            | 0.08     |
| У         |        |            | 0.08     |
| Lp        | 0.45   | 0.6        | 0.75     |
| L1        |        | 1.0        |          |

| JEITA Package code    | RENESAS code | MASS(TYP.)[g] |
|-----------------------|--------------|---------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KP-A | 0.67          |







| Reference      | Dimensi | ion in Mill | limeters |
|----------------|---------|-------------|----------|
| Symbol         | Min.    | Nom.        | Max.     |
| Α              | _       | _           | 1.60     |
| A <sub>1</sub> | 0.05    | _           | 0.15     |
| A <sub>2</sub> | 1.35    | 1.40        | 1.45     |
| D              | 1       | 16.00       | ı        |
| D <sub>1</sub> | ı       | 14.00       | 1        |
| Е              | 1       | 16.00       | -        |
| E <sub>1</sub> |         | 14.00       | -        |
| N              | _       | 100         | _        |
| е              | _       | 0.50        | -        |
| b              | 0.17    | 0.22        | 0.27     |
| С              | 0.09    | _           | 0.20     |
| θ              | 0°      | 3.5°        | 7°       |
| L              | 0.45    | 0.60        | 0.75     |
| L <sub>1</sub> | 1       | 1.00        | 1        |
| aaa            |         | _           | 0.20     |
| bbb            | _       | _           | 0.20     |
| ccc            |         | _           | 0.08     |
| ddd            | _       | _           | 0.08     |

# **RL78/I1C Datasheet**

|      |              |            | Description                                                                                                                                                                                                                                            |
|------|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page       | Summary                                                                                                                                                                                                                                                |
| 1.00 | May 31, 2016 | _          | First Edition issued                                                                                                                                                                                                                                   |
| 2.00 | Aug 31, 2018 | p.12       | Modification of table in 1.6 Outline of Functions                                                                                                                                                                                                      |
|      |              | p.21, 22   | Modification of description in 2.3.1 Pin characteristics                                                                                                                                                                                               |
|      |              | p.67       | Modification of table in 2.6.1 (1) When reference voltage $_{(+)}$ = AV <sub>REFP</sub> /ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage $_{(-)}$ = AV <sub>REFM</sub> /ANI1 (ADREFM = 1), target pins: ANI2 to ANI5 and internal reference voltage |
|      |              | p.68       | Modification of table in 2.6.1 (2) When reference voltage $_{(+)}$ = $V_{DD}$ (ADREFP1 = 0, ADREFP0 = 0), reference voltage $_{(-)}$ = $V_{SS}$ (ADREFM = 0), target pins: ANI0 to ANI5 and internal reference voltage                                 |
|      |              | p.69       | Modification of parameter and symbol, and addition of note 2 in 2.6.2 (1) Reference voltage                                                                                                                                                            |
|      |              | p.70       | Modification of condition and unit in 2.6.2 (2) Analog input                                                                                                                                                                                           |
|      |              | p.72       | Modification of typical value in 2.6.2 (4) 2 kHz sampling mode                                                                                                                                                                                         |
| 2.10 | Aug 23, 2019 | Throughout | Addition of products in which AES function is not available (R5F11TLG and R5F11TLE)                                                                                                                                                                    |
|      |              | p.1        | Addition of description in 1.1 Features                                                                                                                                                                                                                |
|      |              | p.3        | Modification of note 2 in 1.1 Features                                                                                                                                                                                                                 |
|      |              | p.4        | Modification of Figure 1-1 Part Number, Memory Size, and Package of RL78/I1C                                                                                                                                                                           |
|      |              | p.4        | Modification of Table 1-1 List of Ordering Part Numbers                                                                                                                                                                                                |
|      |              | p.12       | Deletion of note 1 in the "100-pin" column in 1.6 Outline of Functions                                                                                                                                                                                 |
|      |              | p.13, 14   | Modification of 1.6 Outline of Functions                                                                                                                                                                                                               |
|      |              | p.78       | Modification of 2.7.3 VBAT pin voltage detection characteristics                                                                                                                                                                                       |
|      |              | p.79       | Modification of 2.7.4 VRTC pin voltage detection characteristics                                                                                                                                                                                       |
|      |              | p.82       | Deletion of note 2 for $V_{L1}$ in 2.8.2 Internal voltage boosting method, (1) 1/3 bias method                                                                                                                                                         |
|      |              | p.83       | Deletion of note 2 for $V_{L1}$ in 2.8.2 Internal voltage boosting method, (2) 1/4 bias method                                                                                                                                                         |
| 2.11 | Nov 30, 2022 | Throughout | The module name for CSI was changed to simplified SPI.                                                                                                                                                                                                 |
|      |              |            | "Wait" was modified to "clock stretch"                                                                                                                                                                                                                 |
|      |              | p.4        | Modification of Figure 1-1. Part Number, Memory Size, and Package of RL78/I1C                                                                                                                                                                          |
|      |              | p.5        | Modification of Table 1-1. List of Ordering Part Numbers                                                                                                                                                                                               |
|      |              | p.88       | Modification of package drawing in 3.1 64-pin Products (PLQP0064KB-C)                                                                                                                                                                                  |
|      |              | p.89       | Addition of package drawing in 3.1 64-pin Products (PLQP0064KL-A)                                                                                                                                                                                      |
|      |              | p.90       | Modification of package drawing in 3.2 80-pin Products (PLQP0080KB-B                                                                                                                                                                                   |
|      |              | p.91       | Addition of package drawing in 3.2 80-pin Products (PLQP0080KJ-A)                                                                                                                                                                                      |
|      |              | p.92       | Modification of package drawing in 3.3 100-pin Products (PLQP0100KB-B)                                                                                                                                                                                 |
|      |              | p.93       | Addition of package drawing in 3.3 100-pin Products (PLQP0100KP-A)                                                                                                                                                                                     |
| 2.20 | Jul 20, 2023 | p.30       | Modification of Note 1 and 4 in 2.3.2 Supply current characteristics                                                                                                                                                                                   |
|      |              | p.31       | Modification of Note 9 to Note 5 in 2.3.2 Supply current characteristics                                                                                                                                                                               |
|      |              | p.32       | Modification of Note 5 to Note 6 in 2.3.2 Supply current characteristics                                                                                                                                                                               |
|      |              |            | Deletion of Note 6 in 2.3.2 Supply current characteristics                                                                                                                                                                                             |
|      |              | p.33       | Modification of Note 1, 5 and 6 in 2.3.2 Supply current characteristics                                                                                                                                                                                |

The mark "<R>" shows major revised points. The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

All trademarks and registered trademarks are the property of their respective owners.

EEPROM is a trademark of Renesas Electronics Corporation.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Precaution against Electrostatic Discharge (ESD)
  - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
- 2. Processing at power-on
  - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
- 3. Input of signal during power-off state
  - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
- 4. Handling of unused pins
  - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.
- 5. Clock signals
  - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses
  - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
- 8. Differences between products
  - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Renesas Electronics:

```
        R5F11TLGDFB#35
        R5F11TLGDFB#55
        R5F10NPJDFB#35
        R5F10NPJDFB#35
        R5F11TLEDFB#35

        R5F11TLEDFB#55
        R5F10NMGDFB#35
        R5F10NMGDFB#35
        R5F10NMJDFB#35
        R5F10NMJDFB#35
        R5F10NMJDFB#35
        R5F10NLGDFB#35
        R5F10NLGDFB#35
        R5F10NLGDFB#35
        R5F10NLGDFB#35
        R5F10NLGDFB#35
        R5F10NMEDFB#35
        R5F11TLEDFB#10
        R5F11TLGDFB#10
        R5F11TLGDFB#10
        R5F11TLGDFB#10
        R5F10NMJDFB#10
        R5F10NMGDFB#10
        R5F10NMGDFB#15
        R5F10NMGDFB#15
        R5F10NMGDFB#15
        R5F10NMGDFB#15
        R5F10NPJDFB#15
        R5F10NPJDFB#15
        R5F10NPJDFB#15
        R5F10NPJDFB#15
        R5F10NPJDFB#16
        R5F10NPJDFB#16
        R5F10NPLDFB#10
        R5F10NPLDFB#10
```