

# CMOS ASYNCHRONOUS FIFO 256 x 9, 512 x 9 and 1,024 x 9

IDT7200L IDT7201LA IDT7202LA

## LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018

#### **FEATURES:**

- · First-In/First-Out dual-port memory
- 256 x 9 organization (IDT7200)
- 512 x 9 organization (IDT7201)
- 1,024 x 9 organization (IDT7202)
- Low power consumption
  - Active: 440mW (max.)
  - -Power-down: 28mW (max.)
- Ultra high speed—12ns access time
- Asynchronous and simultaneous read and write
- · Fully expandable by both word depth and/or bit width
- 720x family is pin and functionally compatible from 256 x 9 to 64k x 9
- Status Flags: Empty, Half-Full, Full
- Auto-retransmit capability
- High-performance CEMOS™ technology
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing #5962-87531, 5962-89666, 5962-89863 and 5962-89536 are listed on this function
- Dual versions available in the TSSOP package. For more information, see IDT7280/7281/7282 data sheet

 $IDT7280 = 2 \times IDT7200$ 

 $IDT7281 = 2 \times IDT7201$ 

 $IDT7282 = 2 \times IDT7202$ 

- Industrial temperature range (-40°C to +85°C) is available (plastic packages only)
- Green parts available, see ordering information

#### **DESCRIPTION:**

The IDT7200/7201/7202 are dual-port memories that load and empty data on a first-in/first-out basis. The devices use Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the devices through the use of the Write  $(\overline{W})$  and Read  $(\overline{R})$  pins.

The devices utilize a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a Retransmit ( $\overline{RT}$ ) capability that allows for reset of the read pointer to its initial position when  $\overline{RT}$  is pulsed LOW to allow for retransmission from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

These FIFOs are fabricated using high-speed CMOS technology. They are designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications. Military grade product is manufactured in compliance with MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.

COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES

NOVEMBER 2017

DSC-2679/15

## PIN CONFIGURATIONS



|                       | Reference  | Order |
|-----------------------|------------|-------|
| Package Type          | Identifier | Code  |
| PLASTIC DIP(1)        | P28-1      | P     |
| PLASTIC THIN DIP      | P28-2      | TP    |
| CERDIP <sup>(1)</sup> | D28-1      | D     |
| THIN CERDIP           | D28-3      | TD    |
| SOIC                  | SO28-3     | SO.   |

TOP VIEW

#### **INDEX** 1 32 31 30 4 3 2 29 D<sub>6</sub> $D_2$ D<sub>1</sub> 6 28 D<sub>7</sub> D<sub>0</sub> 27 NC $\overline{XI}$ 26 FL/RT FF $\overline{\mathsf{RS}}$ 9 25 **EF** Q<sub>0</sub> 10 24 23 XO/HF Q1 11 12 NC 22 Q7 Q2 13 21 Q<sub>6</sub> 14 15 16 17 18 19 20 S S S N 2679 drw 02b

| Package Type       | Reference<br>Identifier | Order<br>Code |
|--------------------|-------------------------|---------------|
| LCC <sup>(1)</sup> | L32- 1                  | L             |
| PLCC               | J32-1                   | J             |

TOP VIEW

## NOTE:

1. The 600-mil-wide DIP (P28-1 and D28-1) and LCC are not available for the IDT7200.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Rating                                     | Com'l & Ind'l | Mil.         | Unit |
|--------|--------------------------------------------|---------------|--------------|------|
| VTERM  | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0  | -0.5 to +7.0 | V    |
| Tstg   | Storage<br>Temperature                     | -55 to +125   | -65 to +155  | °C   |
| Іоит   | DC Output<br>Current                       | -50 to +50    | -50 to +50   | mA   |

#### NOTE:

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation of
the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.

# RECOMMENDED DC OPERATING CONDITIONS

| Symbol             | Parameter                        | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------------|------|------|------|------|
| Vcc                | Supply Voltage                   | 4.5  | 5.0  | 5.5  | V    |
|                    | Commercial/Industrial/Military   |      |      |      |      |
| GND                | Supply Voltage                   | 0    | 0    | 0    | ٧    |
| VIH <sup>(1)</sup> | Input High Voltage Com'l/Ind'l   | 2.0  | _    | _    | V    |
| VIH <sup>(1)</sup> | Input High Voltage Military      | 2.2  | _    | _    | ٧    |
| VIL <sup>(2)</sup> | Input Low Voltage                |      | _    | 0.8  | V    |
|                    | Commercial/Industrial/Military   |      |      |      |      |
| TA                 | Operating Temperature Commercial | 0    | _    | 70   | °C   |
| TA                 | Operating Temperature Industrial | -40  |      | 85   | °C   |
| TA                 | Operating Temperature Military   | -55  | _    | 125  | °C   |

- 1. For  $\overline{RT}/\overline{RS}/\overline{XI}$  input, VIH = 2.6V (commercial). For  $\overline{RT}/\overline{RS}/\overline{XI}$  input, VIH = 2.8V (military).
- 2. 1.5V undershoots are allowed for 10ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

(Commercial:  $Vcc = 5V \pm 10\%$ ,  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ ; Industrial:  $Vcc = 5V \pm 10\%$ ,  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ ; Military:  $Vcc = 5V \pm 10\%$ ,  $TA = -55^{\circ}C$  to  $+125^{\circ}C$ )

|                         |                                                                                               | IDT7200L<br>IDT7201LA<br>IDT7202LA<br>Com'l & Ind'l <sup>(1)</sup><br>ta = 12, 15, 20, 25, 35, 50 ns |      | IDT7200L<br>IDT7201LA<br>IDT7202LA<br>Military <sup>(2)</sup><br>tA = 20, 30, 50, 80 ns |      |      |
|-------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------|------|------|
| Symbol                  | Parameter                                                                                     | Min.                                                                                                 | Max. | Min.                                                                                    | Max. | Unit |
| ILI <sup>(3)</sup>      | Input Leakage Current (Any Input)                                                             | <b>-</b> 1                                                                                           | 1    | -10                                                                                     | 10   | μΑ   |
| ILO <sup>(4)</sup>      | Output Leakage Current                                                                        | -10                                                                                                  | 10   | -10                                                                                     | 10   | μA   |
| Vон                     | Output Logic "1" Voltage Iон = -2mA                                                           | 2.4                                                                                                  | _    | 2.4                                                                                     |      | V    |
| Vol                     | Output Logic "0" Voltage IoL = 8mA                                                            | _                                                                                                    | 0.4  | _                                                                                       | 0.4  | V    |
| ICC1 <sup>(5,6,7)</sup> | Active Power Supply Current                                                                   | _                                                                                                    | 80   | _                                                                                       | 100  | mA   |
| ICC2 <sup>(5,8)</sup>   | Standby Current ( $\overline{R}=\overline{W}=\overline{RS}=\overline{FL}/\overline{RT}=VIH$ ) | _                                                                                                    | 5    | _                                                                                       | 15   | mA   |

#### NOTES:

- 1. Industrial temperature range product for the 15ns and 25 ns speed grades are available as a standard device.
- 2. Military speed grades of 50ns and 80ns are only available for the IDT7201LA.
- 3. Measurements with  $0.4 \le VIN \le VCC$ .
- 4.  $\overline{R} \ge V_{IH}$ ,  $0.4 \le V_{OUT} \le V_{CC}$ .
- 5. Tested with outputs open (Iout = 0).
- 6. Tested at f = 20 MHz.
- 7. Typical lcc1 = 15 + 2\*fs + 0.02\*CL\*fs (in mA) with Vcc = 5V, TA = 25°C, fs = WCLK frequency = RCLK frequency (in MHz, using TTL levels), data switching at fs/2, CL = capacitive load (in pF).
- 8. All Inputs = Vcc 0.2V or GND + 0.2V.

## CAPACITANCE (TA = +25°C, f = 1.0 MHz)

| Symbol | Parameter          | Condition | Max. | Unit |
|--------|--------------------|-----------|------|------|
| CIN    | Input Capacitance  | VIN = 0V  | 8    | pF   |
| Соит   | Output Capacitance | Vout = 0V | 8    | pF   |

#### NOTE:

1. Characterized values, not currently tested.

## AC TEST CONDITIONS

| 710 IEST CONDITIONS           | <u></u>      |
|-------------------------------|--------------|
| Input Pulse Levels            | GND to 3.0V  |
| Input Rise/Fall Times         | 5ns          |
| Input Timing Reference Levels | 1.5V         |
| Output Reference Levels       | 1.5V         |
| Output Load                   | See Figure 1 |



or equivalent circuit

\* Figure 1. Output Load

\* Includes scope and jig capacitances.

## AC ELECTRICAL CHARACTERISTICS(1)

(Commercial:  $Vcc = 5V \pm 10\%$ ,  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ ; Industrial:  $Vcc = 5V \pm 10\%$ ,  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ ; Military:  $Vcc = 5V \pm 10\%$ ,  $TA = -55^{\circ}C$  to  $+125^{\circ}C$ )

|             |                                                        | Comi           | Commercial                               |      | Com'l & Ind'l <sup>(2)</sup>             |      | & Mil.                     | Com'l & Ind'l <sup>(2)</sup> |                            |      |
|-------------|--------------------------------------------------------|----------------|------------------------------------------|------|------------------------------------------|------|----------------------------|------------------------------|----------------------------|------|
|             |                                                        |                | IDT7200L12<br>IDT7201LA12<br>IDT7202LA12 |      | IDT7200L15<br>IDT7201LA15<br>IDT7202LA15 |      | 200L20<br>01LA20<br>02LA20 | IDT720                       | 200L25<br>01LA25<br>02LA25 |      |
| Symbol      | Parameter                                              | Min.           | Max.                                     | Min. | Max.                                     | Min. | Max.                       | Min.                         | Max.                       | Unit |
| ts          | ShiftFrequency                                         | _              | 50                                       | _    | 40                                       | _    | 33.3                       | _                            | 28.5                       | MHz  |
| trc         | Read Cycle Time                                        | 20             | _                                        | 25   | _                                        | 30   | _                          | 35                           | _                          | ns   |
| <b>t</b> A  | Access Time                                            | -              | 12                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| <b>t</b> RR | Read Recovery Time                                     | 8              | _                                        | 10   | _                                        | 10   | _                          | 10                           | _                          | ns   |
| trpw        | Read Pulse Width <sup>(3)</sup>                        | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | _                          | ns   |
| trlz        | Read Pulse Low to Data Bus at Low Z <sup>(4)</sup>     | 3              | _                                        | 3    | _                                        | 3    | _                          | 3                            | _                          | ns   |
| twLz        | Write Pulse High to Data Bus at Low Z <sup>(4,5)</sup> | 5              | _                                        | 5    | _                                        | 5    | _                          | 5                            | _                          | ns   |
| tov         | Data Valid from Read Pulse High                        | 5              | _                                        | 5    | _                                        | 5    | _                          | 5                            | _                          | ns   |
| trhz        | Read Pulse High to Data Bus at High Z <sup>(4)</sup>   | <u> </u>       | 12                                       | _    | 15                                       | _    | 15                         | _                            | 18                         | ns   |
| twc         | Write Cycle Time                                       | 20             | _                                        | 25   | _                                        | 30   |                            | 35                           |                            | ns   |
| twpw        | Write Pulse Width <sup>(3)</sup>                       | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | _                          | ns   |
| twr         | Write Recovery Time                                    | 8              | _                                        | 10   | _                                        | 10   | _                          | 10                           | _                          | ns   |
| tos         | Data Set-up Time                                       | 9              | _                                        | 11   | _                                        | 12   | _                          | 15                           | _                          | ns   |
| tDH .       | Data Hold Time                                         | 0              | _                                        | 0    | _                                        | 0    | _                          | 0                            | _                          | ns   |
| trsc        | Reset Cycle Time                                       | 20             | _                                        | 25   | _                                        | 30   | _                          | 35                           | _                          | ns   |
| trs         | Reset Pulse Width <sup>(3)</sup>                       | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | _                          | ns   |
| trss        | Reset Set-up Time <sup>(4)</sup>                       | 12             | <u> </u>                                 | 15   | _                                        | 20   |                            | 25                           | _                          | ns   |
| trsr        | Reset Recovery Time                                    | 8              | _                                        | 10   | _                                        | 10   | _                          | 10                           | _                          | ns   |
| trtc        | Retransmit Cycle Time                                  | 20             | _                                        | 25   |                                          | 30   | _                          | 35                           |                            | ns   |
| trt         | Retransmit Pulse Width <sup>(3)</sup>                  | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | _                          | ns   |
| trts        | Retransmit Set-up Time <sup>(4)</sup>                  | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | _                          | ns   |
| trtr        | Retransmit Recovery Time                               | 8              | _                                        | 10   | _                                        | 10   | _                          | 10                           | _                          | ns   |
| tefl        | Reset to Empty Flag Low                                | 1 –            | 12                                       | _    | 25                                       | _    | 30                         | _                            | 35                         | ns   |
| theh,eeh    | Reset to Half-Full and Full Flag High                  | <u> </u>       | 17                                       | _    | 25                                       | _    | 30                         | _                            | 35                         | ns   |
| trtf        | Retransmit Low to Flags Valid                          | <u> </u>       | 20                                       | _    | 25                                       | _    | 30                         | _                            | 35                         | ns   |
| tref        | Read Low to Empty Flag Low                             | <u> </u>       | 12                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| trff        | Read High to Full Flag High                            | <u> </u>       | 14                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| trpe        | Read Pulse Width after EF High                         | 12             | <u> </u>                                 | 15   |                                          | 20   | _                          | 25                           | _                          | ns   |
| twer        | Write High to Empty Flag High                          | <u> </u>       | 12                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| twff        | Write Low to Full Flag Low                             | <del>  _</del> | 14                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| twhF        | Write Low to Half-Full Flag Low                        | <del>  _</del> | 17                                       | _    | 25                                       | _    | 30                         | _                            | 35                         | ns   |
| trhf        | Read High to Half-Full Flag High                       | <del> </del>   | 17                                       | _    | 25                                       | _    | 30                         | _                            | 35                         | ns   |
| twpf        | Write Pulse Width after FF High                        | 12             | _                                        | 15   | _                                        | 20   | _                          | 25                           | <u> </u>                   | ns   |
| txol        | Read/Write to XO Low                                   | <del>  -</del> | 12                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| tхон        | Read/Write to XO High                                  | <u> </u>       | 12                                       | _    | 15                                       | _    | 20                         | _                            | 25                         | ns   |
| txı         | XI Pulse Width <sup>(3)</sup>                          | 12             | _                                        | 15   | _                                        | 20   |                            | 25                           |                            | ns   |
| txir        | XI Recovery Time                                       | 8              | _                                        | 10   | _                                        | 10   | _                          | 10                           | _                          | ns   |
| txis        | XI Set-up Time                                         | 8              | _                                        | 10   | _                                        | 10   |                            | 10                           | _                          | ns   |

- 1. Timings referenced as in AC Test Conditions.
- 2. Industrial temperature range product for 15ns and 25ns speed grades are available as a standard device.
- 3. Pulse widths less than minimum value are not allowed.
- 4. Values guaranteed by design, not currently tested.
- 5. Only applies to read data flow-through mode

# AC ELECTRICAL CHARACTERISTICS(1) (Continued)

(Commercial:  $VCC = 5V \pm 10\%$ ,  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ ; Industrial:  $VCC = 5V \pm 10\%$ ,  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ ; Military:  $VCC = 5V \pm 10\%$ ,  $TA = -55^{\circ}C$  to  $+125^{\circ}C$ )

|          |                                                        |       | itary      | Commercial |        | Com'l | & Mil. <sup>(2)</sup> | Milita | ary <sup>(2)</sup> | Т    |
|----------|--------------------------------------------------------|-------|------------|------------|--------|-------|-----------------------|--------|--------------------|------|
|          |                                                        | IDT72 | IDT7200L30 |            | IDT720 | 1LA80 |                       |        |                    |      |
| Symbol   | Parameter                                              | Min.  | Max.       | Min.       | Max.   | Min.  | Max.                  | Min.   | Max.               | Unit |
| ts       | ShiftFrequency                                         |       | 25         |            | 22.2   | _     | 15                    | _      | 10                 | MHz  |
| trc      | Read Cycle Time                                        | 40    |            | 45         | _      | 65    | _                     | 100    |                    | ns   |
| tA       | Access Time                                            |       | 30         |            | 35     |       | 50                    |        | 80                 | ns   |
| trr      | Read Recovery Time                                     | 10    | _          | 10         | _      | 15    |                       | 20     |                    | ns   |
| trpw     | Read Pulse Width <sup>(3)</sup>                        | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| trlz     | Read Pulse Low to Data Bus at Low Z <sup>(4)</sup>     | 3     | _          | 3          | _      | 3     | _                     | 3      | _                  | ns   |
| twLz     | Write Pulse High to Data Bus at Low Z <sup>(4,5)</sup> | 5     | _          | 5          | _      | 5     | _                     | 5      | _                  | ns   |
| tov      | Data Valid from Read Pulse High                        | 5     | _          | 5          | _      | 5     | _                     | 5      | _                  | ns   |
| trhz     | Read Pulse High to Data Bus at High Z <sup>(4)</sup>   | _     | 20         | _          | 20     | _     | 30                    | _      | 30                 | ns   |
| twc      | Write Cycle Time                                       | 40    | _          | 45         | _      | 65    | _                     | 100    | _                  | ns   |
| twpw     | Write Pulse Width <sup>(3)</sup>                       | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| twr      | Write Recovery Time                                    | 10    | _          | 10         | _      | 15    | _                     | 20     | _                  | ns   |
| tos      | Data Set-up Time                                       | 18    | _          | 18         | _      | 30    | _                     | 40     | _                  | ns   |
| tDH .    | Data Hold Time                                         | 0     | _          | 0          | _      | 5     | _                     | 10     | _                  | ns   |
| trsc     | Reset Cycle Time                                       | 40    | _          | 45         | _      | 65    | _                     | 100    | _                  | ns   |
| trs      | Reset Pulse Width <sup>(3)</sup>                       | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| trss     | Reset Set-up Time <sup>(4)</sup>                       | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| trsr     | Reset Recovery Time                                    | 10    | _          | 10         | _      | 15    | _                     | 20     | _                  | ns   |
| trtc     | Retransmit Cycle Time                                  | 40    | _          | 45         | _      | 65    | _                     | 100    | _                  | ns   |
| trt      | Retransmit Pulse Width <sup>(3)</sup>                  | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| trts     | Retransmit Set-up Time <sup>(4)</sup>                  | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| trtr     | Retransmit Recovery Time                               | 10    | _          | 10         | _      | 15    | _                     | 20     | _                  | ns   |
| tefl     | Reset to Empty Flag Low                                | _     | 40         | _          | 45     | _     | 65                    | _      | 100                | ns   |
| theh,eeh | Reset to Half-Full and Full Flag High                  | _     | 40         | _          | 45     | _     | 65                    | _      | 100                | ns   |
| trtf     | Retransmit Low to Flags Valid                          | _     | 40         | _          | 45     | _     | 65                    | _      | 100                | ns   |
| tref     | Read Low to Empty Flag Low                             |       | 30         | _          | 30     | _     | 45                    | _      | 60                 | ns   |
| trff     | Read High to Full Flag High                            | _     | 30         | _          | 30     | _     | 45                    | _      | 60                 | ns   |
| trpe     | Read Pulse Width after EF High                         | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| twer     | Write High to Empty Flag High                          | _     | 30         | _          | 30     | _     | 45                    | _      | 60                 | ns   |
| twff     | Write Low to Full Flag Low                             | _     | 30         | _          | 30     | _     | 45                    | _      | 60                 | ns   |
| twhF     | Write Low to Half-Full Flag Low                        | _     | 40         | _          | 45     | _     | 65                    | _      | 100                | ns   |
| trhf     | Read High to Half-Full Flag High                       | _     | 40         | _          | 45     | _     | 65                    | _      | 100                | ns   |
| twpf     | Write Pulse Width after FF High                        | 30    | _          | 35         | _      | 50    | _                     | 80     | _                  | ns   |
| txol     | Read/Write to XO Low                                   |       | 30         | _          | 35     | _     | 50                    | _      | 80                 | ns   |
| tхон     | Read/Write to XO High                                  |       | 30         | _          | 35     | _     | 50                    | _      | 80                 | ns   |
| txı      | XI Pulse Width <sup>(3)</sup>                          | 30    | _          | 35         | _      | 50    |                       | 80     |                    | ns   |
| txir     | XI Recovery Time                                       | 10    | _          | 10         | _      | 10    | _                     | 10     |                    | ns   |
| txis     | XI Set-up Time                                         | 10    | _          | 10         | _      | 15    | _                     | 15     | _                  | ns   |

- 1. Timings referenced as in AC Test Conditions
- 2. Military speed grades of 50ns and 80ns are only available for IDT7201LA.
- 3. Pulse widths less than minimum value are not allowed.
- 4. Values guaranteed by design, not currently tested.
- 5. Only applies to read data flow-through mode.

## SIGNAL DESCRIPTIONS

#### **INPUTS:**

DATA IN (Do - D8)

Data inputs for 9-bit wide data.

#### **CONTROLS:**

#### RESET (RS)

Reset is accomplished whenever the Reset ( $\overline{RS}$ ) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) inputs must be in the HIGH state during the window shown in Figure 2, (i.e., trss before the rising edge of  $\overline{RS}$ ) and should not change until trsr after the rising edge of  $\overline{RS}$ . Half-Full Flag ( $\overline{HF}$ ) will be reset to HIGH after Reset ( $\overline{RS}$ ).

## WRITE ENABLE (W)

A write cycle is initiated on the falling edge of this input if the Full Flag  $(\overline{FF})$  is not set. Data set-up and hold times must be adhered to with respect to the rising edge of the Write Enable  $(\overline{W})$ . Data is stored in the RAM array sequentially and independently of any on-going read operation.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\text{HF}}$ ) will be set to LOW and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\text{HF}}$ ) is then reset by the rising edge of the read operation.

To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go LOW, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag ( $\overline{FF}$ ) will go HIGH after tRFF, allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from  $\overline{W}$ , so external changes in  $\overline{W}$  will not affect the FIFO when it is full.

#### READ ENABLE (R)

Aread cycle is initiated on the falling edge of the Read Enable  $(\overline{R})$  provided the Empty Flag  $(\overline{EF})$  is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operations. After Read Enable  $(\overline{R})$  goes HIGH, the Data Outputs (Qo-Q8) will return to a high impedance condition until the next Read operation. When all data has been read from the FIFO, the Empty Flag  $(\overline{EF})$  will go LOW, allowing the "final" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the Empty Flag  $(\overline{EF})$  will go HIGH after twef and a valid Read can then begin. When the FIFO is empty, the internal read pointer is blocked from  $\overline{R}$  so external changes in  $\overline{R}$  will not affect the FIFO when it is empty.

## FIRST LOAD/RETRANSMIT (FL/RT)

This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single

Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In  $(\overline{XI})$ .

The IDT7200/7201A/7202A can be made to retransmit data when the Retransmit Enable control ( $\overline{RT}$ ) input is pulsed LOW. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{W}$ ) must be in the HIGH state during retransmit. This feature is useful when less than 256/512/1,024 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag ( $\overline{HF}$ ), depending on the relative locations of the read and write pointers.

## EXPANSION IN (XI)

This input is a dual-purpose pin. Expansion In  $(\overline{XI})$  is grounded to indicate an operation in the single device mode. Expansion In  $(\overline{XI})$  is connected to Expansion Out  $(\overline{XO})$  of the previous device in the Depth Expansion or Daisy Chain Mode.

## **OUTPUTS:**

### FULL FLAG (FF)

The Full Flag ( $\overline{\text{FF}}$ ) will go LOW, inhibiting further write operation, when the write pointer is one location less than the read pointer, indicating that the device is full. If the read pointer is not moved after Reset ( $\overline{\text{RS}}$ ), the Full-Flag ( $\overline{\text{FF}}$ ) will go LOW after 256 writes for IDT7200, 512 writes for the IDT7201A and 1.024 writes for the IDT7202A.

## EMPTY FLAG (EF)

The Empty Flag  $(\overline{\text{EF}})$  will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that the device is empty.

#### EXPANSION OUT/HALF-FULL FLAG (XO/HF)

This is a dual-purpose output. In the single device mode, when Expansion In  $(\overline{XI})$  is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\text{HF}}$ ) will be set LOW and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\text{HF}}$ ) is then reset by using rising edge of the read operation.

In the Depth Expansion Mode, Expansion In  $(\overline{XI})$  is connected to Expansion Out  $(\overline{XO})$  of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

#### DATA OUTPUTS (Q0 - Q8)

Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read  $(\overline{R})$  is in a HIGH state.



- 1. EF, FF, HF may change status during Reset, but flags will be valid at trsc.
- 2.  $\overline{W}$  and  $\overline{R} = V_{IH}$  around the rising edge of  $\overline{RS}$ .

Figure 2. Reset



Figure 3. Asynchronous Write and Read Operation



Figure 4. Full Flag From Last Write to First Read



Figure 5. Empty Flag From Last Read to First Write



Figure 6. Retransmit



Figure 7. Minimum Timing for an Empty Flag Coincident Read Pulse



Figure 8. Minimum Timing for a Full Flag Coincident Write Pulse



Figure 9. Half-Full Flag Timing



Figure 10. Expansion Out



Figure 11. Expansion In

#### **OPERATING MODES:**

Care must be taken to assure that the appropriate flag is monitored by each system (i.e.  $\overline{FF}$  is monitored on the device where  $\overline{W}$  is used;  $\overline{EF}$  is monitored on the device where  $\overline{R}$  is used). For additional information, refer to Tech Note 8: Operating FIFOs on Full and Empty Boundary Conditions and Tech Note 6: Designing with FIFOs.

### SINGLE DEVICE MODE

A single IDT7200/7201A/7202A may be used when the application requirements are for 256/512/1,024 words or less. These devices are in a Single Device Configuration when the Expansion In  $(\overline{XI})$  control input is grounded (see Figure 12).

#### **DEPTH EXPANSION**

The IDT7200/7201A/7202A can easily be adapted to applications when the requirements are for greater than 256/512/1,024 words. Figure 14 demonstrates Depth Expansion using three IDT7200/7201A/7202As. Any

depth can be attained by adding additional IDT7200/7201A/7202As. These FIFOs operate in the Depth Expansion mode when the following conditions are met:

- 1. The first device must be designated by grounding the First Load (FL) control input.
- 2. All other devices must have FL in the HIGH state.
- 3. The Expansion Out  $(\overline{XO})$  pin of each device must be tied to the Expansion In  $(\overline{XI})$  pin of the next device. See Figure 14.
- 4. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the ORing of all EFs and ORing of all FFs (i.e. all must be set to generate the correct composite FF or EF). See Figure 14.
- 5. The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion Mode.

For additional information, refer to Tech Note 9: Cascading FIFOs or FIFO Modules.

#### **USAGE MODES:**

#### WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags (EF, FF and HF) can be detected from any one device. Figure 13 demonstrates an 18-bit word width by using two IDT7200/7201A/7202As. Any word width can be attained by adding additional IDT7200/7201A/7202As (Figure 13).

#### **BIDIRECTIONAL OPERATION**

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing IDT7200/7201A/7202As as shown in Figure 16. Both Depth Expansion and Width Expansion may be used in this mode.

#### DATA FLOW-THROUGH

Two types of flow-through modes are permitted, a read flow-through and write flow-through mode. For the read flow-through mode (Figure 17),

the FIFO permits a reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in (twef+ta) ns after the rising edge of  $\overline{W}$ , called the first write edge, and it remains on the bus until the  $\overline{R}$  line is raised from LOW-to-HIGH, after which the bus would go into a three-state mode after trazens. The  $\overline{EF}$  line would have a pulse showing temporary deassertion and then would be asserted.

In the write flow-through mode (Figure 18), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The  $\overline{\mathbb{R}}$  line causes the  $\overline{\mathbb{FF}}$  to be deasserted but the  $\overline{\mathbb{W}}$  line being LOW causes it to be asserted again in anticipation of a new data word. On the rising edge of  $\overline{\mathbb{W}}$ , the new word is loaded in the FIFO. The  $\overline{\mathbb{W}}$  line must be toggled when  $\overline{\mathbb{FF}}$  is not asserted to write new data in the FIFO and to increment the write pointer.

#### COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 15).



Figure 12. Block Diagram of Single 256 x 9, 512 x 9, 1,024 x 9 FIFO



Figure 13. Block Diagram of 256 x 18, 512 x 18, 1,024 x 18 FIFO Memory Used in Width Expansion Mode

## TABLE 1 — RESET AND RETRANSMIT

Single Device Configuration/Width Expansion Mode

|            |    | Inputs |    | Interna                  | Outputs                  |    |    |    |
|------------|----|--------|----|--------------------------|--------------------------|----|----|----|
| Mode       | RS | RT     | Χī | Read Pointer             | Write Pointer            | ĒĒ | FF | HF |
| Reset      | 0  | Χ      | 0  | Location Zero            | LocationZero             | 0  | 1  | 1  |
| Retransmit | 1  | 0      | 0  | Location Zero            | Unchanged                | Χ  | Χ  | Χ  |
| Read/Write | 1  | 1      | 0  | Increment <sup>(1)</sup> | Increment <sup>(1)</sup> | Х  | Χ  | Χ  |

#### NOTE:

# TABLE 2 — RESET AND FIRST LOAD TRUTH TABLE

Depth Expansion/Compound Expansion Mode

|                         |    | Inputs |     | Interna       | I Status      | Outputs |    |  |
|-------------------------|----|--------|-----|---------------|---------------|---------|----|--|
| Mode                    | RS | FL     | Χī  | Read Pointer  | Write Pointer | ĒĒ      | FF |  |
| Reset First Device      | 0  | 0      | (1) | Location Zero | LocationZero  | 0       | 1  |  |
| Reset All Other Devices | 0  | 1      | (1) | Location Zero | Location Zero | 0       | 1  |  |
| Read/Write              | 1  | Χ      | (1) | Χ             | Χ             | Χ       | Х  |  |

#### NOTF.

1.  $\overline{XI}$  is connected to  $\overline{XO}$  of previous device. See Figure 14.  $\overline{RS}$  = Reset Input,  $\overline{FL/RT}$  = First Load/Retransmit,  $\overline{EF}$  = Empty Flag Output,  $\overline{FF}$  = Full Flag Output,  $\overline{XI}$  = Expansion Input,  $\overline{HF}$  = Half-Full Flag Output



Figure 14. Block Diagram of 768 x 9, 1,536 x 9, 3,072 x 9 FIFO Memory (Depth Expansion)

<sup>1.</sup> Pointer will increment if flag is HIGH.



- 1. For depth expansion block see section on Depth Expansion and Figure 14.
- 2. For Flag detection see section on Width Expansion and Figure 13.

Figure 15. Compound FIFO Expansion



Figure 16. Bidirectional FIFO Mode



Figure 17. Read Data Flow-Through Mode



Figure 18. Write Data Flow-Through Mode

## ORDERING INFORMATION



NOTES:

2679 drw 21

- 1. Industrial temperature range product is available for the 15ns and 25ns as a standard product.
- 2. "A" to be included for IDT7201 and IDT7202 ordering part number.
- Green parts are available. For specific speeds and packages contact your local sales office.
   LEAD FINISH (SnPb) parts are in EOL process. Product Discontinuation Notice PDN# SP-17-02
- 4. For "P", Plastic Dip, when ordering green package, the suffix is "PDG".

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Renesas Electronics:

7200L20J8 7200L25TPI 7200L25SOI 7201LA25JI 7202LA25TP 7201LA25PI 7202LA25PI 7201LA25TP
7202LA25JI 7202LA20DB 7202LA20SO 7201LA20SO 7201LA20TP 7202LA20TP 7201LA20LB 7201LA20DB
7202LA20LB 7202LA15TPI 7201LA15TPI 5962-8953606XA 5962-8953606YA 5962-8953606UA 7201LA15SOI
7202LA15SOI 5962-8953605XA 5962-8953605UA 5962-8953605YA 7201LA15JGI 7202LA15JGI 7202LA30LB8
7201LA30LB8 7201LA25SO 7202LA25SO 7202LA20TDB 7201LA20TDB 7201LA25SOI8 7202LA25SOI8
7202LA15SOGI8 7200L15JI8 7200L15SO8 7201LA80TDB 7202LA50JB 7201LA50JB 7200L50SO8 7200L25SO
7201LA15SOI8 7200L25JI 7200L25TP 7202LA15SOI8 7200L35JB 7201LA15JB 7202LA15JB 7200L25SO
7201LA15SOI8 7200L25JI 7200L25TP 7202LA15SOI8 7200L35JB 7201LA35JB 7201LA80DB 5962-8753103TA
7200L20SO 7200L25SOI8 7200L12JG8 7200L12SO8 7202LA35JB 7201LA35JB 7201LA80DB 5962-8753103TA
7202LA15SOI 7200L25JB 7200L12SOB 7201LA12SOB 5962-8753102XA 5962-8753102TA 7201LA12JG8 7202LA12JG8
7200L15SOI 7200L25JB 7200L12SOGB 7200L35SOB 7200L25JIB 7201LA25TPI 7200L20J
7200L25J 7200L15SO 7200L15JI 7200L15TP 7202LA12SOG 7201LA12SOG 7200L12J 7200L12SO 7200L12TP
7200L12JG 7200L15J 7200L15JI 7200L35TP 7200L35SO 7202LA12SOG 7201LA12SOG 7200L12SO 7200L12TP