

# Low Phase Noise, 1-to-12, 3.3V, 2.5V LVPECL Output Fanout Buffer

**DATASHEET** 

#### **Description**

The 8SLVP1212 is a high-performance, 12 output differential LVPECL fanout buffer. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. The 8SLVP1212 is characterized to operate from a 3.3V and 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8SLVP1212 ideal for those clock distribution applications demanding well-defined performance and repeatability. Two selectable differential inputs and twelve low skew outputs are available. The integrated bias voltage generators enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low additive phase noise.

# **Block Diagram**



#### **Features**

- Twelve low skew, low additive jitter LVPECL outputs
- · Two selectable, differential clock inputs
- Differential pairs can accept the following differential input levels: LVDS, LVPECL, CML
- Maximum input clock frequency: 2GHz
- LVCMOS interface levels for the control input (input select)
- Output skew: 33ps (maximum)
- Propagation delay: 550ps (maximum)
- Low additive phase jitter, RMS at f<sub>REF</sub> = 156.25MHz, V<sub>PP</sub> = 1V, 12kHz–20MHz: 60fs (maximum)
- Full 3.3V and 2.5V supply voltage
- Device current consumption (I<sub>EE</sub>): 131mA (maximum)
- Available in Lead-free (RoHS 6), 40-VFQFPN package
- -40°C to +85°C ambient operating temperature
- Differential PCLK0, nPCLK0 and PCLK1, nPCLK1 pairs can also accept single-ended LVCMOS levels. See Applications section Wiring the Differential Input Levels to Accept Single-ended Levels (Figure 1A and Figure 1B)
- Supports PCI Express Gen1-5

# **Pin Assignment**

1



8SLVP1212 40-VFQFPN 6 x 6 x 0.9 mm package body, Top View



**Table 1. Pin Descriptions** 

| Number                  | Name            |        | Туре            | Description                                                                         |
|-------------------------|-----------------|--------|-----------------|-------------------------------------------------------------------------------------|
| 1                       | SEL             | Input  | Pulldown        | Reference select control. See Table 3A for function. LVCMOS/LVTTL interface levels. |
| 2                       | PCLK1           | Input  | Pulldown        | Non-inverting LVPECL differential clock/data input.                                 |
| 3                       | nPCLK1          | Input  | Pulldown/Pullup | Inverting LVPECL differential clock/data input.                                     |
| 4, 10                   | nc              | Unused |                 | Do not connect.                                                                     |
| 5, 6, 11, 20,<br>31, 40 | V <sub>CC</sub> | Power  |                 | Power supply pins.                                                                  |
| 7                       | $V_{REF}$       | Output |                 | Bias voltage reference.                                                             |
| 8                       | nPCLK0          | Input  | Pulldown/Pullup | Inverting LVPECL differential clock/data input.                                     |
| 9                       | PCLK0           | Input  | Pulldown        | Non-inverting LVPECL differential clock/data input.                                 |
| 12, 13                  | Q0, nQ0         | Output |                 | Differential output pair 0. LVPECL interface levels.                                |
| 14, 15                  | Q1, nQ1         | Output |                 | Differential output pair 1. LVPECL interface levels.                                |
| 16, 17                  | Q2, nQ2         | Output |                 | Differential output pair 2. LVPECL interface levels.                                |
| 18, 19                  | Q3, nQ3         | Output |                 | Differential output pair 3. LVPECL interface levels.                                |
| 21, 30                  | $V_{EE}$        | Power  |                 | Negative power supply pins.                                                         |
| 22, 23                  | Q4, nQ4         | Output |                 | Differential output pair 4. LVPECL interface levels.                                |
| 24, 25                  | Q5, nQ5         | Output |                 | Differential output pair 5. LVPECL interface levels.                                |
| 26, 27                  | Q6, nQ6         | Output |                 | Differential output pair 6. LVPECL interface levels.                                |
| 28, 29                  | Q7, nQ7         | Output |                 | Differential output pair 7. LVPECL interface levels.                                |
| 32, 33                  | Q8, nQ8         | Output |                 | Differential output pair 8. LVPECL interface levels.                                |
| 34, 35                  | Q9, nQ9         | Output |                 | Differential output pair 9. LVPECL interface levels.                                |
| 36, 37                  | Q10, nQ10       | Output |                 | Differential output pair 10. LVPECL interface levels.                               |
| 38, 39                  | Q11, nQ11       | Output |                 | Differential output pair 11. LVPECL interface levels.                               |

NOTE: Pulldown and Pullup refers to an internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |

# **Function Table**

#### **Table 3. SEL Input Section Function Table**

| Input       |                                                        |
|-------------|--------------------------------------------------------|
| SEL         | Operation                                              |
| 0 (default) | PCLK0, nPCLK0 is the selected differential clock input |
| 1           | PCLK1, nPCLK1 is the selected differential clock input |

NOTE: SEL is an asynchronous control.



#### **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                              | Rating                          |
|-------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                                   | 4.6V                            |
| Inputs, V <sub>I</sub>                                            | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current | 50mA<br>100mA                   |
| Maximum Junction Temperature, T <sub>J,MAX</sub>                  | 125 °C                          |
| Storage Temperature, T <sub>STG</sub>                             | -65°C to 150°C                  |
| ESD - Human Body Model (NOTE 1)                                   | 2000V                           |
| ESD - Charged Device Model (NOTE 1)                               | 500V                            |

NOTE 1: According to JEDEC/JESD 22-A114/22-C101. ESD ratings are target specifications.

#### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC}$  = 3.3V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions                                        | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|--------------------------------------------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                                                        | 3.135   | 3.3V    | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current |                                                        |         | 110     | 131     | mA    |
| I <sub>CC</sub> | Power Supply Current | Q[0:11] terminated $50\Omega \pm 1\%$ to $V_{CC} - 2V$ |         | 490     | 550     | mA    |

# Table 4B. Power Supply DC Characteristics, $V_{CC}$ = 2.5V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions                                        | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|--------------------------------------------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                                                        | 2.375   | 2.5V    | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current |                                                        |         | 104     | 124     | mA    |
| I <sub>CC</sub> | Power Supply Current | Q[0:11] terminated $50\Omega \pm 1\%$ to $V_{CC} - 2V$ |         | 490     | 550     | mA    |

# Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{CC}$ = 3.3V ± 5% or 2.5V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol          | Parameter                          |     | Test Conditions                                          | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------------------|-----|----------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | V <sub>IH</sub> Input High Voltage |     | V <sub>CC</sub> = 3.465V                                 | 2.2     |         | V <sub>CC</sub> + 0.3 | V     |
| VIH             |                                    |     | V <sub>CC</sub> = 2.625V                                 | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               | Input Low Voltage                  |     | V <sub>CC</sub> = 3.465V                                 | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub> | Input Low Voltage                  |     | V <sub>CC</sub> = 2.625V                                 | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current                 | SEL | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current                  | SEL | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -10     |         |                       | μA    |



Table 4D. LVPECL DC Characteristics,  $V_{CC}$  = 3.3V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol           | Parameter              |                                | Test Conditions                                | Minimum                | Typical                | Maximum                | Units |
|------------------|------------------------|--------------------------------|------------------------------------------------|------------------------|------------------------|------------------------|-------|
| I <sub>IH</sub>  | Input High<br>Current  | PCLK0, nPCLK0<br>PCLK1, nPCLK1 | $V_{CC} = V_{IN} = 3.465V$                     |                        |                        | 150                    | μA    |
|                  | Input Low              | PCLK0, PCLK1                   | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -10                    |                        |                        | μA    |
| IIL              | Current                | nPCLK0, nPCLK1                 | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                   |                        |                        | μA    |
| V <sub>REF</sub> | Reference \ Bias; NOTE | /oltage for Input<br>1         | I <sub>REF</sub> = 2mA                         | V <sub>CC</sub> – 1.6  | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> – 1.1  | V     |
| V <sub>OH</sub>  | Output High            | Voltage; NOTE 2                |                                                | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> - 0.84 | V <sub>CC</sub> - 0.6  | V     |
| V <sub>OL</sub>  | Output Low             | Voltage; NOTE 2                |                                                | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.5  | V <sub>CC</sub> – 1.28 | V     |

NOTE: Input and output parameters vary 1:1 with  $V_{CC}$ .

NOTE 1:  $V_{REF}$  is for 3.3V±5%  $V_{CC}$  only. To obtain a bias voltage for  $V_{CC}$  = 2.5V±5% application, an external voltage supply is recommended.

NOTE 2: Outputs terminated with  $50\Omega$  to  $V_{CC}$  – 2V.

Table 4E. LVPECL DC Characteristics,  $V_{CC}$  = 2.5V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol           | Parameter              |                                | Test Conditions                                | Minimum                | Typical                | Maximum                | Units |
|------------------|------------------------|--------------------------------|------------------------------------------------|------------------------|------------------------|------------------------|-------|
| I <sub>IH</sub>  | Input High<br>Current  | PCLK0, nPCLK0<br>PCLK1, nPCLK1 | V <sub>CC</sub> = V <sub>IN</sub> = 2.625V     |                        |                        | 150                    | μA    |
|                  | Input Low              | PCLK0, PCLK1                   | $V_{CC} = 2.625V, V_{IN} = 0V$                 | -10                    |                        |                        | μΑ    |
| IIL.             | Current                | nPCLK0, nPCLK1                 | V <sub>CC</sub> = 2.625V, V <sub>IN</sub> = 0V | -150                   |                        |                        | μΑ    |
| V <sub>REF</sub> | Reference \ Bias; NOTE | /oltage for Input<br>1         | I <sub>REF</sub> = 2mA                         | V <sub>CC</sub> – 1.6  | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> – 1.1  | V     |
| V <sub>OH</sub>  | Output High            | Voltage; NOTE 2                |                                                | V <sub>CC</sub> - 1.26 | V <sub>CC</sub> - 0.84 | V <sub>CC</sub> - 0.6  | V     |
| V <sub>OL</sub>  | Output Low             | Voltage; NOTE 2                |                                                | V <sub>CC</sub> – 1.7  | V <sub>CC</sub> – 1.47 | V <sub>CC</sub> – 1.28 | V     |

NOTE: Input and output parameters vary 1:1 with  $V_{CC}$ . NOTE 1:  $V_{REF}$  is for 3.3V±5%  $V_{CC}$  only. To obtain a bias voltage for  $V_{CC}$  = 2.5V±5% application, an external voltage supply is recommended.

NOTE 2: Outputs terminated with  $50\Omega$  to  $V_{CC}$  – 2V.



# **AC Electrical Characteristics**

Table 5. AC Electrical Characteristics,  $V_{CC}$  = 3.3V ± 5% or 2.5V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol                          | Parameter                                                                       |                          | Test Conditions                                                                                           | Minimum | Typical | Maximum               | Units |
|---------------------------------|---------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|---------|---------|-----------------------|-------|
| f <sub>REF</sub>                | Input<br>Frequency                                                              | PCLK[0:1],<br>nPCLK[0:1] |                                                                                                           |         |         | 2                     | GHz   |
| ΔV/Δt                           | Input<br>Edge Rate                                                              | PCLK[0:1],<br>nPCLK[0:1] |                                                                                                           | 1.5     |         |                       | V/ns  |
| t <sub>PD</sub>                 | Propagation                                                                     | Delay; NOTE 1            | PCLKx, nPCLKx to any Qx, nQx<br>for V <sub>PP</sub> = 0.1V or 0.3V                                        | 230     | 360     | 550                   | ps    |
| MUX_ISOLATION                   | MUX Isolation                                                                   | on                       | f <sub>REF</sub> = 100MHz                                                                                 |         | 70      |                       | dB    |
| tsk(o)                          | Output Skew                                                                     | v; NOTE 2, 3             |                                                                                                           |         | 17      | 33                    | ps    |
| <i>t</i> sk(p)                  | Pulse Skew                                                                      |                          | f <sub>REF</sub> = 100MHz                                                                                 |         | 10      | 50                    | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part                                                                    | Skew; NOTE 3, 4          |                                                                                                           |         |         | 150                   | ps    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 122.88MHz,<br>Square Wave, V <sub>PP</sub> = 0.8V,<br>Integration Range: 1kHz– 40MHz   |         | 90      |                       | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 122.88MHz,<br>Square Wave, V <sub>PP</sub> = 0.8V, Integration<br>Range: 10kHz – 20MHz |         | 60      |                       | fs    |
|                                 | Buffer Additive Phase Jitter,<br>RMS; refer to Additive Phase<br>Jitter Section |                          | f <sub>REF</sub> = 122.88MHz,<br>Square Wave, V <sub>PP</sub> = 0.8V, Integration<br>Range: 12kHz – 20MHz |         | 55      |                       | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz,<br>Square Wave, V <sub>PP</sub> = 1V, Integration<br>Range: 1kHz– 40MHz     |         | 61      | 76                    | fs    |
| $t_{JIT}$                       |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz,<br>Square Wave, V <sub>PP</sub> = 1V, Integration<br>Range: 10kHz – 20MHz   |         | 45      | 60                    | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz,<br>Square Wave, V <sub>PP</sub> = 1V, Integration<br>Range: 12kHz – 20MHz   |         | 45      | 60                    | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz<br>Square Wave, V <sub>PP</sub> = 0.5V, Integration<br>Range: 1kHz– 40MHz    |         | 60      | 90                    | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz,<br>Square Wave, V <sub>PP</sub> = 0.5V, Integration<br>Range: 10kHz – 20MHz |         | 45      | 80                    | fs    |
|                                 |                                                                                 |                          | f <sub>REF</sub> = 156.25MHz,<br>Square Wave, V <sub>PP</sub> = 0.5V, Integration<br>Range: 12kHz – 20MHz |         | 45      | 80                    | fs    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/                                                                    | Fall Time                | 20% to 80%                                                                                                | 70      | 110     | 170                   | ps    |
| V                               |                                                                                 | nput Voltage;            | f < 1.5GHz                                                                                                | 0.1     |         | 1.5                   | V     |
| $V_{PP}$                        | NOTE 5, 7                                                                       |                          | f > 1.5GHz                                                                                                | 0.2     |         | 1.5                   | V     |
| V <sub>CMR</sub>                | Common Mo<br>Voltage; NO                                                        |                          |                                                                                                           | 1.0     |         | V <sub>CC</sub> - 0.3 | V     |
| V <sub>O</sub> (pp)             | Output Volta                                                                    | ge Swing,                | $V_{CC}$ = 3.3V ± 5%, $f_{REF} \le 2GHz$                                                                  | 0.45    | 0.68    | 0.90                  | V     |
| 4 O(bb)                         | Peak-to-Pea                                                                     | k                        | $V_{CC} = 2.5V \pm 5\%, f_{REF} \le 2GHz$                                                                 | 0.45    | 0.68    | 0.90                  | V     |
| Voice are                       |                                                                                 | Output Voltage           | $V_{CC}$ = 3.3V ± 5%, $f_{REF} \le 2GHz$                                                                  | 0.9     | 1.36    | 1.8                   | V     |
| $V_{DIFF\_OUT}$                 | Swing, Peak                                                                     | -to-Peak                 | $V_{CC}$ = 2.5V ± 5%, $f_{REF} \le 2GHz$                                                                  | 0.9     | 1.36    | 1.8                   | V     |

NOTES on next page.



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 1: Measured from the differential input crosspoint to the differential output crosspoint.
- NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.
- NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints.
- NOTE 5:  $V_{IL}$  should not be less than -0.3V.  $V_{IH}$  should not be higher than  $V_{CC}$ .
- NOTE 6: Common mode input voltage is defined at the crosspoint.
- NOTE 7: For single-ended LVCMOS input applications, please refer to the Applications Information, Wiring the Differential Input to accept single-ended levels, Figures 1A and 1B.



# Additive Phase Jitter (3.3V at 122.88MHz)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

Measured using a Wenzel 122.88MHz Oscillator as the input source.



# Additive Phase Jitter (3.3V at 156.25MHz)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment.

Measured using a Wenzel 156.25MHz Oscillator as the input source.



# **Parameter Measurement Information**



3.3V LVPECL Output Load AC Test Circuit



2.5V LVPECL Output Load AC Test Circuit



**Differential Input Level** 



**Output Skew** 



Part-to-Part Skew



**Pulse Skew** 



# **Parameter Measurement Information, continued**





**Output Rise/Fall Time** 



**Propagation Delay** 



**MUX** Isolation

**Output Voltage Swing** 



#### **Applications Information**

#### Wiring the Differential Input to Accept Single-Ended Levels

The 8SLVP1212 inputs can be interfaced to LVPECL, LVDS, CML or LVCMOS drivers. *Figure 1A* illustrates how to dc couple a single LVCMOS input to the 8SLVP1212. The value of the series resistance RS is calculated as the difference between the transmission line impedance and the driver output impedance. This resistor should be placed close to the LVCMOS driver. To avoid cross-coupling of single-ended LVCMOS signals, apply the LVCMOS signals to no more than one PCLK input.

A practical method to implement Vth is shown in *Figure 1B* below. The reference voltage Vth = V1 =  $V_{CC}/2$ , is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible.

The ratio of R1 and R2 might need to be adjusted to position the V1 in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC}$  = 3.3V, R1 and R2 value should be adjusted to set V1 at 1.25V. The values below apply when both the single-ended swing and  $V_{CC}$  are at the same voltage.

When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced, particularly if both input references are LVCMOS to minimize cross talk. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{\rm IL}$  cannot be less than -0.3V and  $V_{\rm IH}$  cannot be more than  $V_{\rm CC}$  + 0.3V.

Figure 1B shows a way to attenuate the PCLK input level by a factor of two as well as matching the transmission line between the LVCMOS driver and the IDT8SLVP1212I at both the source and the



Figure 1A. DC-Coupling a Single LVCMOS Input to the 8SLVP1212

load. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. R3 and R4 in parallel should equal the transmission line impedance; for most  $50\Omega$  applications, R3 and R4 will be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Though some of the recommended components of Figure 1B might not be used, the pads should be placed in the layout so that they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1B. Alternative DC Coupling a Single LVCMOS Input to the 8SLVP1212



# **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### PCLKx/nPCLKx Inputs

For applications not requiring the use of a differential input, both the PCLKx and nPCLKx pins can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from PCLKx to ground. For applications

# Outputs:

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.



#### 3.3V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS, CML and other differential signals. Both differential outputs must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figures 2A to 2E* show interface examples for the PCLK/ nPCLK input driven by the most common driver types.

The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 2A. PCLK/nPCLK Input Driven by a CML Driver



Figure 2B. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver



Figure 2C. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver



Figure 2D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple



Figure 2E. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver



#### 2.5V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS, CML and other differential signals. Both differential outputs must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figures 3A to 3E* show interface examples for the PCLK/ nPCLK input driven by the most common driver types.

The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 3A. PCLK/nPCLK Input Driven by a CML Driver



Figure 3B. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver



Figure 3C. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver



Figure 3D. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver with AC Couple



Figure 3E. PCLK/nPCLK Input Driven by a 2.5V LVDS Driver



#### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)



# **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are a low impedance follower output that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 5A. 3.3V LVPECL Output Termination



Figure 5B. 3.3V LVPECL Output Termination



#### **Termination for 2.5V LVPECL Outputs**

Figure 6A and Figure 6B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground

level. The R3 in Figure 6B can be eliminated and the termination is shown in *Figure 6C*.



Figure 6A. 2.5V LVPECL Driver Termination Example



Figure 6B. 2.5V LVPECL Driver Termination Example



Figure 6C. 2.5V LVPECL Driver Termination Example



# Termination for Q, nQ LVPECL Outputs AC-Coupled into HCSL-Receiver



Figure 7. LVPECL Output AC-Coupled into HCSL Receiver

**Table 6. Termination Resistors** 

|       | V <sub>CC</sub> = 2.5V | V <sub>CC</sub> = 3.3V |
|-------|------------------------|------------------------|
| $R_T$ | 100Ω                   | 180Ω                   |

**Table 7. HCSL Receiver Voltage Bias** 

|                                 | V <sub>DD</sub> = 2.5V | V <sub>DD</sub> = 3.3V |
|---------------------------------|------------------------|------------------------|
| R <sub>1</sub> , R <sub>3</sub> | 357Ω                   | 470Ω                   |
| R <sub>2</sub> , R <sub>4</sub> | 58Ω                    | 56Ω                    |



#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8SLVP1212. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8SLVP1212 is the sum of the core power plus the power dissipation in the load(s).

The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 131mA = 453.9mW
- Power (outputs)<sub>MAX</sub> = 35.2mW/Loaded Output pair
   If all outputs are loaded, the total power is 12 \* 35.2mW = 422.4mW

Total Power\_MAX (3.465V, with all outputs switching) = 453.9mW + 422.4mW = 876.3mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 38.1°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

$$85^{\circ}\text{C} + 0.876\text{W} * 38.1^{\circ}\text{C/W} = 118.4^{\circ}\text{C}$$
. This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 8. Thermal Resistance  $\theta_{JA}$  for a 40-Lead VFQFN

| $\theta_{JA}$ at 0 Air Flow                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 38.1°C/W | 32.0°C/W | 29.9°C/W |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

The LVPECL output driver circuit and termination are shown in Figure 8.



Figure 8. LVPECL Driver Circuit and Termination

To calculate power dissipation per output pair due to loading, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.6V
   (V<sub>CC\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.6V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.28V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.28V$

Pd H is power dissipation when the output drives high.

Pd L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.6V)/50\Omega] * 0.6V = 16.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.28V)/50\Omega] * 1.28V = \textbf{18.4mW}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 35.2mW



# **Reliability Information**

Table 9.  $\theta_{JA}$  vs. Air Flow Table for a 40-VFQFPN

| $\theta_{JA}$ at 0 Air Flow                 |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2        |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 38.1°C/W | 32.0°C/W | 29.9°C/W |  |

#### **Transistor Count**

The transistor count for the 8SLVP1212 is: 7748

# **Package Outline Drawings**

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering Information for POD links). The package information is the most current data available and is subject to change without revision of this document.

# **Ordering Information**

**Table 10. Ordering Information** 

| Part/Order Number | Part/Order Number Marking Package                                                     |  | Shipping Packaging                           | Temperature    |
|-------------------|---------------------------------------------------------------------------------------|--|----------------------------------------------|----------------|
| 8SLVP1212ANLGI    | IDT8SLVP1212ANLGI                                                                     |  | Tray                                         | -40°C to +85°C |
| 8SLVP1212ANLGI8   | ILGI8 IDT8SLVP1212ANLGI 6.0 × 6.0 mm 40-VFQFPN Tape & Reel, pin 1 orientation: EIA-48 |  |                                              | -40°C to +85°C |
| 8SLVP1212ANLGI/W  | IDT8SLVP1212ANLGI                                                                     |  | Tape & Reel,<br>pin 1 orientation: EIA-481-D | -40°C to +85°C |

Table 11. Pin 1 Orientation in Tape and Reel Packaging

| Part Number Suffix | Pin 1 Orientation      | Illustration                                                                                   |
|--------------------|------------------------|------------------------------------------------------------------------------------------------|
| 8                  | Quadrant 1 (EIA-481-C) | Correct PIN 1 OFIENTATION  CARRIER TAPE TOPSIDE (Round Sprocket Holes)  USER DIRECTION OF FEED |
| /W                 | Quadrant 2 (EIA-481-D) | CARRIER TAPE TOPSIDE (Round Sprocket Holes)  USER DIRECTION OF FEED                            |



# **Revision History Sheet**

| Date             | Description of Change                                                                                                                                                                                                                                                                        |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 20, 2021     | <ul> <li>Added Termination for Q, nQ LVPECL Outputs AC-Coupled into HCSL-Receiver section.</li> <li>Added Features bullet: Supports PCI Express Gen1–5.</li> </ul>                                                                                                                           |
| January 28, 2014 | Changed Note 5 to read "V <sub>IL</sub> should not be less than -0.3V. V <sub>IH</sub> should not be higher than V <sub>CC</sub> ."                                                                                                                                                          |
| January 30, 2013 | <ul> <li>Added Features Bullet: Differential PCLKA, nPCLKA and PCLKB, nPCLKB pairs can also accept single-ended LVCMOS levels.</li> <li>Added NOTE 7 to V<sub>PP</sub>, V<sub>CMR</sub>.</li> <li>Updated the "Wiring the Differential Input to Accept Single-Ended Levels" note.</li> </ul> |

|     | REVISIONS       |         |          |
|-----|-----------------|---------|----------|
| REV | DESCRIPTION     | DATE    | APPROVED |
| 00  | INITIAL RELEASE | 02/4/16 | Ŧ        |





PIN #1 ID AND TIE BAR MARK OPTION

| TOLERANCES<br>UNLESS SPE<br>DECIMAL<br>XX±<br>XXX±<br>XXXX± |         |       | VALLEY SAN JOS PHONE: | LVERCREEK<br>ROAD<br>E CA.95138<br>(408) 284-<br>08) 284-85 | 3    |
|-------------------------------------------------------------|---------|-------|-----------------------|-------------------------------------------------------------|------|
| APPROVALS                                                   | DATE    | TITLE | NL/NLG 40 PACKAGE (   | OUTLINE                                                     |      |
| DRAWN RAC                                                   | 02/4/16 |       | 6.0 X 6.0 mm BODY     |                                                             |      |
| CHECKED                                                     |         |       | EPAD 2.90 x 2.90 mn   | n QFN                                                       |      |
|                                                             |         | SIZE  | DRAWING No.           |                                                             | REV  |
|                                                             |         | C     | PSC-4115-             | 01                                                          | 00   |
|                                                             |         | DO NO | OT SCALE DRAWING      | SHEET 1                                                     | OF 3 |

| REVISIONS |                 |         |          |  |  |
|-----------|-----------------|---------|----------|--|--|
| REV       | DESCRIPTION     | DATE    | APPROVED |  |  |
| 00        | INITIAL RELEASE | 02/4/16 | JH       |  |  |

#### NOTES:

- 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M. 1994.
- 2. N IS THE NUMBER OF TERMINALS.

  Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION &

  Ne IS THE NUMBER OF TERMINALS IN Y-DIRECTION.
- 3. ALL DIMENSIONS ARE IN MILLIMETERS.
- 4. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.30mm FROM TERMINAL TIP.
- 5. THE PIN #1 IDENTIFIER MUST EXIST ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- $\stackrel{\frown}{6}$  exact shape and size of this feature is optional.
- APPLIED TO EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDED PART OF EXPOSED PAD FROM MEASURING.
- 8. APPLIED ONLY FOR TERMINALS.
- 9. THIS OUTLINES CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MO-220, VARIATION VJJC-3 & VJJD-5 WITH THE EXCEPTION OF D2 & E2.

| SYMBOL  |         | DIMENSION |      |      |  |  |
|---------|---------|-----------|------|------|--|--|
| )<br>)L | MIN     | NOM       | MAX  | NOTE |  |  |
| b       | 0.18    | 0.25      | 0.30 | 4    |  |  |
| D       |         | 6.00 BS(  | C    |      |  |  |
| Е       |         | 6.00 BS0  | )    |      |  |  |
| D2      | 2.80    |           |      |      |  |  |
| E2      | 2.80    | 2.90      | 3.00 |      |  |  |
| L       | 0.30    | 0.40      | 0.50 |      |  |  |
| е       | C       | ).50 BSC  |      |      |  |  |
| k       | 1       | .15 REF.  |      |      |  |  |
| N       |         | 40        |      | 2    |  |  |
| А       | 0.80    | 0.90      | 1.00 |      |  |  |
| A1      | 0.00    | 0.02      | 0.05 | 7    |  |  |
| A3      | 0.2 REF |           |      |      |  |  |
| Nd      | 10      |           |      | 2    |  |  |
| Ne      |         | 10        |      | 2    |  |  |

|           | CIFIED<br>ANGULAR<br>± | www.IDT.com |                                   | ALLEY F<br>AN JOSE<br>HONE: (<br>AX: (40 | CA.95138<br>(408) 284–<br>8) 284–85 | 8200<br>91 |
|-----------|------------------------|-------------|-----------------------------------|------------------------------------------|-------------------------------------|------------|
| APPROVALS | DATE                   | TITLE       | NL/NLG 40 PACK                    | AGE (                                    | UTLINE                              |            |
| DRAWN RAC | 02/4/16                |             | 6.0 X 6.0 mm B                    | BODY                                     |                                     |            |
| CHECKED   |                        |             | EPAD 2.90 x 2.9                   | 0 mm                                     | QFN                                 |            |
|           |                        | SIZE        | DRAWING No.                       |                                          |                                     | REV        |
|           |                        | С           | PSC-41                            | 15-                                      | 01                                  | 00         |
|           |                        | DO NO       | DO NOT SCALE DRAWING SHEET 2 OF 3 |                                          |                                     | OF 3       |





RECOMMENDED LAND PATTERN

#### NOTES:

- 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES.
- 2. TOP DOWN VIEW. AS VIEWED ON PCB.
- 3. COMPONENT OUTLINE SHOWS FOR REFERENCE IN GREEN.
- 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.
- 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN.

|     | REVISIONS       |         |          |  |  |  |
|-----|-----------------|---------|----------|--|--|--|
| REV | DESCRIPTION     | DATE    | APPROVED |  |  |  |
| 00  | INITIAL RELEASE | 02/4/16 | JH       |  |  |  |

|           | CIFIED<br>ANGULAR<br>± | www.IDT.com |                              | VALLEY I     | VERCREEK<br>ROAD<br>E CA.95138<br>(408) 284-<br>8) 284-85 | 8200<br>91 |
|-----------|------------------------|-------------|------------------------------|--------------|-----------------------------------------------------------|------------|
| APPROVALS | DATE                   | TITLE       | NL/NLG 40 PAC                | KAGE (       | OUTLINE                                                   |            |
| DRAWN RAC | 02/4/16                |             | 6.0 X 6.0 mm                 | BODY         |                                                           |            |
| CHECKED   |                        |             | EPAD 2.90 x 2.               | 90 mm        | QFN                                                       |            |
|           |                        | SIZE        | DRAWING No.                  |              |                                                           | REV        |
|           |                        | C           | PSC-4                        | <u> 115-</u> | 01                                                        | 00         |
|           |                        | DO NO       | DO NOT SCALE DRAWING SHEET 3 |              |                                                           | OF 3       |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Renesas Electronics:

8SLVP1212ANLGI 8SLVP1212ANLGI8 8SLVP1212ANLGI/W