## **Description** The 8P34S2104 is a high-performance, low-power, differential dual 1:4 LVDS Output 1.8V fanout buffer. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. Two independent buffer channels are available. Each channel has four low-skew outputs. High isolation between channels minimizes noise coupling. AC characteristics such as propagation delay are matched between channels. Guaranteed output-to-output and part-to-part skew characteristics make the 8P34S2104 ideal for those clock distribution applications demanding well-defined performance and repeatability. The device is characterized to operate from a 1.8V power supply. The integrated bias voltage references enable easy interfacing of AC-coupled signals to the device inputs. #### **Features** - Dual 1:4 low skew, low additive jitter LVDS fanout buffers - Matched AC characteristics across both channels - High isolation between channels - Low power consumption - Both differential CLKA, nCLKA and CLKB, nCLKB inputs accept LVDS, LVPECL and single-ended LVCMOS levels - Maximum input clock frequency: 2GHz - Output amplitudes: 350mV, 500mV (selectable) - Output bank skew: 8ps typical - Output skew: 10ps typical - Low additive phase jitter, RMS: 45fs typical (f<sub>RFF</sub> = 156.25MHz, 12kHz–20MHz) - Full 1.8V supply voltage mode - Device current consumption (I<sub>DD</sub>): 135mA typical - Lead-free (RoHS 6), 28-lead VFQFPN packaging - -40°C to 85°C ambient operating temperature - Supports case temperature up to 105°C ## **Block Diagram** 8P34S2104 transistor count: ## **Pin Assignments** Figure 1. Pin Assignments for 5 x 5 mm 28-VFQFPN Package – Top View # **Pin Descriptions** **Table 1. Pin Descriptions** | Number | Name | Type <sup>[a]</sup> | Description | |--------|------------|---------------------|--------------------------------------------------------------------| | 1 | GND | Power | Power supply ground. | | 2 | QB3 | Output | Differential output B3. LVDS interface levels. | | 3 | nQB3 | Output | Differential output B3. LVDS interface levels. | | 4 | SELA | Input (PU) | Control input. Output amplitude select. | | 5 | CLKB | Input (PD) | Non-inverting differential clock/data input for channel B. | | 6 | nCLKB | Input (PD/PU) | Inverting differential clock/data input for channel B. | | 7 | VREFB | Output | Bias voltage reference for CLKB, nCLKB input pairs. | | 8 | $V_{DDQA}$ | Power | Power supply pin for the channel A core input and QA[0:3] outputs. | | 9 | CLKA | Input (PD) | Non-inverting differential clock/data input for channel A. | | 10 | nCLKA | Input (PD/PU) | Inverting differential clock/data input for channel A. | | 11 | VREFA | Output | Bias voltage reference for CLKA, nCLKA input pairs. | | 12 | QA0 | Output | Differential output pair A0. LVDS interface levels. | | 13 | nQA0 | Output | Differential output pair A0. LVDS interface levels. | | 14 | GND | Power | Power supply ground. | | 15 | $V_{DDQA}$ | Power | Power supply pin for the channel A core input and QA[0:3] outputs. | | 16 | QA1 | Output | Differential output pair A1. LVDS interface levels. | | 17 | nQA1 | Output | Differential output pair A1. LVDS interface levels. | Table 1. Pin Descriptions (Cont.) | Number | Name | Type <sup>[a]</sup> | Description | |--------|------------|---------------------|--------------------------------------------------------------------| | 18 | QA2 | Output | Differential output pair A2. LVDS interface levels. | | 19 | nQA2 | Output | Differential output pair A2. LVDS interface levels. | | 20 | QA3 | Output | Differential output pair A3. LVDS interface levels. | | 21 | nQA3 | Output | Differential output pair A3. LVDS interface levels. | | 22 | QB0 | Output | Differential output pair B0. LVDS interface levels. | | 23 | nQB0 | Output | Differential output pair B0. LVDS interface levels. | | 24 | QB1 | Output | Differential output pair B1. LVDS interface levels. | | 25 | nQB1 | Output | Differential output pair B1. LVDS interface levels. | | 26 | QB2 | Output | Differential output pair B2. LVDS interface levels. | | 27 | nQB2 | Output | Differential output pair B2. LVDS interface levels. | | 28 | $V_{DDQB}$ | Power | Power supply pin for the channel B core input and QB[0:3] outputs. | | ePad | GND_EPAD | Power | Exposed pad of package. Connect to ground. | <sup>[</sup>a] Pull-up (PU) and pull-down (PD) resistors are indicated in parentheses. *Pull-up* and *pull-down* refers to internal input resistors. See Table 4, *DC Input Characteristics*, for typical values. ## **Function Tables** **Table 2. SELA Output Amplitude Selection Table** | SELA | QA, QB Output Amplitude (mV) | |-------------|------------------------------| | 0 | 350 | | 1 (default) | 500 | # **Absolute Maximum Ratings** NOTE: The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 8P34S2104 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. **Table 3. Absolute Maximum Ratings** | Item | Rating | |----------------------------------------------------------|------------------------------------------------| | Supply voltage, V <sub>DD</sub> <sup>[a]</sup> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>DD</sub> <sup>[a]</sup> + 0.5V | | Outputs, I <sub>O</sub> Continuous current Surge current | 10mA<br>15mA | | Input sink/source, I <sub>REF</sub> | ±2mA | | Maximum Junction Temperature, T <sub>J,MAX</sub> | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD - Human Body Model <sup>[b]</sup> | 2000V | | ESD - Charged Device Model <sup>[b]</sup> | 1500V | <sup>[</sup>a] $V_{DD}$ denotes $V_{DDA}$ , $V_{DDB}$ . ### **DC Electrical Characteristics** **Table 4. DC Input Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input capacitance | | | 2 | | pF | | R <sub>PULLDOWN</sub> | Input pull-down resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input pull-up resistor | | | 51 | | kΩ | Table 5. Power Supply DC Characteristics, $V_{DDQA} = V_{DDQB} = 1.8V \pm 5\%$ , $T_A = -40^{\circ}C$ to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------|----------------------|------------------------------------|-----------------|---------|---------|---------|-------| | $V_{DDQA,} \ V_{DDQB}$ | Power supply voltage | | | 1.71 | 1.8 | 1.89 | V | | Innov . | Power supply | QA[0:3], QB[0:3] outputs | 500mV amplitude | | 175 | 210 | mA | | I <sub>DDQB</sub> | 1 | terminated 100Ω<br>between nQx, Qx | 350mV amplitude | | 135 | 165 | mA | <sup>[</sup>b] According to JEDEC JS-001-2012/JESD22-C101E. Table 6. LVCMOS Inputs DC Characteristics, $V_{DDQA} = V_{DDQB} = 1.8V \pm 5\%$ , $T_{A} = -40^{\circ}\text{C}$ to 85°C | Symbol | Param | eter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|------|-------------------------------------|---------------------------------------|---------|---------------------------------------|-------| | V <sub>IH</sub> | Input high voltage | SELA | | 0.65 · V <sub>DD</sub> <sup>[a]</sup> | | V <sub>DD</sub> <sup>[a]</sup> + 0.3 | V | | V <sub>IL</sub> | Input low voltage | SELA | | -0.3 | | 0.35 · V <sub>DD</sub> <sup>[a]</sup> | V | | I <sub>IH</sub> | Input high current | SELA | $V_{IN} = V_{DD}^{[a]} = 1.89V$ | | | 10 | μΑ | | I <sub>IL</sub> | Input low current | SELA | $V_{IN} = 0V, V_{DD}^{[a]} = 1.89V$ | -150 | | | μΑ | [a] $V_{DD}$ denotes $V_{DDA}$ , $V_{DDB}$ . Table 7. Differential Inputs Characteristics, $V_{DDQA}$ = $V_{DDQB}$ = 1.8V ± 5%, $T_{\rm A}$ = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|----------------------------|---------------------------------------------|---------|---------|---------|-------| | I <sub>IH</sub> | Input high current | CLKA, nCLKA<br>CLKB, nCLKB | $V_{IN} = V_{DD}^{[a]} = 1.89V$ | | | 150 | μΑ | | I | Input low current | CLKA, CLKB | $V_{IN} = 0V, V_{DD}^{[a]} = 1.89V$ | -10 | | | μΑ | | I <sub>IL</sub> | input low current | nCLKA, nCLKB | $V_{IN} = 0V, V_{DD}^{[a]} = 1.89V$ | -150 | | | μΑ | | VREF | Reference voltage <sup>[b]</sup> | | $I_{REF} = +100 \mu A, V_{DD}^{[a]} = 1.8V$ | 0.9 | | 1.30 | V | [a] $V_{DD}$ denotes $V_{DDA}$ , $V_{DDB}$ . [b] VREF specification is applicable to the AC-coupled input interfaces shown in Figure 5 and Figure 6. Table 8. LVDS DC Characteristics, $V_{DDQA}$ = $V_{DDQB}$ = 1.8V $\pm$ 5%, $T_{\rm A}$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | #### **AC Electrical Characteristics** Table 9. AC Electrical Characteristics, $V_{DD}$ = 1.8V ± 5%, $T_A$ = -40°C to 85°C [a] | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|----------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------|---------|---------|-----------------------------|--------| | f <sub>REF</sub> | Input frequency | | | | | 2 | GHz | | ΔV/Δt | Input edge rate | | | 1.5 | | | V/ns | | t <sub>PD</sub> | Propagation delay <sup>[b], [c]</sup> | | CLKA to any QAx, CLKB to any nQBx | 100 | 225 | 400 | ps | | tsk(o) | Output skew <sup>[d], [e]</sup> | | | | 10 | 30 | ps | | tsk(b) | Output bank skew <sup>[e], [f]</sup> | | | | 8 | 25 | ps | | tsk(p) | Pulse skew <sup>[g]</sup> | | f <sub>REF</sub> = 100MHz | | 5 | 20 | ps | | tsk(pp) | Part-to-part skew <sup>[e], [h]</sup> | | | | | 200 | ps | | 4 | Buffer Additive Phase Ji | tter, RMS; | f <sub>REF</sub> = 156.25MHz;<br>Integration range: 1kHz – 40MHz | | 60 | 75 | fs | | t <sub>JIT</sub> | 500mV amplitude;<br>refer to Additive Phase Jitter | | f <sub>REF</sub> = 156.25MHz square wave, V <sub>PP</sub> = 1V;<br>Integration range: 12kHz – 20MHz | | 45 | 55 | fs | | Φ <sub>N</sub> (≥30M) | Clock single-side band phase noise | | ≥30MHz offset from carrier and noise floor | | < -160 | | dBc/Hz | | 4 | Spurious suppression, coupling between channels | | f <sub>QA</sub> = 491.52MHz, f <sub>QB</sub> = 61.44MHz;<br>measured between neighboring outputs | | -71 | | dB | | t <sub>JIT, SP</sub> | | | f <sub>QA</sub> = 491.52MHz, f <sub>QB</sub> = 15.36MHz;<br>measured between neighboring outputs | | -82 | | dB | | 4 /4 | Output rice / fall time | | 10% to 90%, outputs loaded with 100 $\Omega$ | | 220 | 400 | ps | | $t_R / t_F$ | Output rise/ fall time | | 20% to 80%, outputs loaded with 100 $\Omega$ | | 110 | 250 | ps | | V <sub>PP</sub> | Input voltage amplitude | CLKA,<br>CLKB | | 0.15 | | 1.2 | V | | V <sub>PP_DIFF</sub> | Differential input voltage amplitude | CLKA,<br>CLKB | | 0.3 | | 2.4 | V | | $V_{CMR}$ | Common mode input voltage <sup>[i]</sup> | | | 1.1 | | $V_{DD}^{[j]} - (V_{PP/2})$ | V | | V | Differential | | SELA = 0, outputs loaded with $100\Omega$ | 247 | 350 | 454 | mV | | $V_{OD}$ | output voltage | | SELA = 1, outputs loaded with $100\Omega$ | 300 | 500 | 650 | mV | | M | Offeetoslike | | SELA = 0 | | 0.77 | | V | | V <sub>OS</sub> | Offset voltage | | SELA = 1 | | 0.68 | | V | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - [b] Measured from the differential input crossing point to the differential output crossing point. - [c] Input $V_{PP} = 400 \text{mV}$ . - [d] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points. - [e] This parameter is defined in accordance with JEDEC Standard 65. - [f] Defined as skew within a bank of outputs at the same voltage and with equal load conditions. - [g] Output pulse skew is the absolute value of the difference of the propagation delay times: $| t_{PLH} t_{PHL} |$ . - [h] Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. SSB Phase Noise dBc/Hz - [i] Common Mode Input Voltage is defined as the cross-point voltage. - [j] $V_{DD}$ denotes $V_{DDA}$ , $V_{DDB}$ . #### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the **dBc Phase Noise.** This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. Phase Noise 10.00dB/ Ref -20.00dBc/Hz [Smo] Carrier 156.249989 MHz -2.8904 dBm -20.00 -30.00 40.00 -50.00-60.00-70.00 -80.00 -90.00 -100.0-110.0 -120.0-130.0-140.0 -150.0 -160.0-170.0-180.0<sub>100</sub> 10M Figure 2. Additive Phase Jitter. Frequency: 156.25MHz, Integration range: 12kHz to 20MHz = 45fs typical Offset from Carrier Frequency (Hz) As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. Measured using a Wenzel 156.25MHz Oscillator as the input source. ## **Applications Information** ## **Recommendations for Unused Input and Output Pins** #### Inputs: #### CLK/nCLK Inputs For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. ### **Outputs:** #### **LVDS Outputs** All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating there should be no trace attached. #### **VREF** The unused VREF pin can be left floating. We recommend that there is no trace attached. ## Wiring the Differential Input to Accept Single-Ended Levels Figure 3 shows an example of how a differential input can be wired to accept single-ended levels. To satisfy the VCMR requirement, the reference voltage V1 is set to 1.2V which is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V1 to meet the VCRM requirement. For example, if the input clock swing is 1.8V and VDD = 1.8V, R1 and R2 value should be adjusted to set V1 at 1.2V in this example. The values below are for when both the single-ended swing and VDD are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance and the signal DC offset after AC coupling should be equal to V1, i.e. 1.2V in this example. For most Zo=50Ω applications, R3=75Ω and R4 can be 130Ω. By keeping the same R3/R4 ratio, the values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the input can handle larger amplitude signaling, it is recommended that the amplitude be reduced. For single-ended applications, the swing can be larger. Make sure the single-ended logic high and logic low signal operates within specification limit. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a differential signal. Figure 3. Example Schematic for Wiring a Differential Input to Accept Single-ended Levels ## 1.8V Differential Clock Input Interface The CLK /nCLK accepts LVDS, LVPECL and other differential signals. The differential input signal must meet both the $V_{PP}$ and $V_{CMR}$ input requirements. Figure 4 to Figure 6 show interface examples for the CLK /nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 4. Differential Input Driven by an LVDS Driver-DC Coupling Figure 5. Differential Input Driven by an LVDS Driver-AC Coupling Figure 6. Differential Input Driven by an LVPECL Driver-AC Coupling #### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the termination impedance $(Z_T)$ is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance $(Z_0)$ of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 7 can be used with either type of output structure. Figure 8, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. Figure 7. Standard LVDS Termination Figure 8. Optional LVDS Termination #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 9. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the application note on the *Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.* Figure 9. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) #### **Case Temperature Considerations** This device supports applications in a natural convection environment which does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter $\Psi_{JB}$ (Psi-JB) to calculate the junction temperature (T<sub>J</sub>) and ensure it does not exceed the maximum allowed junction temperature in the Absolute Maximum Rating table. The junction-to-board thermal characterization parameter, $\Psi_{JB,}$ is calculated using the following equation: #### $T_J = T_{CB} + \Psi_{JB} \times P_{D}$ , where $T_J$ = Junction temperature at steady state condition in ( ${}^{\circ}$ C). T<sub>CB</sub> = Case temperature (Bottom) at steady state condition in (°C). $\Psi_{JB}$ = Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board. $P_D$ = power dissipation (W) in desired operating configuration. The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It's critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_{CB}$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate. Example Calculation for Junction Temperature (T<sub>J</sub>): T<sub>J</sub> = T<sub>CB</sub> + $\Psi$ <sub>JB</sub> x P<sub>D</sub> | Package type | 28 VFQFN | |-----------------|--------------| | Body size (mm) | 5 x 5 x 0.75 | | ePad size (mm) | 3.25 x 3.25 | | Thermal Via | 4 x 4 Matrix | | $\Psi_{JB}$ | 2.4°C/W | | T <sub>CB</sub> | 105°C | | P <sub>D</sub> | 0.38W | For the variables above, the junction temperature is equal to 105.9°C. Since this is below the maximum junction temperature of 125°C, there are no long term reliability concerns. In addition, since the junction temperature at which the device was characterized using forced convection is 120.3°C, this device can function without the degradation of the specified AC or DC parameters. ### **Power Considerations** This section provides information on power dissipation and junction temperature for the 8P34S2104. Equations and example calculations are also provided. #### 1. Power Dissipation. The following is the power dissipation for $V_{DD} = 1.8V + 5\% = 1.89V$ , which gives worst case results. Maximum current at 85°C: V<sub>DD MAX</sub> = 206mA. Power\_MAX = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 1.89V \* 206mA = 389.34mW ## 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 46.2°C/W per Table 10 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.38934W \* 46.2°C/W = 103.0°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 10. Thermal Resistance $\theta_{\mbox{\scriptsize JA}}$ for 28-lead VFQFN, Forced Convection | θ <sub>JA</sub> (°C/W) vs. Air Flow (m/s) | | | | | | | |-----------------------------------------------------------|------|------|------|--|--|--| | Meters per Second | 0 | 1 | 2 | | | | | 28-lead VFQFN Multi-Layer PCB, JEDEC Standard Test Boards | 46.2 | 39.4 | 37.1 | | | | # **Package Outline Drawings** The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available. www.idt.com/document/psc/nbnbg28-package-outline-50-x-50-mm-body-050-mm-pitch-qfn ## **Marking Diagram** - Line 1 and line 2 indicates the truncated part number. - Line 3: - "#" indicates stepping. - "YYWW" indicates the date code (YY are the last two digits of the year, and "WW" is a work week number that the part was assembled. - "\$" indicates the mark code. ## **Ordering Information** #### **Table 11. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | | |-------------------|--------------|--------------------------|------------------------------------------------|---------------|--| | 8P34S2104NBGI | P34S2104NBGI | | Tray | | | | 8P34S2104NBGI8 | P34S2104NBGI | 28-lead VFQFN, Lead-Free | Tape & Reel, Pin 1 Orientation:<br>EIA-481-C | -40°C to 85°C | | | 8P34S2104NBGI/W | P34S2104NBGI | | Tape & Reel, Pin 1 Orientation:<br>EIA-481-D/E | | | Table 12. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|--------------------------|---------------------------------------------------------------------| | 8 | Quadrant 1 (EIA-481-C) | USER DIRECTION OF FEED | | /W | Quadrant 2 (EIA-481-D/E) | Carrier TAPE TOPSIDE (Round Sprocket Holes) USER DIRECTION OF FEED | # **Revision History** | Revision Date | Description of Change | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | September 8, 2020 | <ul> <li>Updated the section Wiring the Differential Input to Accept Single-Ended Levels.</li> <li>Updated Figures 3, 5 and 6.</li> <li>Reformatted document template.</li> </ul> | | September 4, 2018 | <ul> <li>Updated Ordering Information part numbers (removed "L").</li> <li>Updated Package Outline Drawings section and document disclaimer.</li> </ul> | | October 20, 2016 | Initial Final datasheet. | 00 REV COMBINE POD & LAND PATTERN CORRECTION ON L INITIAL RELEASE DESCRIPTION REVISIONS 09/22/10 06/04/10 1/22/14 DATE APPROVED 도 무 SS 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. 2. TOP DOWN VIEW. AS VIEWED ON PCB. 3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN. 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED. 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN. | | | | CHECKED | DRAWN X3 | APPROVALS | XX± .05 | | DECIMAL | UNLESS SPECIFIED | OLERANCES | |----------------------|----------|-------------|-------------------|----------------------------------|--------------------------------|-----------------------|-----------|------------------------|------------------|-------------------| | | | | | 06/02/10 | DATE | | Ψ. | ANGULAR | ĦΕ | | | DO NO | С | SIZE | | | IIIE | 8 | 4 | | | <b>\</b> | | DO NOT SCALE DRAWING | PSC-4312 | DRAWING No. | 0.50 mm PITCH QFN | $5.0 \times 5.0 \text{ mm BODY}$ | TITLE NB/NBG28 PACKAGE OUTLINE | www.IDT.com FAX: (408 | PHONE: (4 | CA 95138 | VALLEY R | 6024 SILVER CREEK | | SHEET 2 OF 2 | | | | TLINE<br>TLINE | FAX: (408) 284-3572 | PHONE: (408) 284-8200 | | VALLEY ROAD. SAN JOSE, | CREEK CREEK | | | | 02 | REV | | | | | 200 | | OSE. | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/ # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Renesas Electronics: 8P34S2104NBGI/W 8P34S2104NBGI8 8P34S2104NBGI