

## LOW SKEW PCI/PCI-X BUFFER

## ICS2304NZ-1

## **Description**

The ICS2304NZ-1 is a high-performance, low skew, low jitter PCI/PCI-X clock driver. It is designed to distribute high-speed signals in PCI/PCI-X applications operating at speeds from 0 to 140 MHz.

The ICS2304NZ-1 is characterized for operation from -40°C to +85°C for automotive and industrial applications.

### **Features**

- Packaged in 8-pin TSSOP (4.4 mm body)
- Frequency range of 0 to 140 MHz
- Less than 100 ps skew between outputs
- Distribute one clock input to one bank of four outputs
- Operating voltage of 3.3 V ±10%
- Available in commercial and industrial temperature ranges

## **Block Diagram**



# **Pin Assignment**



# **Functionality Table**

| Inj    | outs | Outputs  |  |  |  |
|--------|------|----------|--|--|--|
| CLK_IN | OE   | CLK(3:0) |  |  |  |
| 0      | 0    | Tristate |  |  |  |
| 0      | 1    | 0        |  |  |  |
| 1      | 0    | Tristate |  |  |  |
| 1      | 1    | 1        |  |  |  |

# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                             |  |  |
|---------------|-------------|-------------|-------------------------------------------------------------|--|--|
| 1             | CLK_IN      | Input       | Input reference frequency.                                  |  |  |
| 2             | OE          | Input       | Output Enable. When OE is low, it tri-states clock outputs. |  |  |
| 3             | CLK0        | Output      | Buffered clock output.                                      |  |  |
| 4             | GND         | Power       | Connect to ground.                                          |  |  |
| 5             | CLK1        | Output      | Buffered clock output.                                      |  |  |
| 6             | VDD         | Power       | Power supply for 3.3 V.                                     |  |  |
| 7             | CLK2        | Output      | Buffered clock output.                                      |  |  |
| 8             | CLK3        | Output      | Buffered clock output.                                      |  |  |

## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS2304NZ-1. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                                                                         | Rating                            |
|----------------------------------------------------------------------------------------------|-----------------------------------|
| Supply Voltage Range, V <sub>DD</sub>                                                        | -0.5 V to 4.3 V                   |
| Input Voltage Range, V <sub>I</sub> (see notes 1 and 2)                                      | -0.5 V to V <sub>DD</sub> + 0.5 V |
| Output Voltage Range, V <sub>O</sub> (see notes 1 and 2)                                     | -0.5 V to V <sub>DD</sub> + 0.5 V |
| Input Clamp Current, I <sub>IK</sub> (V <sub>I</sub> <0 or V <sub>I</sub> >V <sub>DD</sub> ) | ±50 mA                            |
| Output Clamp Current, I <sub>IK</sub> (V <sub>O</sub> <0 or V <sub>O</sub> )                 | ±50 mA                            |
| Continuous Total Output Current, $I_O$ ( $V_O = 0$ to $V_{DD}$ )                             | ±50 mA                            |
| Package Thermal Impedance, $\theta_{JA}$ (see note 3): PW Package                            | 230.5° C/W                        |
| Storage Temperature Range, T <sub>stg</sub>                                                  | -65° C to 150° C                  |

#### Notes:

- 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- 2. This value is limited to 4.6 V maximum.
- 3. The package thermal impedance is calculated in accordance with JESD 51.

## **Recommended Operation Conditions**

| Parameter                                      | Min.                  | Тур. | Max.                  | Units |
|------------------------------------------------|-----------------------|------|-----------------------|-------|
| Supply Voltage, V <sub>DD</sub>                | 3                     | 3.3  | 3.6                   | V     |
| High-level Input Voltage, V <sub>IH</sub>      | 0.7 x V <sub>DD</sub> |      |                       | V     |
| Low-level Input Voltage, V <sub>IL</sub>       |                       |      | 0.3 x V <sub>DD</sub> | V     |
| Input Voltage, V <sub>I</sub>                  | 0                     |      | $V_{DD}$              | V     |
| High-level Output Current, I <sub>OH</sub>     |                       |      | -24                   | mA    |
| Low-level Output Current, I <sub>OL</sub>      |                       |      | 24                    | mA    |
| Operating Free-air Temperature, T <sub>A</sub> | -40                   | -    | +85                   | °C    |

# Timing Requirements Over Recommended Ranges of Supply Voltage and Operating Free-air Temperature

|                                   | Min. | Тур. | Max. | Units |
|-----------------------------------|------|------|------|-------|
| Clock Frequency, f <sub>CLK</sub> | 0    |      | 140  | MHz   |

# Electrical Characteristics at 3.3 V over Recommended Free-air Temperature Range

**VDD = 3.3 V \pm 10\%,** T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C (unless stated otherwise)

| Parameter                      | Symbol          | Conditions                                               | Min.                 | Тур.  | Max. | Units |
|--------------------------------|-----------------|----------------------------------------------------------|----------------------|-------|------|-------|
| Input Voltage                  | V <sub>IK</sub> | $V_{DD}$ at 3.3 V, $I_{I} = -18 \text{ mA}$              |                      |       | -1.2 | V     |
|                                |                 | $V_{DD}$ = min to max,<br>$I_{OH}$ = -1 mA               | V <sub>DD</sub> -0.2 | 3.3   |      |       |
| High-level Output Voltage      | V <sub>OH</sub> | $V_{DD} = 3 \text{ V}, I_{OH} = -24 \text{ mA}$          | 2                    | 2.3   |      | V     |
|                                |                 | V <sub>DD</sub> = 3 V, I <sub>OH</sub> = -12 mA          | 2.4                  | 2.7   |      |       |
|                                |                 | $V_{DD}$ = min to max,<br>$I_{OH}$ = 1 mA                |                      | 0.222 | 0.2  | .,    |
| Low-level Output Voltage       | V <sub>OL</sub> | $V_{DD} = 3 \text{ V}, I_{OL} = 24 \text{ mA}$           |                      | 0.61  | 0.8  | V     |
|                                |                 | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 12 mA           |                      | 0.31  | 0.55 |       |
| High Joyal Output Current      | ІОН             | V <sub>DD</sub> = 3 V, V <sub>O</sub> = 1 V              |                      | -53   | -40  | mA    |
| High-level Output Current      |                 | $V_{DD} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}$         |                      | -54   |      |       |
| Low lovel Output Current       | I <sub>OL</sub> | $V_{DD} = 3 \text{ V}, V_{O} = 2 \text{ V}$              | 40                   | 53    |      | mA    |
| Low-level Output Current       |                 | $V_{DD} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}$         |                      | 57    |      |       |
| Input Current                  | II              | $V = V_{DD}$ or $V_{O}$                                  | 0.1                  |       | 50   | μA    |
| Dynamic Supply Current         | I <sub>DD</sub> | Unloaded outputs at 66.67 MHz                            |                      | 13    | 37   | mA    |
| Input Capacitance (Note 1)     | C <sub>I</sub>  | V <sub>DD</sub> = 3.3 V,<br>V <sub>I</sub> = 0V or 3.3 V |                      | 3     | 5    | pF    |
| Output Capacitance<br>(Note 1) | C <sub>O</sub>  | V <sub>DD</sub> = 3.3 V,<br>V <sub>I</sub> = 0V or 3.3 V |                      | 3.2   |      | pF    |

Note 1: Guaranteed by design, not 100% tested in production.

# Switching Characteristics at 3.3 V over Recommended Ranges of Supply Voltage and Operating Free-air Temperature

**VDD = 3.3 V \pm 10\%,** T<sub>A</sub> = -40°C to 85°C (unless stated otherwise)

| Parameter                                                     | Symbol               | Conditions                                        | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------|----------------------|---------------------------------------------------|------|------|------|-------|
| High-to-Low Propagation Delay (Note 1)                        | t <sub>PLH</sub>     | $V_O = V_{DD}/2$                                  | 1.8  | 3.1  | 3.8  | ns    |
| Low-to-High Propagation Delay (Note 1)                        | t <sub>PHL</sub>     | $V_O = V_{DD}/2$                                  | 1.8  | 2.9  | 3.8  | ns    |
| Output Skew Window (Note 1)                                   | T <sub>SK</sub> (o)  | $V_O = V_{DD}/2$                                  |      | 50   | 100  | ps    |
| Pulse Skew =   t <sub>PLH</sub> - t <sub>PHL</sub>   (Note 1) | T <sub>SK</sub> (p)  | $V_O = V_{DD}/2$                                  |      |      | 300  | ps    |
| Process Skew (Note 1)                                         | T <sub>SK</sub> (pr) | $V_O = V_{DD}/2$                                  |      |      | 500  | ps    |
| CLKIN High Time (Note1)                                       | т                    | 66 MHz                                            | 6    |      |      | ns    |
| CERIN High Time (Note I)                                      | T <sub>high</sub>    | 140 MHz                                           | 3    |      |      | ns    |
| CLKIN Low Time (Note1)                                        | т                    | 66 MHz                                            | 6    |      |      | ns    |
| CLKIN Low Time (Note1)                                        | $T_{low}$            | 140 MHz                                           | 3    |      |      | ns    |
| Rise Time (Note 1)                                            | T <sub>r</sub>       | V <sub>OL</sub> =0.8 V,<br>V <sub>OH</sub> =2.0 V |      | 1.2  | 2.0  | ns    |
| Fall Time (Note 1)                                            | T <sub>f</sub>       | V <sub>OH</sub> =2.0 V,<br>V <sub>OL</sub> =0.8 V |      | 1.2  | 2.0  | ns    |
| Cycle-to-Cycle Jitter                                         | T <sub>cyc-cyc</sub> | Loaded outputs                                    |      |      | 200  | ps    |
| Jitter, 1-Sigma                                               | T <sub>j</sub> 1s    | 10,000 cycles                                     |      | 14   | 40   | ps    |

Note 1: Guaranteed by design, not 100% tested in production.

## **Parameter Measurement Information**



Figure 2. Voltage Thresholds for Propagation Delay  $(t_{pd})$  Measurements



Figure 3. Output Skew



Figure 4. Clock Waveform



Figure 5. Supply Current vs. Frequency



Figure 6. High-level Output Voltage vs. High-level Output Current



Figure 7. Low-level Output Voltage vs. Low-level Output Current

## Marking Diagram (commercial)

# Marking Diagram (industrial)





**BOTTOM** 





#### Notes:

- 1. ##### is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "L" denotes Pb (lead) free package.

## Package Outline and Package Dimensions (8-pin TSSOP, 4.40 mm Body, 0.65 mm Pitch)

Package dimensions are kept current with JEDEC Publication No. 95, MO-153



## **Ordering Information**

| Part / Order Number | Marking    | <b>Shipping Packaging</b> | Package     | Temperature   |
|---------------------|------------|---------------------------|-------------|---------------|
| 2304NZG-1LF         | see page 9 | Tubes                     | 8-pin TSSOP | 0 to +70° C   |
| 2304NZG-1LFT        |            | Tape and Reel             | 8-pin TSSOP | 0 to +70° C   |
| 2304NZGI-1LF        |            | Tubes                     | 8-pin TSSOP | -40 to +85° C |
| 2304NZGI-1LFT       |            | Tape and Reel             | 8-pin TSSOP | -40 to +85° C |

#### "LF" suffix to the part number are the Pb-Free configuration, RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, IDT assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

**FAN OUT BUFFER** 

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Renesas Electronics:

2304NZGI-1LF 2304NZGI-1LFT 2304NZG-1LF 2304NZG-1LFT