### **DCM™ DC-DC Converter** ## 48V to Point-of-Load Non-Isolated, Regulated DC Converter #### Features & Benefits - Wide input range 40 60V<sub>DC</sub> - Trimmable output range 10.0 12.5V<sub>DC</sub> - 96.5% peak efficiency - Up to 1000W continuous operation - Up to 1100W or 90.2A transient peak - >1MHz switching frequency - PMBus® compatible telemetry - Internal voltage, current and temperature shut down - · Array configuration of up to four units ### **Typical Applications** - Data Center Applications - High-Performance Computing Systems (HPC) - Mild-Hybrid and Autonomous Vehicles - Industrial Systems | Product Ratings | | | | | | |----------------------------------------------------|------------------------------|--|--|--|--| | $V_{IN} = 40 - 60V$ $P_{OUT} = 1000W$ | | | | | | | V <sub>OUT</sub> = 12.2V Nominal<br>(10.0 – 12.5V) | I <sub>OUT</sub> = 82A (Max) | | | | | ### **Product Description** The DCM3717 is a non-isolated, regulated DC-DC converter module that operates from a semi-regulated 40 – 60V input to generate a regulated point-of-load output with a voltage range of 10.0 – 12.5V. The DCM3717 in the SM-ChiP package configuration utilizes the Vicor patented zero-voltage switching (ZVS) buck-boost regulator stage followed by the Sine Amplitude Converter (SACTM). Leveraging Vicor SM-ChiP packaging technology, the DCM offers flexible thermal management options with very low top- and bottom-side thermal impedances. Thermally adept SM-ChiP-based power components enable customers to achieve low-cost power system solutions with previously unattainable system size, weight and efficiency attributes quickly and predictably. ### **Package Information** 36.7 x 17.3 x 5.2mm SM-ChiP™ • Weight: 14.2g ### **Typical Applications** DCM3717 to point-of-load DCM3717s in a high-power array ### **Terminal Configuration** ### **Terminal Descriptions** | Signal Name | Terminal Number | Terminal Functions | |-------------|-------------------------|-------------------------------------------------------------------------------| | +IN | 1 | Positive Input: power terminal | | PGND | 2, 4, 14 <sup>[a]</sup> | Power Ground: power return for +IN and +OUT current | | +OUT | 3 | Positive Output: power terminal | | +INV | 5 | Positive Intermediate: power terminal | | EAO | 6 | Transconductance error amplifier output and powertrain modulator control node | | EN | 7 | Enable: when input asserted active or left floating, regulator is enabled | | SCL | 8 | Digital serial communication clock terminal | | ADDR | 9 | Digital serial communication address assignment | | FLT [b] | 10 | Fault Flag: pulled low when a fault is detected | | SDA | 11 | Digital serial communication data terminal | | SYNCI | 12 | Factory use only | | IMON | 13 | Factory use only | <sup>[</sup>a] Terminal 14 represents the package top and bottom conductive plating. Refer to product outline for additional details. [b] Overbar (FLT) or star (FLT\*) marking signify an active low designation. ### **Part Ordering Information** | Part Number | Temperature Grade | Tray Size | |-----------------------------|-------------------------|---------------------------------------------------------| | DCM3717S60D13K0 <b>T</b> N1 | <b>T</b> = -40 to 125°C | 323 x 136 x 12mm<br>24 parts per tray<br>Vicor PN 48695 | ### **Storage and Handling Information** **Note:** For compressive loading refer to <u>Application Note AN:036</u>, "Recommendations for Maximum Compressive Force of Heat Sinks." For handling and assembly processing, and for rework considerations refer to <u>Application Note AN:701</u>, "SM-ChiP Reflow Soldering Recommendations." | Attribute | Comments | Specification | |--------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------| | Storage Temperature Range | | −40 to 125°C | | Operating Internal Temperature Range | Temperature at the hottest internal component (T <sub>INT</sub> ) must not exceed this maximum | −40 to 125°C | | Weight | | 14.2g | | Package Plating | | 75µm copper with ENiG surface finish | | MSL Rating | | MSL 4, 245°C maximum reflow temperature | | ESD Rating | Human Body Model<br>JEDEC JS-001-2012 | Class 2, ≥ 2000V to < 8000V | | | Charged Device Model<br>JESD22C101-E | Class 2, ≥ 200V to < 500V | ### **Reliability and Agency Approvals** | Attribute | Comments | Value | Unit | | |----------------------------|-----------------------------------------------------------------------------------|-------|------|--| | МТВГ | Telcordia SR-332 Issue 2, Method I Case 3, Ground Benign | 20 | | | | | MIL-HDBK-217F Parts Count - 25°C Ground Benign,<br>Stationary, Indoors / Computer | | | | | Agency Approvals/Standards | | | | | | | UKCA, electrical equipment (safety) regulations | | | | | | CE Marked for Low Voltage Directive and RoHS Recast Directive, as applicable | | | | ### **Absolute Maximum Ratings** The ABSOLUTE MAXIMUM ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to device. Electrical specifications do not apply when operating beyond rated operating conditions. Operating beyond rated operating conditions for an extended period of time may affect device reliability. All voltages referenced to PGND. Positive terminal currents represent current flowing out of the terminal. | Parameter | Comments | Min | Max | Unit | |----------------|---------------------------|------|-----|------| | +IN | Non-operating | -0.3 | 70 | V | | OUT | Continuous, non-operating | -0.3 | 15 | V | | +OUT | | -120 | 120 | А | | IND / | Non-operating | -0.3 | 70 | V | | +INV | | -40 | 40 | А | | EAO | | -0.3 | 5.5 | V | | EN | | -0.3 | 5.5 | V | | SCL, SDA, ADDR | | -0.3 | 5.5 | V | | FLT | | -0.3 | 5.5 | V | | FLI | | -20 | 20 | mA | ### **Functional Block Diagram** ### **Electrical Characteristics** Specifications apply over all line, trim, and load conditions unless otherwise noted. **Boldface** specifications apply over the temperature range of $-40^{\circ}\text{C} \leq \text{T}_{\text{INT}} \leq 125^{\circ}\text{C}$ and are assured to meet performance specification by design, test correlation, characterization and/or statistical process control. All other specifications are at $\text{T}_{\text{INT}} = 25^{\circ}\text{C}$ unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------|--------------|------|-------|-----------| | | | Powertrain Input Specifications | | | | | | Input Voltage Range | V <sub>IN</sub> | Continuous, operating | 40.0 | 54.0 | 60.0 | V | | Input Voltage Slew Rate | dV <sub>IN</sub> /dt | Continuous, operating | 40.0 | 54.0 | 1 | V<br>V/µs | | Input Voltage for ADDR Latch | V <sub>IN_ADDR</sub> | Initial power up | | | 12 | V/µS | | No-Load Input Power | P <sub>NL</sub> | ENABLE HIGH, $V_{IN} = 54.0V$ , $V_{OLIT} = 12.2V$ | | 5.4 | 7.5 | W | | Input Quiescent Current | I <sub>QC</sub> | ENABLE LOW, $V_{IN} = 54.0V$<br>ENABLE LOW, $V_{IN} = 54.0V$ | | 7.6 | 10.4 | mA | | Input Current | • | $I_{OUT} = 82A, V_{IN} = 54.0V, V_{OUT} = 12.2V$ | | 19.4 | 22 | A | | Input Capacitance (Internal) | I <sub>IN_DC</sub> | Effective value, $V_{IN} = 54.0V$ | | 3.6 | 22 | μF | | Input Capacitance (Internal) ESR | R <sub>CIN_INT</sub> | Effective value, V <sub>IN</sub> = 54.0V | | 0.46 | | mΩ | | input Capacitance (internal) Esit | rcin_ini | Effective value, v <sub>IN</sub> = 54.0v | | 0.40 | | 11132 | | | | Powertrain Output Specifications | | | | | | Output Voltage Set Point | V <sub>OUT_SET</sub> | No load; typical value lists product nominal V <sub>OUT</sub> | 12.07 | 12.2 | 12.32 | V | | Output Voltage Trim Range | V <sub>OUT</sub> | | 10.0 | | 12.5 | V | | Output Voltage Load Regulation | V <sub>OUT-REG-LOAD</sub> | For load > 10% | | 0.2 | 0.4 | % | | Output Voltage Line Regulation | V <sub>OUT-REG-LINE</sub> | | | 0.1 | 0.2 | % | | Total Regulation Error | V <sub>OUT-REG-TOTAL</sub> | For load > 10% | | | 0.7 | % | | Rated Output Current, Continuous | I <sub>OUT</sub> | V <sub>OUT</sub> ≤ 12.2V | | | 82 | А | | Rated Output Power, Continuous | P <sub>OUT</sub> | 12.2V ≤ V <sub>OUT</sub> | | | 1000 | W | | Rated Output Current, Peak | I <sub>OUT_PK</sub> | $V_{OUT} \le 12.2V$ , $\le 1$ ms pulse width, $\le 10\%$ duty cycle | | | 90.2 | А | | Rated Output Power, Peak | P <sub>OUT_PK</sub> | $12.2V \le V_{OUT} \le 12.5V$ , $\le 1$ ms pulse width, $\le 10\%$ duty cycle | | | 1100 | W | | Array Size | n <sub>ARRAY</sub> | | | | 4 | DCMs | | Switching Frequency, | | V <sub>IN</sub> = 54.0V, V <sub>OUT</sub> = 12.2V, I <sub>OUT</sub> = 82A | 0.65 | 0.75 | 0.85 | | | Buck-Boost Stage 1 | F <sub>SW1</sub> | Over rated line, continuous load, trim and temperature, exclusive of pulse-skip mode | 0.3 | | 1.5 | MHz | | Switching Frequency, | $F_{SW2}$ | V <sub>IN</sub> = 54.0V, V <sub>OUT</sub> = 12.2V, I <sub>OUT</sub> = 82A | 1.7 | 1.75 | 1.8 | MHz | | Current Multiplier Stage 2 | · 5W2 | Over rated line, continuous load, trim and temperature | 1.57 | | 1.95 | 141112 | | Transfer Ratio,<br>Current Multiplier Stage 2 | K | | | 1/4 | | V/V | | Minimum Off Time to Restart | t <sub>OFF</sub> | When externally disabled with EN or FLT terminal | | | 500 | μs | | Off Time for Monotonic Restart | t <sub>OFF-MONO</sub> | Extend disable time with EN or $\overline{\text{FLT}}$ | | | 15 | S | | Output Turn-On Delay | t <sub>ON</sub> | From EN release to soft-start ramp, $V_{\text{IN}}$ pre-applied | | 800 | | μs | | Output Voltage Rise Time | t <sub>SS</sub> | From soft start begin to $V_{\text{OUT}}$ settled to within 5% for nominal $V_{\text{OUT}}$ | 6 | 10 | 16 | ms | | Output Voltage Soft-Start<br>Slew Rate | dV <sub>OUT</sub> /dt | All rated V <sub>OUT</sub> trim range | 0.47 | 0.76 | 1.1 | V/ms | | | | $V_{IN} = 54.0V$ , $V_{OUT} = 12.2V$ , $I_{OUT} = 82A$ , $T_{CASE} = 25$ °C | 95.2 | 95.5 | | | | | | V <sub>IN</sub> = 54.0V, V <sub>OUT</sub> = 12.2V, I <sub>OUT</sub> = 41A, T <sub>CASE</sub> = 25°C | 95.5 | 96 | | | | Efficiency, Ambient | $\eta_{AMB}$ | $V_{IN} = 40.0 - 60.0V$ , $V_{OUT} = 12.2V$ , $I_{OUT} = 41A$ , $T_{CASE} = 25^{\circ}C$ | 94.4 | | | % | | | | $V_{IN}$ = 40.0 – 60.0V, $I_{OUT}$ = max rated, $T_{CASE}$ = 25°C, over trim | 93 | | | | | Efficiency Over Temperature | η | $V_{IN} = 40.0 - 60.0V$ , $V_{OUT} = 12.2V$ , >50% rated load current, over temperature $V_{IN} = 40.0 - 60.0V$ , | 92.4<br>91.8 | | | % | ### **Electrical Characteristics (Cont.)** Specifications apply over all line, trim, and load conditions unless otherwise noted. **Boldface** specifications apply over the temperature range of $-40^{\circ}\text{C} \leq \text{T}_{\text{INT}} \leq 125^{\circ}\text{C}$ and are assured to meet performance specification by design, test correlation, characterization and/or statistical process control. All other specifications are at $\text{T}_{\text{INT}} = 25^{\circ}\text{C}$ unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |---------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------------------| | | | | | | | | | | | Powertrain Output Specifications (Cont.) | | | | | | Output Voltage Ripple | V <sub>OUT_PP</sub> | $V_{\text{IN}} = 54.0\text{V}, V_{\text{OUT}} = 12.2\text{V}, I_{\text{OUT}} = 82\text{A}, \\ C_{\text{OUT\_EXT}} = 69\mu\text{F effective, 20MHz BW}$ | | 140 | | mV <sub>P-P</sub> | | Output Capacitance (Internal) | tput Capacitance (Internal) $C_{OUT\_INT}$ Effective value, $V_{OUT} = 12.2V$ | | | 33.3 | | μF | | Output Capacitance (Internal) ESR | R <sub>COUT_INT</sub> | Effective value, V <sub>OUT</sub> = 12.2V | | 0.29 | | mΩ | | Load Capacitance (Bulk) | C <sub>LOAD_BULK</sub> | Per DCM, ESR $> 2m\Omega$ | 0 | | 10 | mF | | Load Capacitance (Ceramic) | C <sub>LOAD_CER</sub> | Per DCM | 0 | | 200 | μF | | Load Capacitance (Total) | C <sub>LOAD_TOTAL</sub> | Per DCM | 0 | | 10 | mF | | Load Transient Voltage Deviation | $V_{TRANS}$ | 10 $\leftrightarrow$ 100% load step, 6A/µs, C <sub>OUT_EXT</sub> = 8 x 22µF ceramic (69µF effective) and 2200µF aluminum; V <sub>IN</sub> = 54V, V <sub>OUT_SET</sub> = 12.2V | | ±350 | | mV | | Load Transient Recovery Time | t <sub>TRANS</sub> | 10 ↔ 100% load step, 6A/ $\mu$ s, $C_{OUT\_EXT} = 8 \times 22\mu F$ ceramic (69 $\mu$ F effective) and 2200 $\mu$ F aluminum; $V_{IN} = 54V$ , $V_{OUT\_SET} = 12.2V$ ; to within ±0.5% $V_{OUT}$ steady-state value | | 35 | | μs | | | | | | | | | | | | Fault Detection and Response | | | | | | Input Undervoltage Turn-ON | V <sub>IN_UVLO+</sub> | Powertrain recovery | 35 | 37.4 | 39 | V | | Input Voltage UVLO Hysteresis | V <sub>IN_UVLO_HYS</sub> | Powertrain shut down | 1.5 | 1.9 | 2.2 | V | | Input Overvoltage Turn-OFF | V <sub>IN_OVLO+</sub> | Powertrain shut down | 61 | 64.7 | 68 | V | | Input Voltage OVLO Hysteresis | V <sub>IN_OVLO_HYS</sub> | Powertrain recovery | 1 | 2.3 | 3 | V | | Overtemperature Shut Down | T <sub>OT</sub> | Detected at stage-1 control IC | 125 | | | °C | | Overtemperature Restart Hysteresis | T <sub>OT_HYS</sub> | Measured at stage-1 control IC | | 18 | | °C | | EAO Overload | V <sub>EAO_OL</sub> | | 3.23 | 3.3 | | V | | EAO Overload Timeout | t <sub>EAO_OL</sub> | EAO continuously above V <sub>EAO_OL</sub> | | 1000 | | μs | | Output Voltage<br>Negative Fault Threshold | $V_{OUT\_NEG}$ | Level threshold to trigger fault | -0.45 | -0.25 | -0.15 | V | | Output Voltage Threshold to<br>Re-Enable V <sub>OUT NEG</sub> Fault | V <sub>OUT_NEG_RE-ARM</sub> | Positive-going $V_{OUT}$ which re-arms the $V_{OUT\_NEG}$ fault | 1 | 2.25 | 3 | V | | Overcurrent Shut Down | l <sub>oc</sub> | I <sub>OC1</sub> when detected by ZVS buck-boost stage;<br>I <sub>OC2</sub> when detected by current multiplier stage | 84.4 | 105 | | А | | Overcurrent Timeout | t <sub>IOC</sub> | Output current above I <sub>OC</sub> | 1 | 4 | | ms | | Output OVP Turn-OFF | $V_{OUT\_OVP}$ | Relative to module +INV terminal | 62 | | 65 | V | | Output OVP Relative | % <sub>EAIN_HI</sub> | Relative to the VOUT_COMMAND; inactive during start up and for $t_{\text{EAIN\_HI}}$ after a VOUT_COMMAND | 4 | 15 | | % | | Output OVP Relative Timeout | t <sub>EAIN_HI</sub> | Blanking time for output OVP relative shut down following VOUT_COMMAND | | 2.1 | | S | | Fault Response Time | t <sub>FAULT</sub> | Excluding t <sub>EAO_OL</sub> and t <sub>IOC</sub> timeout periods | | 1 | | μs | | Stage 1 Fault Recovery Time | t <sub>FAULT1_RECOVERY</sub> | Excluding I <sub>OC2</sub> and T <sub>OT</sub> shut downs | 35 | 40 | 45 | ms | | Stage 2 Fault Recovery Time | t <sub>FAULT2_RECOVERY</sub> | Recovery from stage-2 multiplier OVP, IOC and $\rm I_{SHORT}$ shut downs only | | 140 | | ms | ### **Electrical Characteristics (Cont.)** Specifications apply over all line, trim, and load conditions unless otherwise noted. **Boldface** specifications apply over the temperature range of $-40^{\circ}\text{C} \leq T_{\text{INT}} \leq 125^{\circ}\text{C}$ and are assured to meet performance specification by design, test correlation, characterization and/or statistical process control. All other specifications are at $T_{\text{INT}} = 25^{\circ}\text{C}$ unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------------------|----------| | | | | | | | | | | | PMBus® Characteristics | | | | | | READ_VIN Accuracy | READ_VIN_ACC | At nominal V <sub>IN</sub> | -5 | | 5 | % | | READ_VIN Resolution | READ_VIN_RES | Limited to PMBus READ_VIN format resolution | | 125 | | mV | | VOUT_COMMAND Resolution | VOUT_CMD_RES | | | 1.95 | | mV | | READ_VOUT Accuracy | READ_VOUT_ACC | At nominal trim, +INV referred | -5 | | 5 | % | | READ_VOUT Resolution | READ_VOUT_RES | | | 1.95 | | mV | | READ_IOUT Functional Range | READ_IOUT_RNG | | 0 | | 90 | А | | READ_IOUT Accuracy, Ambient | READ_IOUT_ACC | $V_{IN} = 40.0 - 60.0V$ , >50% rated load current, $T_{CASE} = 25^{\circ}C$ , over trim $V_{IN} = 40.0 - 60.0V$ , >50% rated load current, | -7.5<br><b>-20</b> | | 7.5<br><b>20</b> | % | | DEAD JOHE David Har | DEAD JOUR DEC | over temperature and trim | | 250 | | | | READ_IOUT Resolution | READ_IOUT_RES | Disabled with T 2500 | - | 250 | - | mA<br>°C | | READ_TEMPERATURE Accuracy | | Disabled, with T <sub>CASE</sub> = 25°C | -6 | | 6 | _ | | PMBus Operating Frequency Range | f <sub>PMBUS</sub> | Child mode | | | 400 | kHz | | STORE_USER_CODE Capacity | N <sub>STORE_USER_CODE</sub> | Permanent storage of VOUT_COMMAND | 8 | | | Writes | | | | Control Node: EAO | | | | | | EAO Voltage Range | V <sub>EAO</sub> | Control Node. LAO | 0 | | 3.15 | V | | EAO Current Drive | I <sub>EAO</sub> | | 300 | | 600 | μΑ | | EAO Pulse Skip Threshold | V <sub>EAO_SKIP</sub> | Lower side of hysteretic range | 300 | 0.4 | 000 | V | | Output Current Pulse Skip Treshold | %IOUT_SKIP | Percentage of I <sub>OUT</sub> at V <sub>IN</sub> = 54V | | 20 | | % | | EAO Sink Current | I <sub>EAO_FAULT</sub> | Pull down to 0V while shut down due to a fault | | 450 | | μΑ | | 2. to shink editent | 'EAO_FAOLI | The state of s | | .50 | | Pr t | | | I | Enable: EN | | | | | | EN Input High Voltage | V <sub>EN_HIGH</sub> | | 1.1 | | | V | | EN Input Low Voltage | V <sub>EN_LOW</sub> | | | | 0.7 | V | | EN Source Current | I <sub>EN</sub> | Pull up to ~5V | | | 200 | μA | | | | | | | | | | | | Serial Clock: SCL<br>Serial Data: SDA | | | | | | Rated Input Range | V <sub>SERIAL</sub> | | 0 | | 5 | V | | SCL Frequency | F <sub>SCL</sub> | | 100 | | 400 | kHz | | Input High Voltage | V <sub>IH</sub> | | 1.35 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | 0.8 | V | | Output Low Voltage | V <sub>OL</sub> | Sinking 4mA | | | 0.4 | V | | | | | | | | | | | | Address: ADDR | | | | | | Address Registration Delay | t <sub>ADDR_DLY</sub> | From V <sub>IN</sub> crossing V <sub>IN_ADDR</sub> | | 10.5 | 30 | ms | | | | Fault: FLT | | | | | | Fault Input High Voltage | V <sub>FLT_IN_HIGH</sub> | | 1.15 | | | V | | Fault Input Low Voltage | V <sub>FLT_IN_LOW</sub> | To externally induce shut down | | | 0.85 | V | | Fault Output Low Voltage | V <sub>FLT_OUT_LOW</sub> | I <sub>FIT</sub> = 4mA | | | 0.4 | V | ### **Specified Operating Area** **Figure 1** — Electrical specified operating area vs. output voltage, with thermal management to ensure $T_{INT} < 125$ °C ### **Thermal Specified Operating Area** **Figure 2** — Thermal specified operating area; top-side cooling, output current vs. case temperature, $V_{OUT} = 10V$ **Figure 4** — Thermal specified operating area; top-side cooling, output current vs. case temperature, $V_{OUT} = 12.2V$ **Figure 6** — Thermal specified operating area; top-side cooling, output current vs. case temperature, $V_{OUT} = 12.5V$ **Figure 3** — Thermal specified operating area; double-sided cooling, output current vs. case temperature, $V_{OUT} = 10V$ **Figure 5** — Thermal specified operating area; double-sided cooling, output current vs. case temperature, $V_{OUT} = 12.2V$ **Figure 7** — Thermal specified operating area; double-sided cooling, output current vs. case temperature, $V_{OUT} = 12.5V$ ### **Typical Performance Characteristics** **Figure 8** — Efficiency at 25°C case temperature, $V_{OUT} = 10V$ **Figure 10** — Efficiency at 25°C case temperature, $V_{OUT} = 12.2V$ **Figure 12** — Efficiency at 25°C case temperature, $V_{OUT} = 12.5V$ **Figure 9** — Power dissipation at 25°C case temperature, $V_{OUT} = 10V$ **Figure 11** — Power dissipation at 25°C case temperature, $V_{OUT} = 12.2V$ **Figure 13** — Power dissipation at 25°C case temperature, $V_{OUT} = 12.5V$ ### **Typical Performance Characteristics (Cont.)** **Figure 14** — Efficiency at 80°C case temperature, $V_{OUT} = 10V$ **Figure 16** — Efficiency at 80°C case temperature, $V_{OUT} = 12.2V$ **Figure 18** — Efficiency at 80°C case temperature, $V_{OUT} = 12.5V$ **Figure 15** — Power dissipation at 80°C case temperature, $V_{OUT} = 10V$ **Figure 17** — Power dissipation at 80°C case temperature, $V_{OUT} = 12.2V$ **Figure 19** — Power dissipation at 80°C case temperature, $V_{OUT} = 12.5V$ ### **Typical Performance Characteristics (Cont.)** **Figure 20** — Efficiency at 100°C case temperature, $V_{OUT} = 10V$ **Figure 22** — Efficiency at 100°C case temperature, $V_{OUT} = 12.2V$ **Figure 24** — Efficiency at 100°C case temperature, $V_{OUT} = 12.5V$ **Figure 21** — Power dissipation at 100°C case temperature, $V_{OUT} = 10V$ **Figure 23** — Power dissipation at 100°C case temperature, $V_{OUT} = 12.2V$ **Figure 25** — Power dissipation at 100°C case temperature, $V_{OUT} = 12.5V$ ### **Typical Performance Characteristics (Cont.)** **Figure 26** — Efficiency at $-40^{\circ}$ C case temperature, $V_{OUT} = 10V$ **Figure 28** — Efficiency at $-40^{\circ}$ C case temperature, $V_{OUT} = 12.2V$ **Figure 30** — Efficiency at $-40^{\circ}$ C case temperature, $V_{OUT} = 12.5V$ **Figure 27** — Power dissipation at $-40^{\circ}\text{C}$ case temperature, $V_{OUT} = 10V$ **Figure 29** — Power dissipation at $-40^{\circ}$ C case temperature, $V_{OUT} = 12.2V$ **Figure 31** — Power dissipation at $-40^{\circ}$ C case temperature, $V_{OUT} = 12.5V$ ### **Terminal Descriptions** ### +IN - DCM Input Power The +IN terminal is the power input to the regulation stage. External filtering and decoupling techniques are application-specific. Low-ESR ceramic capacitors are recommended between the DCM input and power ground. #### PGND - Power Ground The DCM is a three-terminal non-isolated regulator. PGND is the common power return for +IN and +OUT. #### +OUT - DCM Output Power The +OUT terminal is the power output from the current multiplication stage. External filtering and decoupling techniques are application-specific. Low-ESR ceramic capacitors are recommended between the DCM output and power ground. #### +INV - DCM Intermediate Power Node The +INV terminal is an intermediate power node between the regulation and current-multiplication powertrain stages. #### EAO – Modulator Input The EAO terminal provides access to the error amplifier output and is the control node input to the regulation stage, which determines the DCM output power. #### EN - Enable If the EN terminal is left floating or driven high, the DCM is enabled. When EN is pulled low, the DCM is disabled. ### ADDR, SCL, SDA – PMBus Interface Address, Serial Clock and Serial Data Address is a multi-level analog input which sets the address at initial power-up. See PMBus® interface section for details on device address. Serial clock (SCL) and serial data (SDA) require external pull-up resistors for normal operation. Refer to System Management Bus (SMBus) Specification version 3.0 for details. #### FLT – Fault Monitor FLT is an open-drain terminal with an internal pull-up and indicates fault status. FLT is active-low, so when any fault is active the terminal will drive low. When the module is enabled and not in a fault condition, the terminal will be pulled high. The module monitors the status of this terminal, so if an external sub-circuit pulls FLT low, the module will also be disabled. Note: FLT displayed as FLT\* on the package drawing. ### SYNCI - Factory Use Only Do not connect to the SYNCI terminal. #### IMON - Factory Use Only Do not connect to the IMON terminal. ### **Functional Description** The DCM is a non-isolated, regulated DC-DC power converter with PMBus® control and telemetry, in a thermally adept package. It consists of a ZVS buck-boost first-stage followed by a ZVS, ZCS Sine Amplitude Converter™ current multiplier second stage. The current multiplier operates at a fixed step-down ratio of 4, so all regulation is performed by Stage 1. The output voltage sense for the regulation control loop is taken at the module output terminals after the current multiplier, for tight regulation accuracy. All PMBus output voltage set-point control and telemetry is provided by Stage 1. The DCM offers peak current and power ratings that are generally 10% higher than the continuous ratings for up to 1ms for dynamic loads and higher transient requirements. The full peak load capability is available up to an output voltage set point of 12.2V. Above 12.2V the peak current rating is linearly reduced to avoid risk of shut down due to an overvoltage event, as shown in Figure 1. ### **DCM Power Up** When input voltage is applied, the DCM PMBus address is sensed and latched based on the pull-down resistor applied to the ADDR terminal. The address remains fixed until input voltage is removed. #### **DCM Start Up** Any time the DCM input voltage is within $V_{IN\_UVLO+}$ and $V_{IN\_OVLO+}$ , the DCM has not been disabled via the EN or FLT control terminals, and it has recovered from any previously occurring faults, it will attempt to start. At start up, the FLT terminal goes inactive (high) and the Stage 2 current multiplier begins switching. Then the Stage 1 buck-boost regulator begins switching and its reference rises to generate the soft-start ramp of the module's output voltage. The module output is capable of full rated continuous output current during soft-start. The DCM output voltage rise is monotonic during soft start into static loads, once $V_{OUT}$ exceeds ~1V, provided the module has been disabled for at least $t_{OFF-MONO}$ . If the module restarts more quickly than $t_{OFF-MONO}$ then residual energy stored on the +INV node between the Stage 1 and Stage 2 powertrains can cause an output voltage transient to occur at the beginning of the soft-start ramp. The DCM can start up into a precharged output up to 6.0V with no additional considerations. Starting the DCM into a precharged $V_{\rm OUT}$ higher than 6.0V is not recommended due to the risk that ring-up could trigger a $V_{\rm OUT-OVP}$ fault. ### Pulse-Skip Mode (PSM) The ZVS buck-boost stage features a hysteretic pulse-skipping mode. At light-load conditions, switching cycles can be skipped in order to significantly reduce gate-drive power and improve efficiency. The regulator will automatically enter and exit PSM based on load. Depending on line and trim operating conditions, as well as capacitor and other component values, PSM may result in occasional skipping of one or many switching cycles. #### Variable-Frequency Operation The ZVS buck-boost stage is pre-programmed to a fixed, maximum base operating frequency. The maximum processed power determines the base frequency and associated power inductor with respect to other constraints to achieve peak efficiency at nominal operation. The operating frequency can be reduced from the base frequency as needed to maintain rated power capability at certain line voltage, trim voltage and load conditions. By reducing the operating frequency, or stretching the period of each switching cycle, the ZVS operation is preserved throughout the input line voltage range maintaining optimum efficiency. The current-multiplication stage also exhibits variable-frequency operation, though over a smaller frequency range relative to that of the ZVS buck-boost stage. #### **DCM Fault Response** If the DCM detects a fault condition, the $\overline{\text{FLT}}$ terminal drives low and the module stops processing power within the fault detection response time $t_{\text{FAULT}}$ . The input overvoltage, input undervoltage, and overtemperature fault conditions, as well as $\overline{\text{FLT}}$ terminal low are continuously monitored, and the DCM will not restart as long as they persist. Once the fault condition is removed and the appropriate fault recovery time ( $t_{\overline{\text{FAULT}}1_{\text{RECOVERY}}}$ ) or $t_{\overline{\text{FAULT}}2_{\text{RECOVERY}}}$ ) has elapsed, the DCM will release $\overline{\text{FLT}}$ and will attempt a restart. Other fault types like overload or short circuit condition can only occur when the module is operating. After shut down, the DCM will repeatedly attempt a restart after a delay, and will shut down again as long as the load fault condition persists. # Input Undervoltage Recovery and Lockout Thresholds ( $V_{\rm IN~UVLO+}$ and $V_{\rm IN~UVLO~HYS}$ ) The regulator stage monitors the +IN terminal. The DCM will not start until the input voltage exceeds the undervoltage recovery threshold ( $V_{\text{IN\_UVLO+}}$ ) and will shut down if the input voltage crosses below this threshold by more than the undervoltage lockout hysteresis ( $V_{\text{IN\_UVLO\_HYS}}$ ). A $V_{\rm IN\_UVLO}$ will set byte 0, bit 3 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. # Input Overvoltage Lockout and Recovery Thresholds $(V_{IN\_OVLO_+} and \ V_{IN\_OVLO_-HYS})$ If the input voltage rises above the overvoltage lockout threshold $(V_{\text{IN\_OVLO+}})$ , the DCM will shut down. The DCM will attempt to recover once the input voltage has decreased below this threshold by at least the overvoltage lockout hysteresis $(V_{\text{IN\_OVLO\_HYS}})$ . A $V_{\rm IN\_OVLO}$ will set byte 0, bit 4 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. # Overtemperature Fault Threshold $(T_{OT})$ The DCM features an overtemperature shut down, which is designed to protect against catastrophic failure due to excessive temperatures. The overtemperature shut down cannot be used to ensure the device stays within the recommended operating temperature range, because when the overtemperature threshold $T_{\rm OT}$ engages, $T_{\rm INT}$ is at or above the maximum rated temperature of 125°C. When an overtemperature shut down occurs, the DCM stops processing power and $\overline{\rm FLT}$ drives low. The DCM will restart after the temperature has decreased below $T_{\rm OT}$ by at least the overtemperature restart hysteresis, $T_{\rm OT\ HYS}$ . If the overtemperature fault threshold is exceeded, byte 2, bit 0 in the MFR\_STATUS\_FAULTS (F0h) status register will be set. Unlike other faults, the Overtemperature Fault will not set byte 1, bit 0 FLT\_FALLING\_EDGE due to how the overtemperature condition is sensed. #### FLT Fault If the $\overline{\text{FLT}}$ terminal is pulled low, the unit will shut down in the same manner as other faults listed here. Byte 1, bit 0 FLT\_FALLING\_EDGE bit will be set in the MFR\_STATUS\_FAULTS (F0h) status register. ### Output Voltage Negative ( $V_{OUT\_NEG}$ ) When the DCM output voltage is higher than $V_{OUT\_NEG\_RE-ARM}$ , the Output Voltage Negative fault is armed. Once armed, if the DCM output voltage becomes reverse-biased by more than $V_{OUT\_NEG}$ , it will shut down and stop processing power. It will also set byte 0, bit 6 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. This can occur if the module is disabled or shuts down due to another fault or if the load is inductive and brings $V_{\text{OUT}}$ below ground. When the DCM is disabled via EN, or has shut down due to any fault type, the Output Voltage Negative fault is blanked from further activation until the output voltage again exceeds $V_{\text{OUT\_NEG\_RE-ARM}}$ . This permits the DCM to be easily restarted even when a negative $V_{\text{OUT}}$ condition persists (as may be the case if a downstream current sink is present). ### Output Overvoltage Threshold (V<sub>OUT OVP</sub>) The DCM will shut down if the voltage at +INV rises above the OVP threshold, $V_{\rm OUI_OVP}$ . The sense point is taken before the second-stage current multiplier, so the effective output-referred threshold depends on the voltage drop across the second stage. The DCM will restart after the recovery time $t_{\rm FAULT_2\ RECOVERY}$ . A VOUT\_OVP fault can also be produced by the ZVS buck-boost stage. If the buck-boost produces the OVP event, the DCM will restart after the recovery time $t_{\text{FAULT1}}$ RECOVERY. A VOUT\_OVP fault will set byte 0, bit 5 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. ### Output OVP Relative (% EAIN HI) The DCM will shut down if the module output voltage is more than $\%_{\text{EAIN\_HI}}$ higher than the programmed output voltage, for more than $t_{\text{EAIN\_HI}}$ . This fault detection is inactive during soft start as well as for timeout period $t_{\text{EAIN\_HI}}$ following a VOUT\_COMMAND change to output voltage trim. %<sub>EAIN\_HI</sub> will set EAIN\_HI, byte 1, bit 5 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. Note: at higher output voltage set points, the fault may be reported as $V_{\text{OUT}\ \text{OVP}}.$ ### EAO Overload (V<sub>EAO\_OL</sub>) EAO is the control input to the Stage 1 regulator. The EAO voltage is driven by the internal transconductance error amplifier closing the voltage control loop. The voltage on EAO can exceed the EAO Overload Threshold voltage ( $V_{\text{EAO}}$ OL) when the DCM is overloaded. A timer permits transient overload conditions to occur without triggering the fault detection. However if EAO remains above its overload threshold for longer than $t_{\text{EAO\_OL}}$ , the DCM will shut down and $\overline{\text{FLT}}$ will be driven low. The EAO Overload fault will set byte 1, bit 1 in the MFR\_STATUS\_FAULTS (F0h) status register, as well as byte 1, bit 0 FLT\_FALLING\_EDGE. ### Overcurrent Threshold (I<sub>OC</sub>) The DCM output current is continuously measured during operation, and if it exceeds the overcurrent shut-down threshold ( $I_{OC}$ ), for longer than overcurrent timeout ( $I_{IOC}$ ), the DCM will shut down and $\overline{FLT}$ is driven low. The overcurrent is monitored by both the current multiplier stage and the buck-boost regulation stage. If the buck-boost stage detects the overcurrent ( $I_{OC1}$ ), then the MFR\_STATUS\_FAULTS bits VOUT\_NEG or Q3\_SIL may set. If only the current multiplier stage detects the fault ( $I_{OC2}$ ), then only the $\overline{FLT}$ terminal falling edge will be set. Any of these bits indicate the presence of an overcurrent condition. The DCM will restart after the recovery time $I_{FAULT1\_RECOVERY}$ or $I_{FAULT2\_RECOVERY}$ depending on which powertrain stage shut down. ### Short Circuit Detection (I<sub>SHORT</sub>) In the event of a short circuit occurring during operation or during start up, the DCM fast short-circuit detection will shut down the powertrain and drive $\overline{\text{FLT}}$ low. The MFR\_STATUS\_FAULTS bits Q1\_FIL or Q3\_FIL should set. The VOUT\_NEG may also set. The DCM will restart after the recovery time $t_{\text{FAULT1\_RECOVERY}}$ or $t_{\text{FAULT2\_RECOVERY}}$ , depending on which powertrain stage shut down. For the case where the short-circuit condition occurs while the DCM is running, the $\overline{\text{FLT}}$ line will be asserted after $t_{\text{FAULT}}$ . For start up into a short-circuit condition or during the restart after $t_{\text{FAULT1\_RECOVERY}}$ while a short is still applied, there is a delay of ~3ms from powertrain shut down to the activation of $\overline{\text{FLT}}$ . ### **High-Level Functional State Diagram** Conditions that cause state transitions are shown along arrows. Sub-sequence activities listed inside the state bubbles. ### **Timing Diagrams** Module inputs are shown in blue; module outputs are shown in brown. ### **Timing Diagrams (Cont.)** Module inputs are shown in blue; module outputs are shown in brown. ### **Design Guidelines** ### **Input Filter Stability** Regulating switch-mode power supplies like the DCM present a negative impedance to the voltage source that is powering them. To ensure stability of the regulation loop, the source impedance and the parasitic resistance and inductance of the interconnect lines must be considered. The high performance ceramic decoupling capacitors placed locally to the input of the DCM are effective in controlling reflected ripple current at the switching frequency. However their low ESR means they will not significantly dampen an excessively high impedance of an upstream voltage source. The worst-case minimum regulator dynamic input impedance magnitude $\mid$ $r_{EQ\_IN}\mid$ can be calculated by dividing the lowest line voltage by the full load input current. To ensure stability, two cases must be considered. Input Filter case 1; inductive source and local, external, input decoupling capacitance with negligible ESR (i.e., ceramic type) The voltage source impedance can be modeled as a series $R_{\text{LINE}}$ $L_{\text{LINE}}$ circuit. In order to guarantee stability the following conditions must be verified: $$R_{LINE} > \frac{L_{LINE}}{\left(C_{IN} + C_{IN\_EXT}\right) \bullet \left| r_{EQ\_IN} \right|} \tag{1}$$ $$R_{LINE} << \left| r_{EQ\_IN} \right| \tag{2}$$ Notice that the local high-performance ceramic input capacitors should be included for this purpose. Equation 2 means that the line source impedance should be <10% of the regulator's dynamic input resistance $r_{\rm EQ\_IN}$ for best performance. The line source impedance, however, must be <50% of $r_{\rm EQ\_IN}$ . Note that $R_{\rm LINE}$ cannot be made arbitrarily low otherwise Equation 1 is violated and the system will show instability, due to under-damped RLC input network. Input Filter case 2; inductive source and internal, external input decoupling capacitance with significant $R_{C_{IN\_EXT}}$ ESR (i.e., electrolytic type) In order to simplify the analysis in this case, the input source impedance can be modeled as a simple inductor $L_{LINE}$ . Notice that, the internal high-performance ceramic capacitors $C_{IN}$ directly at the input of the DCM should be included in the external electrolytic capacitance value for this purpose. The stability criteria will be: $$\left| r_{EQ\_IN} \right| > R_{C_{IN\ EXT}} \tag{3}$$ $$\frac{L_{LINE}}{\left(C_{IN\_EXT} \cdot R_{C_{IN\_EXT}}\right)} < \left| r_{EQ\_IN} \right| \tag{4}$$ Equation 4 shows that if the aggregate ESR is too small – for example by using only high-Q ceramic input capacitors ( $C_{\rm IN\_EXT}$ ) – the system will be under-damped and may not be stable. As with Equation 2 above, a decade of margin in satisfying Equation 3 is preferred, but an octave of margin is considered the minimum. Lastly, consider the DCM maximum input voltage slew rate $\rm dV_{IN}/dt$ , which is needed to prevent overstress to input stage components in the module. Additional circuitry may be required at the DCM input if the filter solution can exceed that slew rate. #### **Input Fuse Recommendations** A fuse should be incorporated at the input to the DCM, in series with the +IN terminal. A 40A or smaller input fuse (Littelfuse® Nano²® 456 Series) is required to comply with safety agency conditions of acceptability. Always ascertain and observe the safety, regulatory, or other agency specifications that apply to your specific application. ### **Thermal Design** Thermal management of DCM internal power dissipation is critical to reliable operation, and ample cooling is preferred since efficiency and reliability are better at lower internal temperatures. Figure 32 shows a thermal impedance model that can estimate the maximum temperature of the highest temperature component for a given electrical and thermal operating condition. The circuit model assumes each of those areas identified as thermal boundaries is isothermal, although not necessarily the same temperature as the other boundary areas. Use of electrically insulating thermal interface material is required to prevent shorting conductive surfaces on the DCM case. Figure 32 — Thermal model | Symbol | Thermal Impedance (°C / W) | Definition of Estimated Thermal Resistance | |--------------------------------------|----------------------------|------------------------------------------------------------------------------------------------| | $\theta_{\text{PGND\_TOP}}$ | 1.5 | from the hottest component inside the DCM to the circuit board it is mounted on at PGND_TOP | | $\theta_{\text{+IN}_{-}\text{+INV}}$ | 20 | from the hottest component inside the DCM to the circuit board it is mounted on at +IN_+INV | | $\theta_{ ext{+OUT}}$ | 19 | from the hottest component inside the DCM to the circuit board it is mounted on at +OUT | | $\theta_{\sf SIGNALS}$ | 17 | from the hottest component inside the DCM to the circuit board it is mounted on at SIGNALS | | $\theta_{ t PGND\_BOTTOM}$ | 1.6 | from the hottest component inside the DCM to the circuit board it is mounted on at PGND_BOTTOM | | $\theta_{TOP\_BOTTOM}$ | 7.8 | from PGND_TOP to PGND_BOTTOM | **Table 1** — Thermal impedance Figure 33 — Thermal model boundary conditions; area defined as shaded ### Thermal Design — Typical Performance **Figure 34** — Power dissipation vs. line voltage, $V_{OUT} = 10V$ , at 25°C case temperature **Figure 36** — Power dissipation vs. line voltage, $V_{OUT} = 12.2V$ , at 25°C case temperature **Figure 38** — Power dissipation vs. line voltage, $V_{OUT} = 12.5V$ , at 25°C case temperature **Figure 35** — Power dissipation vs. line voltage, $V_{OUT} = 10V$ , at 80°C case temperature **Figure 37** — Power dissipation vs. line voltage, $V_{OUT} = 12.2V$ , at 80°C case temperature **Figure 39** — Power dissipation vs. line voltage, $V_{OUT} = 12.5V$ , at 80°C case temperature ### Thermal Design — Typical Performance (Cont.) **Figure 40** — Power dissipation vs. line voltage, $V_{OUT} = 10V$ , at $100^{\circ}$ C case temperature **Figure 41** — Power dissipation vs. line voltage, $V_{OUT} = 12.2V$ , at 100°C case temperature **Figure 42** — Power dissipation vs. line voltage, $V_{OUT}$ = 12.5V, at 100°C case temperature ### **Additional PCB Layout Considerations** DCM output capacitance is needed to bypass the high-frequency ripple at its source. The amount of capacitance varies by design and should be distributed as shown in the diagram. **Figure 43** — Recommended positioning of external capacitance relative to +IN, +OUT and PGND terminals The mechanical drawings in later sections include the recommended land pattern to use when creating a PCB footprint. The recommend footprint pad is intentionally narrower than the actual product terminal. This allows room for the pick-and-place machine worst-case placement tolerances. The worst case is a package terminal exactly aligned with the inner edges of footprint pad. If the product is water washed post assembly, then the PGND circular thermal pads under the product must be copper-defined. If no-clean solder flux is used during assembly, then PGND thermal pad apertures may be solder-mask-defined. Figure 44 — Product drawing vs. recommended land pattern ### **Parallel Operation for High Power Arrays** Loads that exceed the rated current or power of a single DCM can be powered by an array of DCMs, with array sizes up to $n_{ARRAY}$ max modules. A properly configured array of n DCMs provides the rated power or current of a single module times n, with no electrical de-rating required. At the schematic level, a DCM array is configured by setting a unique address for each DCM and directly interconnecting the control terminals: EN, FLT, SDA and SCL. Additionally, all EAO terminals must be interconnected. For power connections in an array, each DCM should still have dedicated multi-layer chip capacitors at the input and output. The DCM +OUT terminals must be directly connected together. The DCM +IN terminals are not directly connected, but instead each has its own dedicated fuse and input filter. The fuse and filter of each DCM in the array must be powered from the same voltage source; different input voltages are not permitted. PCB layout for an array of DCMs builds off of the recommended layout shown in Figure 43. The DCMs should be placed in close proximity so that interconnected control signals can be short, which reduces stray capacitance and pickup of noise. However DCMs must still be separated sufficiently to permit adequate cooling to avoid excess internal temperatures. If the PCB provides the dominant cooling path for heat to flow from the modules, physical separation of modules becomes more important. PGND should be carried on contiguous plane layers to optimize effectiveness of high-frequency bypassing and filtering. The +OUT connection should also be on plane layers to minimize inductance between DCM outputs. Control signal route lengths should be minimized but they should not be routed underneath the DCM body. This is especially true for EAO. #### **PMBus Interface** Refer to "PMBus Power System Management Protocol Specification Revision 1.3, Parts I and II." For complete PMBus® specifications details visit http://pmbus.org The DCM is a PMBus child and will respond only to host commands listed in this section. Dedicated address (ADDR), clock (SCL) and data (SDA) terminals are available; the optional SMBALERT# signal is not supported. ### **Device Address** The DCM PMBus address can be set using a 1% resistor from the ADDR terminal to ground. The following table lists the available addresses and the corresponding resistor value to use. The DCM does not support SMBus Address Resolution protocol. The address is set at initial power up and then remains fixed until power is removed. | 7-bit Hex<br>Address | Resistor Value, 1%<br>(kΩ) | |----------------------|----------------------------| | 51h | 0.0 | | 52h | 12.1 | | 53h | 20.0 | | 54h | 28.0 | | 55h | 35.7 | | 56h | 44.2 | | 57h | 52.3 | | 58h | open | ### **Restricted Address** The DCM also responds to address 0x50, but this address is for factory use only and cannot be used for any of the supported commands in the list below. This address is fixed and cannot be changed, so care must be taken that no other device on the bus uses address 0x50 in order to avoid address collisions. ### **PMBus Command Definitions** A summary of the PMBus commands supported by the DCM are described in the following sections. ### CLEAR\_FAULTS Command (03h) This command clears all status bits that have been previously set. Persistent or active faults are re-asserted again once cleared, except the "FLT falling edge" bit, which is edge-triggered. All faults are latched once asserted in the DCM. Registered faults will not be cleared when DCM powertrain is disabled through the FLT or FN terminal #### **STORE USER CODE Command (17h)** STORE\_USER\_CODE can save the VOUT\_COMMAND value to non-volatile memory. At subsequent power ups, this stored value is used for the DCM output voltage trim set point. The data for STORE\_USER\_CODE is the command code to be stored; the DCM can only accept command code VOUT\_COMMAND (20h) to be stored. STORE\_USER\_CODE can only be used $N_{\text{STORE\_USER\_CODE}}$ times before all non-volatile memory is consumed. ### **Supported Command List and Supported Commands Transaction Type** | <b>Command Name</b> | Command<br>Code | Function | Default<br>Data Content | SMBus Write<br>Transaction | SMBus Read<br>Transaction | Number<br>Data Bytes | Data<br>Format | |---------------------|-----------------|-------------------------------------------|-------------------------|----------------------------|---------------------------|----------------------|----------------| | CLEAR_FAULTS | 03h | Clear fault status register | n/a | Send Byte | n/a | 0 | bit | | STORE_USER_CODE | 17h | Can write VOUT_COMMAND to NV memory | n/a | Write Byte | n/a | 1 | bit | | CAPABILITY | 19h | DCM key capabilities set by factory | A0h | n/a | Read Byte | 1 | bit | | VOUT_MODE | 20h | Format for VOUT_COMMAND | 17h | n/a | Read Byte | 1 | bit | | VOUT_COMMAND | 21h | Set DCM output voltage | 1866h | Write Word | Read Word | 2 | ULINEAR16 | | STATUS_BYTE | 78h | Fault Readback | n/a | n/a | Read Byte | 1 | bit | | STATUS_WORD | 79h | Generic Fault Readback | n/a | n/a | Read Word | 2 | bit | | READ_VIN | 88h | DCM Input Voltage | n/a | n/a | Read Word | 2 | LINEAR11 | | READ_VOUT | 8Bh | Regulator Output Voltage at +INV terminal | n/a | n/a | Read Word | 2 | ULINEAR16 | | READ_IOUT | 8Ch | DCM output current | n/a | n/a | Read Word | 2 | LINEAR11 | | READ_TEMPERATURE_1 | 8Dh | DCM Temperature at Regulator Controller | n/a | n/a | Read Word | 2 | LINEAR11 | | MFR_ID | 99h | Manufacturer ID | "VI" | n/a | Block Read | 2 | ASCII | | IC_DEVICE_ID | ADh | Device identification | "5100027" | n/a | Block Read | 7 | ASCII | | MFR_STATUS_FAULTS | F0h | DCM-Specific Faults | n/a | n/a | READ 32 | 4 | bit | #### **CAPABILITY Command (19h)** The DCM returns a default value of A0h. This value indicates that the Packet Error Checking (PEC) is supported, PMBus® frequency is up to 400kHz, the SMBALERT# bit is not supported and that the numeric data can be LINEAR11 or ULINEAR16. See supported data command table indicating each command respective data reporting format. ### **VOUT\_MODE Command (20h)** The DCM VOUT\_MODE command is read only; set to a default value of 17h. #### VOUT\_COMMAND Command (21h) VOUT\_COMMAND causes the DCM to set the output voltage to the commanded value. When multiple DCMs are used in parallel to create a high-power array, the group command protocol should be used when using VOUT\_COMMAND to change the output voltage. The group command protocol allows for a PMBus command to be sent to multiple units in succession but halts execution by each module until the last command has been sent. This will cause all of the DCMs in the array to wait until the last VOUT\_COMMAND has been sent before collectively updating their output voltage setting. Not using the group command protocol can lead to nuisance detection of $\%_{\rm EAIN\_HI}$ faults for units which are programmed lower than the others in the array. ### READ\_IOUT Command (8Ch) READ\_IOUT returns the output current telemetry in LINEAR11 format. #### STATUS\_BYTE (78h) and STATUS\_WORD (79h) Although the DCM powertrain will self-restart once fault conditions are cleared, all fault or warning flags, if set, will remain asserted until cleared by the host or once DCM input power is removed. This includes overtemperature warning and communication faults. STATUS\_WORD and STATUS\_BYTE can be cleared by sending CLEAR\_FAULTS (03h) command. The TEMPERATURE FAULT bit reflects that an overtemperature shut down of the Stage 1 ZVS buck-boost occurred. The PMBus COMMUNICATION EVENT bit (CML) is set when a communication fault occurs. See the PMBus Communication Fault section for details. ### READ\_VIN Command (88h) READ\_VIN returns the input voltage telemetry in LINEAR11 format. ### **READ\_VOUT Command (8Bh)** READ\_VOUT returns the output voltage telemetry in ULINEAR16 format. Refer to the PMBus Power System Management Protocol Specification – Part II – Revision 1.3 for details on reported LINEAR11 and ULINEAR16 numeric format. READ\_VOUT telemetry is taken from the +INV node, so it will nominally read 4x the actual V<sub>OUT</sub> during operation. Also note that there is a diode-clamp path from +OUT back to +INV, so when the module is disabled or the stage 2 current multiplier is stopped, READ\_VOUT will report a value equal to +OUT minus approximately 0.6V. ### READ\_TEMPERATURE\_1 (8Dh) READ\_TEMPERATURE\_1 returns the measured temperature at the stage 1 ZVS buck-boost controller. This temperature can be used as a relative gauge to the operating temperature of one internal area of the module. READ\_TEMPERATURE\_1 is not sufficient to design or validate any module-level thermal solution. Thermal design must use the module power dissipation and thermal resistance model to ensure that all areas of the module internal circuitry are kept below the maximum operating temperature. ### MFR\_ID (99h) This read-only command will return "VI" as two ASCII bytes, indicating the manufacturer Vicor Corporation. ### MFR\_STATUS\_FAULTS (F0h) This command returns four bytes; the first three are used and are defined in the table above. All fault or warning flags, if set, will remain asserted until cleared by the host using a CLEAR\_FAULTS (03h) command. CLEAR\_FAULTS should be issued after power is initially applied to clear any fault flags which are set during module initialization. ### **PMBus Communication Fault** ### **Module Behavior** Corrupted data, unrecognized commands or other PMBus® protocol violations have no impact on powertrain functionality. ### **PMBus Reporting Characteristics** The below tables summarize data transmission and data content faults as implemented in the DCM. | Section | Description | STATUS_BYTE | Notes | | |---------|-----------------------------------|-------------|---------------------------------|--| | Section | | CML | Notes | | | 10.8.1 | Corrupted data | X | PEC failure | | | 10.8.2 | Sending too few bits | | Device will ignore transmission | | | 10.8.3 | Reading too few bits | | No response | | | 10.8.4 | Host sends or reads too few bytes | X | CML set on writes only | | | 10.8.5 | Host sends too many bytes | X | | | | 10.8.6 | Reading too many bytes | | Read will report old data | | | 10.8.7 | Device busy | | Clock stretch prior to ACK | | **Table 2** — Data transmission faults | Continu | Description | STATUS_BYTE | Notes | | |---------|---------------------------------------------|-------------|-------------------------------------------------------------|--| | Section | | CML | ivotes | | | 10.9.1 | Improperly set read bit in the address byte | | Not interpreted as a fault;<br>Device will respond normally | | | 10.9.2 | Unsupported command code | X | | | | 10.9.3 | Invalid or unsupported data | X | | | | 10.9.4 | Data out of range | | No response | | | 10.9.5 | Reserved bits | | No response<br>Not a fault | | **Table 3** — Data content faults ### **Product Outline Drawing – Top View** ### **Product Outline Drawing – Bottom View** *DCM3717 TC3* (Reference DWG # 53472 Rev 2) **BOTTOM VIEW** #### Notes 1. Dimensional origin defined by package center. See package drawing top view. ### **Recommended Land Pattern** ### **Revision History** | Revision | Date | Description | Page Number(s) | |----------|----------|------------------------|----------------| | 1.0 | 10/30/23 | Initial release | n/a | | 1.1 | 11/30/23 | Data sheet corrections | 4, 26 | # Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. Specifications are subject to change without notice. ### **Vicor's Standard Terms and Conditions and Product Warranty** All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (<a href="https://www.vicorpower.com/termsconditionswarranty">https://www.vicorpower.com/termsconditionswarranty</a>) or upon request. ### **Life Support Policy** VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages. ### **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department. The products described on this data sheet are protected by the following U.S. Patents Numbers: RE40,072; 6,421,262; 6,930,893; 7,145,786; 7,561,446; 7,782,639; 7,920,391; 8,427,269; 9,516,761; 10,153,704 and other patents pending. Contact Us: https://www.vicorpower.com/contact-us ### **Vicor Corporation** 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com #### email Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u> ©2023 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation. Littelfuse® and Nano²® are registered trademarks of Littelfuse, Inc. PMBus® is a registered trademark of SMIF, Inc. All other trademarks, product names, logos and brands are property of their respective owners. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Vicor: DCM3717S60D13K0TN1