# 1500 W AC-DC Front End Power Supplies The PFE1500 is a 1500 W AC to DC power-factor-corrected (PFC) power supply that converts standard AC or HVDC power into a main output of 12 VDC for powering intermediate bus architectures (IBA) in high performance and reliability servers, routers, and network switches. The PFE1500 Series meets international safety standards and displays the CE-Mark for the European Low Voltage Directive (LVD). # **Key Features & Benefits** - High Efficiency, typ. 94% at half load (meet 80+ Platinum Efficiency) - Universal input voltage range: 90-264 VAC - High voltage DC input: 180-350 VDC (Optional for 400 VDC) - AC input with power factor correction - Always-On standby output (model dependent): - Programmable 3.3 V / 5 V (16.5 W) - o 12 V @ 3 A (36 W) - Hot-plug capable - Parallel operation with active digital current sharing - Digital controls for improved performance - High density design: 35 W/in<sup>3</sup> - Small form factor: 54.5(W) x 40.0(H) x 321.5(L) mm - I2C communication interface for control, programming and monitoring with Power Management Bus protocol and PSMI Protocol - Over temperature, output over voltage and overcurrent protection - 256 Bytes of EEPROM for user information - 2 Status LEDs: OK and FAIL with fault signaling # **Applications** - High Performance Servers - Routers - Switches #### 1. ORDERING INFORMATION #### MODELS WITH PROGRAMMABLE 3.3 V / 5 V STANDBY OUTPUT | PFE | 1500 | | 12 | | 054 | X | X | |----------------|-------------|------|-----------|------|-------|---------------------------------------------------|----------------------------------------------------| | Product Family | Power Level | Dash | V1 Output | Dash | Width | Airflow | Input <sup>3</sup> | | PFE Front-End | 1500 W | | 12 V | | 54 mm | N: Normal <sup>1</sup><br>R: Reverse <sup>2</sup> | A: C14 Socket<br>AC: C16 Socket<br>AH: HVDC Socket | "N" Normal Airflow from Output connector to Input AC socket Ordering PN: PFE1500-12-054NA for C14 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12-054NAC for C16 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12-054NAH for both AC and HVDC (RF-203-D-1.0) input connector, input range is 180 ~ 400 VDC and 90 ~ 264 VAC "R" Reverse Airflow from Input AC socket to Output connector Ordering PN: PFE1500-12-054RA for C14 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12-054RAC for C16 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12-054RAH for both AC and HVDC (RF-203-D-1.0) input connector, input range is 180 ~ 400 VDC and 90 ~ 264 VAC For difference of the AC socket and mechanical outline refer to section 13. # **MODELS WITH 12 V STANDBY OUTPUT** | PFE | 1500 | - | 12 | N | X | S412 | |-----------------------|-------------|------|-----------|---------------------------------------------------|----------------------------------------------------|------------| | <b>Product Family</b> | Power Level | Dash | V1 Output | Airflow | Input <sup>6</sup> | VSB Output | | PFE Front-End | 1500 W | | 12 V | N: Normal <sup>4</sup><br>R: Reverse <sup>5</sup> | A: C14 Socket<br>AC: C16 Socket<br>AH: HVDC Socket | 12VSB | - 4 "N" Normal Airflow from Output connector to Input AC socket Ordering PN: PFE1500-12NAS412 for C14 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12NACS412 for C16 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC Ordering PN: PFE1500-12NAHS412 for both AC and HVDC (RF-203-D-1.0) input connector, input range is 180 VDC ~ 400 VDC and 90 VAC ~ 264 VAC - "R" Reverse Airflow from Input AC socket to Output connector Ordering PN: PFE1500-12RAS412 for C14 AC input connector, input range is 180 VDC ~ 350 VDC and 90 VAC ~ 264 VAC - <sup>6</sup> For difference of the AC socket and mechanical outline refer to section 13. #### 2. OVERVIEW The PFE1500 Series AC/DC power supply is combination of analog and DSP control, highly efficient front-end power supply. It incorporates resonance-soft-switching technology and interleaved power trains to reduce component stresses, providing increased system reliability and very high efficiency. With a wide input operational voltage range and minimal derating of output power with input voltage and temperature, the PFE1500 power supply maximizes power availability in demanding server, network, and other high availability applications. The supply is fan cooled and ideally suited for integration with a matching airflow paths. The PFC stage is an analogue solution; MCU is used to communicate with DSP chip on secondary side. The DC/DC stage uses soft switching resonant techniques in conjunction with synchronous rectification. An active OR-ing device on the output ensures no reverse load current and renders the supply ideally suited for operation in redundant power systems. The always-on standby output, provides power to external power distribution and management controllers. It is protected with an active OR-ing device for maximum reliability. Status information is provided with front-panel LEDs. In addition, the power supply can be controlled and the fan speed set via the I2C bus. The I2C bus allows full monitoring of the supply, including input and output voltage, current, power, and inside temperatures. The fan speed is adjusted automatically depending on the actual power demand and supply temperature and can be overridden through the I2C bus. Figure 1. PFE1500 Series Block Diagram #### 3. ABSOLUTE MAXIMUM RATINGS Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect long-term reliability, and cause permanent damage to the supply. | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-----------------------|-------------------------|-----|-----|-----|------| | Vi maxc Maximum Input | Continuous | | | 264 | VAC | #### 4. INPUT SPECIFICATIONS General Condition: $T_A = 0...45$ °C unless otherwise specified. | PARAM | METER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |--------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------|-------| | $V_{inom}$ | Nominal Input Voltage | | 100 | | 240 | VAC | | Vinom | Nonina input voltage | | 200 | | 350 <sup>1</sup> | VDC | | $V_i$ | Input Voltage Ranges | Normal operating ( $V_{imin}$ to $V_{imax}$ ) | 90 | | 264 | VAC | | | | | 180 | | 350 | VDC | | V <sub>i red</sub> | Derating Input Voltage Range | See Figure 7 | 90 | | 180 | VAC | | l <sub>i max</sub> | Max Input Current | | | | 15 | Arms | | lip | Inrush Current Limitation | $V_{i min}$ to $V_{i max}$ , $T_{NTC} = 25^{\circ}C$ (Figure 4) | | | 40 | $A_p$ | | $F_i$ | Input Frequency | | 47 | 50/60 | 64 | Hz | | PF | Power Factor | Vi nom, 50 Hz, > 0.3 /1 nom | 0.96 | | | W/VA | | 17 | Turn on Innut Voltage? | Domania a un | 80 | 84 | 89 | VAC | | V <sub>i on</sub> | Turn-on Input Voltage <sup>2</sup> | Ramping up | 169 | 174 | 180 | VDC | | 17 | Turn off land t Voltage | Dorania a douis | 75 | 80 | 85 | VAC | | V <sub>i off</sub> | Turn-off Input Voltage | Ramping down | 166 | 171 | 176 | VDC | | | | $V_{i \text{ nom}}$ , $0.1 \cdot I_{k \text{ nom}}$ , $V_{k \text{ nom}}$ , $T_{A} = 25 ^{\circ}\text{C}$ | | 90 | | | | | Efficiency without Fan at AC | $V_{i \text{ nom}}$ , $0.2 \cdot k_{i \text{ nom}}$ , $V_{k \text{ nom}}$ , $T_{A} = 25 ^{\circ} C$ | | 92 | | | | | input | $V_{i \text{ nom}}$ , $0.5 \cdot k_{i \text{ nom}}$ , $V_{A \text{ nom}}$ , $T_{A} = 25 ^{\circ} C$ | | 94 | | | | | | $V_{i \text{ nom}}$ , $I_{x \text{ nom}}$ , $V_{x \text{ nom}}$ , $T_{A} = 25^{\circ}\text{C}$ | | 92 | | 0/ | | η | | $V_{\text{i nom}=336VDC}$ , $0.1 \cdot I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ | | 89 | | % | | | Efficiency without Fan at DC | $V_{\text{nom}=336\text{VDC}}$ , 0.2· $k_{\text{nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}}=25^{\circ}\text{C}$ | | 92 | | | | | input | $V_{\text{i nom}=336VDC}$ , $0.5 \cdot k_{\text{nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25 ^{\circ}\text{C}$ | | 93.5 | | | | | | $V_{\text{nom=336VDC}}$ , $I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ | | 92 | | | | T <sub>hold</sub> | Hold-up Time | After last AC zero point to $V_1 \ge 10.8 \text{ V}$ , V <sub>SB</sub> within regulation, $V_1 = 230 \text{ VAC}$ , $P_{x \text{ nom}}$ | 10 | | | ms | #### **4.1 INPUT FUSE** Quick-acting 16A input fuse (5 $\times$ 20 mm) in series the L line inside the power supply protect against severe defects. The fuses are not accessible from the outside and are therefore not serviceable parts. #### **4.2 INRUSH CURRENT** The AC-DC power supply exhibits an X-capacitance of only $3.2~\mu F$ , resulting in a low and short peak current, when the supply is connected to the mains. The internal bulk capacitor will be charged through an NTC which will limit the inrush current. **NOTE:** Do not repeat plug-in / out operations within a short time, or else the internal in-rush current limiting device (NTC) may not sufficiently cool down and excessive inrush current or component failure(s) may result. The Front-End is provided with a minimum hysteresis of 3 V during turn-on and turn-off within the ranges. <sup>&</sup>lt;sup>1</sup> For PFE1500-12-054NAH, PFE1500-12-054RAH and PFE1500-12NAHS412, normal DC operation input range is 200 VDC to 380 VDC and input range is 180 VDC to 400 VDC; input AC range is 90 VAC ~ 264 VAC. # **4.3 INPUT UNDER-VOLTAGE** If the sinusoidal input voltage stays below the input under voltage lockout threshold Vi on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again. #### 4.4 POWER FACTOR CORRECTION Power factor correction (PFC) is achieved by controlling the input current waveform synchronously with the input voltage. An analog controller is implemented giving outstanding PFC results over a wide input voltage and load ranges. The input current will follow the shape of the input voltage. #### 4.5 EFFICIENCY High efficiency (see *Figure 2*) is achieved by using state-of-the-art silicon power devices in conjunction with soft-transition topologies minimizing switching losses and a full digital control scheme. Synchronous rectifiers on the output reduce the losses in the high current output path. The speed of the fan is digitally controlled to keep all components at an optimal operating temperature regardless of the ambient temperature and load conditions. Figure 2. Efficiency vs. Load current (ratio metric loading) Figure 3. Power factor vs. Load current Figure 4. Inrush current, Vin = 264 VAC, 90°, CH1: Vin (200V/div), CH2: Iin (10A/div) # 5. OUTPUT SPECIFICATIONS General Condition: Ta = 0...45°C unless otherwise specified. | | PARAMET | TER | DESCRIPTION / CONDITION | | MIN | NOM | MAX | UNIT | |---|----------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------|------------|----------|----------------------------| | | Main Outp | ut V <sub>1</sub> | | | | | | | | | V <sub>1 nom</sub> | Nominal Output Voltage | | | | 12.0 | | VDC | | | V <sub>1 set</sub> | Output Setpoint<br>Accuracy | $0.5 \cdot h_{\text{nom}}, T_{\text{amb}} = 25 ^{\circ}\text{C}$ | | -0.5 | | +0.5 | % 1/ <sub>1 nom</sub> | | | $dV_{1 tot}$ | Total Regulation | $V_{i \text{ min}}$ to $V_{i \text{ max}}$ , 0 to 100% $I_{1 \text{ nom}}$ , $T_{a \text{ i}}$ | | -2 | | +2 | % V <sub>1 nom</sub> | | | P <sub>1 nom</sub> | Nominal Output Power | 264 VAC > $V_{in} \ge 180$ VAC, $V_1 = 12$<br>400 VDC > $V_{in} \ge 180$ VDC, $V_1 = 12$ | | | 1,500 | | W | | | | Refer to <i>Figure 7</i> for derating curve | 180 VAC > $V_{in}$ ≥ 90 VAC, $V_1$ = 12 V | | | 1,200 | | W | | | I <sub>1 nom</sub> | Nominal Output Current | 264 VAC > $V_{\text{In}} \ge 180 \text{ VAC}$ , $V_{\text{I}} = 12$<br>400 VDC > $V_{\text{In}} \ge 180 \text{ VDC}$ , $V_{\text{I}} = 12$<br>180 VAC > $V_{\text{In}} \ge 90 \text{ VAC}$ , $V_{\text{I}} = 12 \text{ VAC}$ | VDC | | 125<br>100 | | ADC<br>ADC | | | V1 pp | Output Ripple Voltage | V <sub>1 nom</sub> , I <sub>1 nom</sub> , 20 MHz BW (See Se | ction 5.1) | | | 150 | mVpp | | | dV <sub>1 Load</sub> | Load Regulation | $V_i = V_{i \text{ nom}}, 0 - 100 \% I_{1 \text{ nom}}$ | | | 80 | | mV | | | dV <sub>1 Line</sub> | Line Regulation | $V_i = V_{i min} V_{i max}$ | | | 40 | | mV | | | dlshare | Current Sharing | Deviation from $h_{tot}/N$ , $h > 10\%$ | | -3 | | +3 | Α | | | dV <sub>dyn</sub> | Dynamic Load Regulation | $\Delta h = 50\% \ h_{\text{nom}}, \ h = 5 \dots 100\% \ h_{\text{dh}} / dt = 1A/\mu s$ | nom, | -0.6 | | 0.6 | V | | | $T_{rec}$ | Recovery Time | $\Delta h = 50\% h_{\text{nom}}, h = 5 \dots 100\% h_{\text{dh}}$<br>$dh/dt = 1A/\mu s$ , recovery within 19 | | | | 1 | ms | | | tac v1 | Start-up Time from AC | | | | | 2 | sec | | | t <sub>V1 rise</sub> | Rise Time | $V_1 = 1090\% \ V_{1 \text{ nom}}$ | | 0.5 | | 10 | ms | | | CLoad | Capacitive Loading | $T_a = 25$ °C | | | | 30,000 | μF | | | | | | | | | | | | - | 3.3/5 <b>V</b> SB <b>S</b> | Standby Output | | | | | | | | | V <sub>SB nom</sub> | Nominal Output Voltage | | VSB_SEL = 1 | | 3.3 | | VDC | | | V <sub>SB set</sub> | Output Setpoint<br>Accuracy | $0.5 \cdot I_{SB \text{ nom}}$ , $T_{amb} = 25^{\circ}C$ | VSB_SEL = 0<br>VSB_SEL = 0 / 1 | -0.5 | 5.0 | +0.5 | VDC<br>% V <sub>1nom</sub> | | | dV <sub>SB tot</sub> | Total Regulation | V <sub>i min</sub> to V <sub>i max</sub> , 0 to 100% I <sub>SB nom</sub> , T <sub>a</sub> | | -3 | | +3 | % V <sub>SBnom</sub> | | | | | $V_{SB} = 3.3 \text{ VDC},$ | a min to 7 a max | | 16.5 | 10 | | | | P <sub>SB nom</sub> | Nominal Output Power | <i>V</i> <sub>SB</sub> = 5.0 VDC, | | | 16.5 | | W | | | I <sub>SB nom</sub> | Nominal Output Current | $V_{SB} = 3.3 \text{ VDC},$<br>$V_{SB} = 5.0 \text{ VDC},$ | | | 5<br>3.3 | | ADC | | | V <sub>SB pp</sub> | Output Ripple Voltage | V <sub>SB</sub> nom, A <sub>SB</sub> nom, 20 MHz BW (See S | Section 5.1) | | 0.0 | 100 | mVpp | | | | | , | VSB_SEL = 1 | | 67 | 100 | | | | dVsв | Droop | 0 - 100 % <i>I</i> <sub>SB nom</sub> | VSB_SEL = 0 | | 44 | | mV | | | I <sub>SB max</sub> | Current Limitation | VSB_SEL = 1,<br>VSB_SEL = 0, | | 5.25<br>3.45 | | 6<br>4.3 | ADC | | | dVsBdvn | Dynamic Load Regulation | $\Delta k_{\rm B} = 50\% \ k_{\rm B \ nom}, \ k_{\rm B} = 5 \dots 1009$ | % &B nom | -3 | | 3 | % V <sub>SBnom</sub> | | | Trec | Recovery Time | $dt/dt = 0.5 \text{ A/}\mu\text{s}$ , recovery within | | - | | 250 | μs | | | <i>t</i> AC VSB | Start-up Time from AC | V <sub>SB</sub> = 90% V <sub>SB nom</sub> | | | | 2 | sec | | | t√SB rise | Rise Time | V <sub>SB</sub> = 1090% V <sub>SB nom</sub> | | 0.5 | | 30 | ms | | | CLoad | Capacitive Loading | $T_{\text{amb}} = 25^{\circ}\text{C}$ | | | | 10,000 | μF | | | | | | | | | | | | 12 V <sub>SB</sub> St | andby Output | | | | | | |-----------------------|--------------------------|------------------------------------------------------------------------------------------------|------|-----|-------|-----------------------| | V <sub>SB nom</sub> | Nominal Output Voltage | 0.5 ' &B nom. Tamb = 25°C | | 12 | | VDC | | V <sub>SB set</sub> | Output Setpoint Accuracy | 0.3 ASB nom, 7amb = 23 C | -1 | | +1 | % V <sub>SB nom</sub> | | dV <sub>SB tot</sub> | Total Regulation | $V_{1min}$ to $V_{1max}$ , 0 to 100% $k_{Bnom}$ , $\mathcal{T}_{amin}$ to $\mathcal{T}_{amax}$ | -3 | | +3 | % V <sub>SB nom</sub> | | P <sub>SB nom</sub> | Nominal Output Power | <i>V</i> <sub>SB</sub> = 12 VDC | | 36 | | W | | I <sub>SB nom</sub> | Nominal Output Current | V <sub>SB</sub> = 12 VDC | | 3 | | Α | | $V_{SBpp}$ | Output Ripple Voltage | $V_{\rm SB\ nom},\ I_{\rm SB\ nom},\ 20\ {\rm MHz\ BW}$ (See Section 5.1) | | 60 | 120 | mVpp | | $dV_{SB}$ | Droop | 0 - 100 % I <sub>SB nom</sub> | | 270 | | mV | | dV <sub>SBdyn</sub> | Dynamic Load Regulation | $\Delta k_{\rm B} = 50\% \ k_{\rm B \ nom}, \ k_{\rm B} = 5 \dots 100\% \ k_{\rm B \ nom},$ | -0.6 | | 0.6 | V | | Trec | Recovery Time | $d\hbar/dt = 1 \text{ A/}\mu\text{s}$ , recovery within 1% of $V_{1 \text{ nom}}$ | | | 0.5 | ms | | <i>t</i> AC VSB | Start-up Time from AC | <i>V</i> <sub>SB</sub> = 90% <i>V</i> <sub>SB nom</sub> | | | 2 | s | | t∕\SB rise | Rise Time | <i>V</i> <sub>SB</sub> = 1090% <i>V</i> <sub>SB nom</sub> | | | 20 | ms | | $C_{Load}$ | Capacitive Loading | $T_{amb} = 25$ °C | | | 1,500 | μF | # **5.1 OUTPUT VOLTAGE RIPPLE** Internal capacitance at the 12 V output (behind the OR-ing circuitry) is minimized to prevent disturbances during hot plug. In order to provide low output ripple voltage in the application, external capacitors (a parallel combination of 10 $\mu$ F tantalum capacitor in parallel with 0.1 $\mu$ F ceramic capacitors) should be added close to the power supply output. The setup of *Figure 5* has been used to evaluate suitable capacitor types. The capacitor combinations of *Table 1* and *Table 2* should be used to reduce the output ripple voltage. The ripple voltage is measured with 20 MHz BWL, close to the external capacitors. Figure 5. Output ripple test setup **NOTE:** Care must be taken when using ceramic capacitors with a total capacitance of 1 $\mu$ F to 50 $\mu$ F on output V1, due to their high quality factor the output ripple voltage may be increased in certain frequency ranges due to resonance effects. | EXTERNAL CAPACITOR V1 | DV1MAX | UNIT | |-----------------------------------------------------------------------------------------------------------|--------|------| | Standard test condition: 1 Pc 10 µF / 63 V Electrolytic Capacitor 1 pc 0.1 uF / 100 V ceramic capacitor | 150 | mVpp | | $1Pcs~1000\mu F/16V/Low~ESR~Aluminum/\emptyset 10x20$ | 120 | mVpp | | 2Pcs 47μF/16V/X5R/1210 | 100 | mVpp | | 2Pcs 47μF/16V/X5R/1210 plus<br>1Pcs 1000μF Low ESR AlCap | 90 | mVpp | | EXTERNAL CAPACITOR VSB | DV1MAX | UNIT | |---------------------------------------------------------------------------------------------------------------|--------|------| | Standard test condition:<br>1 pc 10 µF / 63 V Electrolytic Capacitor<br>1 pc 0.1 uF / 100 V ceramic capacitor | 100 | mVpp | | Add 1 pc 10μF/16 V/X5R/1206 | 50 | mVpp | | Add 2 pcs 10µF/1V/X5R/1206 | 40 | mVpp | Table 1. Suitable capacitors for V<sub>1</sub> Table 2. Suitable capacitors for 3.3V<sub>SB</sub> and 5V<sub>SB</sub> The output ripple voltage on $V_{SB}$ is influenced by the main output $V_1$ . Evaluating $V_{SB}$ output ripple must be done when maximum load is applied to $V_1$ . #### 6. PROTECTION SPECIFICATIONS | PARAME | TER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|-----|------------|-------| | F | Input Fuse (L) | Not user accessible, quick-acting (F) | | 16 | | А | | V <sub>1</sub> ov | OV Threshold $V_1$ | | 13.3 | | 14.5 | VDC | | <i>t</i> ov v1 | OV Latch Off Time 1/1 | | | | 1 | ms | | V∕s <sub>B</sub> ov | OV Threshold V <sub>SB</sub> | | 110 | | 120 | % VsB | | tov vsb | OV Latch Off Time V <sub>SB</sub> | | | | 1 | ms | | <b>l</b> √1 lim | Over Current Limitation $V_1$ | $V_1 > 180 \text{ VAC}, \ T_a < 45^{\circ}\text{C}$<br>$V_1 > 90 \text{ VAC}, \ T_a < 45^{\circ}\text{C}$ | 128<br>93 | | 140<br>110 | Α | | I <sub>VSB lim</sub> | Over Current Limitation V <sub>SB</sub> | $T_a < 45$ °C for 12 $V_{SB}$ | 3.3 | | 3.6 | Α | | | | $T_a$ < 45°C for 5 V <sub>SB</sub> | 3.45 | | 4.5 | Α | | | | $T_a$ < 45°C for 3.3 V <sub>SB</sub> | 5.25 | | 6.2 | Α | | t√1 sc | Short Circuit Regulation Time | $V_1 < 3 \text{ V}$ , time until $I_{V1}$ is limited to $< 200 A$ | | | 2 | ms | | $\mathcal{T}_{SD}$ | Over Temperature on Heat Sinks | Automatic shut-down | | 115 | 120 | °C | | | | | | | | | #### **6.1 OVERVOLTAGE PROTECTION** The PFE front-ends provide a fixed threshold overvoltage (OV) protection implemented with a HW comparator. Once an OV condition has been triggered, the supply will shut down and latch the fault condition. The latch can be unlocked by disconnecting the supply from the AC mains or by toggling the PSON\_L input. #### **6.2 VSB UNDERVOLTAGE DETECTION** Both main and standby outputs are monitored. #### 3.3 / 5 V<sub>SB</sub> LED and PWOK\_H pin signal if the output voltage exceeds $\pm 5\%$ of its nominal voltage. Output under voltage protection is provided on the standby output only. When $V_{SB}$ falls below 75% of its nominal voltage, the main output $V_1$ is inhibited. #### 12 V<sub>SB</sub> LED and PWOK\_L pin signal if the output voltage exceeds $\pm 7\%$ of its nominal voltage. Output under voltage protection is provided on both outputs. When either V<sub>1</sub> or V<sub>SB</sub> falls below 93% of its nominal voltage, the output is inhibited. # **6.3 CURRENT LIMITATION** # **6.3.1 MAIN OUTPUT** When main output runs in current limitation mode its output will turn OFF below 2 V but will retry to recover every 1 s interval. If current limitation mode is still present after the unit retry, output will continuously perform this routine until current is below the current limitation point. The supply will go through soft start every time it retries from current limitation mode. Figure 6. Current Limitation on V<sub>1</sub> (V<sub>i</sub> = 230 VAC) The output power derating of V1 refers to Figure 7. The main output at high line will decrease if the ambient (inlet) temperature increases beyond 45°C, and low line will decrease if the ambient (inlet) temperature increases beyond 40°C. Figure 7. Power derating curve with Vin and Ambient Temperature #### Note - 1. The application of power supply should also refer to installation instructions document. - 2. The power supply has no limitation on its output current/power in the respect of meeting the operating conditions shown by the derating limits shown above. It is the responsibility of the end user to ensure operating conditions are maintained within their safety agency certification limits to assure safe and reliable operation. # **6.3.2 STANDBY OUTPUT** #### $3.3 / 5 V_{SB}$ The standby output exhibits a substantially rectangular output characteristic down to 0 V (no hiccup mode / latch off). If it runs in current limitation and its output voltage drops below the UV threshold, then the main output will be inhibited (standby remains on). The current limitation of the standby output is independent of the AC input voltage. Figure 8. Current Limitation and Temperature Derating on 3.3 / 5 VsB **Asia-Pacific** +86 755 298 85888 **Europe, Middle East** +353 61 49 8941 North America +1 866 513 2839 © 2024 Bel Fuse Inc. # $12 \ V_{SB}$ On the standby output, a hiccup type over current protection is implemented. This protection will shut down the standby output immediately when standby current reaches or exceeds $k_{SB \, lim}$ . After an off-time of 1 s the output automatically tries to restart. If the overload condition is removed the output voltage will reach again its nominal value. At continuous overload condition the output will repeatedly trying to restart with 1s intervals. A failure on the Standby output will shut down both Main and Standby outputs. Figure 9. Current Limitation on 12 V<sub>SB</sub> # 7. MONITORING | PARAMETER | DESCRIPTION / CONDITION | | | MIN | NOM | MAX | UNIT | |---------------------|-------------------------|-----------------------------------------|-------------------------------------------------------------|--------------|-----|--------------|------| | <b>V</b> i mon | Input RMS Voltage | $V_{i \min} \leq V_{i} \leq V_{i \min}$ | nax | -2.5 | | +2.5 | % | | / <sub>I mon</sub> | Input RMS Current | $I_i > 2 A_{rms}$ | | -5 | | +5 | % | | P <sub>i mon</sub> | True Input Power | $I_i > 2 A_{rms}$ | | -5 | | +5 | % | | V₁ mon | V <sub>1</sub> Voltage | | | -2 | | +2 | % | | , | V₁ Current | I1 > 25 A | | -2 | | +2 | % | | ∕ <sub>1 mon</sub> | v <sub>1</sub> Current | I1 ≤ 25 A | | -1 | | +1 | Α | | D. | Total Output Davier | Po > 120 W | | -5 | | +5 | % | | Po nom | Total Output Power | Po ≤ 120 W | | -12 | | +12 | W | | V <sub>SB mon</sub> | Standby Voltage | | 3.3 / 5 V <sub>SB</sub> Models<br>12 V <sub>SB</sub> Models | -0.2<br>-0.5 | | +0.2<br>+0.5 | V | | SB mon | Standby Current | / <sub>SB</sub> ≤ / <sub>SB nom</sub> | 3.3 / 5 V <sub>SB</sub> Models<br>12 V <sub>SB</sub> Models | -0.5<br>-0.5 | | +0.5<br>+0.5 | А | PFE1500 Series # 8. SIGNAL & CONTROL SPECIFICATIONS 8.1 ELECTRICAL CHARACTERISTICS | DADAMETED | DESCRIPTION / CONDITION | | MINI | NOM | MAY | LINUT | |-------------------------------|------------------------------------------|-----------------------------|------|------|-----|-------| | PARAMETER | DESCRIPTION / CONDITION | | MIN | NOM | MAX | UNIT | | | I_L / VSB_SEL / HOTSTANDBYEN_H Inpu | ts | | | | | | ИL | Input Low Level Voltage | | -0.2 | | 0.8 | V | | Ин | Input High Level Voltage | | 2.4 | | 3.5 | V | | <b>/</b> L, H | Maximum Input Sink or Source Current | | 0 | | 1 | mA | | $R_{ m puPSKILL\_H}$ | Internal Pull Up Resistor on PSKILL_H | | | 100 | | kΩ | | $R_{ m puPSON\_L}$ | Internal Pull Up Resistor on PSON_L | | | 10 | | kΩ | | $R_{ m puVSB\_SEL}$ | Internal Pull Up Resistor on VSB_SEL | | | 10 | | kΩ | | R <sub>puHOTSTANDBYEN_H</sub> | Internal Pull Up Resistor on HOTSTANDB | YEN_H | | 10 | | kΩ | | <i>R</i> Low | Resistance Pin to SGND for Low Level | | 0 | | 1 | kΩ | | <i>R</i> HIGH | Resistance Pin to SGND for High Level | | 50 | | | kΩ | | PWOK_H Output | | | | | | | | <b>V</b> ol | Output Low Level Voltage | ∕ <sub>sink</sub> < 4 mA | 0 | | 0.4 | V | | <b>V</b> он | Output High Level Voltage | /source < 0.5 mA | 2.6 | | 3.5 | V | | $R_{ m puPWOK\_H}$ | Internal Pull Up Resistor on PWOK_H | | | 1 | | kΩ | | ACOK_H Output | | | | | | | | V <sub>OL</sub> | Output Low Level Voltage | l₅ink < 2 mA | 0 | | 0.4 | V | | <b>V</b> он | Output High Level Voltage | $I_{\rm source} < 50~\mu A$ | 2.6 | | 3.5 | V | | R <sub>pu</sub> ACOK_H | Internal Pull Up Resistor on ACOK_H | | | 10 | | kΩ | | SMB_ALERT_L O | utput | | | | | | | <i>V</i> <sub>ext</sub> | Maximum External Pull Up Voltage | | | | 12 | V | | <b>V</b> OL | Output Low Level Voltage | / <sub>source</sub> < 4 mA | 0 | | 0.4 | V | | Юн | Maximum High Level Leakage Current | | | | 10 | μΑ | | RpuSMB_ALERT_L | Internal Pull Up Resistor on SMB_ALERT_L | | | None | | kΩ | | | | | | | | | # **8.2 INTERFACING WITH SIGNALS** All signal pins have protection diodes implemented to protect internal circuits. When the power supply is not powered, the protection devices start clamping at signal pin voltages exceeding ±0.5 V. Therefore, all input signals should be driven only by an open collector/drain to prevent back feeding inputs when the power supply is switched off. If interconnecting of signal pins of several power supplies is required, then this should be done by decoupling with small signal schottky diodes as shown in examples in (*Figure*) except for SMB\_ALERT\_L, ISHARE and I<sup>2</sup>C pins. SMB\_ALERT\_L pins can be interconnected without decoupling diodes, since these pins have no internal pull up resistor and use a 15 V zener diode as protection device against positive voltage on pins. ISHARE pins must be interconnected without any additional components. This in-/output is disconnected from internal circuits when the power supply is switched off. Figure 10. Interconnection of Signal Pins #### **8.3 FRONT LEDS** There will be 2 separate LED indicators, one green and one amber to indicate the power supply status. There will be a (slow) blinking green POWER LED (OK) to indicate that AC is applied to the PSU and the Standby Voltage is available. This same LED shall go steady to indicate that all the Power Outputs are available. This same LED or separate one will blink (slow) or be solid ON amber to indicate that the power supply has failed or reached a warning status and therefore a replacement of the unit is/maybe necessary. The LED are visible on the power supply's exterior face. The LED location meets ESD Requirements. | POWER SUPPLY CONDITION | GREEN (OK) LED STATUS | AMBER (FAIL) LED STATUS | |---------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------| | No AC power to all power supplies | OFF | OFF | | Power Supply Failure (includes over voltage, over current, over temperature and fan failure) | OFF | ON | | Power Supply Warning events where the power supply continues to operate (high temperature, high power and slow fan) | OFF | Blinking | | AC Present/ 12VSB on (PSU OFF) | Blinking | OFF | | Power Supply ON and OK | ON | OFF | Table 3. LED Status # 8.4 PRESENT L This signaling pin is recessed within the connector and will contact only once all other connector contacts are closed. This active-low pin is used to indicate to a power distribution unit controller that a supply is plugged in. The maximum current on PRESENT\_L pin should not exceed 10 mA. Figure 11. PRESENT\_L signal pin # 8.5 PSKILL\_H INPUT The PSKILL\_H input is active-high and is located on a recessed pin on the connector and is used to disconnect the main output as soon as the power supply is being plugged out. This pin should be connected to SGND in the power distribution unit. The standby output will remain on regardless of the PSKILL\_H input state. # 8.6 AC TURN-ON / DROP-OUTS / ACOK\_H The power supply will automatically turn-on when connected to the AC line under the condition that the PSON\_L signal is pulled low and the AC line is within range. The ACOK\_H signal is active-high. The timing diagram is shown in *Figure* and referenced in *Table 4*. | OPERATING | GCONDITION | MIN | MAX | UNIT | |-------------------------|---------------------------------------|-----|------|------| | <i>t</i> AC VSB | AC Line to 90% V/SB | | 2 | sec | | tAC V1 | AC Line to 90% V <sub>1</sub> | | 2 | sec | | t <sub>ACOK_H on1</sub> | ACOK_H signal on delay (start-up) | | 2000 | ms | | tACOK_H on2 | ACOK_H signal on delay (dips) | | 100 | ms | | tACOK_H off | ACOK_H signal off delay | | 5 | ms | | t√SB V1 del | V <sub>SB</sub> to V₁ delay | 10 | 500 | ms | | t√1 holdup | Effective $V_1$ holdup time | 10 | | ms | | t√SB holdup | Effective V <sub>SB</sub> holdup time | 20 | | ms | | tACOK_H V1 | ACOK_H to 1/1 holdup | 7 | | ms | | tACOK_H VSB | ACOK_H to V <sub>SB</sub> holdup | 15 | | ms | | t√1 off | Minimum $V_1$ off time | 1 | 2 | sec | | t/SB off | Minimum V <sub>SB</sub> off time | 1 | 2 | sec | NOTE: AC short dips means below 10 ms; AC long dips means 10 ms to 100 ms Table 4. AC Turn-on / Dip Timing Figure 13. AC short dips PSON\_L ACOK\_H PWOK\_H PWOK\_H ACOK\_H Figure 14. AC long dips # 8.7 PSON\_L INPUT The PSON\_L is an internally pulled-up (3.3 V) input signal to enable/disable the main output V1 of the front-end. This active-low pin is also used to clear any latched fault condition. The timing diagram is given in *Figure 13* and the parameters in *Table 5*. | OPERATING ( | OPERATING CONDITION | | | UNIT | |---------------|---------------------------|----|----|------| | tPSON_L V1on | PSON_L to 1/1 delay (on) | 2 | 20 | ms | | tPSON_L V1off | PSON_L to 1/1 delay (off) | 2 | 20 | ms | | tPSON_L H min | PSON_L minimum High time | 10 | | ms | Table 5. PSON\_L timing #### 8.8 PWOK H SIGNAL The PWOK\_H is an open drain output with an internal pull-up to 3.3 V indicating whether both $V_{SB}$ and $V_1$ outputs are within regulation. This pin is active-low. The timing diagram is shown in *Figure* and referenced in the *Table 6*. | OPERATING | CONDITION | MIN | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------|------------|------------|----------| | t <sub>PWOK_H del</sub> | PWOK_H to И delay (on) | 100 | 500 | ms | | | PWOK_H to И delay (off) caused by: | | | | | | PSKILL_H | 0 | 1 | ms | | tpwok_H warn* | PSON_L, OT, Fan Failure<br>ACOK_H (time change with loading<br>condition) | 0.5<br>0.5 | 2.5<br>100 | ms<br>ms | | 4 WOICH Wall | UV and OV on VSB | 1 | 30 | ms | | | OC on V1 (Software trigger) | -11 | 0 | ms | | | OC on V1 (Hardware trigger) | -1 | 0 | ms | | | OV on V1 | -3 | 0 | ms | | S WOIGT WAIT | OC on V1 (Software trigger) OC on V1 (Hardware trigger) | -11<br>-1 | 0 | ms<br>ms | <sup>\*</sup> A positive value means a warning time, a negative value a delay (after fact). Figure 15. PSON\_L and PWOK\_H turn-on/off timing Table 6. PWOK\_H timing #### **8.9 CURRENT SHARE** The PFE front-ends have an active current share scheme implemented for $V_1$ . All the ISHARE current share pins need to be interconnected in order to activate the sharing function. If a supply has an internal fault or is not turned on, it will disconnect its ISHARE pin from the share bus. This will prevent dragging the output down (or up) in such cases. The current share function uses a digital bi-directional data exchange on a recessive bus configuration to transmit and receive current share information. The controller implements a Master/Slave current share function. The power supply providing the largest current among the group is automatically the Master. The other supplies will operate as Slaves and increase their output current to a value close to the Master by slightly increasing their output voltage. The voltage increase is limited to +250 mV. The standby output uses a passive current share method (droop output voltage characteristic). #### 8.10 SENSE INPUTS Both main and standby outputs have sense lines implemented to compensate for voltage drop on load wires (no sense lines for 12VSB). The maximum allowed voltage drop is 200 mV on the positive rail and 100 mV on the PGND rail. With open sense inputs the main output voltage will rise by 270 mV and the standby output by 50 mV. Therefore, if not used, these inputs should be connected to the power output and PGND close to the power supply connector. The sense inputs are protected against short circuit. In this case the power supply will shut down. #### 8.11 HOT-STANDBY OPERATION The hot-standby operation is an operating mode allowing to further increase efficiency at light load conditions in a redundant power supply system. Under specific conditions one of the power supplies is allowed to disable its DC/DC stage. This will save the power losses associated with this power supply and at the same time the other power supply will operate in a load range having a better efficiency. In order to enable the hot standby operation, the HOTSTANDBYEN\_H and the ISHARE pins need to be interconnected. A power supply will only be allowed to enter the hot-standby mode, when the HOTSTANDBYEN\_H pin is high, the load current is low (see $Figure \nearrow$ ) and the supply was allowed to enter the hot-standby mode by the system controller via the appropriate $I^2C$ command (by default disabled). The system controller needs to ensure that only one of the power supplies is allowed to enter the hot-standby mode. If a power supply is in a fault condition, it will pull low its active-high HOTSTANDBYEN\_H pin which indicates to the other power supply that it is not allowed to enter the hot-standby mode or that it needs to return to normal operation should it already have been in the hot-standby mode. NOTE: The system controller needs to ensure that only one of the power supplies is allowed to enter the hot-standby model. *Figure 8* shows the achievable power loss savings when using the hot-standby mode operation. A total power loss reduction of 5 W is achievable. Figure 7. Hot-standby enable/disable current thresholds Figure 8. PSU power losses with/without hot-standby mode Figure 9. Recommended hot-standby configuration In order to prevent voltage dips when the active power supply is unplugged while the other is in hot-standby mode, it is strongly recommended to add the external circuit as shown in *Figure 9*. If the PRESENT\_L pin status needs also to be read by the system controller, it is recommended to exchange the bipolar transistors with small signal MOS transistors or with digital transistors. #### 8.12 I<sup>2</sup>C / SMBUS COMMUNICATION The interface driver in the PFE supply is referenced to the V1 Return. The PFE supply is a communication Slave device only; it never initiates messages on the I2C/SMBus by itself. The communication bus voltage and timing is defined in *Table 7* further characterized through: - There are no internal pull-up resistors - The SDA/SCL IOs are 3.3/5 V tolerant - Full SMBus clock speed of 100 kbps - Clock stretching limited to 1 ms - SCL low time-out of >25 ms with recovery within 10 ms - Recognizes any time Start/Stop bus conditions Figure 10. Physical layer of communication interface **Asia-Pacific** +86 755 298 85888 Europe, Middle East +353 61 49 8941 North America +1 866 513 2839 © 2024 Bel Fuse Inc. The SMB\_ALERT\_L signal indicates that the power supply is experiencing a problem that the system agent should investigate. This is a logical OR of the Shutdown and Warning events. The power supply responds to a read command on the general SMB\_ALERT\_L call address 25(0x19) by sending its status register. Communication to the DSP or the EEPROM will be possible as long as the input AC voltage is provided. If no AC is present, communication to the unit is possible as long as it is connected to a life V1 output (provided e.g. by the redundant unit). If only VSB is provided, communication is not possible. | PARAMETER | DESCRIPTION / CONDITION | | MIN | МОМ | MAX | UNIT | |----------------------|-------------------------------------------------------------|----------------------------------------------|-----------------------|-----|--------------|------| | ViL | Input low voltage | | -0.5 | | 1.0 | V | | V <sub>iH</sub> | Input high voltage | | 2.3 | | 5.5 | V | | V <sub>hys</sub> | Input hysteresis | | 0.15 | | | V | | VoL | Output low voltage | 3 mA sink current | 0 | | 0.4 | V | | t <sub>r</sub> | Rise time for SDA and SCL<br>(ViLmax-0.15V to ViHmin+0.15V) | 0.65V to 2.25V<br>f <sub>SCL</sub> ≤ 100 kHz | 20+0.1Cb <sup>3</sup> | | 1000 | ns | | t <sub>of</sub> | Output fall time<br>(ViHmin+0.15V to ViLmax-0.15V) | 2.25V to 0.65V<br>f <sub>SCL</sub> ≤ 100 kHz | 20+0.1Cb <sup>3</sup> | | 300 | ns | | <i>I<sub>i</sub></i> | Input current SCL/SDA | 0.1 VDD < Vi < 0.9 VDD | -10 | | 10 | μΑ | | Ci | Internal Capacitance for each SCL/SDA | | | | 50 | pF | | $f_{SCL}$ | SCL clock frequency | | 0 | | 100 | kHz | | Rpu | External pull-up resistor | f <sub>SCL</sub> ≤ 100 kHz | | | 1000 ns / Cb | Ω | | $t_{HDSTA}$ | Hold time (repeated) START | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | | μs | | tLOW | Low period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | | μs | | tніgн | High period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | | μs | | <i>tsusta</i> | Setup time for a repeated START | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | | μs | | thddat | Data hold time | f <sub>SCL</sub> ≤ 100 kHz | 0 | | 3.45 | μs | | <i>tsudat</i> | Data setup time | f <sub>SCL</sub> ≤ 100 kHz | 250 | | | ns | | tsusто | Setup time for STOP condition | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time between STOP and START | f <sub>SCL</sub> ≤ 100 kHz | 5 | | | ms | Figure 20. I2C / SMBus Timing Cb = Capacitance of bus line in pF, typically in the range of 10...400 pF # 8.13 ADDRESS / PROTOCOL SELECTION (APS) The APS pin provides the possibility to select the address by connecting a resistor to V1 return (0 V). A fixed addressing offset exists between the Controller and the EEPROM. #### NOTE: - If the APS pin is left open, the supply will operate with the Power Management Bus protocol at controller / EEPROM addresses 0xB6 / 0xA6. - The APS pin is only read at start-up of the power supply. Therefore, it is not possible to change address dynamically. | R <sub>APS</sub> (Ω) <sup>4</sup> | Protocol | I2C Address 5 | | |-----------------------------------|----------------|---------------|--------| | MAPS (12) | FIOLOCOI | Controller | EEPROM | | 820 | | 0xB0 | 0xA0 | | 2700 | Power | 0xB2 | 0xA2 | | 5600 | Management Bus | 0xB4 | 0xA4 | | 8200 | | 0xB6 | 0xA6 | | 15000 | | 0xB0 | 0xA0 | | 27000 | PSMI | 0xB2 | 0xA2 | | 56000 | POIVII | 0xB4 | 0xA4 | | 180000 | | 0xB6 | 0xA6 | Figure 21. I2C address and protocol setting #### 8.14 CONTROLER AND EEPROM ACCESS The controller and the EEPROM in the power supply share the same I2C bus physical layer (see *Figure 11*). An I2C driver device assures logic level shifting (3.3/5 V) and a glitch-free clock stretching. The driver also pulls the SDA/SCL line to nearly 0 V when driven low by the DSP or the EEPROM providing maximum flexibility when additional external bus repeaters are needed. Such repeaters usually encode the low state with different voltage levels depending on the transmission direction. The DSP will automatically set the I2C address of the EEPROM with the necessary offset when its own address is changed / set. In order to write to the EEPROM, first the write protection needs to be disabled by sending the appropriate command to the DSP. By default, the write protection is on. The EEPROM provides 256 bytes of user memory. None of the bytes are used for the operation of the power supply. Figure 11. I2C Bus to DPS and EEPROM The LSB of the address byte is the R/W bit **Asia-Pacific** +86 755 298 85888 **Europe, Middle East** +353 61 49 8941 E12 resistor values, use max 5% resistors, see also Figure 21 #### 8.15 EEPROM PROTOCOL The EEPROM follows the industry communication protocols used for this type of device. Even though page write / read commands are defined, it is recommended to use the single byte write / read commands. #### WRITE The write command follows the SMBus 1.1 Write Byte protocol. After the device address with the write bit cleared a first byte with the data address to write to is sent followed by the data byte and the STOP condition. A new START condition on the bus should only occur after 5ms of the last STOP condition to allow the EEPROM to write the data into its memory. #### **READ** The read command follows the SMBus 1.1 Read Byte protocol. After the device address with the write bit cleared the data address byte is sent followed by a repeated start, the device address and the read bit set. The EEPROM will respond with the data byte at the specified location. #### 8.16 POWER MANAGEMENT BUS PROTOCOL The Power Management Bus is an open standard protocol that defines means of communicating with power conversion and other devices. For more information, please see the System Management Interface Forum web site at www.powerSIG.org. Power Management Bus command codes are not register addresses. They describe a specific command to be executed. The PFE1500 supply supports the following basic command structures: - Clock stretching limited to 1 ms - SCL low time-out of >25 ms with recovery within 10 ms - Recognized any time Start/Stop bus conditions #### WRITE The write protocol is the SMBus 1.1 Write Byte/Word protocol. Note that the write protocol may end after the command byte or after the first data byte (Byte command) or then after sending 2 data bytes (Word command). In addition, Block write commands are supported with a total maximum length of 255 bytes. See PFE Programming Manual for further information. #### **READ** The read protocol is the SMBus 1.1 Read Byte/Word protocol. Note that the read protocol may request a single byte or word. In addition, Block read commands are supported with a total maximum length of 255 bytes. See PFE Programming Manual BCA.00006 for further information. ### 8.17 PSMI PROTOCOL New power management features in computer systems require the system to communicate with the power supply to access current, voltage, fan speed, and temperature information. Current measurements provide data to the system for determining potential system configuration limitations and provide actual system power consumption for facility planning. Temperature and fan monitoring allow the system to better manage fan speeds and temperatures for optimizing system acoustics. Voltage monitoring allows the system to calculate input wattage and warning of system voltage regulation problems. The Power Supply Management Interface (PSMI) supports diagnostic capabilities and allows managing of redundant power supplies. The communication method is SMBus. The current design guideline is version 2.12. The communication protocol is register based and defines a read and write communication protocol to read / write to a single register address. All registers are accessed via the same basic command given below. No PEC (Packet Error Code) is used. #### WRITE The write protocol used is the SMBus 2.0 Write Word protocol. All writes are 16-bit words; byte reads are not supported nor allowed. The shaded areas in the figure indicate bits and bytes written by the PSMI master device. See PFE Programming Manual for further information. #### **READ** The read protocol used is the SMBus 2.0 Read Word protocol. All reads are 16-bit words; byte reads are not supported nor allowed. The shaded areas in the figure indicate bits and bytes written by the PSMI master device. See PFE Programming Manual for further information. #### 8.18 GRAPHICAL USER INTERFACE Bel Power Solutions provides with its "Bel Power Solutions I2C Utility" a Windows® XP/Vista/Win7 compatible graphical user interface allowing the programming and monitoring of the PFE1500-12-054 Front-End. The utility can be downloaded on: belfuse.com/power-solutions and supports Power Management Bus protocols. The GUI allows automatic discovery of the units connected to the communication bus and will show them in the navigation tree. In the monitoring view the power supply can be controlled and monitored. If the GUI is used in conjunction with the SNP-OP-BOARD-01 or YTM.G1Q01.0 Evaluation Kit it is also possible to control the PSON\_L pin(s) of the power supply. Further there is a button to disable the internal fan for approximately 10 seconds. This allows the user to take input power measurements without fan consumptions to check efficiency compliance to the Climate Saver Computing Platinum specification. The monitoring screen also allows to enable the hot-standby mode on the power supply. The mode status is monitored and by changing the load current it can be monitored when the power supply is being disabled for further energy savings. This obviously requires 2 power supplies being operated as a redundant system (as in the evaluation kit). NOTE: The user of the GUI needs to ensure that only one of the power supplies have the hot-standby mode enabled. Figure 12. Monitoring dialog of the I2C Utility #### 9. TEMPERATURE AND FAN CONTROL To achieve best cooling results sufficient airflow through the supply must be ensured. Do not block or obstruct the airflow at the rear of the supply by placing large objects directly at the output connector. The PFE1500-12-054NA, PFE1500-12-054NAC, PFE1500-12-054NAH and PFE1500-12NA/NAC/NAHS412 are provided with normal airflow, which means the air enters through the DC-output of the supply and leaves at the AC-inlet. The PFE1500-12-054RA, PFE1500-12-054RAC, PFE1500-12-054RAH and PFE1500-12RAS412 are provided with reversed airflow, which means the air enters through the AC-inlet of the supply and leaves at the DC-output. Power supplies have been designed for horizontal operation. The fan inside of the supply is controlled by a microprocessor. The RPM of the fan is adjusted to ensure optimal supply cooling and is a function of output power and the inlet temperature. For the normal airflow version additional constraints apply because of the AC-connector. In a normal airflow unit, the hot air is exiting the power supply unit at the AC-inlet. **NOTE:** It is the responsibility of the end user to check the front temperature in such cases and derate the input power if needed to meet the mating connector temperature rating. The unit is not limiting its power automatically to meet such a temperature limitation. Figure 13. Fan speed vs. main output load # 10. ELECTROMAGNETIC COMPATIBILITY ## 10.1 IMMUNITY **NOTE:** Most of the immunity requirements are derived from EN 55024:1998/A2:2003. | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | ESD Contact Discharge | IEC / EN 61000-4-2, ±8 kV, 25+25 discharges per test point (metallic case, LEDs, connector body) | А | | ESD Air Discharge | IEC / EN 61000-4-2, ±15 kV, 25+25 discharges per test point (non-metallic user accessible surfaces) | A | | Radiated Electromagnetic Field | IEC / EN 61000-4-3, 10 V/m, 1 kHz/80% Amplitude Modulation, 1 µs Pulse Modulation, 10 kHz2 GHz | А | | Burst | IEC / EN 61000-4-4, level 3 AC port ±2 kV, 1 minute DC port ±1 kV, 1 minute | А | | Surge | IEC / EN 61000-4-5<br>Line to earth: level 3, ±2 kV<br>Line to line: level 2, ±1 kV | А | | RF Conducted Immunity | IEC/EN 61000-4-6, Level 3, 10 Vrms, CW, 0.1 80 MHz | Α | | Voltage Dips and Interruptions | IEC/EN 61000-4-11 1: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration 10 ms 2: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration 20 ms 3: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration >20 ms | A<br>V <sub>SB</sub> : A, V <sub>1</sub> : B<br>B | **Asia-Pacific** +86 755 298 85888 **Europe, Middle East** +353 61 49 8941 North America +1 866 513 2839 #### 10.2 EMISSION | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |--------------------|------------------------------------------------------------------------|-----------| | | EN55032 / CISPR 22: 0.15 30 MHz, QP and AVG, single unit | Class A | | Conducted Emission | EN55032 / CISPR 22: 0.15 30 MHz, QP and AVG,<br>2 units in rack system | Class A | | Dedicted Forieries | EN55022 / CISPR 22: 30 MHz 1 GHz, QP, single unit | Class A | | Radiated Emission | EN55022 / CISPR 22: 30 MHz 1 GHz, QP,<br>2 units in rack system | Class A | | Harmonic Emissions | IEC61000-3-2, Vin = 115 VAC / 60 Hz, & Vin = 230VAC/ 50 Hz, 100% Load | Class A | | AC Flicker | IEC61000-3-3, Vin = 230 VAC / 60 Hz, 100% Load | Pass | # **11. SAFETY APPROVALS** Maximum electric strength testing is performed in the factory according to IEC/EN 62368-1, and UL 62368-1. Input-to-output electric strength tests should not be repeated in the field. Bel Power Solutions will not honor any warranty claims resulting from electric strength field tests. | PARA | AMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |------|--------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------|----------|-------------------| | | Agency Approvals | Approved to latest edition of the following standards: UL/CSA 62368-1 and EN/IEC 62368-1 | Approved by independent body (see CE Declaration) | | | | | | Isolation Strength | Input (L/N) to case (PE) Input (L/N) to output Output to case (PE) | Basic<br>Reinforced<br>Functional | | | | | dc | Creepage / Clearance | Primary (L/N) to protective earth (PE) Primary to secondary | | according to fety standard | t | mm | | | Electrical Strength Test | Input to case<br>Input to output | 2500<br>4000 (Vin ≤<br>5000 (250 V | : 250 VAC)<br>VAC < Vin ≤ : | 300 VAC) | VDC<br>VDC<br>VDC | # 12. ENVIRONMENTAL SPECIFICATIONS | PARAM | METER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------| | T <sub>A</sub> | Ambient Temperature | $\textit{V}_{\textrm{i}\textrm{min}}$ to $\textit{V}_{\textrm{i}\textrm{max}},\textit{I}_{\textrm{i}\textrm{nom}},\textit{I}_{\textrm{SB}\textrm{nom}}\textrm{below}$ 5000 feet Altitude | 0 | | +45 | °C | | | | $V_{imin}$ to $V_{imax}$ , $I_{inom}$ , $I_{SBnom}$ below 10,000 feet Altitude | 0 | | +40 | °C | | T <sub>Aext</sub> | Extended Temp. Range | Derating output | +46 | | +60 | °C | | $T_S$ | Storage Temperature | Non-operational | -20 | | +70 | °C | | | Altitude | Operational, above Sea Level, refer derating to Ta | - | | 10,000 | Feet | | <b>N</b> a | Audible Noise | $V_{i \text{ nom}}$ , 50% $I_{o \text{ nom}}$ , $T_{A} = 25^{\circ}\text{C}$ | | 60 | | dBA | # 13. MECHANICAL SPECIFICATIONS | PAR | AMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-----|------------|-------------------------|-----|-------|-----|------| | | | Width | | 54.5 | | | | | Dimensions | Height | | 40.0 | | mm | | | | Depth | | 321.5 | | | | M | Weight | | | 1.13 | | kg | # PFE1500-12-054NAH, PFE1500-12-054RAH and PFE1500-12NAHS412 Input AC connector RongFeng RF-203-D-1.0 **NOTE:** A 3D step file of the power supply casing is available on request. Figure 14 Side View 1 Figure 15. Top View Figure 28. Side View 2 Figure 16. Front and Rear View PFE1500-12-054NA, PFE1500-12-054RA and PFE1500-12NA/RAS412: C14 type Input AC connector RongFeng SS-120-1.0B-2.8BV or equivalent NOTE: A 3D step file of the power supply casing is available on request. Figure 30. Side View 1 Figure 31. Top View Figure 32. Side View 2 Figure 33. Front and Rear View # PFE1500-12-054NAC, PFE1500-12-054RAC and PFE1500-12NACS412: C16 Type Input AC connector, RongFeng SS-120B-1.0-4.0Ad or equivalent **NOTE:** A 3D step file of the power supply casing is available on request. Figure 17. Side View 1 Figure 18. Top View Figure 19. Side View 2 Figure 20. Front and Rear View #### 14. CONNECTIONS # AC INPUT CONNECTOR: PFE1500-12-054NA/RA,PFE1500-12NA/RAS412: Power supplier connector: IEC320 C14 type PFE1500-12-054NAC/RAC,PFE1500-12NACS412: Power supplier connector: IEC320 C16 type PFE1500-12-054NAH/RAH,PFE1500-12NAHS412: Power supplier connector: RongFeng P/N RF-203-D-1.0 Mating connector: BizLink, type: BC-326, http://www.bizlinktech.com/ LongWell, type: LS-26, http://www.longwell.com/cn/ #### DC OUTPUT CONNECTOR: Power Supply Connector: Tyco Electronics P/N 1926736-3 or FCI connector 10133129-002LF or equivalent (NOTE: Column 5 is recessed (short pins)) Tyco Electronics P/N 2-1926739-5 or FCI 10108888-R10253SLF **Mating Connector:** | PIN | NAME | DESCRIPTION | |----------------|----------------|----------------------------------------------------------------------------------| | Output | | | | 6, 7, 8, 9, 10 | V1 | +12 VDC main output | | 1, 2, 3, 4, 5 | PGND | Power ground (return) | | Control Pins | | | | A1 | VSB | Standby positive output (+3.3/5 V <sub>SB</sub> or 12 V <sub>SB</sub> ) | | B1 | VSB | Standby positive output (+3.3/5 V <sub>SB</sub> or 12 V <sub>SB</sub> ) | | C1 | VSB | Standby positive output (+3.3/5 V <sub>SB</sub> or 12 V <sub>SB</sub> ) | | D1 | VSB | Standby positive output (+3.3/5 V <sub>SB</sub> or 12 V <sub>SB</sub> ) | | E1 | VSB | Standby positive output (+3.3/5 V <sub>SB</sub> or 12 V <sub>SB</sub> ) | | A2 | SGND | Signal ground (return) | | B2 | SGND | Signal ground (return) | | C2 | HOTSTANDBYEN_H | Hot standby enable signal: active-high | | D2 | VSB_SENSE_R | Standby output negative sense (Not used for 12 V <sub>SB</sub> model) | | E2 | VSB_SENSE | Standby output positive sense (Not used for 12 V <sub>SB</sub> model) | | A3 | APS | I <sup>2</sup> C address and protocol selection (select by a pull down resistor) | | B3 | N/C | Reserved | | C3 | SDA | I <sup>2</sup> C data signal line | | D3 | V1_SENSE_R | Main output negative sense | | E3 | V1_SENSE | Main output positive sense | | A4 | SCL | I <sup>2</sup> C clock signal line | | B4 | PSON_L | Power supply on input (connect to A2/B2 to turn unit on): active-low | | C4 | SMB_ALERT_L | SMB Alert signal output: active-low | | D4 | N/C | Reserved | | E4 | ACOK_H | AC input OK signal: active-high | | A5 | PSKILL_H | Power supply kill (lagging pin): active-high | | B5 | ISHARE | Current share bus (lagging pin) | | C5 | PWOK_H | Power OK signal output (lagging pin): active-high | | D5 | VSB_SEL | Standby voltage selection (lagging pin) (Not used for 12 V <sub>SB</sub> model) | | E5 | PRESENT_L | Power supply present (lagging pin): active-low | # 15. ACCESSORIES | ITEM | DESCRIPTION | ORDERING PART<br>NUMBER | SOURCE | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------| | | <b>Bel Power Solutions I<sup>2</sup>C Utility</b> Windows XP/Vista/7 compatible GUI to program, control and monitor PFE Front-Ends (and other I <sup>2</sup> C units) | N/A | belfuse.com/power-solutions | | | <b>Dual Connector Board</b> Connector board to operate 2 PFE units in parallel. | SNP-OP-BOARD-01 or<br>YTM.G1Q01.0 | belfuse.com/power-solutions | # For more information on these products consult: tech.support@psbel.com **NUCLEAR AND MEDICAL APPLICATIONS -** Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems. **TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: **Bel Power Solutions:** YTM.G1Q01.0 PFE1500-12-054NAC