

LTM8064

### 58V<sub>IN</sub>, 6A CVCC Step-Down µModule Regulator

#### FEATURES

- Complete Step-Down Switch Mode Power Supply
- CVCC: Constant Voltage, Constant Current
- 2-Quadrant: Sources and Sinks Output Current
- Parallelable for Increased Output Current, Even from Different Voltage Sources
- Adjustable Output Current Up to 7A When Sourcing or 9.1A When Sinking
- Wide Input Voltage Range: 6V to 58V
- 1.2V to 36V Output Voltage
- Selectable Switching Frequency: 100kHz to 1MHz
- (e1) RoHS-Compliant Package
- Programmable Soft-Start
- Tiny (16mm × 11.9mm × 4.92mm) Surface-Mount BGA Package

#### **APPLICATIONS**

- Short-Circuit Protection or Accurate Output Current Limit
- High Power LED Driver
- Peltier Driver
- Motor Driver
- Battery/Supercapacitor Charging and Cell Balancing

#### DESCRIPTION

The LTM®8064 is a 58V<sub>IN</sub>, 6A, constant-voltage, constantcurrent (CVCC), step-down  $\mu$ Module® (micromodule) regulator. Included in the package is the switching controller, the power switches, an inductor and the supported components. Operating over an input voltage range of 6V to 58V, the LTM8064 supports an output voltage range of 1.2V to 36V. The CVCC operation allows the LTM8064 to accurately regulate its output current up to 7A when sourcing and 9.1A when sinking over the entire output range. The output current can be set by a control voltage, a single resistor, or a thermistor. To set the switching frequency, simply place a resistor from the RT pin to ground. A resistor from FB to ground will set the output voltage. Only bulk input and output filter capacitors are needed to finish the design.

The LTM8064 is packaged in a thermally enhanced, compact ( $16mm \times 11.9mm \times 4.92mm$ ) over-molded ball grid array (BGA) package suitable for automated assembly by standard surface mount equipment. The LTM8064 is RoHS compliant.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 7199560, 7321203 and others pending.

### TYPICAL APPLICATION



58VIN, 5VOUT Step-Down CVCC Converter





#### 

| (NOTE I)                                     |          |
|----------------------------------------------|----------|
| V <sub>IN</sub> , RUN                        | 60V      |
| FB, CTRL1, CTRL2, I <sub>OUTMON</sub>        | 3V       |
| V <sub>OUT</sub>                             | 40V      |
| MODE, SYNC, PGOOD                            | 6V       |
| Internal Operating Temperature Range –40°C 1 | to 125°C |
| Peak Solder Reflow Temperature               | 245°C    |
| Storage Temperature55°C t                    | to 125°C |
|                                              |          |

#### PIN CONFIGURATION



### ORDER INFORMATION

|               |                    | PART M   | ARKING      | PACKAGE | MSL    |                            |  |
|---------------|--------------------|----------|-------------|---------|--------|----------------------------|--|
| PART NUMBER   | PAD OR BALL FINISH | DEVICE   | FINISH CODE | TYPE    | RATING | TEMPERATURE RANGE (NOTE 2) |  |
| LTM8064EY#PBF | SAC305 (RoHS)      | LTM8064Y | e1          | BGA     | 3      | -40°C to 125°C             |  |
| LTM8064IY#PBF | SAC305 (RoHS)      | LTM8064Y | e1          | BGA     | 3      | -40°C to 125°C             |  |
| LTM8064IY     | SnPb (63/37)       | LTM8064Y | eO          | BGA     | 3      | -40°C to 125°C             |  |

• Contact the factory for parts specified with wider operating temperature ranges. Pad or ball finish code is per IPC/JEDEC J-STD-609.

• Device temperature grade is indicated by a label on the shipping container.

• LGA and BGA Package and Tray Drawings

Recommended LGA and BGA PCB Assembly and Manufacturing Procedures

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating internal temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. RUN = 3V unless otherwise noted (Note 3).

| PARAMETER                              | CONDITIONS                                                       | MIN | ТҮР         | MAX         | UNITS       |            |
|----------------------------------------|------------------------------------------------------------------|-----|-------------|-------------|-------------|------------|
| Minimum Input Voltage                  | V <sub>IN</sub> Falling                                          | •   |             |             | 6           | V          |
| Output DC Voltage                      | $R_{FB}$ Open<br>$R_{FB}$ = 562 $\Omega$                         |     |             | 1.2<br>36   |             | V<br>V     |
| Output DC Sourcing Current             | CTRL1, CTRL2 = 1.5V                                              |     |             |             | 6           | A          |
| Quiescent Current Into V <sub>IN</sub> | $V_{IN} = 24V$ , RUN = 0V<br>$V_{IN} = 24V$ , No Load, MODE = 0V |     |             | 0.2<br>2.5  | 6<br>5      | μA<br>mA   |
| Line Regulation                        | 6V < V <sub>IN</sub> < 58V, I <sub>OUT</sub> = 1A                |     |             | 0.1         |             | %          |
| Load Regulation                        | V <sub>IN</sub> = 24V, 0A < I <sub>OUT</sub> < 6A                |     |             | 0.5         |             | %          |
| Output RMS Voltage Ripple              | V <sub>IN</sub> = 24V, I <sub>OUT</sub> = 4.5A                   |     |             | 10          |             | mV         |
| Switching Frequency                    | R <sub>T</sub> = 40.2k<br>R <sub>T</sub> = 453k                  |     |             | 1000<br>100 |             | kHz<br>kHz |
| Voltage at FB Pin                      |                                                                  | •   | 1.176       | 1.20        | 1.224       | V          |
| Current Out of FB Pin                  | $FB = 0V, V_{OUT} = 1V$                                          |     |             | 61.75       |             | μA         |
| RUN Pin Current                        | RUN = 1.4V                                                       |     |             | 5           |             | μA         |
| RUN Threshold Voltage (Falling)        |                                                                  |     | 1.46        | 1.52        | 1.58        | V          |
| RUN Input Hysteresis                   |                                                                  |     |             | 185         |             | mV         |
| CTRL1 Control Range                    |                                                                  |     | 0           |             | 1.5         | V          |
| CTRL1 Pin Current                      |                                                                  |     |             | 20          |             | nA         |
| CTRL1 Sourcing Current Limit           | CTRL1 = 1.5V<br>CTRL1 = 0.75V                                    |     | 6.3<br>2.85 | 7.0<br>3.55 | 7.7<br>4.25 | A<br>A     |
| CTRL1 Sinking Current Limit            | CTRL1 = 1.5V<br>CTRL1 = 0.75V                                    |     | 8.2<br>4.5  | 9.1<br>5.75 | 10.0<br>6.9 | A<br>A     |
| CTRL2 Control Range                    |                                                                  |     | 0           |             | 1.5         | V          |
| CTRL2 Pin Current                      |                                                                  |     |             | 100         |             | nA         |
| CTRL2 Sourcing Current Limit           | CTRL2 = 1.5V<br>CTRL2 = 0.75V                                    |     | 6.3<br>2.85 | 7.0<br>3.55 | 7.7<br>4.25 | A<br>A     |
| CTRL2 Sinking Current Limit            | CTRL2 = 1.5V<br>CTRL2 = 0.75V                                    |     | 8.2<br>4.5  | 9.1<br>5.75 | 10.0<br>6.9 | A<br>A     |
| V <sub>REF</sub> Voltage               | 0.5mA Load                                                       |     | 1.89        |             | 2.06        | V          |
| SS Pin Current                         |                                                                  |     |             | 11          |             | μA         |
| SYNC Input Low Threshold               | f <sub>SYNC</sub> = 600kHz                                       |     |             |             | 1.4         | V          |
| SYNC Input High Threshold              | f <sub>SYNC</sub> = 600kHz                                       |     | 2.3         |             |             | V          |
| SYNC Bias Current                      | SYNC = 0V<br>SYNC = 5V                                           |     |             |             | 1           | μA<br>μA   |
| MODE Low Threshold Voltage             |                                                                  |     |             |             | 2           | V          |
| MODE High Threshold Voltage            |                                                                  |     | 3           |             |             | V          |
| MODE Bias Current                      | MODE = 0V                                                        |     |             | 50          |             | μA         |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating internal temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. RUN = 3V unless otherwise noted (Note 3).

| PARAMETER                        | CONDITIONS                                          | CONDITIONS |              |      | MAX          | UNITS  |
|----------------------------------|-----------------------------------------------------|------------|--------------|------|--------------|--------|
| PGOOD Upper Threshold Voltage    | FB Rising                                           |            |              | 1.36 |              | V      |
| PGOOD Upper Threshold Hysteresis |                                                     |            |              | 40   |              | mV     |
| PGOOD Lower Threshold Voltage    | FB Falling                                          |            |              | 1.06 |              | V      |
| PGOOD Lower Threshold Hysteresis |                                                     |            |              | 40   |              | mV     |
| PGOOD Sink Current               | PGOOD = 2V                                          |            |              | 8    |              | mA     |
| PGOOD Leakage Current            | PGOOD = 6V                                          |            |              |      | 1            | μA     |
| I <sub>OUTMON</sub> Voltage      | I <sub>OUT</sub> = 7.1A<br>I <sub>OUT</sub> = 3.55A |            | 1.27<br>0.57 |      | 1.68<br>0.96 | V<br>V |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** This µModule regulator includes overtemperature protection that is intended to protect the device during momentary overload conditions. Internal temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum internal temperature may impair device reliability.

**Note 3:** The LTM8064E is guaranteed to meet performance specifications from 0°C to 125°C internal operating temperature. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization, and correlation with statistical process controls. The LTM8064I is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum internal temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

#### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted.













**OUTPUT CURRENT (A)** 

8064 G25



Input Current vs Output Current  $V_{OUT} = 18V$ 

8064 G20









Input Current vs Output Current V<sub>OUT</sub> = 24V



Input Current vs Output Current  $V_{OUT} = -5V$ 





#### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted.









**Minimum Input Voltage** 

TO RUN

TO START

27

24

MINIMUM INPUT VOLTAGE (V)

3

0

50

45

5

0

0

1

2

3

OUTPUT CURRENT (A)

4

5

6

8064 G44

0

1

2

**Minimum Input Voltage** 

TO RUN TO START 3

OUTPUT CURRENT (A)

vs Output Current,  $V_{OUT} = -12V$ 

4

5

6

8064 G41

vs Output Current,  $V_{OUT} = -3.3V$ 



Minimum Input Voltage vs Output Current,  $V_{OUT} = -5V$ 



Minimum Input Voltage vs Output Current, V<sub>OUT</sub> = -18V







125

125

125

#### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , unless otherwise noted.



CURRENT SOURCING

1.2

1.5

8064 G58

CURRENT SINKING

0.9

0.6

CTRL1 VOLTAGE (V)

0

-2

-4

-6

-8 -10

0

0.3



**Maximum Output Current vs** CTRL2 Voltage (CTRL1 = 2V)





Start-Up Waveform Using Various SS Capacitors,  $V_{IN} = 12V$ ,  $I_{OUT} = 2A$ 





Rev. B

### PIN FUNCTIONS

 $V_{IN}$  (Bank 1): The V<sub>IN</sub> pins supply current to the LTM8064's internal regulator and to the internal power switches. These pins must be locally bypassed with an external, low ESR capacitor; see Table 1 for recommended values.

**GND (Bank 2):** Tie these GND pins to a local ground plane below the LTM8064 and the circuit components. In most applications, the bulk of the heat flow out of the LTM8064 is through these pads, so the printed circuit design has a large impact on the thermal performance of the part. See the PCB Layout and the Thermal Considerations sections for more details. Return the feedback divider (R<sub>FB</sub>) to this net.

**V**<sub>OUT</sub> (**Bank 3**): Power Output Pins. Apply the output filter capacitor and the output load between these pins and GND pins.

**FB (Pin A2):** The LTM8064 regulates its FB pin to 1.2V (typical). Connect the feedback resistor from this pin to ground. The value of  $R_{FB}$  is given by the equation:

$$R_{FB} = \frac{19.44}{\left(V_{OUT} - 1.2\right)}$$

where  $R_{FB}$  is in  $k\Omega$ .

**PGOOD (Pin A3):** Power Good Pin. The PGOOD pin is the open-drain output of an internal comparator. A 100k pull-up resistor may be connected from  $V_{REF}$  to PGOOD. PGOOD remains low unless the FB pin voltage is within the range in the Electrical Characteristics table. PGOOD is invalid when RUN is pulled low. If this function is not used, float this pin.

**RUN (Pin A4):** The RUN pin acts as an enable pin and turns on the internal circuitry at 1.705V (typical). The pin does not have any pull-up or pull-down, requiring a voltage bias for normal part operation. Full shutdown occurs below about 0.5V. If unused, the RUN pin may be tied to  $V_{IN}$ .

**CTRL2 (Pin B1):** Connect a resistor/NTC thermistor from the CTRL2 pin to GND to reduce the maximum regulated output current of the LTM8064 in response to temperature. The maximum control voltage is 1.5V (typical). If this function is not used, tie to  $V_{REF}$ .

**V<sub>REF</sub> (Pin B2):** Buffered 2V reference capable of 0.5mA drive. If this function is not used, float this pin. Do not drive this pin with an external source.

**CTRL1 (Pin C1):** The CTRL1 pin reduces the maximum regulated output current of the LTM8064. The maximum control voltage is 1.5V (typical). If this function is not used, tie to V<sub>REF</sub>.

**SS (Pin D1):** Soft-Start Pin. Place an external capacitor to ground to limit the regulated current during start-up conditions. The soft-start pin has an  $11\mu$ A (typical) charging current. When the voltage at this pin is lower than voltages at CTRL1 and CTRL2, it overrides both signals and determines the regulated current. See the Soft-Start section in the Applications Information for more information. Do not drive this pin with an external source. If this function is not used, float this pin.

**I**<sub>OUTMON</sub> (Pin E1): I<sub>OUTMON</sub> is the buffered output of the output current sense amplifier. This voltage output enables monitoring the averaged output current of the load with a voltage of V<sub>IOUTMON</sub> =  $0.211 \cdot I_{LOAD}$  at 25°C. The capacitive loading of this pin should be less than 1nF. This feature is disabled when the part is used to sink current. If this function is not used, float this pin.

If used in a negative  $V_{OUT}$  application while sourcing current, the  $I_{OUTMON}$  voltage will be referenced to the GND pin of the LTM8064 (or the system's negative  $V_{OUT}$ ).

**RT (Pin E2):** The RT pin is used to program the switching frequency of the LTM8064 by connecting a resistor from this pin to ground. The switching frequency is programmable from 100kHz to 1MHz. The Applications Information section includes a table (Table 2) to determine the resistance value based on the desired switching frequency. When using the SYNC function, set the frequency at least 20% lower than the SYNC pulse frequency. Do not leave this pin open or drive with an external source.

#### PIN FUNCTIONS

**SYNC (Pin F1):** Frequency Synchronization Pin. This pin allows the switching frequency to be synchronized to an external clock. The  $R_T$  resistor should be chosen to operate the internal clock at 20% slower than the SYNC pulse frequency. This pin should be grounded when not in use. When laying out the board, avoid noise coupling to or from the SYNC trace. See the Synchronization section in Applications Information.

**MODE (Pin F2):** Float the MODE pin to operate the  $\mu$ Module in forced continuous mode (FCM). To operate in discontinuous mode (DCM), ground the MODE pin. By default, the MODE pin is pulled up to about 5V by an internal 100k resistor. See the Applications Information section for details about the different switching modes.



#### **BLOCK DIAGRAM**

### OPERATION

The LTM8064 is a standalone, nonisolated, constant voltage, constant current, step-down, switching DC/DC power supply that can source up to 6A output current. This  $\mu$ Module provides a precisely regulated output voltage from 1.21V to 36V programmable via one external resistor. The input voltage range is 6V to 58V. Make sure the input voltage is high enough to support the desired output voltage and load current over the operating range and environment.

As shown in the Block Diagram, the LTM8064 contains a current mode controller, power switches, power inductor, and a modest amount of input and output capacitance. Add external components per Table 1 to achieve robust operation.

The LTM8064 utilizes fixed-frequency, average current mode control to accurately regulate the output current, independently from the output voltage. This is an ideal solution for applications requiring a regulated current source. Once the output has reached the regulation voltage determined by the resistor from the FB pin to ground, the output current will be reduced by the voltage regulation loop.

The LTM8064 is capable of operating as a 2-quadrant device, meaning it can either sink or source current in order to regulate its output voltage, when the MODE pin is floated. When the MODE pin is grounded, the  $\mu$ Module will operate as a 1-quadrant device, meaning it can only source current.

If the load forces current into the LTM8064 while in 1-quadrant mode, the output voltage will rise. While in 2-quadrant mode, the LTM8064 will sink current to keep the output voltage in regulation. The LTM8064 will be able to maintain the output voltage at the target regulation point as long as the current from the load does not exceed its sinking current limit (9.1A typical). Exceeding this current limit will cause the output voltage to rise. If the output voltage of the LTM8064 rises above the input voltage, current will flow through an internal power diode and the output voltage will be clamped to a diode drop above the input voltage.

When the LTM8064 is sinking current, it maintains its output voltage regulation by power conversion, not power dissipation. This means that the energy provided to the LTM8064 is delivered to its input power bus. The power bus must be able to accept or use the energy, otherwise, the power bus's voltage will rise. This can raise the LTM8064 input voltage above the absolute maximum voltage. See the Input Precautions section for further details.

By floating or grounding the MODE pin, the LTM8064 can operate in either FCM or DCM, respectively. In FCM, the part will not skip cycles when the load approaches zero amps. This may be particularly useful in applications where the synchronization function is used, or any time discontinuous switching is undesirable. Do not load current share with all parts operating in FCM only. The part uses a main/subordinate relationship to current share, with the main device operating in FCM and each subordinate device operating in DCM. In DCM, the part may skip cycles during light-load conditions. In this operating mode, the part is capable of load current sharing with other LTM8064  $\mu$ Module ICs (or LTM8026 ICs as subordinate devices only).

### OPERATION

The current control loop has two reference inputs, determined by the voltage at the analog control pins, CTRL1 and CTRL2. CTRL1 is typically used to set the maximum allowable current output of the LTM8064, while CTRL2 is typically used with a NTC thermistor to reduce the output current in response to temperature. The lower of the two analog voltages on CTRL1 and CTRL2 determines the regulated output current. The analog control range of both the CTRL1 and CTRL2 pins are from 0V to 1.5V. As shown in the Typical Performance Characteristics section, the sourcing and sinking currents are not symmetric.

The RUN pin functions as a precision enable pin. When the voltage at the RUN pin is lower than 1.52V (typical), switching is terminated. Below the turn-on threshold, the RUN pin sinks  $5\mu A$  (typical). This current can be used with a resistor between RUN and V<sub>IN</sub> to set the hysteresis.

During start-up, the SS pin is held low until the part is enabled, after which the capacitor at the soft-start pin is charged with an  $11\mu$ A (typical) current source. See the Soft-Start section in the Applications Information for more information. The LTM8064 contains a power good comparator which trips when the FB pin is out of regulation. The PGOOD output is an open-drain transistor that is off when the output is in regulation, allowing an external resistor to pull the PGOOD pin high. Power good is valid when the LTM8064 is enabled and  $V_{\rm IN}$  is above 6V.

The LTM8064 is equipped with a thermal shutdown to protect the device during momentary overload conditions. It is set above the 125°C absolute maximum internal temperature rating to avoid interfering with normal specified operation. Internal device temperatures will exceed the absolute maximum rating when the overtemperature protection is active. Continuous or repeated activation of the thermal shutdown may impair device reliability. During thermal shutdown, all switching is terminated and the SS pin is driven low.

The switching frequency is determined by a resistor from the RT pin to GND. The LTM8064 may also be synchronized to an external clock through the use of the SYNC pin.

The design process is summarized as follows:

- 1. Look at Table 1 and find the row that has the desired input range and output voltage.
- 2. Apply the recommended  $C_{IN}$ ,  $C_{OUT}$ ,  $R_{FB}$  and  $R_T$  values.

While these component combinations have been tested for proper operation, it is necessary for the user to verify proper operation over the intended system's input voltage, load and environmental conditions. The maximum output current is limited by junction temperature, the relationship between the input and output voltage magnitude and polarity and other factors. See the graphs in the Typical Performance Characteristics section for guidance.

The maximum frequency (and attendant  $R_T$  value) at which the LTM8064 should be allowed to switch is given in Table 1 in the  $f_{MAX}$  column, while the recommended frequency (and  $R_T$  value) for optimal efficiency over the given input condition is given in the  $f_{OPTIMAL}$  column. There are additional conditions that must be satisfied if

the synchronization function is used. See the Switching Frequency Synchronization section for details.

#### **Capacitor Selection Considerations**

The  $C_{IN}$  and  $C_{OUT}$  capacitor values in Table 1 are the minimum recommended values for the associated operating conditions. Applying capacitor values below those indicated in Table 1 is not recommended, and may result in undesirable operation. Using larger values may yield improved dynamic response, but using values that are too large may also result in undesirable operation.

Ceramic capacitors are small, robust and have very low ESR. However, not all ceramic capacitors are suitable. X5R and X7R types are stable over temperature and applied voltage and give dependable service. Other types, including Y5V and Z5U have very large temperature and voltage coefficients of capacitance. In an application circuit they may have only a small fraction of their nominal capacitance resulting in much higher output voltage ripple than expected.

Table 1. Recommended Component Values and Configuration ( $T_A = 25^{\circ}$ C. See Typical Performance Characteristics for Load Conditions)

| V <sub>IN</sub> Range<br>(V) | V <sub>OUT</sub><br>(V)       | C <sub>IN</sub> *                                       | C <sub>OUT</sub> *                                             | R <sub>FB</sub><br>(Ω) | f <sub>optimal</sub><br>(kHz) | RT <sub>OPTIMAL</sub><br>(kΩ) | f <sub>MAX</sub><br>(kHz) | RT <sub>MIN</sub><br>(kΩ) |
|------------------------------|-------------------------------|---------------------------------------------------------|----------------------------------------------------------------|------------------------|-------------------------------|-------------------------------|---------------------------|---------------------------|
| 6 to 36                      | 1.2                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | Open                   | 170                           | 261                           | 200                       | 221                       |
| 6 to 36                      | 1.5                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 64.9k                  | 175                           | 255                           | 245                       | 178                       |
| 6 to 36                      | 1.8                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 32.4k                  | 180                           | 249                           | 300                       | 143                       |
| 6 to 36                      | 2.2                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 19.1k                  | 200                           | 221                           | 365                       | 115                       |
| 6 to 36                      | 2.5                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 15.0k                  | 225                           | 196                           | 415                       | 100                       |
| 6 to 36                      | 3.3                           | 10μF ×2, 1210, 50V                                      | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 9.31k                  | 300                           | 143                           | 550                       | 76.8                      |
| 7.5 to 36                    | 5                             | 10μF ×2, 1210, 50V                                      | 330μF, 10V, 35mΩ, Tantalum<br>100μF, 1210, 6.3V, X5R, Ceramic  | 5.11k                  | 325                           | 130                           | 835                       | 47.5                      |
| 10.5 to 36                   | 8                             | 10μF ×2, 1210, 50V                                      | 150μF, 16V, 30mΩ, Tantalum<br>100μF, 1210, 10V, X5R, Ceramic   | 2.87k                  | 350                           | 124                           | 1000                      | 40.2                      |
| 14.5 to 36                   | 5 to 36 12 10μF ×2, 1210, 50V |                                                         | 150μF, 16V, 30mΩ, Tantalum<br>47μF, 1210, 16V, X5R, Ceramic    | 1.78k                  | 415                           | 100                           | 1000                      | 40.2                      |
| 21 to 36                     | 18 10μF ×2, 1210, 50V         |                                                         | 100μF, 25V, 100mΩ, Tantalum<br>22μF, 1210, 25V, X5R, Ceramic   | 1.15k                  | 450                           | 95.3                          | 1000                      | 40.2                      |
| 27 to 36                     | 24                            | 10μF ×2, 1210, 50V                                      | 47μF, 35V, 200mΩ, Tantalum<br>22μF, 1210, 25V, X5R, Ceramic    | 845                    | 475                           | 88.7                          | 1000                      | 40.2                      |
| 6 to 58                      | 1.2                           | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | open                   | 170                           | 261                           | 180                       | 249                       |
| 6 to 58                      | 1.5                           | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 64.9k                  | 175                           | 255                           | 185                       | 243                       |
| 6 to 58                      | 1.8                           | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 32.4k                  | 180                           | 249                           | 200                       | 221                       |
| 6 to 58                      | 2.2                           | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 19.1k                  | 200                           | 221                           | 245                       | 178                       |
| 6 to 58                      | 2.5                           | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 15.0k                  | 225                           | 196                           | 280                       | 154                       |
| 6 to 58                      | 3.3                           | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 470μF, 6.3V, 45mΩ, Tantalum<br>220μF, 1206, 4V, X5R, Ceramic   | 9.31k                  | 300                           | 143                           | 365                       | 115                       |
| 7.5 to 58                    | 5                             | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 330μF, 10V, 35mΩ, Tantalum<br>100μF, 1210, 6.3V, X5R, Ceramic  | 5.11k                  | 325                           | 130                           | 550                       | 76.8                      |
| 10.5 to 58                   | 8                             | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 150μF, 16V, 30mΩ, Tantalum<br>100μF, 1210, 10V, X5R, Ceramic   | 2.87k                  | 350                           | 124                           | 890                       | 45.2                      |
| 14.5 to 58                   | 12                            | 15µF, 100V, OS-CON<br>2x4.7µF, 1206, 100V, X7S, Ceramic | 150μF, 16V, 30mΩ, Tantalum<br>47μF, 1210, 16V, X5R, Ceramic    | 1.78k                  | 415                           | 100                           | 1000                      | 40.2                      |
| 21 to 58                     | 18                            | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 100μF, 25V, 100mΩ, Tantalum<br>22μF, 1210, 25V, X5R, Ceramic   | 1.15k                  | 450                           | 95.3                          | 1000                      | 40.2                      |
| 27 to 58                     | 24                            | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 47μF, 35V, 200mΩ, Tantalum<br>22μF, 1210, 25V, X5R, Ceramic    | 845                    | 475                           | 88.7                          | 1000                      | 40.2                      |
| 40 to 58                     | 36                            | 15μF, 100V, OS-CON<br>2x4.7μF, 1206, 100V, X7S, Ceramic | 10μF, 50V, 400mΩ, Tantalum<br>10μF ×2, 1210, 50V, X7R, Ceramic | 562                    | 525                           | 80.6                          | 1000                      | 40.2                      |

Note: An input bulk capacitor is required. \*For each application, all capacitors are required.

Many of the output capacitances given in Table 1 specify an electrolytic capacitor. Ceramic capacitors may also be used in the application, but it may be necessary to use more of them. Many high value ceramic capacitors have a large voltage coefficient, so the actual capacitance of the component at the desired operating voltage may be only a fraction of the specified value. Very low ESR of ceramic capacitors may necessitate additional capacitors for acceptable stability margin. For a more detailed explanation of this, see Analog Devices Applications Note 104.

A ceramic capacitor at the input of the LTM8064 combined with input trace or cable inductance can form a high Q (underdamped) tank circuit. If the LTM8064 circuit is hot-plugged into a supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided; see the Hot-Plugging Safely section.

#### Programming Switching Frequency

The LTM8064 has an operational switching frequency range between 100kHz and 1MHz. This frequency is programmed with an external resistor from the RT pin to ground. Do not leave this pin open. See Table 2 for resistor values and the corresponding switching frequencies.

The Typical Performance Characteristics section contains a graph that shows the switching frequency versus  $R_T$  value.

## Table 2. R<sub>T</sub> Resistor Values and Their Resultant Switching Frequencies

| SWITCHING FREQUENCY<br>(kHz) | R <sub>T</sub><br>(kΩ) |
|------------------------------|------------------------|
| 100                          | 453                    |
| 200                          | 221                    |
| 300                          | 143                    |
| 400                          | 105                    |
| 500                          | 82.5                   |
| 600                          | 69.8                   |
| 700                          | 57.6                   |
| 800                          | 49.9                   |
| 900                          | 44.2                   |
| 1000                         | 40.2                   |

#### Switching Frequency Trade-Offs

It is recommended that the user apply the optimal  $R_T$  value given in Table 1 for the input and output operating condition. System level or other considerations, however, may necessitate another operating frequency. While the LTM8064 is flexible enough to accommodate a wide range of operating frequencies, a frequency that is too high can reduce efficiency, generate excessive heat or even damage the LTM8064 in some fault conditions. A frequency that is too low can result in too much output ripple or too much output capacitance.

#### Switching Frequency Synchronization

The internal oscillator may also be synchronized to an external clock through the SYNC pin. The external clock applied to the SYNC pin must have a logic low below 1.4V and a logic high greater than 2.3V. The input frequency must be about 20% higher than the frequency determined by the resistor at the RT pin. Input signals outside of these specified parameters may cause erratic switching behavior and subharmonic oscillations. The SYNC pin must be tied to GND if the synchronization to an external clock is not required. When SYNC is grounded, the switching frequency is determined by the resistor at the RT pin.

#### Soft-Start

The LTM8064 utilizes the soft-start function to control the regulated output current instead of the output voltage. A controlled output current ramp minimizes output voltage overshoot, reduces inrush current from the  $V_{IN}$  supply, and facilitates supply sequencing. A capacitor connected from the SS pin to GND programs the slew rate. The charging current is 11µA and reduces the set current as long as the SS pin voltage is lower than the CTRL1 and CTRL2 voltages. An example of the start-up waveforms are shown for various SS capacitances in the Typical Performance Characteristics section.

#### **Power Good**

The PGOOD pin is the open-drain output of an internal comparator. PGOOD remains low unless the FB pin voltage is within  $\pm 12.5\%$ . When the FB pin voltage is within this range, the PGOOD MOSFET is turned off and the pin is allowed to be pulled up by an external resistor to a source

no greater than 6V. The V<sub>REF</sub> pin can be used as this source provided a resistance  $\geq$ 10k is used as the pull-up. The PGOOD output is valid when V<sub>IN</sub> is above 6V (typical) and RUN is high. If this function is not used, float this pin.

#### **Switching Modes**

By default, the LTM8064 operates in FCM. This means that the part will not skip cycles when the load approaches zero amps. This may be particularly useful in applications where the synchronization function is used, or any time discontinuous switching is undesirable. The LTM8064 will not operate in FCM when an input UVLO or minimum duty cycle violation occurs.

Also while operating in FCM, the LTM8064 is capable of functioning as a 2-quadrant device, meaning it can both source and sink current. See the Input Precautions section for further details.

If DCM is desired, whether for light-load efficiency increases or load current sharing, the MODE pin voltage must be grounded. During extremely light load conditions while operating in DCM, pulse skipping may occur which may result in higher than desired output voltage ripple. If this behavior cannot be tolerated, operate the part in FCM or use a minimum load of approximately 100mA. See the Load Sharing section for more details.

#### Maximum Output Current Adjust

To adjust the regulated load current, an analog voltage is applied to the CTRL1 or CTRL2 pins. Varying the voltage between 0V and 1.5V reduces the output current from the part's maximum, typically 7A sourcing and 9.1A sinking. Above 1.5V, the control voltage has no effect on the output current. Graphs of the output current vs CTRL1 and CTRL2 voltages are given in the Typical Performance Characteristics section. The LTM8064 provides a 2V (typical) reference voltage for use with resistive dividers to set the output current limit. The following equations can be used to calculate the current limit:

 $I_{MAX} = \frac{9.31 \cdot R2}{R1 + R2} \text{ Amps (Sourcing Current)}$  $I_{MAX} = \frac{9.31 \cdot R2}{R1 + R2} + 2.1\text{A (Sinking Current)}$ 

where R1 and R2 are in  $k\Omega.$ 

#### Load Current Derating Using the CTRL2 Pin

In high current applications, derating the maximum current based on operating temperature prevents damage to the load. In addition, many applications have thermal



Figure 1. Setting the Output Current Limit

limitations that will require the regulated current to be reduced based on load/board temperature. To achieve this, the LTM8064 uses the CTRL2 pin to reduce the effective regulated current in the load. While CTRL1 programs the regulated current in the load, CTRL2 can be configured to reduce this regulated current based on the analog voltage at the CTRL2 pin. The load/board temperature derating is programmed using a resistor divider with a temperature dependent resistance (Table 2). When the load/ board temperature rises, the CTRL2 voltage will decrease. To reduce the regulated current, the CTRL2 voltage must be lower than the voltage at the CTRL1 pin. CTRL2 may be higher than CTRL1, but then it will have no effect.



Figure 2. Load Current Derating vs Temperature Using NTC Resistor

#### Voltage Regulation

In situations where the output of the LTM8064 is required to sink current (that is, the load is driving current into the LTM8064 output), the  $\mu$ Module regulator will maintain voltage regulation as long as the sinking current limit is not exceeded. If the current limit is exceeded, the output voltage may begin to rise.

The LTM8064 does not have output overvoltage protection, making it ideal for applications where the current must remain in regulation even if the output current reverses. For example, in a thermoelectric cooling (TEC) application, the voltage is not particularly important and an output overvoltage cutoff function could be more of a nuisance than a benefit, so the LTM8064 is a good choice.

If the output voltage of the LTM8064 rises above the input, current will flow through an internal power diode to the input bus. The output will be clamped to a diode drop above the input, and current regulation will be lost.

#### **Negative Output**

The LTM8064 is capable of generating a negative output voltage by connecting its  $V_{OUT}$  to system GND and the LTM8064 GND to the negative voltage rail. An example of this is shown in the Typical Applications section. The most versatile way to generate a negative output is to use a dedicated regulator that was designed to generate a negative voltage, but using a buck regulator like the LTM8064 to generate a negative voltage is a simple and cost effective solution, as long as certain design considerations are taken into account.

Figure 3 shows a typical negative output voltage application. Note that LTM8064  $V_{OUT}$  is tied to system GND and input power is applied from  $V_{IN}$  to LTM8064  $V_{OUT}$ . As a result, the LTM8064 is not behaving as a true buck regulator, and the maximum output current is dependent upon the input voltage. In the example shown in the Typical Applications section, there is an attending graph that shows how much current the LTM8064 can deliver for given input voltages.



Figure 3. The LTM8064 Can Be Used to Generate A Negative Voltage

Note that this configuration requires that any load current transient will directly impress the transient voltage onto the LTM8064 GND, as shown in Figure 4, so fast load transients can disrupt the LTM8064's operation or even cause damage. Carefully evaluate whether the negative buck configuration is suitable for the application.



Figure 4. Any Output Voltage Transient Appears on LTM8064 GND

The C<sub>IN</sub> and C<sub>OUT</sub> capacitors in Figure 5 form an AC divider at the negative output voltage node. If V<sub>IN</sub> is hot-plugged or rises quickly, the resultant V<sub>OUT</sub> will be a positive transient, which may be unhealthy for the application load. An anti-parallel Schottky diode may be able to prevent this positive transient from damaging the load. The location of this Schottky diode is important. For example, in a system where the LTM8064 is far away from the load, placing the Schottky diode closest to the most sensitive load component may be the best design choice. Carefully evaluate whether the negative buck configuration is suitable for the application.



Figure 5. A Schottky Diode Can Limit the Transient Caused by a Fast Rising V<sub>IN</sub> to Safe Levels

#### Thermal Shutdown

If the part is too hot, the LTM8064 engages its thermal shutdown, terminates switching and discharges the softstart capacitor. This thermal shutdown threshold is higher than the 125°C absolute maximum rating. This results in internal temperatures that will exceed the 125°C absolute maximum rating when the thermal shutdown is active, possibly impairing the device's reliability. When the part has cooled, the part automatically re-starts.

#### UVLO and Shutdown

The LTM8064 has an internal UVLO that terminates switching, resets all synchronous logic, and discharges the soft-start capacitor for input voltages below 4V. The LTM8064 also has a precision RUN function that enables switching when the voltage at the RUN pin rises to 1.705V (typical) and shuts down the LTM8064 when the RUN voltage falls to 1.52V (typical). Partial shutdown occurs at 1.52V and full shutdown is guaranteed below 0.5V with  $V_{IN}$  I<sub>Q</sub> < 6µA in the full shutdown state. There is also an internal current source that provides 5µA (typical) of pull-down current to program additional UVLO hysteresis. For RUN rising, the current source is sinking 5µA until RUN = 1.705V, after which the current source turns off. For RUN falling, the current source is off until RUN = 1.52V,

after which it sinks  $5\mu$ A. The following equations determine the voltage divider resistors for programming the falling UVLO voltage and rising enable voltage (V<sub>ENA</sub>) as configured in Figure 6.



Figure 6. UVLO Configuration

#### Load Sharing

Two or more LTM8064s can share load current equally by making the following connections.

- 1. Connect I<sub>OUTMON</sub> of the main device to each of the subordinate device's CTRL1 pins.
- 2. Tie the  $V_{OUT}$ , SS and RUN pins of the main device to the corresponding pins of the subordinate device.
- 3. Ground the MODE pin of all the subordinate devices.
- 4. Float the MODE pin of the main device.
- 5. The value of the main device's FB resistor is determined by the equation given in the Pin Functions section.
- The value of each subordinate device's FB resistor should be one standard 1% resistor value (or EIA, E96) less than the main device's FB resistor or roughly 0.98 • R<sub>FB\_MAIN</sub>.

Given the LTM8064's accurate current limit and CVCC operation, each paralleled unit will contribute a portion of the output current, up to the amount determined by the CTRL1 and CTRL2 pins. An example of this is given in the Typical Applications section.

#### Input Current Tracking from Multiple Input Rails While Load Sharing

When load sharing using multiple fixed input rails, the system can be configured to force the input current of each LTM8064 to track one another. An example of this is shown in the Typical Applications section; please refer to the schematic while reading this discussion.

Suppose the application powers 3.3V at 12A and the system under consideration has regulated 24V and 12V input rails available with no restrictions of the power budget. Connect each subordinate  $\mu$ Module IC to its own 12V input rail and the main device to the 24V input rail.

The input and output ceramic capacitors and the  $R_T$  and FB resistors for the main device are chosen by the appropriate line in Table 1. Additionally, the input and output ceramic capacitors and the  $R_T$  resistors for the subordinate devices are also chosen by the appropriate line in Table 1. The FB resistors for the subordinate devices should be one standard 1% resistor value less than the main device's FB resistor or roughly 0.98 •  $R_{FB\_MASTER}$ . The final value of the subordinate device's FB resistor may need to be adjusted to compensate for layout differences or parasitics.

Because the subordinate devices' input rail voltage is exactly half that of the main device's input rail voltage, the input current drawn by the subordinate devices will be the same as the input current drawn by the main  $\mu$ Module IC if the subordinate devices' current supplied to the load is limited to half of the main device's output current to the load. Therefore, the voltage at the CTRL1 pin on the subordinate devices must be half that of the I<sub>OUTMON</sub> voltage of the main device. The 100k/100k resistor divider from the I<sub>OUTMON</sub> pin of the main device to ground is used to set the current supplied to the load by both of the subordinate  $\mu$ Module ICs.

The previous discussion is for a specific application. This same process can be used for other fixed input rails as long as the input rail of the main device is greater than the input rail of the subordinate device.

#### PCB Layout

Most of the difficulties associated with PCB layout have been alleviated or even eliminated by the high level of integration of the LTM8064. The LTM8064 is nevertheless a switching power supply, and care must be taken to minimize EMI and ensure proper operation. Even with the high level of integration, you may fail to achieve specified operation with a haphazard or poor layout. See Figure 7 for a suggested layout. Ensure that the grounding and heat sinking are acceptable.

A few rules to keep in mind are:

- 1. Place the  $R_{FB}$  and  $R_T$  resistors as close as possible to their respective pins.
- 2. Place the  $C_{\rm IN}$  capacitor as close as possible to the  $V_{\rm IN}$  and GND connection of the LTM8064.
- 3. Place the  $C_{OUT}$  capacitor as close as possible to the  $V_{OUT}$  and GND connection of the LTM8064.
- 4. Place the  $\rm C_{\rm IN}$  and  $\rm C_{\rm OUT}$  capacitors such that their ground currents flow directly adjacent or underneath the LTM8064.
- 5. Connect all of the GND connections to as large a copper pour or plane area as possible on the top layer. Avoid breaking the ground connection between the external components and the LTM8064.
- 6. Use vias to connect the GND copper area to the board's internal ground planes. Liberally distribute these GND vias to provide both a good ground connection and thermal path to the internal planes of the printed circuit board. Pay attention to the location and density of the thermal vias in Figure 7. The LTM8064 can benefit from the heat sinking afforded by vias that connect to internal GND planes at these locations, due to their proximity to internal power handling components. The optimum number of thermal vias depends upon the printed circuit board design. For example, a board might use very small via holes. It should employ more thermal vias than a board that uses larger holes.



Figure 7. Layout Showing Suggested External Components, GND Plane and Thermal Vias

#### **Input Precautions**

When the LTM8064 is sinking current, it maintains its output voltage regulation by power conversion, not power dissipation. This means that the energy provided to the LTM8064 is delivered to its input power bus. This power bus must be able to accept or use the energy, otherwise the power bus's voltage will rise. This can raise the LTM8064 input voltage above the absolute maximum voltage.

In many cases, the system load on the LTM8064 input bus will be sufficient enough to absorb the energy delivered by the  $\mu$ Module regulator. In cases where the LTM8064 is the largest or only power converter, this may not be true and some method must be devised to prevent the LTM8064's input voltage from rising too high. Figure 8 shows a passive crowbar circuit that will dissipate energy during momentary input overvoltage conditions. The breakdown voltage of the Zener diode is chosen in conjunction with the resistor, R, to set the circuit's trip point.

The trip point is typically set well above the maximum  $V_{\rm IN}$  voltage under normal operating conditions. This circuit does not have a precision threshold, and is subject to both part-to-part and temperature variations, so it is not suitable for applications where high accuracy is required or large voltage margins are not available.

The circuit in Figure 9 also dissipates energy during momentary overvoltage conditions, but is more precise than that in Figure 8. It uses an inexpensive comparator and the  $V_{REF}$  output of the LTM8064 to establish a reference voltage. The optional hysteresis resistor in the comparator circuit avoids MOSFET chatter. Figure 10 shows a circuit that latches on and crowbars the input in an overvoltage event. The SCR latches when the input voltage threshold is exceeded, so this circuit should be used with a fuse, as shown, or employ some other method to interrupt current from the load.



Figure 8. The MOSFET Q Dissipates Momentary Energy to GND. The Zener Diode and Resistor Are Chosen to Ensure That the MOSFET Turns On Above the Maximum  $V_{\rm IN}$  Voltage Under Normal Operation



Figure 9. The Comparator in This Circuit Activates the Q MOSFET at a More Precise Voltage Than the One Shown in Figure 8



Figure 10. The SCR Latches On When the Activation Threshold Is Reached, So a Fuse or Some Other Method of Disconnecting the Load Should be Used

As mentioned, the LTM8064 sinks current by energy conversion and not dissipation. Thus, no matter the protection circuit used, the amount of power that the protection circuit must absorb depends upon the amount of power at the input. For example, if the output voltage is 2.5V and can sink 5A, the input protection circuit should be designed to absorb at least 7.5W. In Figure 8 and Figure 9, let us say that the protection activation threshold is 50V. Then the circuit must be designed to be able to dissipate 7.5W and accept 7.5W/50V = 150 mA.

Figure 8 through Figure 10 are crowbar circuits, which attempt to prevent the input voltage from rising above some level by clamping the input to GND through a power device. In some cases, it is possible to simply turn off the LTM8064 when the input voltage exceeds some threshold. This is possible when the voltage power source that drives current into V<sub>OUT</sub> never exceeds V<sub>IN</sub>. An example of this circuit is shown in Figure 11. When the power source on the output drives V<sub>IN</sub> above a predetermined threshold, the comparator pulls down on the RUN pin and disables the LTM8064. When this happens, the input capacitance needs to absorb the energy stored within the LTM8064's internal inductor, resulting in an additional voltage rise. As shown in the Block Diagram, the internal inductor value is 4.7µH. If the LTM8064 sinking current limit is set to 6A, for example, the energy that the input capacitance must absorb is  $1/2 \text{ Ll}^2 = 58.75 \mu \text{J}$ . Suppose the comparator circuit in Figure 11 is set to pull the RUN pin down when  $V_{TRIP} = 15V$ . The input voltage will rise according to the capacitor energy equation:

$$1/2 \bullet C(V_{IN}^2 - V_{TRIP}^2) = 58.75 \mu J$$

If the total input capacitance is  $10\mu F,$  the input voltage will rise to:

$$58.75\mu J = 1/2 \bullet 10\mu F(V_{IN}^2 - 15V^2)$$



Figure 11. This Comparator Circuit Turns Off the LTM8064 if the Input Rises Above a Predetermined Threshold. When the LTM8064 Turns Off, the Energy Stored in the Internal Inductor Will Raise  $V_{IN}$  a Small Amount Above the Threshold

#### Hot-Plugging Safely

The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of LTM8064. However, these capacitors can cause problems if the LTM8064 is plugged into a live input supply (see Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the V<sub>IN</sub> pin of the LTM8064 can ring to more than twice the nominal input voltage, possibly exceeding the LTM8064's rating and damaging the part. If the input supply is poorly controlled or the user will be plugging the LTM8064 into an energized supply, the input network should be designed to prevent this overshoot. This can be accomplished by installing a small resistor in series to VIN, but the most popular method of controlling input voltage overshoot is to add an electrolytic bulk capacitor to the V<sub>IN</sub> net. This capacitor's relatively high equivalent series resistance damps the circuit and eliminates the voltage overshoot. The extra capacitor improves low frequency ripple filtering and can slightly improve the efficiency of the circuit. though it is physically large.

#### **Thermal Considerations**

The LTM8064 output current may need to be derated if it is required to operate in a high ambient temperature. The amount of current derating is dependent upon the input voltage, output power and ambient temperature. The temperature rise curves given in the Typical Performance Characteristics section can be used as a guide. These curves were generated by the LTM8064 mounted to a 79cm<sup>2</sup> 4-layer FR4 printed circuit board. Boards of other sizes and layer count can exhibit different thermal behavior, so it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental operating conditions.

For increased accuracy and fidelity to the actual application, many designers use finite element analysis (FEA) to predict thermal performance. Therefore, below are the thermal coefficients.

- 1.  $\theta_{JA}$  Thermal resistance from junction to ambient
- 2.  $\theta_{JCbottom}$  Thermal resistance from junction to the bottom of the product case
- 3.  $\theta_{JCtop}$  Thermal resistance from junction to top of the product case
- 4.  $\theta_{JBoard}$  Thermal resistance from junction to the printed circuit board

While the meaning of each of these coefficients may seem to be intuitive, JEDEC has defined each to avoid confusion and inconsistency. These definitions are given in JESD 51-12, and are quoted or paraphrased below:

- 1.  $\Theta_{JA}$  is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a JESD 51-9 defined test board, which does not reflect an actual application or viable operating condition.
- 2.  $\Theta_{JCbottom}$  is the junction-to-board thermal resistance with all of the component power dissipation flowing through the bottom of the package. In the typical µModule, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.
- 3.  $\Theta_{JCtop}$  is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of  $\Theta_{JCbottom}$ , this value may be useful for comparing packages but the test conditions don't generally match the user's application.

4.  $\Theta_{JB}$  is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the  $\mu$ Module and into the board, and is really the sum of the  $\Theta_{JCbottom}$  and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a 2-sided, 2-layer board. This board is described in JESD 51-9.

Given these definitions, it should now be apparent that none of these thermal coefficients reflects an actual physical operating condition of a  $\mu$ Module. Thus, none of them can be individually used to accurately predict the thermal performance of the product. Likewise, it would be inappropriate to attempt to use any one coefficient to correlate to the junction temperature vs load graphs given in the product's data sheet. The only appropriate way to use the coefficients is when running a detailed thermal analysis, such as FEA, which considers all of the thermal resistances simultaneously. A graphical representation of these thermal resistances is given in Figure 12.

The blue resistances are contained within the  $\mu$ Module, and the green are outside.

The die temperature of the LTM8064 must be lower than the maximum rating of 125°C, so care should be taken in the layout of the circuit to ensure good heat sinking of the LTM8064. The bulk of the heat flow out of the LTM8064 is through the bottom of the module and the LGA pads into the printed circuit board. Consequently, a poor printed circuit board design can cause excessive heating, resulting in impaired performance or reliability. Please refer to the PCB Layout section for printed circuit board design suggestions.



Figure 12. Thermal Resistances Among  $\mu$ Module Device, Printed Circuit Board and Environment



±6A, 5V (2-Quadrant) µModule Voltage Regulator











#### $46V_{IN}$ , $-12V_{OUT}$ Negative Converter

Minimum Input Voltage vs Output Current, V<sub>OUT</sub> = -12V





Two LTM8064s Operating in Parallel to Produce  $12V_{\mbox{OUT}}$  at 12A





Two LTM8064s Used to Regulate Positive or Negative Voltage (and Current) Across a Peltier Device



Stack Two LTM8064s to Charge and Actively Balance Supercapacitors (or Batteries)





Input Current Tracking from Multiple Input Rails While Load Sharing





### PACKAGE DESCRIPTION

#### Table 3. Pin Assignment Table (Arranged by Pin Number)

| PIN ID | FUNCTION        | PIN ID | FUNCTION         | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION |
|--------|-----------------|--------|------------------|--------|----------|--------|----------|--------|----------|--------|----------|
| A1     | GND             | B1     | CTRL2            | C1     | CTRL1    | D1     | SS       | E1     | IOUTMON  | F1     | SYNC     |
| A2     | FB              | B2     | V <sub>REF</sub> | C2     | GND      | D2     | GND      | E2     | RT       | F2     | MODE     |
| A3     | PGOOD           | B3     | GND              | C3     | GND      | D3     | GND      | E3     | GND      | F3     | GND      |
| A4     | RUN             | B4     | GND              | C4     | GND      | D4     | GND      | E4     | GND      | F4     | GND      |
| A5     | V <sub>IN</sub> | B5     | V <sub>IN</sub>  | C5     | GND      | D5     | GND      | E5     | GND      | F5     | GND      |
| A6     | V <sub>IN</sub> | B6     | V <sub>IN</sub>  | C6     | GND      | D6     | GND      | E6     | GND      | F6     | GND      |
| A7     | V <sub>IN</sub> | B7     | V <sub>IN</sub>  | C7     | GND      | D7     | GND      | E7     | GND      | F7     | GND      |
| A8     | V <sub>IN</sub> | B8     | V <sub>IN</sub>  | C8     | GND      | D8     | GND      | E8     | GND      | F8     | GND      |
| A9     | V <sub>IN</sub> | B9     | V <sub>IN</sub>  | C9     | GND      | D9     | GND      | E9     | GND      | F9     | GND      |

| PIN ID | FUNCTION | PIN ID | FUNCTION         | PIN ID | FUNCTION         | PIN ID | FUNCTION         | PIN ID | FUNCTION         | PIN ID | FUNCTION         |
|--------|----------|--------|------------------|--------|------------------|--------|------------------|--------|------------------|--------|------------------|
| G1     | GND      | H1     | V <sub>OUT</sub> | J1     | V <sub>OUT</sub> | K1     | V <sub>OUT</sub> | L1     | V <sub>OUT</sub> | M1     | V <sub>OUT</sub> |
| G2     | GND      | H2     | V <sub>OUT</sub> | J2     | V <sub>OUT</sub> | K2     | V <sub>OUT</sub> | L2     | V <sub>OUT</sub> | M2     | V <sub>OUT</sub> |
| G3     | GND      | H3     | V <sub>OUT</sub> | J3     | V <sub>OUT</sub> | K3     | V <sub>OUT</sub> | L3     | V <sub>OUT</sub> | M3     | V <sub>OUT</sub> |
| G4     | GND      | H4     | V <sub>OUT</sub> | J4     | V <sub>OUT</sub> | K4     | V <sub>OUT</sub> | L4     | V <sub>OUT</sub> | M4     | V <sub>OUT</sub> |
| G5     | GND      | H5     | GND              | J5     | GND              | K5     | GND              | L5     | GND              | M5     | GND              |
| G6     | GND      | H6     | GND              | J6     | GND              | K6     | GND              | L6     | GND              | M6     | GND              |
| G7     | GND      | H7     | GND              | J7     | GND              | K7     | GND              | L7     | GND              | M7     | GND              |
| G8     | GND      | H8     | GND              | J8     | GND              | K8     | GND              | L8     | GND              | M8     | GND              |
| G9     | GND      | H9     | GND              | J9     | GND              | K9     | GND              | L9     | GND              | M9     | GND              |

**PACKAGE PHOTOS** Part marking is either ink mark or laser mark



### PACKAGE DESCRIPTION



### **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                                                                          | PAGE NUMBER  |
|-----|-------|------------------------------------------------------------------------------------------------------|--------------|
| Α   | 07/16 | 31                                                                                                   |              |
| В   | 05/24 | Fixed major document formatting issues (renumbered figures, updated cross references, re-paginated). | All          |
|     |       | Changed master to main and slave to subordinate.                                                     | All          |
|     |       | Changed lead to pin in the Pin Configuration drawing.                                                | 2            |
|     |       | Updated thermal resistance values.                                                                   | 2            |
|     |       | Updated Typical Performance Characteristics graphs.                                                  | 5, 6, 10, 11 |
|     |       | Added additional instructions to Pin A3, Pin A4, and Pin E1 descriptions.                            | 12           |
|     |       | Added additional instructions to UVLO and Shutdown section.                                          | 21           |
|     |       | Added ink marking statement to package photos.                                                       | 33           |



 $58V_{\text{IN}},\,24V_{\text{OUT}}$  Step-Down Converter with 4A Accurate Current Limit

### **RELATED PARTS**

| PART NUMBER      | DESCRIPTION                                                                         | COMMENTS                                                                                                                                                                        |
|------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTM8026          | 36V <sub>IN</sub> , 5A Step-Down µModule Regulator with Adjustable Current Limit    | $6V \le V_{IN} \le 36V,  1.2V \le V_{OUT} \le 24V,$ Adjustable Current Limit, Parallelable Outputs, CLK Input, 11.25mm $\times$ 15mm $\times$ 2.82mm LGA Package                |
| LTM8052/LTM8052A | 36V <sub>IN</sub> , ±5A μModule Regulator with Adjustable<br>Accurate Current Limit | $6V \leq V_{IN} \leq 36V, 1.2V \leq V_{OUT} \leq 24V, -5V \leq I_{OUT} \leq 5A,$ Synchronizable, Pin Compatible with LTM8026, 11.25mm $\times$ 15mm $\times$ 2.82mm LGA Package |
| LTM8027          | 60V <sub>IN</sub> , 4A DC/DC Step-Down μModule Regulator                            | $4.5V \leq V_{IN} \leq 60V,  2.5V \leq V_{OUT} \leq 24V,  15mm \times 15mm \times 4.32mm$ LGA Package                                                                           |
| LTM8050          | 60V <sub>IN</sub> , 2A DC/DC Step-Down µModule Regulator                            | $3.6V \leq V_{IN} \leq 58V,  0.8V \leq V_{OUT} \leq 24V,  9mm \times 15 \times 4.92mm$ BGA Package                                                                              |





### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

LTM8064EY#PBF LTM8064IY#PBF LTM8064IY DC2237A