

# ADuM320N/ADuM321N

## 5.7 kV RMS/3.0 kV RMS Dual Digital Isolators

#### **FEATURES**

- ▶ High common-mode transient immunity: 180 kV/µs typical
- ▶ High robustness to radiated and conducted noise
- ▶ Low propagation delay
  - ▶ 6.2 ns typical (10 ns maximum) for 5 V operation
- ▶ Low dynamic power consumption, <1.65 mA/ch at 1 Mbps
- ▶ 2.25 V to 5.5 V level translation
- ▶ 150 Mbps maximum guaranteed data rate
- ▶ High temperature operation: 125°C
- Safety and regulatory approvals
  - ▶ UL recognition per UL1577
    - $\triangleright$  V<sub>ISO</sub> = 5700 V rms (SOIC IC)
    - V<sub>ISO</sub> = 3000 V rms (SOIC\_N)
  - VDE certificate of conformity (pending)
    - ▶ DIN EN IEC 60747-17 (VDE 0884-17)
    - V<sub>IORM</sub> = 1173 V<sub>PEAK</sub> (SOIC\_IC)
    - V<sub>IORM</sub> = 636 V<sub>PFAK</sub> (SOIC N)
    - ▶ 10,000 V peak reinforced surge isolation voltage (SOIC IC)
    - ▶ 6250 V peak reinforced surge isolation voltage (SOIC N)
  - CSA component certification per IEC 62368-1, IEC60601-1, and IEC 61010-1 (pending)
  - ► TÜV SÜD component certification per EN 62368-1 (pending)
  - ► CQC component certification per GB4943.1-2022 (pending)
- ▶ ±8 kV IEC 61000-4-2 ESD protection across isolation barrier
- ▶ ±4 kV HBM ESD protection on input/output pins
- ▶ Fail-safe high (N1) or low (N0) options
- ▶ SOIC N Backward compatibility with
  - ► ADuM1200/ADuM1201/ADuM1210/ADuM1211
  - ADuM3200/ADuM3201/ADuM3210/ADuM3211
  - ► ADuM120N/ADuM121N
- ▶ AEC-Q100 qualified for automotive applications
- ▶ Operating temperature range: -40°C to +125°C
- Available in 8-lead, narrow-body, RoHS-compliant, standard small outline SOIC\_N package and 8-lead, wide-body, RoHScompliant, standard small outline SOIC\_IC package

#### **APPLICATIONS**

- Inverters
- Power supplies
- Industrial field bus isolation
- PWM controller signal isolation
- General-purpose multichannel isolation
- <sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.

#### Rev. C

# DOCUMENT FEEDBACK TECHNICAL SUPPORT

## **GENERAL DESCRIPTION**

The ADuM320N/ADuM321N<sup>1</sup> are dual-channel digital isolators based on Analog Devices, Inc., *i*Coupler<sup>®</sup> technology. Combining high speed, complementary metal-oxide semiconductor (CMOS) and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics and meet CISPR 32/EN 55032 Class B limits at 5 Mbps. The maximum propagation delay is 10 ns with a pulse width distortion of less than 3 ns at 5 V operation. Channel matching is hard at 3.0 ns maximum.

The ADuM320N/ADuM321N data channels are independent and are available in a variety of configurations with a withstand voltage rating of 5.7 kV RMS and 3.0 kV RMS (for more information, see the Ordering Guide section). The devices operate with the supply voltage on either side ranging from 2.25 V to 5.5 V, providing compatibility with lower voltage systems as well as enabling voltage translation functionality across the isolation barrier.

Two different fail-safe options are available, by which the outputs transition to a predetermined state when the input power supply is not applied.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. ADuM320N Functional Block Diagram



Figure 2. ADuM321N Functional Block Diagram

## **TABLE OF CONTENTS**

| Features                                                                                           | ESD Caution.  Pin Configurations and Function Descriptions Typical Performance Characteristics Theory of Operation Truth Table Input/Output Schematics Applications Information PCB Layout Propagation Delay Related Parameters Jitter Measurement Insulation Lifetime Outline Dimensions Ordering Guide Evaluation Boards Automotive Products | 16<br>18<br>19<br>20<br>20<br>20<br>20<br>22 |
|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| REVISION HISTORY                                                                                   |                                                                                                                                                                                                                                                                                                                                                |                                              |
| 2/2024—Rev. B to Rev. C Changes to Features Section Changes to Table 11 and Table 12               |                                                                                                                                                                                                                                                                                                                                                |                                              |
| 12/2023—Rev. A to Rev. B Change to Features Section                                                | 12, Table 3                                                                                                                                                                                                                                                                                                                                    | 1<br>5<br>10<br>14<br>15                     |
| 9/2023—Rev. 0 to Rev. A Change to Minimum External Air Gap (Clearance) P Changes to Ordering Guide |                                                                                                                                                                                                                                                                                                                                                |                                              |

7/2023—Revision 0: Initial Version

## **ELECTRICAL CHARACTERISTICS (5 V OPERATION)**

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 5$  V. Minimum/maximum specifications apply over the entire recommended operation range of 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V, and  $-40^{\circ}C \leq$   $T_A \leq$  +125°C, unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

Table 1. Electrical Characteristics (5 V Operation)

| Parameter                                                                 | Symbol                              | Min                    | Тур             | Max                  | Unit    | Test Conditions/Comments                                                 |
|---------------------------------------------------------------------------|-------------------------------------|------------------------|-----------------|----------------------|---------|--------------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS                                                  |                                     |                        |                 |                      |         |                                                                          |
| Pulse Width                                                               | PW                                  | 6.6                    |                 |                      | ns      | Within pulse width distortion (PWD) limit                                |
| Data Rate                                                                 |                                     | 150                    |                 |                      | Mbps    | Within PWD limit                                                         |
| Propagation Delay                                                         | t <sub>PHL</sub> , t <sub>PLH</sub> |                        | 6.2             | 10                   | ns      | 50% input to 50% output                                                  |
| Pulse Width Distortion                                                    | PWD                                 |                        | 0.3             | 3                    | ns      | t <sub>PLH</sub> - t <sub>PHL</sub>                                      |
| Change vs. Temperature                                                    |                                     |                        | 1.5             |                      | ps/°C   |                                                                          |
| Propagation Delay Skew                                                    | t <sub>PSK</sub>                    |                        |                 | 6.1                  | ns      | Between any two units at the same temperature, voltage, and load         |
| Channel Matching                                                          |                                     |                        |                 |                      |         |                                                                          |
| Codirectional                                                             | t <sub>PSKCD</sub>                  |                        | 0.3             | 3.0                  | ns      |                                                                          |
| Opposing Direction                                                        | t <sub>PSKOD</sub>                  |                        | 0.3             | 3.0                  | ns      |                                                                          |
| Jitter <sup>1</sup>                                                       |                                     |                        |                 |                      |         | For more information, see the Jitter Measurement section                 |
| Random Jitter, RMS $(1\sigma)^2$                                          | t <sub>JIT(RJ)</sub>                |                        | 4.6             |                      | ps      | 1 MHz clock input, all channels switching                                |
| Deterministic Jitter, Peak-to-Peak <sup>3, 4</sup>                        | t <sub>JIT(DJ)</sub>                |                        | 96              |                      | ps      | 100 Mbps, 2 <sup>15</sup> – 1 PRBS                                       |
| Total Jitter, Peak-to-Peak, at Bit Error Rate (BER) 1 x 10 <sup>-12</sup> | t <sub>JIT(TJ)</sub>                |                        |                 |                      |         | 100 Mbps, 2 <sup>15</sup> – 1 PRBS input <sup>5</sup>                    |
| Without Crosstalk                                                         |                                     |                        | 149             |                      | ps      | Single channel switching                                                 |
| With Crosstalk                                                            |                                     |                        | 238             |                      | ps      | All channels switching                                                   |
| OC SPECIFICATIONS                                                         |                                     |                        |                 |                      |         | •                                                                        |
| Input Threshold Voltage                                                   |                                     |                        |                 |                      |         | $V_{lx}, V_{Ex}$                                                         |
| Logic High                                                                | V <sub>IH</sub>                     | $0.7 \times V_{DDx}$   |                 |                      | V       |                                                                          |
| Logic Low                                                                 | V <sub>IL</sub>                     |                        |                 | $0.3 \times V_{DDx}$ | V       |                                                                          |
| Input Hysteresis                                                          | V <sub>HYS</sub>                    |                        | 0.85            |                      | V       | V <sub>IH</sub> - V <sub>IL</sub>                                        |
| Output Voltage                                                            |                                     |                        |                 |                      |         |                                                                          |
| Logic High                                                                | V <sub>OH</sub>                     | V <sub>DDx</sub> - 0.1 | $V_{DDx}$       |                      | V       | $I_{Ox}^{6} = -20 \mu A, V_{Ix} = V_{IxH}^{7}$                           |
|                                                                           |                                     | V <sub>DDx</sub> - 0.4 | $V_{DDx} - 0.2$ |                      | V       | $I_{Ox}^{6} = -4 \text{ mA}, V_{Ix} = V_{IxH}^{7}$                       |
| Logic Low                                                                 | V <sub>OL</sub>                     |                        | 0.0             | 0.1                  | V       | $I_{Ox}^{6} = 20 \mu A, V_{Ix} = V_{IxL}^{8}$                            |
|                                                                           |                                     |                        | 0.2             | 0.4                  | V       | $I_{Ox}^{6} = 4 \text{ mA}, V_{Ix} = V_{IxL}^{8}$                        |
| Input Current per Channel                                                 | l <sub>l</sub>                      | -10                    | +0.01           | +10                  | μA      | $0 \text{ V} \le V_{Ix} \le V_{DDx}, 0 \text{ V} \le V_{Ex} \le V_{DDx}$ |
| Quiescent Supply Current<br>ADuM320N                                      |                                     |                        |                 |                      |         |                                                                          |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 0.41            | 0.6                  | mA      | $V_1^9 = 0 \text{ (N0), } 1 \text{ (N1)}^{10}$                           |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 0.84            | 1.4                  | mA      | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                            |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 3.62            | 5.3                  | mA      | $V_1^9 = 1 \text{ (N0), } 0 \text{ (N1)}^{10}$                           |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 1.65            | 2.5                  | mA      | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                            |
| ADuM321N                                                                  |                                     |                        |                 |                      |         |                                                                          |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 0.63            | 1.0                  | mA      | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                            |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 0.63            | 1.0                  | mA      | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                            |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 2.66            | 3.8                  | mA      | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                            |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 2.68            | 3.8                  | mA      | $V_1^9 = 1 \text{ (N0), } 0 \text{ (N1)}^{10}$                           |
| Dynamic Supply Current                                                    |                                     |                        |                 |                      |         |                                                                          |
| Dynamic Input                                                             | I <sub>DDI (D)</sub>                |                        | 0.011           |                      | mA/Mbps | Inputs switching, 50% duty cycle                                         |
| Dynamic Output                                                            | I <sub>DDO (D)</sub>                |                        | 0.029           |                      | mA/Mbps | Inputs switching, 50% duty cycle                                         |

analog.com Rev. C | 3 of 23

Table 1. Electrical Characteristics (5 V Operation) (Continued)

| Parameter                                    | Symbol                         | Min | Тур | Max | Unit  | Test Conditions/Comments                                                        |
|----------------------------------------------|--------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------------------|
| Undervoltage Lockout                         | UVLO                           |     |     |     |       |                                                                                 |
| Positive V <sub>DDx</sub> Threshold          | $V_{DDxUV+}$                   |     | 2.0 | 2.2 | V     | Rising supply voltage enable threshold                                          |
| Negative V <sub>DDx</sub> Threshold          | $V_{DDxUV-}$                   | 1.7 | 1.8 |     | V     | Falling supply voltage lockout threshold                                        |
| V <sub>DDx</sub> Hysteresis                  | $V_{DDxUVH}$                   |     | 0.2 |     | V     | UVLO hysteresis                                                                 |
| UVLO Recovery Time <sup>11</sup>             | t <sub>UVLO</sub>              |     |     | 60  | μs    | UVLO release delay after V <sub>UVLO+</sub> threshold                           |
| AC SPECIFICATIONS                            |                                |     |     |     |       |                                                                                 |
| Output Rise/Fall Time                        | t <sub>R</sub> /t <sub>F</sub> |     | 2.5 |     | ns    | 10% to 90%                                                                      |
| Common-Mode Transient Immunity <sup>12</sup> | CM <sub>H</sub>                | 100 | 180 |     | kV/µs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = 800 V |
|                                              | CM <sub>L</sub>                | 100 | 180 |     | kV/µs | $V_{lx}$ = 0 V, $V_{CM}$ = 1000 V,<br>transient magnitude = 800 V               |

<sup>&</sup>lt;sup>1</sup> Jitter parameters are guaranteed by design and characterization. Values do not include stimulus jitter.

Table 2. Total Supply Current vs. Data Throughput

| Parameter             | Symbol           | Min | Тур | Max | Unit | Test Conditions       |
|-----------------------|------------------|-----|-----|-----|------|-----------------------|
| SUPPLY CURRENT        |                  |     |     |     |      |                       |
| ADuM320N              |                  |     |     |     |      |                       |
| 1 Mbps                |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.0 | 2.9 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.3 | 1.9 | mA   | C <sub>L</sub> = 0 nF |
| 25 Mbps               |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.2 | 3.2 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 2.0 | 3.0 | mA   | $C_L = 0 \text{ nF}$  |
| 100 Mbps              |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 3.1 | 4.2 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 4.2 | 6.7 | mA   | $C_L = 0 \text{ nF}$  |
| ADuM321N              |                  |     |     |     |      |                       |
| 1 Mbps                |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 1.6 | 2.3 | mA   | $C_L = 0 \text{ nF}$  |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.6 | 2.3 | mA   | C <sub>L</sub> = 0 nF |
| 25 Mbps               |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.1 | 3.0 | mA   | $C_L = 0 \text{ nF}$  |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 2.1 | 3.0 | mA   | $C_L = 0 \text{ nF}$  |
| 100 Mbps              |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 3.7 | 5.5 | mA   | C <sub>L</sub> = 0 nF |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 3.7 | 5.5 | mA   | C <sub>L</sub> = 0 nF |

analog.com Rev. C | 4 of 23

<sup>&</sup>lt;sup>2</sup> This specification is measured over a population of ~100,000 edges.

<sup>&</sup>lt;sup>3</sup> Peak-to-peak jitter specifications include jitter due to PWD.

<sup>&</sup>lt;sup>4</sup> This specification is measured over a population of ~300,000 edges.

<sup>&</sup>lt;sup>5</sup> Using the following formula:  $t_{JIT(TJ)} = 14 \times t_{JIT(RJ)} + t_{JIT(DJ)}$ .

 $<sup>^{6}</sup>$   $I_{Ox}$  is the channel x output current, where x = A, or B.

V<sub>IxH</sub> is the input side logic high.

<sup>&</sup>lt;sup>8</sup> V<sub>IxI</sub> is the input side logic low.

<sup>&</sup>lt;sup>9</sup> V<sub>I</sub> is the voltage input.

<sup>10</sup> No is the ADuM320N0/ADuM321N0 models, and N1 is the ADuM320N1/ADuM321N1 models. For more information, see the Ordering Guide section.

<sup>&</sup>lt;sup>11</sup> Guaranteed by design and not subject to production test.

<sup>12 |</sup>CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage-output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## **ELECTRICAL CHARACTERISTICS (3.3 V OPERATION)**

All typical specifications are at  $T_A$  = 25°C,  $V_{DD1}$  =  $V_{DD2}$  = 3.3 V. Minimum/maximum specifications apply over the entire recommended operation range of 3.0 V  $\leq$   $V_{DD1}$   $\leq$  3.6 V, 3.0 V  $\leq$   $V_{DD2}$   $\leq$  3.6 V, and -40°C  $\leq$   $T_A$   $\leq$  +125°C, unless otherwise noted. Switching specifications are tested with C<sub>1</sub> = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

| Parameter                                                                 | Symbol                              | Min                    | Тур                          | Max                  | Unit     | Test Conditions/Comments                                                       |
|---------------------------------------------------------------------------|-------------------------------------|------------------------|------------------------------|----------------------|----------|--------------------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS                                                  | •                                   |                        | 71                           |                      |          |                                                                                |
| Pulse Width                                                               | PW                                  | 10                     |                              |                      | ns       | Within PWD limit                                                               |
| Data Rate                                                                 | ***                                 | 100                    |                              |                      | Mbps     | Within PWD limit                                                               |
| Propagation Delay                                                         | t <sub>PHL</sub> , t <sub>PLH</sub> | 100                    | 6.6                          | 10                   | ns       | 50% input to 50% output                                                        |
| Pulse Width Distortion                                                    | PWD                                 |                        | 0.5                          | 3                    | ns       | t <sub>PLH</sub> - t <sub>PHL</sub>                                            |
| Change vs. Temperature                                                    | I VVD                               |                        | 1.5                          | 3                    | ps/°C    | IPLH PHLI                                                                      |
| Propagation Delay Skew                                                    | + .                                 |                        | 1.0                          | 7.5                  | ns       | Between any two units at the same                                              |
| Propagation Delay Skew                                                    | t <sub>PSK</sub>                    |                        |                              | 7.5                  | 115      | temperature, voltage, and load                                                 |
| Channel Matching                                                          |                                     |                        |                              |                      |          |                                                                                |
| Codirectional                                                             | t <sub>PSKCD</sub>                  |                        | 0.5                          | 3.0                  | ns       |                                                                                |
| Opposing Direction                                                        | t <sub>PSKOD</sub>                  |                        | 0.5                          | 3.0                  | ns       |                                                                                |
| Jitter <sup>1</sup>                                                       |                                     |                        |                              |                      |          | For more information, see the Jitter Measurement section                       |
| Random Jitter, RMS $(1\sigma)^2$                                          | t <sub>JIT(RJ)</sub>                |                        | 5                            |                      | ps       | 1 MHz clock input, All channels switching                                      |
| Deterministic Jitter, Peak-to-Peak <sup>3, 4</sup>                        | t <sub>JIT(DJ)</sub>                |                        | 93                           |                      | ps       | 100 Mbps, 2 <sup>15</sup> – 1 PRBS input                                       |
| Total Jitter, Peak-to-Peak, at Bit Error Rate (BER) 1 x 10 <sup>-12</sup> | t <sub>JIT(TJ)</sub>                |                        |                              |                      |          | 100 Mbps, 2 <sup>15</sup> – 1 PRBS input <sup>5</sup>                          |
| Without Crosstalk                                                         |                                     |                        | 149                          |                      |          | Single channel switching                                                       |
| With Crosstalk                                                            |                                     |                        | 229                          |                      |          | All channels switching                                                         |
| DC SPECIFICATIONS                                                         |                                     |                        |                              |                      |          | 7 m enamere ennemig                                                            |
| Input Threshold Voltage                                                   |                                     |                        |                              |                      |          | $V_{lx}, V_{Ex}$                                                               |
| Logic High                                                                | V <sub>IH</sub>                     | 0.7 × V <sub>DDx</sub> |                              |                      | V        | VIX, VEX                                                                       |
| Logic Low                                                                 | VIL                                 | O.7 ·· VDDX            |                              | $0.3 \times V_{DDx}$ | V        |                                                                                |
| Input Hysteresis                                                          | V <sub>HYS</sub>                    |                        | 0.7                          | 0.5 A V DDX          | V        | V <sub>IH</sub> - V <sub>IL</sub>                                              |
| Output Voltage                                                            | VHYS                                |                        | 0.1                          |                      | V        | VIH VIL                                                                        |
| Logic High                                                                | V.                                  | V <sub>DDx</sub> - 0.1 | V                            |                      | V        | $I_{Ox}^{6} = -20 \mu A, V_{Ix} = V_{IxH}^{7}$                                 |
| Logic Fligh                                                               | V <sub>OH</sub>                     |                        | $V_{DDx}$<br>$V_{DDx} - 0.2$ |                      | V        | $I_{Ox}^6 = -2 \text{ mA}, V_{Ix} = V_{IxH}^7$                                 |
| Lasia Laur                                                                | V                                   | V <sub>DDx</sub> - 0.4 |                              | 0.4                  |          | 1                                                                              |
| Logic Low                                                                 | V <sub>OL</sub>                     |                        | 0.0                          | 0.1                  | V        | $I_{OX}^6 = 20 \mu A, V_{IX} = V_{IXL}^8$                                      |
|                                                                           |                                     | 40                     | 0.2                          | 0.4                  | V        | $I_{OX}^6 = 2 \text{ mA}, V_{IX} = V_{IXL}^8$                                  |
| Input Current per Channel  Quiescent Supply Current  ADuM320N             | I <sub>I</sub>                      | -10                    | +0.01                        | +10                  | μΑ       | $0 \text{ V} \le V_{Ix} \le V_{DDx}, 0 \text{ V} \le V_{Ex} \le V_{DDx}$       |
| , (Daiyiozoi)                                                             | long (a)                            |                        | 0.4                          | 0.6                  | mA       | $V_1^9 = 0 \text{ (N0), } 1 \text{ (N1)}^{10}$                                 |
|                                                                           | I <sub>DD1</sub> (Q)                |                        | 0.4                          | 1.3                  | mA       | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                                  |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 3.6                          | 5.2                  |          | $V_1^9 = 1 \text{ (N0), } 0 \text{ (N1)}^{10}$                                 |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 3.6<br>1.6                   | 5.2<br>2.3           | mA<br>mA | $V_1^9 = 1 \text{ (N0), 0 (N1)}^{10}$<br>$V_1^9 = 1 \text{ (N0), 0 (N1)}^{10}$ |
| ADuM321N                                                                  | I <sub>DD2</sub> (Q)                |                        | 1.0                          | 2.3                  | mA       | V  - 1 (INU), U (IN 1)                                                         |
| ADUIVIOZ IIV                                                              |                                     |                        | 0.01                         | 0.0                  |          | ) / 9 = 0 (NO) 4 (NA) 10                                                       |
|                                                                           | I <sub>DD1</sub> (Q)                |                        | 0.61                         | 0.9                  | mA       | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                                  |
|                                                                           | I <sub>DD2</sub> (Q)                |                        | 0.61                         | 0.9                  | mA       | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                                  |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 2.6                          | 3.7                  | mA       | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                                  |
| 5 10 10 1                                                                 | I <sub>DD2 (Q)</sub>                |                        | 2.6                          | 3.7                  | mA       | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                                  |
| Dynamic Supply Current                                                    |                                     |                        |                              |                      |          |                                                                                |
| Dynamic Input                                                             | I <sub>DDI (D)</sub>                |                        | 0.009                        |                      | mA/Mbps  | Inputs switching, 50% duty cycle                                               |
| Dynamic Output                                                            | I <sub>DDO (D)</sub>                |                        | 0.019                        |                      | mA/Mbps  | Inputs switching, 50% duty cycle                                               |

Rev. C | 5 of 23 analog.com

Table 3. Electrical Characteristics (3.3 V Operation) (Continued)

| Parameter                                    | Symbol                         | Min | Тур | Max | Unit  | Test Conditions/Comments                                                        |
|----------------------------------------------|--------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------------------|
| Undervoltage Lockout                         | UVLO                           |     |     |     |       |                                                                                 |
| Positive V <sub>DDx</sub> Threshold          | V <sub>UVLO+</sub>             |     | 2.0 | 2.2 | V     | Rising supply voltage enable threshold                                          |
| Negative V <sub>DDx</sub> Threshold          | V <sub>UVLO</sub> -            | 1.7 | 1.8 |     | V     | Falling supply voltage lockout threshold                                        |
| V <sub>DDx</sub> Hysteresis                  | V <sub>UVLO_HYS</sub>          |     | 0.2 |     | V     | UVLO hysteresis                                                                 |
| UVLO Release Time <sup>11</sup>              | t <sub>UVLO</sub>              |     |     | 60  | μs    | UVLO release delay after V <sub>UVLO+</sub> threshold                           |
| AC SPECIFICATIONS                            |                                |     |     |     |       |                                                                                 |
| Output Rise/Fall Time                        | t <sub>R</sub> /t <sub>F</sub> |     | 2.5 |     | ns    | 10% to 90%                                                                      |
| Common-Mode Transient Immunity <sup>12</sup> | CM <sub>H</sub>                | 100 | 180 |     | kV/µs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = 800 V |
|                                              | CM <sub>L</sub>                | 100 | 180 |     | kV/μs | $V_{Ix} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V |

<sup>&</sup>lt;sup>1</sup> Jitter parameters are guaranteed by design and characterization. Values do not include stimulus jitter.

Table 4. Total Supply Current vs. Data Throughput

| Parameter             | Symbol           | Min | Тур  | Max | Unit | Test Conditions       |
|-----------------------|------------------|-----|------|-----|------|-----------------------|
| SUPPLY CURRENT        |                  |     |      |     |      |                       |
| ADuM320N              |                  |     |      |     |      |                       |
| 1 Mbps                |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.0  | 2.9 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.3  | 1.8 | mA   | $C_L = 0 \text{ nF}$  |
| 25 Mbps               |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.2  | 3.0 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.73 | 2.5 | mA   | $C_L = 0 \text{ nF}$  |
| 100 Mbps              |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.9  | 3.8 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 3.2  | 4.9 | mA   | $C_L = 0 \text{ nF}$  |
| ADuM321N              |                  |     |      |     |      |                       |
| 1 Mbps                |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 1.62 | 2.3 | mA   | $C_L = 0 \text{ nF}$  |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.62 | 2.3 | mA   | $C_L = 0 \text{ nF}$  |
| 25 Mbps               |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.0  | 2.7 | mA   | $C_L = 0 \text{ nF}$  |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 2.0  | 2.7 | mA   | $C_L = 0 \text{ nF}$  |
| 100 Mbps              |                  |     |      |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 3.1  | 4.4 | mA   | C <sub>L</sub> = 0 nF |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 3.1  | 4.4 | mA   | C <sub>L</sub> = 0 nF |

analog.com Rev. C | 6 of 23

<sup>&</sup>lt;sup>2</sup> This specification is measured over a population of ~100,000 edges.

<sup>&</sup>lt;sup>3</sup> Peak-to-peak jitter specifications include jitter due to PWD.

<sup>&</sup>lt;sup>4</sup> This specification is measured over a population of ~300,000 edges.

<sup>&</sup>lt;sup>5</sup> Using the following formula:  $t_{JIT(TJ)} = 14 \times t_{JIT(RJ)} + t_{JIT(DJ)}$ .

<sup>&</sup>lt;sup>6</sup>  $I_{Ox}$  is the Channel x output current, where x = A or B.

<sup>&</sup>lt;sup>7</sup> V<sub>IxH</sub> is the input side logic high.

<sup>&</sup>lt;sup>8</sup> V<sub>IxI</sub> is the input side logic low.

<sup>&</sup>lt;sup>9</sup> V<sub>I</sub> is the voltage input.

<sup>10</sup> No refers to ADuM320N0/ADuM321N0 models, and N1 refers to ADuM320N1/ADuM321N1 models. For more information, see the Ordering Guide section.

<sup>&</sup>lt;sup>11</sup> Guaranteed by design and not subject to production test.

 $<sup>^{12}</sup>$   $|CM_H|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage-output  $(V_O) > 0.8 \text{ V}_{DDx}$ .  $|CM_L|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_O < 0.8 \text{ V}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## **ELECTRICAL CHARACTERISTICS (2.5 V OPERATION)**

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 2.5$  V. Minimum/maximum specifications apply over the entire recommended operation range of 2.25 V  $\leq$  V<sub>DD1</sub>  $\leq$  2.75 V, 2.25 V  $\leq$  V<sub>DD2</sub>  $\leq$  2.75 V,  $-40^{\circ}C$   $\leq$   $T_A \leq$  +125°C, unless otherwise noted. Switching specifications are tested with C<sub>1</sub> = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

| Parameter                                                                 | Symbol                              | Min                    | Тур                    | Max                  | Unit    | Test Conditions/Comments                                         |
|---------------------------------------------------------------------------|-------------------------------------|------------------------|------------------------|----------------------|---------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS                                                  |                                     |                        |                        |                      |         |                                                                  |
| Pulse Width                                                               | PW                                  | 10                     |                        |                      | ns      | Within PWD limit                                                 |
| Data Rate                                                                 |                                     | 100                    |                        |                      | Mbps    | Within PWD limit                                                 |
| Propagation Delay                                                         | t <sub>PHL</sub> , t <sub>PLH</sub> |                        | 7.2                    | 14                   | ns      | 50% input to 50% output                                          |
| Pulse Width Distortion                                                    | PWD                                 |                        | 0.3                    | 4.5                  | ns      | t <sub>PLH</sub> - t <sub>PHL</sub>                              |
| Change vs. Temperature                                                    |                                     |                        | 1.5                    |                      | ps/°C   | THE THE                                                          |
| Propagation Delay Skew                                                    | t <sub>PSK</sub>                    |                        |                        | 8.9                  | ns      | Between any two units at the same temperature, voltage, and load |
| Channel Matching                                                          |                                     |                        |                        |                      |         |                                                                  |
| Codirectional                                                             | t <sub>PSKCD</sub>                  |                        | 0.4                    | 5.0                  | ns      |                                                                  |
| Opposing Direction                                                        | t <sub>PSKOD</sub>                  |                        | 0.4                    | 5.0                  | ns      |                                                                  |
| Jitter <sup>1</sup>                                                       |                                     |                        |                        |                      |         | For more information, see the Jitter Measurement section         |
| Random Jitter, RMS $(1\sigma)^2$                                          | t <sub>JIT(RJ)</sub>                |                        | 5.2                    |                      | ps      | 1 MHz clock input, All channels switching                        |
| Deterministic Jitter, Peak-to-Peak <sup>3, 4</sup>                        | t <sub>JIT(DJ)</sub>                |                        | 120                    |                      | ps      | 100 Mbps, 2 <sup>15</sup> – 1 PRBS input                         |
| Total Jitter, Peak-to-Peak, at Bit Error Rate (BER) 1 x 10 <sup>-12</sup> | t <sub>JIT(TJ)</sub>                |                        |                        |                      |         | 100 Mbps, 2 <sup>15</sup> – 1 PRBS input <sup>5</sup>            |
| Without Crosstalk                                                         |                                     |                        | 181                    |                      | ps      | Single channel switching                                         |
| With Crosstalk                                                            |                                     |                        | 247                    |                      | ps      | All channels switching                                           |
| OC SPECIFICATIONS                                                         |                                     |                        |                        |                      | ·       |                                                                  |
| Input Threshold Voltage                                                   |                                     |                        |                        |                      |         |                                                                  |
| Logic High                                                                | V <sub>IH</sub>                     | $0.7 \times V_{DDx}$   |                        |                      | ٧       |                                                                  |
| Logic Low                                                                 | V <sub>IL</sub>                     |                        |                        | $0.3 \times V_{DDx}$ | ٧       |                                                                  |
| Input Hysteresis                                                          | V <sub>HYS</sub>                    |                        | 0.65                   |                      | ٧       | V <sub>IH</sub> - V <sub>IL</sub>                                |
| Output Voltage                                                            |                                     |                        |                        |                      |         |                                                                  |
| Logic High                                                                | V <sub>OH</sub>                     | V <sub>DDx</sub> - 0.1 | $V_{DDx}$              |                      | ٧       | $I_{Ox}^{6} = -20 \mu A, V_{Ix} = V_{IxH}^{7}$                   |
|                                                                           |                                     | V <sub>DDx</sub> - 0.4 | V <sub>DDx</sub> - 0.2 |                      | ٧       | $I_{Ox}^{6} = -2 \text{ mA}, V_{Ix} = V_{IxH}^{7}$               |
| Logic Low                                                                 | V <sub>OL</sub>                     |                        | 0.0                    | 0.1                  | ٧       | $I_{0x}^{6} = 20 \mu A, V_{Ix} = V_{IxL}^{8}$                    |
| ·                                                                         |                                     |                        | 0.2                    | 0.4                  | ٧       | $I_{Ox}^{6} = 2 \text{ mA}, V_{Ix} = V_{IxL}^{8}$                |
| Input Current per Channel                                                 | l <sub>l</sub>                      | -10                    | +0.01                  | +10                  | μA      | $0 \text{ V} \leq V_{\text{lx}} \leq V_{\text{DDx}}$             |
| Quiescent Supply Current ADuM320N                                         |                                     |                        |                        |                      |         |                                                                  |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 0.4                    | 0.6                  | mA      | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                    |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 0.8                    | 1.3                  | mA      | $V_1^9 = 0 \text{ (N0)}, 1 \text{ (N1)}^{10}$                    |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 3.6                    | 5.2                  | mA      | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                    |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 1.6                    | 2.3                  | mA      | $V_1^9 = 1 \text{ (N0)}, 0 \text{ (N1)}^{10}$                    |
| ADuM321N                                                                  | -DD2 (Q)                            |                        |                        |                      |         |                                                                  |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 0.6                    | 0.9                  | mA      | $V_1^9 = 0 \text{ (N0), } 1 \text{ (N1)}^{10}$                   |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 0.6                    | 0.9                  | mA      | $V_1^9 = 0 \text{ (N0), } 1 \text{ (N1)}^{10}$                   |
|                                                                           | I <sub>DD1 (Q)</sub>                |                        | 2.6                    | 3.7                  | mA      | $V_1^9 = 1 \text{ (N0), 0 (N1)}^{10}$                            |
|                                                                           | I <sub>DD2 (Q)</sub>                |                        | 2.6                    | 3.7                  | mA      | $V_1^9 = 1 \text{ (N0), 0 (N1)}^{10}$                            |
| Dynamic Supply Current                                                    | יטטצ (ע)                            |                        | =:*                    | ***                  |         | 1                                                                |
| Dynamic Input                                                             | I <sub>DDI (D)</sub>                |                        | 0.008                  |                      | mA/Mbps | Inputs switching, 50% duty cycle                                 |
| Dynamic Output                                                            | I <sub>DDO (D)</sub>                |                        | 0.0015                 |                      | mA/Mbps | Inputs switching, 50% duty cycle                                 |

Rev. C | 7 of 23 analog.com

Table 5. Electrical Characteristics (2.5 V Operation) (Continued)

| Parameter                                    | Symbol                         | Min | Тур | Max | Unit  | Test Conditions/Comments                                                        |
|----------------------------------------------|--------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------------------|
| Undervoltage Lockout                         |                                |     |     |     |       |                                                                                 |
| Positive V <sub>DDx</sub> Threshold          | V <sub>DDxUV+</sub>            |     | 2.0 | 2.2 | V     |                                                                                 |
| Negative V <sub>DDx</sub> Threshold          | V <sub>DDxUV</sub> -           | 1.7 | 1.8 |     | V     |                                                                                 |
| V <sub>DDx</sub> Hysteresis                  | $V_{DDxUVH}$                   |     | 0.2 |     | V     |                                                                                 |
| UVLO Release Time <sup>11</sup>              |                                |     |     | 60  | μs    |                                                                                 |
| AC SPECIFICATIONS                            |                                |     |     |     |       |                                                                                 |
| Output Rise/Fall Time                        | t <sub>R</sub> /t <sub>F</sub> |     | 2.5 |     | ns    | 10% to 90%                                                                      |
| Common-Mode Transient Immunity <sup>12</sup> | CM <sub>H</sub>                | 100 | 180 |     | kV/μs | $V_{lx} = V_{DDx}$ , $V_{CM} = 1000 \text{ V}$ ,<br>transient magnitude = 800 V |
|                                              | CM <sub>L</sub>                | 100 | 180 |     | kV/µs | $V_{lx}$ = 0 V, $V_{CM}$ = 1000 V, transient magnitude = 800 V                  |

<sup>&</sup>lt;sup>1</sup> Jitter parameters are guaranteed by design and characterization. Values do not include stimulus jitter.

Table 6. Total Supply Current vs. Data Throughput

| Parameter             | Symbol           | Min | Тур | Max | Unit | Test Conditions       |
|-----------------------|------------------|-----|-----|-----|------|-----------------------|
| SUPPLY CURRENT        |                  |     |     |     |      |                       |
| ADuM320N              |                  |     |     |     |      |                       |
| 1 Mbps                |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.0 | 2.9 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.3 | 1.8 | mA   | C <sub>L</sub> = 0 nF |
| 25 Mbps               |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.2 | 3.0 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.6 | 2.3 | mA   | C <sub>L</sub> = 0 nF |
| 100 Mbps              |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.8 | 3.7 | mA   |                       |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 2.8 | 4.2 | mA   | C <sub>L</sub> = 0 nF |
| ADuM321N              |                  |     |     |     |      |                       |
| 1 Mbps                |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 1.6 | 2.3 | mA   | C <sub>L</sub> = 0 nF |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.6 | 2.3 | mA   | C <sub>L</sub> = 0 nF |
| 25 Mbps               |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 1.9 | 2.6 | mA   | C <sub>L</sub> = 0 nF |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 1.9 | 2.6 | mA   | C <sub>L</sub> = 0 nF |
| 100 Mbps              |                  |     |     |     |      |                       |
| Supply Current Side 1 | I <sub>DD1</sub> |     | 2.8 | 3.9 | mA   | C <sub>L</sub> = 0 nF |
| Supply Current Side 2 | I <sub>DD2</sub> |     | 2.8 | 3.9 | mA   | $C_L = 0 \text{ nF}$  |

analog.com Rev. C | 8 of 23

<sup>&</sup>lt;sup>2</sup> This specification is measured over a population of ~100,000 edges.

<sup>&</sup>lt;sup>3</sup> Peak-to-peak jitter specifications include jitter due to PWD.

<sup>&</sup>lt;sup>4</sup> This specification is measured over a population of ~300,000 edges.

<sup>&</sup>lt;sup>5</sup> Using the following formula:  $t_{JIT(TJ)} = 14 \times t_{JIT(RJ)} + t_{JIT(DJ)}$ .

 $<sup>^{6}</sup>$   $I_{Ox}$  is the Channel x output current, where x = A or B.

 $<sup>^{7}</sup>$   $V_{\text{IxH}}$  is the input side logic high.

<sup>&</sup>lt;sup>8</sup> V<sub>IxI</sub> is the input side logic low.

<sup>&</sup>lt;sup>9</sup> V<sub>I</sub> is the voltage input.

<sup>10</sup> No refers to ADuM320N0/ADuM321N0 models, and N1 refers to ADuM320N1/ADuM321N1 models. For more information, see the Ordering Guide section.

<sup>&</sup>lt;sup>11</sup> Guaranteed by design and not subject to production test.

<sup>12 |</sup>CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage-output (V<sub>O</sub>) < 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## **INSULATION AND SAFETY RELATED SPECIFICATIONS**

For additional information, see www.analog.com/icouplersafety.

Table 7. R-8 Narrow-Body [SOIC N] Package

| Parameter                                                                   | Symbol  | Value | Unit  | Test Conditions/Comments                                                                                                   |
|-----------------------------------------------------------------------------|---------|-------|-------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                         |         | 3000  | V rms | 1 minute duration                                                                                                          |
| Minimum External Air Gap (Clearance)                                        | L (I01) | 3.5   | mm    | Measured from input terminals to output terminals, shortest distance through air                                           |
| Minimum External Tracking (Creepage)                                        | L (I02) | 3.5   | mm    | Measured from input terminals to output terminals, shortest distance path along body                                       |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 4.0   | mm    | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Distance through insulation                                                 | DTI     | 34    | μm    | Minimum internal clearance                                                                                                 |
| Tracking Resistance (Comparative Tracking Index)                            | CTI     | >600  | V     | Tested in accordance to IEC 60112                                                                                          |
| Material Group                                                              |         | 1     |       | Material Group per IEC 60664-1                                                                                             |

#### Table 8, RI-8-1 Wide-Body, with Increased Creepage ISOIC ICI Package

| Table of the of three Body, man moreaced orecpage [oolo_                    |         |       |       |                                                                                                                            |  |  |  |  |
|-----------------------------------------------------------------------------|---------|-------|-------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameter                                                                   | Symbol  | Value | Unit  | Test Conditions/Comments                                                                                                   |  |  |  |  |
| Rated Dielectric Insulation Voltage                                         |         | 5700  | V rms | 1 minute duration                                                                                                          |  |  |  |  |
| Minimum External Air Gap (Clearance)                                        | L (I01) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance through air                                           |  |  |  |  |
| Minimum External Tracking (Creepage)                                        | L (102) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance path along body                                       |  |  |  |  |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |  |  |  |  |
| Distance through insulation                                                 | DTI     | 34    | μm    | Minimum internal clearance                                                                                                 |  |  |  |  |
| Tracking Resistance (Comparative Tracking Index)                            | CTI     | >600  | V     | Tested in accordance to IEC 60112                                                                                          |  |  |  |  |
| Material Group                                                              |         | 1     |       | Material Group per IEC 60664-1                                                                                             |  |  |  |  |

## PACKAGE CHARACTERISTICS

Table 9. R-8 Narrow-Body [SOIC\_N] Package

| Parameter                                 | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments    |
|-------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------|
| Insulation Resistance <sup>1</sup>        | R <sub>I-O</sub> |     | 10 <sup>13</sup> |     | Ω    | V <sub>I-O</sub> = 500 VDC  |
| Insulation Capacitance <sup>1</sup>       | C <sub>I-O</sub> |     | 0.5              |     | pF   | f = 1 MHz                   |
| Input Capacitance <sup>2</sup>            | Cı               |     | 4.0              |     | pF   |                             |
| IC Junction-to-Ambient Thermal Resistance | $\theta_{JA}$    |     | 93               |     | °C/W | Simulated per JEDEC JESD-51 |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 4 and Pin 5 through Pin 8 are shorted together.

Table 10. RI-8-1 Wide-Body, with Increased Creepage [SOIC\_IC] Package

| Parameter                                 | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments    |
|-------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------|
| Insulation Resistance <sup>1</sup>        | R <sub>I-O</sub> |     | 10 <sup>13</sup> |     | Ω    | V <sub>I-O</sub> = 500 VDC  |
| Insulation Capacitance <sup>1</sup>       | C <sub>I-O</sub> |     | 0.5              |     | pF   | f = 1 MHz                   |
| Input Capacitance <sup>2</sup>            | C <sub>I</sub>   |     | 4.0              |     | pF   |                             |
| IC Junction-to-Ambient Thermal Resistance | $\theta_{JA}$    |     | 89               |     | °C/W | Simulated per JEDEC JESD-51 |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 4 and Pin 5 through Pin 8 are shorted together.

analog.com Rev. C | 9 of 23

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to the respective ground.

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to the respective ground.

## REGULATORY INFORMATION

For details regarding recommended maximum working voltages for specific cross-isolation waveforms and insulation levels, see Table 17. Certifications available at Safety and Regulatory Certification for Digital Isolators.

Table 11. R-8 Narrow-Body [SOIC N] Package

| Regulatory Agency          | Standard Certification/Approval                                                                               | File         |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------|--------------|--|
| UL <sup>1</sup>            | Recognized Under 1577 Component Recognition Program                                                           | File E214100 |  |
|                            | Single Protection, 3000 V rms Isolation Voltage                                                               |              |  |
| VDE <sup>2</sup> (Pending) | Certified according to DIN V VDE V 0884-11 (VDE V 0884-11):2017-01                                            | Pending      |  |
|                            | Reinforced insulation, V <sub>IORM</sub> = 636 V <sub>PEAK</sub> , V <sub>IOSM</sub> = 6250 V <sub>PEAK</sub> |              |  |
|                            | Certified according to DIN EN IEC 60747-17                                                                    | Pending      |  |
|                            | Reinforced insulation, V <sub>IORM</sub> = 636 V <sub>PEAK</sub> , V <sub>IOSM</sub> = 6250 V <sub>PEAK</sub> |              |  |
| CSA (Pending)              | Approved under CSA Component Acceptance                                                                       | Pending      |  |
|                            | CSA 62368-1-19, EN 62368-1:2020 and IEC 62368-1:2018 third edition                                            |              |  |
|                            | Basic insulation at 350 V rms                                                                                 |              |  |
|                            | Reinforced insulation at 175 V rms                                                                            |              |  |
|                            | IEC 60601-1:2005 Ed 3.0+A1+A2                                                                                 |              |  |
|                            | Basic insulation (1 means of patient protection (1 MOPP)), 187.5 V rms                                        |              |  |
|                            | CSA 61010-1-12 and IEC 61010-1 third edition:                                                                 |              |  |
|                            | Basic insulation at 300 V rms mains                                                                           |              |  |
|                            | Reinforced insulation at 150 V rms Mains                                                                      |              |  |
| TÜV Süd (Pending)          | Component Certification                                                                                       | Pending      |  |
|                            | EN 62368-1: 2020+A11:2020                                                                                     |              |  |
| CQC (Pending)              | Certified by CQC11-471543-2012, GB4943.1-2022                                                                 | Pending      |  |
|                            | Basic insulation at 350 V rms (495 V <sub>PEAK</sub> )                                                        |              |  |

<sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each product is proof tested by applying an insulation test voltage ≥ 3600 V rms for 1 sec.

Table 12. RI-8-1 Wide-Body, with Increased Creepage [SOIC IC] Package

| Regulatory Agency          | Standard Certification/Approval                                                                                 | File         |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|--|
| UL <sup>1</sup>            | Recognized Under 1577 Component Recognition Program                                                             | File E214100 |  |
|                            | Single Protection, 5700 V rms Isolation Voltage                                                                 |              |  |
| VDE <sup>2</sup> (Pending) | Certified according to DIN V VDE V 0884-11 (VDE V 0884-11):2017-01                                              |              |  |
|                            | Reinforced insulation, V <sub>IORM</sub> = 1173 V <sub>PEAK</sub> , V <sub>IOSM</sub> = 10000 V <sub>PEAK</sub> |              |  |
|                            | Certified according to DIN EN IEC 60747-17                                                                      |              |  |
|                            | Reinforced insulation, V <sub>IORM</sub> = 1173 V <sub>PEAK</sub> , V <sub>IOSM</sub> = 10000 V <sub>PEAK</sub> |              |  |
| CSA (Pending)              | Approved under CSA Component Acceptance                                                                         | Pending      |  |
|                            | CSA 62368-1-19, EN 62368-1:2020 and IEC 62368-1:2018 third edition                                              |              |  |
|                            | Basic insulation at 830 V rms                                                                                   |              |  |
|                            | Reinforced insulation at 415 V rms                                                                              |              |  |
|                            | IEC 60601-1:2005 Ed 3.0+A1+A2:                                                                                  |              |  |
|                            | Basic insulation (1 means of patient protection (1 MOPP)), 500 V rms                                            |              |  |
|                            | Reinforced insulation (2 MOPP), 250 V rms                                                                       |              |  |
|                            | CSA 61010-1-12 and IEC 61010-1 third edition:                                                                   |              |  |
|                            | Basic insulation at 600 V rms mains                                                                             |              |  |
|                            | Reinforced insulation at 300 V rms Mains                                                                        |              |  |
| TÜV Süd (Pending)          | Component Certification                                                                                         | Pending      |  |
|                            | EN 62368-1: 2020+A11:2020                                                                                       |              |  |

analog.com Rev. C | 10 of 23

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-11, each product is proof tested by applying an insulation test voltage ≥ 1194 V<sub>PEAK</sub> for 1 sec (partial discharge detection limit = 5 pC).

Table 12. RI-8-1 Wide-Body, with Increased Creepage [SOIC IC] Package (Continued)

| Regulatory Agency | Standard Certification/Approval                                                                      | File    |
|-------------------|------------------------------------------------------------------------------------------------------|---------|
| CQC (Pending)     | Certified by CQC11-471543-2012, GB4943.1-2022                                                        | Pending |
|                   | Basic insulation at 830 V rms (1174 V <sub>PEAK</sub> )                                              |         |
|                   | Reinforced insulation at 415 V rms (587 V <sub>PEAK</sub> ), tropical climate, altitude ≤5000 meters |         |

<sup>1</sup> In accordance with UL 1577, each product is proof tested by applying an insulation test voltage ≥ 6840 V rms for 1 sec.

## DIN V VDE V 0884-11 (VDE V 0884-11) INSULATION CHARACTERISTICS (PENDING)

These isolators are suitable for reinforced electrical isolation only within the safety limit data. Protective circuits ensure the maintenance of the safety data. The asterisk (\*) marking on packages denotes DIN V VDE V 0884-11 approval (pending).

Table 13. ADuM320N/ADuM321N R-8 Narrow-Body [SOIC\_N] Package

| Description                                              | Test Conditions/Comments                                                                                          | Symbol              | Characteristic   | Unit              |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------------------|-------------------|
| Installation Classification per DIN VDE 0110             |                                                                                                                   |                     |                  |                   |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                                   |                     | I to IV          |                   |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                                   |                     | I to III         |                   |
| For Rated Mains Voltage ≤ 450 V rms                      |                                                                                                                   |                     | I to II          |                   |
| Climatic Classification                                  |                                                                                                                   |                     | 40/125/21        |                   |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                                   |                     | 2                |                   |
| Maximum Working Insulation Voltage                       |                                                                                                                   | V <sub>IORM</sub>   | 636              | V <sub>PEAK</sub> |
| Input to Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{pd (m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd (m)</sub> | 1194             | V <sub>PEAK</sub> |
| Input to Output Test Voltage, Method A                   |                                                                                                                   | V <sub>pd (m)</sub> |                  |                   |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.5 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                 |                     | 955              | V <sub>PEAK</sub> |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                 |                     | 764              | V <sub>PEAK</sub> |
| Highest Allowable Overvoltage                            |                                                                                                                   | V <sub>IOTM</sub>   | 4242             | V <sub>PEAK</sub> |
| Surge Isolation Voltage Reinforced                       | $V_{PEAK}$ = 10 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                              | V <sub>IOSM</sub>   | 6250             | V <sub>PEAK</sub> |
| Safety Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 3)                                                    |                     |                  |                   |
| Maximum Junction Temperature                             |                                                                                                                   | T <sub>S</sub>      | 150              | °C                |
| Total Power Dissipation at 25°C                          |                                                                                                                   | Ps                  | 1.34             | W                 |
| Insulation Resistance at T <sub>S</sub>                  | V <sub>IO</sub> = 500 V                                                                                           | R <sub>S</sub>      | >10 <sup>9</sup> | Ω                 |

analog.com Rev. C | 11 of 23

In accordance with DIN V VDE V 0884-11, each product is proof tested by applying an insulation test voltage ≥ 2199 V<sub>PEAK</sub> for 1 sec (partial discharge detection limit = 5 pC).

Table 14. ADuM320N/ADuM321N RI-8-1 Wide-Body, with Increased Creepage [SOIC\_IC] Package

| Description                                              | Test Conditions/Comments                                                                                          | Symbol              | Characteristic   | Unit              |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------------------|-------------------|
| Installation Classification per DIN VDE 0110             |                                                                                                                   |                     |                  |                   |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                                   |                     | I to IV          |                   |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                                   |                     | I to IV          |                   |
| For Rated Mains Voltage ≤ 600 V rms                      |                                                                                                                   |                     | I to III         |                   |
| Climatic Classification                                  |                                                                                                                   |                     | 40/125/21        |                   |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                                   |                     | 2                |                   |
| Maximum Working Insulation Voltage                       |                                                                                                                   | V <sub>IORM</sub>   | 1173             | $V_{PEAK}$        |
| Input to Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{pd (m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd (m)</sub> | 2199             | V <sub>PEAK</sub> |
| Input to Output Test Voltage, Method A                   |                                                                                                                   | V <sub>pd (m)</sub> |                  |                   |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.5 = V_{pd (m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                 |                     | 1759             | V <sub>PEAK</sub> |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd (m)}, t_{ini} = 60 \text{ sec}, t_m = 10 \text{ sec},$<br>partial discharge < 5 pC   |                     | 1407             | V <sub>PEAK</sub> |
| Highest Allowable Overvoltage                            |                                                                                                                   | V <sub>IOTM</sub>   | 8061             | $V_{PEAK}$        |
| Surge Isolation Voltage Reinforced                       | $V_{PEAK}$ = 16 kV, 1.2 $\mu s$ rise time, 50 $\mu s$ , 50% fall time                                             | V <sub>IOSM</sub>   | 10000            | V <sub>PEAK</sub> |
| Safety Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 4)                                                    |                     |                  |                   |
| Maximum Junction Temperature                             |                                                                                                                   | T <sub>S</sub>      | 150              | °C                |
| Total Power Dissipation at 25°C                          |                                                                                                                   | P <sub>S</sub>      | 1.40             | W                 |
| Insulation Resistance at T <sub>S</sub>                  | V <sub>IO</sub> = 500 V                                                                                           | R <sub>S</sub>      | >10 <sup>9</sup> | Ω                 |



Figure 3. ADuM320N/ADuM321N R-8 SOIC Narrow [SOIC\_N] Package Thermal Derating Curve, Dependence of Safety Limiting Values with Ambient Temperature Per DIN V VDE V 0884-11

analog.com Rev. C | 12 of 23



Figure 4. ADuM320N/ADuM321N RI-8-1 Wide-Body, with Increased Creepage [SOIC\_IC] Package Thermal Derating Curve, Dependence of Safety Limiting Values with Ambient Temperature Per DIN V VDE V 0884-11

## **RECOMMENDED OPERATING CONDITIONS**

Table 15. Recommended Operating Conditions

| Parameter                        | Symbol         | Rating          |
|----------------------------------|----------------|-----------------|
| Operating Temperature            | T <sub>A</sub> | -40°C to +125°C |
| Supply Voltages                  |                |                 |
| $V_{DD1}$                        |                | 2.25 V to 5.5 V |
| $V_{DD2}$                        |                | 2.25 V to 5.5 V |
| Input Signal Rise and Fall Times |                | 1.0 ms          |

analog.com Rev. C | 13 of 23

#### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 16. Absolute Maximum Ratings

| Parameter                                            | Rating                                          |
|------------------------------------------------------|-------------------------------------------------|
| Supply Voltages                                      |                                                 |
| V <sub>DD1</sub> to GND <sub>1</sub>                 | -0.5 V to +7.0 V                                |
| V <sub>DD2</sub> to GND <sub>2</sub>                 | -0.5 V to +7.0 V                                |
| Input Voltages (V <sub>IA</sub> , V <sub>IB</sub> )  | -0.5 V to V <sub>DDI</sub> <sup>1</sup> + 0.5 V |
| Output Voltages (V <sub>OA</sub> , V <sub>OB</sub> ) | $-0.5 \text{ V to V}_{DDO}^2 + 0.5 \text{ V}$   |
| Average Output Current per Pin <sup>3</sup>          |                                                 |
| Side 1 Output Current (I <sub>O1</sub> )             | -10 mA to +10 mA                                |
| Side 2 Output Current (I <sub>O2</sub> )             | -10 mA to +10 mA                                |
| Common-Mode Transients <sup>4</sup>                  | -300 kV/µs to +300 kV/µs                        |
| Temperature                                          |                                                 |
| Storage Range (T <sub>ST</sub> )                     | -65°C to +150°C                                 |
| Ambient Operating Range (T <sub>A</sub> )            | -40°C to +125°C                                 |
| Moisture Sensitivity Level                           | MSL3                                            |

<sup>&</sup>lt;sup>1</sup> V<sub>DDI</sub> is the input side supply voltage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 17. Maximum Continuous Working Voltage<sup>1</sup> R-8 Narrow-Body [SOIC\_N] Package

| Parameter                | Rating    | Constraint                                                                                |
|--------------------------|-----------|-------------------------------------------------------------------------------------------|
| AC VOLTAGE               |           |                                                                                           |
| Bipolar Waveform         |           |                                                                                           |
| Basic Insulation         | 450 V rms | Rating limited by V <sub>IOWM</sub> <sup>2</sup> (reinforced ) per IEC60747-17            |
| Reinforced<br>Insulation | 347 V rms | Rating limited by package creepage per IEC 60664-1:2020 in pollution degree 2 environment |
| DC VOLTAGE               |           |                                                                                           |
| Basic Insulation         | 636 VDC   | Rating limited by V <sub>IORM</sub> <sup>3</sup> (reinforced) per IEC60747-17             |
| Reinforced<br>Insulation | 347 VDC   | Rating limited by package creepage per IEC 60664-1:2020 in pollution degree 2 environment |

Refers to the continuous voltage magnitude imposed across the isolation barrier in pollution degree 2 environment. For more information, see the Insulation Lifetime section.

analog.com Rev. C | 14 of 23

<sup>&</sup>lt;sup>2</sup> V<sub>DDO</sub> is the output side supply voltage.

For the maximum rated current values for various ambient temperatures, see Figure 3 and Figure 4.

Refers to the common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latchup or permanent damage.

V<sub>IOWM</sub> is the RMS or equivalent DC voltage characterizing the specified long-term withstand capability of its isolation.

<sup>&</sup>lt;sup>3</sup> V<sub>IORM</sub> is the maximum repetitive peak isolation voltage.

## **ABSOLUTE MAXIMUM RATINGS**

Table 18. Maximum Continuous Working Voltage<sup>1</sup> RI-8-1 Wide-Body [SOIC\_IC] Package

| Parameter                | Rating     | Constraint                                                                                                      |
|--------------------------|------------|-----------------------------------------------------------------------------------------------------------------|
| AC VOLTAGE               |            |                                                                                                                 |
| Bipolar Waveform         |            |                                                                                                                 |
| Basic Insulation         | 1000 V rms | Basic insulation rating per IEC60747-17. Accumulative failure rate over lifetime (FROL) ≤ 1000 ppm at 20 years. |
| Reinforced<br>Insulation | 830 V rms  | Rating limited by package creepage per IEC 60664-1:2020 in pollution degree 2 environment                       |
| DC VOLTAGE               |            |                                                                                                                 |
| Basic Insulation         | 1414 VDC   | Basic insulation rating per IEC60747-17. Accumulative failure rate over lifetime (FROL) ≤ 1000 ppm at 20 years  |
| Reinforced<br>Insulation | 830 VDC    | Rating limited by package creepage per IEC 60664-1:2020 in pollution degree 2 environment                       |

Refers to the continuous voltage magnitude imposed across the isolation barrier in pollution degree 2 environment. For more information, see the Insulation Lifetime section.

## **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged device model (FICDM) and charged device model (CDM) per ANSI/ESDA/JEDEC JS-002.

International Electrotechnical Commission (IEC) electromagnetic compatibility: Part 4-2 (IEC) per IEC 61000-4-2.

## ESD Ratings for ADuM320N/ADuM321N

Table 19. ADuM320N/ADuM321N, 8-Lead SOIC\_N and SOIC\_IC

| ESD Model                            | Withstand Threshold (V)                                    | Class         |
|--------------------------------------|------------------------------------------------------------|---------------|
| HBM <sup>1</sup>                     | ±5500 (ADuM320N)<br>±4500 (ADuM321N)                       | 3A            |
| CDM <sup>1</sup><br>IEC <sup>2</sup> | ±1500 ±8kV (across isolation barrier with respect to GNDx) | C3<br>Level 4 |

<sup>&</sup>lt;sup>1</sup> With respect to local VDDx and GNDx pins.

## **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. C | 15 of 23

<sup>&</sup>lt;sup>2</sup> Across the isolation barrier between GND<sub>1</sub> and GND<sub>2</sub>.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 5. ADuM320N Pin Configuration

Table 20. ADuM320N Pin Function Descriptions

| Pin Number | Mnemonic         | Description                                                                      |  |
|------------|------------------|----------------------------------------------------------------------------------|--|
| 1          | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1. This pin requires a 0.1 μF bypass capacitor. |  |
| 2          | V <sub>IA</sub>  | Logic Input A.                                                                   |  |
| 3          | V <sub>IB</sub>  | Logic Input B.                                                                   |  |
| 4          | GND <sub>1</sub> | Ground Reference for Isolator Side 1.                                            |  |
| 5          | GND <sub>2</sub> | Ground Reference for Isolator Side 2.                                            |  |
| 6          | V <sub>OB</sub>  | Logic Output B.                                                                  |  |
| 7          | V <sub>OA</sub>  | Logic Output A.                                                                  |  |
| 8          | $V_{DD2}$        | Supply Voltage for Isolator Side 2. This pin requires a 0.1 μF bypass capacitor. |  |



Figure 6. ADuM321N Pin Configuration

Table 21. ADuM321N Pin Function Descriptions

| Pin Number | Mnemonic         | Description                                                                      |  |
|------------|------------------|----------------------------------------------------------------------------------|--|
| 1          | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1. This pin requires a 0.1 µF bypass capacitor. |  |
| 2          | V <sub>OA</sub>  | Logic Output A.                                                                  |  |
| 3          | V <sub>IB</sub>  | Logic Input B.                                                                   |  |
| 4          | GND₁             | Ground Reference for Isolator Side 1.                                            |  |
| 5          | GND <sub>2</sub> | Ground Reference for Isolator Side 2.                                            |  |
| 6          | V <sub>OB</sub>  | Logic Output B.                                                                  |  |
| 7          | V <sub>IA</sub>  | Logic Input A.                                                                   |  |
| 8          | $V_{DD2}$        | Supply Voltage for Isolator Side 2. This pin requires a 0.1 µF bypass capacitor. |  |

analog.com Rev. C | 16 of 23

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. I<sub>DD1</sub> Supply Current vs. Data Rate at Various Voltages



Figure 8. I<sub>DD2</sub> Supply Current vs. Data Rate at Various Voltages



Figure 9. I<sub>DD1</sub> Supply Current vs. Data Rate at Various Voltages



Figure 10. I<sub>DD2</sub> Supply Current vs. Data Rate at Various Voltages



Figure 11. Propagation Delay,  $t_{PLH}$ ,  $t_{PHL}$  vs. Temperature at Various Voltages



Figure 12. Pulse Width Distortion,  $t_{PWD}$  vs. Temperature at Various Voltages

analog.com Rev. C | 17 of 23

#### THEORY OF OPERATION

The ADuM320N/ADuM321N use a high-frequency carrier to transmit data across the isolation barrier using *i*Coupler chip-scale transformer coils separated by layers of polyimide isolation. Using an on/off keying (OOK) technique and the differential architecture shown in Figure 13 and Figure 14, the ADuM320N/ADuM321N have very low propagation delay and high speed.

There is no interdependency between  $V_{DD1}$  and  $V_{DD2}$  supplies. They can simultaneously operate at any voltage within their specified operating ranges and may sequence in any order. This enables the isolator to perform voltage translation of 2.5 V, 3.3 V, and 5 V logic. The architecture is designed for high common-mode transient (CMTI) immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and other techniques.

Figure 13 shows the waveforms for models of the ADuM320N/AD-uM321N that have the condition of the fail-safe output state equal to low, where the carrier waveform is off when the input state is low. If the input side is off or not operating, the low fail-safe output state (ADuM320N0/ADuM321N0) sets the output to low. For the ADuM320N/ADuM321N that have a high fail-safe output state, Figure 14 shows the conditions where the carrier waveform is off when the input state is high. When the input side is off or not operating, the high fail-safe output state (ADuM320N1/ADuM321N1) sets the output to high. For the model numbers that have the fail-safe output state of low or the fail-safe output state of high, see the Ordering Guide section.



Figure 13. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State



Figure 14. Operational Block Diagram of a Single Channel with a High Fail-Safe Output State

analog.com Rev. C | 18 of 23

## **THEORY OF OPERATION**

#### TRUTH TABLE

Table 22. ADuM320N/ADuM321N Truth Table (Positive Logic)

| V <sub>lx</sub> Input <sup>1, 2</sup> | V <sub>DDI</sub> State <sup>3</sup> | V <sub>DDO</sub> State <sup>4</sup> | Default Low (N0),<br>V <sub>Ox</sub> Output <sup>1, 5, 6</sup> | Default High (N1),<br>V <sub>Ox</sub> Output <sup>1, 5, 7</sup> | Test Conditions/<br>Comments |
|---------------------------------------|-------------------------------------|-------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|
| L                                     | Powered                             | Powered                             | L                                                              | L                                                               | Normal operation             |
| Н                                     | Powered                             | Powered                             | Н                                                              | Н                                                               | Normal operation             |
| L                                     | Undervoltage                        | Powered                             | L                                                              | Н                                                               | Fail-safe output             |
| X <sup>8</sup>                        | Undervoltage                        | Powered                             | Z                                                              | Z                                                               | Outputs disabled             |
| Χ                                     | Powered                             | Undervoltage                        | Indeterminate                                                  | Indeterminate                                                   |                              |

- 1 L means low, H means high, X means don't care, NC means not connected, and Z means high impedance within one diode drop of GNDx.
- <sup>2</sup> V<sub>Ix</sub> refers to the input signals of a given channel (A or B).
- <sup>3</sup> V<sub>DDI</sub> refers to the supply voltages on the input sides of the given channel.
- <sup>4</sup> V<sub>DDO</sub> refers to the supply voltages on the output sides of the given channel.
- <sup>5</sup> V<sub>Ox</sub> refers to the output signals of a given channel (A or B).
- <sup>6</sup> N0 refers to the ADuM320N0/ADuM321N0 models. For more information, see the Ordering Guide section.
- N1 refers to the ADuM320N1/ADuM321N1 models. For more information, see the Ordering Guide section.
- 8 Input pins (V<sub>Ix</sub> and V<sub>Ex</sub>) on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection circuitry.

#### INPUT/OUTPUT SCHEMATICS



Figure 15.  $V_{IA}$  and  $V_{IB}$  Input Schematics



Figure 16. V<sub>OA</sub> and V<sub>OB</sub> Output Schematics

analog.com Rev. C | 19 of 23

#### **APPLICATIONS INFORMATION**

#### **PCB LAYOUT**

The ADuM320N/ADuM321N digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins (see Figure 17). Bypass capacitors are to be connected between Pin 1 and Pin 4 for  $V_{DD1}$  and between Pin 8 and Pin 5 for  $V_{DD2}$ . The required bypass capacitor value is between 0.01  $\mu F$  and 0.1  $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin must not exceed 10 mm.



Figure 17. Recommended PCB Layout

In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the Absolute Maximum Ratings of the device, so leading to latchup or permanent damage.

For board layout guidelines, refer to the AN-1109 Application Note, Recommendations for Control of Radiated Emissions with iCoupler Devices.

# PROPAGATION DELAY RELATED PARAMETERS

Propagation delay is a parameter that describes the time required for a logic signal to propagate through a component. The propagation delay to a Logic 0 output can differ from the propagation delay to a Logic 1 output.



Figure 18. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved.

Channel matching is the maximum amount that the propagation delay differs between channels within a single ADuM320N/ADuM321N component.

Propagation delay skew is the maximum amount that the propagation delay differs between multiple ADuM320N/ADuM321N components operating under the same conditions.

#### JITTER MEASUREMENT

Figure 19 shows the resulting eye diagram for the ADuM321N. The measurement is taken using a Keysight 81160A pulse pattern generator at 100 Mbps with pseudorandom bit sequences (PRBS15) 2<sup>15</sup>-1 input. Jitter is measured using the Tektronix 6 Series B mixed-signal oscilloscope, with a TAP1500 probe and using the Tektronix jitter and analysis software. The 10% to 90% rise and fall times of the input signal from the generator approximately equals 1.2 ns. The result shows a typical output eye diagram measured on the ADuM321N. Figure 19 shows random and deterministic jitter characteristics for a PRBS input.

Total Jitter is evaluated at a BER of 1x10<sup>-12</sup> and calculated for a PRBS input with and without the effects of crosstalk. The total jitter measurement without crosstalk consists of examining one channels input, while the adjacent channels inputs are grounded. The jitter measurement with crosstalk consists of all channels switching simultaneously at the same rate.



Figure 19. ADuM321N Eye Diagram

## **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking, and the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

analog.com Rev. C | 20 of 23

#### **APPLICATIONS INFORMATION**

## **Surface Tracking**

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total RMS voltage across the isolation, pollution degree, and material group. The material group and creepage for the ADuM320N/ADuM321N isolators are shown in Table 7.

#### **Insulation Wear Out**

The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out cannot be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling have shown that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as DC stress, which causes very little wear out because there is no displacement current, and an AC component time varying voltage stress, which causes wear out.

The ratings in certification documents are usually based on 60 Hz sinusoidal stress because this reflects isolation from line voltage. However, many practical applications have combinations of 60 Hz AC and DC across the barrier as shown in Equation 1. Because only the AC portion of the stress causes wear out, the equation can be rearranged to solve for the AC RMS voltage, as is shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the AC RMS voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{AC\,RMS}^2 + V_{DC}^2} \tag{1}$$

Or

$$V_{AC\,RMS} = \sqrt{V_{RMS}^2 - V_{DC}^2} \tag{2}$$

Where:

 $V_{RMS}$  is the total RMS working voltage.  $V_{AC\ RMS}$  is the time varying portion of the working voltage.  $V_{DC}$  is the DC offset of the working voltage.

## **Calculation and Use of Parameters Example**

The following example frequently arises in power-conversion applications. Assume that the line voltage on one side of the isolation is 240 V AC RMS and a 400 V DC bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance, and lifetime of a device, see Figure 20 and the following equations.

The working voltage across the barrier from Equation 1 is:

$$V_{RMS} = \sqrt{V_{AC RMS}^2 + V_{DC}^2}$$

$$V_{RMS} = \sqrt{240^2 + 400^2}$$

$$V_{RMS} = 466 V$$
(3)

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain the time varying portion of the working voltage. To obtain the AC RMS voltage, use Equation 2.

$$V_{AC RMS} = \sqrt{V_{RMS}^2 - V_{DC}^2}$$

$$V_{AC RMS} = \sqrt{466^2 - 400^2}$$

$$V_{AC RMS} = 240 \ V \ rms$$
(4)

In this case, the AC RMS voltage is simply the line voltage of 240 V rms. This calculation is more relevant when the waveform is not sinusoidal. The value is compared to the limits for working voltage in Table 17 for the expected lifetime, less than a 60 Hz sine wave, and it is well within the limit for a 50-year service life.

Note that the DC working voltage limit in Table 17 is set by the creepage of the package as specified in IEC 60664-1. This value can differ for specific system level standards.



Figure 20. Critical Voltage Example

analog.com Rev. C | 21 of 23

## **OUTLINE DIMENSIONS**



Figure 21. 8-Lead Standard Small Outline Package [SOIC\_N]
Narrow-Body
(R-8)

Dimensions Shown in millimeters and (inches)



Figure 22. 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC\_IC]

Wide-Body

(RI-8-1)

Dimensions Shown in millimeters

Updated: November 22, 2023

## **ORDERING GUIDE**

Table 23. Ordering Guide

| Model <sup>1, 2</sup> | Temperature Range | Package Description              | Packing Quantity | Package<br>Option |
|-----------------------|-------------------|----------------------------------|------------------|-------------------|
| ADUM320N0BRIZ         | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| ADUM320N0BRIZ-RL      | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| ADUM320N0BRZ          | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| ADUM320N0BRZ-RL7      | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| ADUM320N0WBRIZ        | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| ADUM320N0WBRIZ-RL     | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| ADUM320N0WBRZ         | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| ADUM320N0WBRZ-RL7     | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| ADUM320N1BRIZ         | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| ADUM320N1BRIZ-RL      | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| ADUM320N1BRZ          | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| ADUM320N1BRZ-RL7      | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| ADUM320N1WBRIZ        | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| ADUM320N1WBRIZ-RL     | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |

analog.com Rev. C | 22 of 23

## **OUTLINE DIMENSIONS**

Table 23. Ordering Guide (Continued)

| Model <sup>1, 2</sup> | Temperature Range | Package Description              | Packing Quantity | Package<br>Option |
|-----------------------|-------------------|----------------------------------|------------------|-------------------|
| ADUM320N1WBRZ         | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| ADUM320N1WBRZ-RL7     | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| ADUM321N0BRIZ         | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| ADUM321N0BRIZ-RL      | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| DUM321N0BRZ           | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| ADUM321N0BRZ-RL7      | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| DUM321N0WBRIZ         | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| DUM321N0WBRIZ-RL      | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| DUM321N0WBRZ          | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| DUM321N0WBRZ-RL7      | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| DUM321N1BRIZ          | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| DUM321N1BRIZ-RL       | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| DUM321N1BRZ           | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| DUM321N1BRZ-RL7       | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |
| DUM321N1WBRIZ         | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) |                  | RI-8-1            |
| DUM321N1WBRIZ-RL      | -40°C to +125°C   | 8-Lead SOIC (Increased Creepage) | Reel, 1500       | RI-8-1            |
| DUM321N1WBRZ          | -40°C to +125°C   | 8-Lead SOIC                      |                  | R-8               |
| DUM321N1WBRZ-RL7      | -40°C to +125°C   | 8-Lead SOIC                      | Reel, 1000       | R-8               |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

## **EVALUATION BOARDS**

| Model <sup>1</sup> | Description      |  |
|--------------------|------------------|--|
| EVAL-ADuM32XNEBZ   | Evaluation Board |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

## **AUTOMOTIVE PRODUCTS**

The ADuM320NW/ADuM321NW models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that this automotive model may have specifications that differ from the commercial model, therefore, designers must review the Specifications section of this data sheet carefully. Only the automotive grade product shown is available for use in automotive applications. Contact the local Analog Devices, Inc., account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for this model.



<sup>&</sup>lt;sup>2</sup> W = Qualified for Automotive Applications.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Analog Devices Inc.:

ADUM321N0WBRIZ ADUM321N0BRZ-RL7 ADUM320N0WBRZ-RL7 ADUM321N0WBRZ-RL7 ADUM320N0WBRIZ-RL ADUM320N0WBRZ ADUM320N0BRIZ-RL ADUM321N0BRIZ ADUM320N0BRZ ADUM320N0BRZ ADUM321N0WBRZ ADUM321N0WBRZ ADUM321N0WBRZ ADUM321N0BRIZ ADUM321N0BRIZ-RL ADUM321N0WBRIZ-RL