

## $1.5 \Omega R_{ON}$ , Quad SPST Switch with 1.2 V and 1.8 V JEDEC Logic Compliance

## **FEATURES**

- ▶ 1.5 Ω on resistance for ±15 V dual supply at 25°C
- 0.3 Ω on-resistance flatness for ±15 V dual supply at 25°C
- ▶ 0.1  $\Omega$  on-resistance match between channels for ±15 V dual supply at 25°C
- Fully specified at ±15 V, +12 V, ±5 V
  - ▶ ±4.5 V to ±16.5 V dual-supply operation
  - ▶ 5 V to 16.5 V single-supply operation
- ▶ V<sub>L</sub> supply for low logic-level compatibility
  - ▶ 1.8 V JEDEC standard compliant (JESD8-7A)
  - ▶ 1.2 V JEDEC standard compliant (JESD8-12A.01)
- ▶ Rail-to-rail operation
- ▶ 24-lead, 4 mm × 4 mm LFCSP

#### **APPLICATIONS**

- ▶ Automated test equipment
- ▶ Data-acquisition systems
- ▶ Battery-powered systems
- ► Sample-and-hold systems
- ▶ FPGA and microcontroller systems
- Audio signal routing
- Video signal routing
- ▶ Communications systems
- Relay replacement

## **GENERAL DESCRIPTION**

The ADG1412L is a monolithic complementary metal-oxide semi-conductor (CMOS) device containing four independently selectable switches designed on an *i*CMOS<sup>®</sup> process. Industrial CMOS (*i*C-MOS) is a modular manufacturing process combining high voltage CMOS and bipolar technologies.

The on-resistance profile is flat over the full analog input range, ensuring excellent linearity and low distortion (1.5  $\Omega$  typical) when switching signals.

The ADG1412L contains four independent SPST switches, and these switches are turned on with Logic 1. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked.

An external  $V_L$  supply provides flexibility for lower logic control. The ADG1412L is both 1.2 V and 1.8 V JEDEC standard compliant.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. Functional Block Diagram

#### **PRODUCT HIGHLIGHTS**

- **1.** 2.6  $\Omega$  maximum on resistance over temperature.
- 2. Minimum distortion.
- 3. V<sub>I</sub> supply for low logic-level compatibility.
- **4.** JEDEC standard compliant for both 1.2 V and 1.8 V logic levels.
- 5. Guaranteed switch off when digital inputs are floating.
- 6. 24-lead, 4 mm × 4 mm LFCSP.

## **TABLE OF CONTENTS**

| Features                                    | 1  |
|---------------------------------------------|----|
| Applications                                | 1  |
| General Description                         | 1  |
| Functional Block Diagram                    | 1  |
| Product Highlights                          | 1  |
| Specifications                              |    |
| Operating Supply Voltages                   | 3  |
| ±15 V Dual Supply                           | 3  |
| +12 V Single Supply                         | 4  |
| ±5 V Dual Supply                            | 5  |
| Continuous Current per Channel, Sx OR Dx    | 7  |
| Absolute Maximum Ratings                    | 8  |
| Thermal Resistance                          | 8  |
| Electrostatic Discharge (ESD) Ratings       | 8  |
| ESD Caution                                 | 8  |
| Pin Configuration and Function Descriptions | 9  |
| Typical Performance Characteristics         | 10 |
|                                             |    |

| lest Circuits                                                                              | . 14 |
|--------------------------------------------------------------------------------------------|------|
| Terminology                                                                                | . 16 |
| Theory of Operation                                                                        | .17  |
| Switch Architecture                                                                        | .17  |
| V <sub>L</sub> Flexibility                                                                 | .17  |
| 1.2 V and 1.8 V JEDEC Compliance                                                           | .17  |
| Initialization Time                                                                        | .17  |
| Switches in a Known State                                                                  |      |
| Applications Information                                                                   | . 18 |
| Field Programmable Grid Array (FPGA) Low                                                   |      |
| Logic Compliance                                                                           | .18  |
| V <sub>OH</sub> and V <sub>OL</sub> and V <sub>INH</sub> and V <sub>INL</sub> Relationship | . 18 |
| Power-Supply Rails                                                                         | . 18 |
| Outline Dimensions                                                                         | . 19 |
| Ordering Guide                                                                             | .19  |
| Evaluation Boards                                                                          | 19   |

## **REVISION HISTORY**

8/2022—Revision 0: Initial Version

analog.com Rev. 0 | 2 of 19

## **SPECIFICATIONS**

# **OPERATING SUPPLY VOLTAGES**

Table 1. Operating Supply Voltages

| Parameter       | Min  | Тур | Max   | Unit | Test Conditions/Comments                              |
|-----------------|------|-----|-------|------|-------------------------------------------------------|
| SUPPLY VOLTAGE  |      |     | '     |      |                                                       |
| Dual            | ±4.5 |     | ±16.5 | V    | V <sub>DD</sub> to V <sub>SS</sub>                    |
| Single          | 5    |     | 16.5  | V    | $V_{DD}$ to GND, $V_{SS}$ = GND = 0 V                 |
| DIGITAL VOLTAGE |      |     |       |      |                                                       |
| Single          | 1.1  |     | 1.3   | V    | $V_L$ to GND, INx voltage ( $V_{INx}$ ) = 1.2 V logic |
|                 | 1.65 |     | 1.95  | V    | V <sub>L</sub> to GND, V <sub>INx</sub> = 1.8 V logic |

## ±15 V DUAL SUPPLY

 $V_{DD}$  = 15 V ± 10%,  $V_{SS}$  = -15 V ± 10%, GND = 0 V, and  $V_{L}$  = 1.1 V to 1.95 V, unless otherwise noted.

Table 2. ±15 V Dual Supply

| Parameter                                                    | 25°C  | -40°C to +85°C | -40°C to +125°C                    | Unit   | Test Conditions/Comments                                                            |
|--------------------------------------------------------------|-------|----------------|------------------------------------|--------|-------------------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |        |                                                                                     |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V      |                                                                                     |
| On Resistance, R <sub>ON</sub>                               | 1.5   |                |                                    | Ω typ  | Source voltage ( $V_S$ ) = ±10 V, source current ( $I_S$ ) = -10 mA, see Figure 26  |
|                                                              | 1.8   | 2.3            | 2.6                                | Ω max  | V <sub>DD</sub> = +13.5 V, V <sub>SS</sub> = -13.5 V                                |
| On-Resistance Match Between Channels, $\Delta R_{\text{ON}}$ | 0.1   |                |                                    | Ω typ  | $V_S = \pm 10 \text{ V}, I_S = -10 \text{ mA}$                                      |
|                                                              | 0.18  | 0.19           | 0.21                               | Ω max  |                                                                                     |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>                | 0.3   |                |                                    | Ω typ  | $V_S = \pm 10 \text{ V}, I_S = -10 \text{ mA}$                                      |
|                                                              | 0.36  | 0.4            | 0.45                               | Ω max  |                                                                                     |
| LEAKAGE CURRENTS                                             |       |                |                                    |        | V <sub>DD</sub> = +16.5 V, V <sub>SS</sub> = -16.5 V                                |
| Source Off Leakage, I <sub>S</sub> (Off)                     | ±0.03 |                |                                    | nA typ | $V_S = \pm 10 \text{ V}$ , drain voltage $(V_D) = \mp 10 \text{ V}$ , see Figure 27 |
|                                                              | ±0.55 | ±2             | ±12.5                              | nA max |                                                                                     |
| Drain Off Leakage, I <sub>D</sub> (Off)                      | ±0.03 |                |                                    | nA typ | $V_S = \pm 10 \text{ V}, V_D = \mp 10 \text{ V}, \text{ see Figure 27}$             |
|                                                              | ±0.55 | ±2             | ±12.5                              | nA max |                                                                                     |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On)     | ±0.15 |                |                                    | nA typ | $V_S = V_D = \pm 10 \text{ V}$ , see Figure 28                                      |
|                                                              | ±2    | ±4             | ±30                                | nA max |                                                                                     |
| DIGITAL INPUTS                                               |       |                |                                    |        |                                                                                     |
| Input High Voltage, V <sub>INH</sub>                         |       |                | 0.65 × V <sub>L</sub>              | V min  |                                                                                     |
| Input Low Voltage, V <sub>INL</sub>                          |       |                | 0.35 × V <sub>L</sub>              | V max  |                                                                                     |
| Input High Current, I <sub>INH</sub>                         | 55    |                |                                    | μA typ | $V_{INX} = V_L = 1.8 \text{ V}$ , see the Theory of Operation section               |
|                                                              |       |                | 90                                 | µA max |                                                                                     |
|                                                              | 40    |                |                                    | μA typ | $V_{INx} = V_L = 1.2 V$ , see the Theory of Operation section                       |
|                                                              |       |                | 65                                 | µA max |                                                                                     |
| Input Low Current, I <sub>INL</sub>                          | 0.2   |                |                                    | μA typ | $V_{INx} = 0 V$                                                                     |
|                                                              |       |                | 0.8                                | µA max |                                                                                     |
| Digital-Input Capacitance, C <sub>IN</sub>                   | 5     |                |                                    | pF typ |                                                                                     |
| DYNAMIC CHARACTERISTICS                                      |       |                |                                    |        |                                                                                     |
| On Time, t <sub>ON</sub> <sup>1</sup>                        | 110   |                |                                    | ns typ | Load resistance ( $R_L$ ) = 300 $\Omega$ , load capacitance ( $C_L$ ) = 35 pF       |
|                                                              | 133   | 152            | 167                                | ns max | V <sub>S</sub> = 10 V, see Figure 33                                                |
| Off Time, t <sub>OFF</sub> <sup>1</sup>                      | 161   |                |                                    | ns typ | $R_L = 300 \Omega, C_L = 35 pF$                                                     |
|                                                              | 200   | 225            | 245                                | ns max | V <sub>S</sub> = 10 V, see Figure 33                                                |
| Charge Injection, Q <sub>INJ</sub>                           | -20   |                |                                    | pC typ | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF, see Figure } 34$             |

analog.com Rev. 0 | 3 of 19

## **SPECIFICATIONS**

Table 2. ±15 V Dual Supply

| Parameter                                                           | 25°C  | -40°C to +85°C | -40°C to +125°C | Unit    | Test Conditions/Comments                                            |
|---------------------------------------------------------------------|-------|----------------|-----------------|---------|---------------------------------------------------------------------|
| Off Isolation                                                       | -76   |                |                 | dB typ  | $R_L$ = 50 Ω, $C_L$ = 5 pF, frequency = 100 kHz, see Figure 29      |
| Channel-to-Channel Crosstalk                                        | -100  |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 30 |
| Total Harmonic Distortion, THD                                      | -101  |                |                 | dB typ  | $R_L$ = 10 kΩ, 20 V p-p, frequency = 20 kHz, see Figure 32          |
|                                                                     | -89   |                |                 | dB typ  | $R_L$ = 10 kΩ, 20 V p-p, frequency = 100 kHz, see Figure 32         |
| Total Harmonic Distortion + Noise, THD + N                          | 0.004 |                |                 | % typ   | $R_L$ = 10k Ω, 20 V p-p, frequency = 100 kHz, see Figure 32         |
| −3 dB Bandwidth                                                     | 170   |                |                 | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 31                    |
| Insertion Loss                                                      | -0.2  |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 31 |
| Source Off Capacitance, C <sub>S</sub> (Off)                        | 22    |                |                 | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                             |
| Drain Off Capacitance, C <sub>D</sub> (Off)                         | 23    |                |                 | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                             |
| Drain On Capacitance, $C_D$ (On), Source On Capacitance, $C_S$ (On) | 113   |                |                 | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                             |
| POWER REQUIREMENTS                                                  |       |                |                 |         | V <sub>DD</sub> = +16.5 V, V <sub>SS</sub> = -16.5 V                |
| Positive Supply Current, I <sub>DD</sub>                            | 55    |                |                 | μA typ  | Digital inputs = 0 V or V <sub>VL</sub>                             |
|                                                                     |       |                | 95              | µA max  |                                                                     |
| Negative Supply Current, I <sub>SS</sub>                            | 0.01  |                |                 | μA typ  | Digital inputs = 0 V or V <sub>VL</sub>                             |
|                                                                     |       |                | 1               | µA max  |                                                                     |
| Digital Supply Current, I <sub>VL</sub>                             | 45    |                |                 | μA typ  | $V_{INx} = V_{L} = 1.8 \text{ V}$                                   |
|                                                                     |       |                | 70              | µA max  |                                                                     |
|                                                                     | 30    |                |                 | μA typ  | $V_{INx} = V_{L} = 1.2 \text{ V}$                                   |
|                                                                     |       |                | 55              | µA max  |                                                                     |

 $<sup>^{1}</sup>$  A minimum 50  $\mu s$  initialization time is required before applying an INx input. See the Theory of Operation section.

# +12 V SINGLE SUPPLY

 $V_{DD}$  = 12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V, and  $V_{L}$  = 1.1 V to 1.95 V, unless otherwise noted.

Table 3. +12 V Single Supply

| Parameter                                                | 25°C  | -40°C to +85°C | -40°C to +125°C        | Unit   | Test Conditions/Comments                                                                |
|----------------------------------------------------------|-------|----------------|------------------------|--------|-----------------------------------------------------------------------------------------|
| ANALOG SWITCH                                            |       |                |                        |        |                                                                                         |
| Analog Signal Range                                      |       |                | 0 V to V <sub>DD</sub> | V      |                                                                                         |
| On Resistance, R <sub>ON</sub>                           | 2.8   |                |                        | Ω typ  | $V_S = 0 \text{ V to } 10 \text{ V, } I_S = -10 \text{ mA, see Figure } 26$             |
|                                                          | 3.5   | 4.3            | 4.8                    | Ω max  | V <sub>DD</sub> = 10.8 V, V <sub>SS</sub> = 0 V                                         |
| On-Resistance Match                                      | 0.13  |                |                        | Ω typ  | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}$                              |
| Between Channels, ΔR <sub>ON</sub>                       |       |                |                        |        |                                                                                         |
|                                                          | 0.21  | 0.23           | 0.25                   | Ω max  |                                                                                         |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>            | 0.6   |                |                        | Ω typ  | $V_S = 0 \text{ V to } 10 \text{ V}, I_S = -10 \text{ mA}$                              |
| ` ,                                                      | 1.1   | 1.2            | 1.3                    | Ω max  |                                                                                         |
| LEAKAGE CURRENTS                                         |       |                |                        |        | V <sub>DD</sub> = 10.8 V, V <sub>SS</sub> = 0 V                                         |
| Source Off Leakage, I <sub>S</sub> (Off)                 | ±0.02 |                |                        | nA typ | V <sub>S</sub> = 1 V/10 V, V <sub>D</sub> = 10 V/0 V, see Figure 27                     |
|                                                          | ±0.55 | ±2             | ±12.5                  | nA max |                                                                                         |
| Drain Off Leakage, I <sub>D</sub> (Off)                  | ±0.02 |                |                        | nA typ | $V_S = 1 \text{ V}/10 \text{ V}, V_D = 10 \text{ V}/0 \text{ V}, \text{ see Figure 27}$ |
|                                                          | ±0.55 | ±2             | ±12.5                  | nA max |                                                                                         |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.15 |                |                        | nA typ | V <sub>S</sub> = V <sub>D</sub> = 1 V/10 V, see Figure 28                               |
|                                                          | ±1.5  | ±4             | ±30                    | nA max |                                                                                         |
| DIGITAL INPUTS                                           |       |                |                        |        |                                                                                         |
| Input High Voltage, V <sub>INH</sub>                     |       |                | 0.65 × V <sub>L</sub>  | V min  |                                                                                         |
| Input Low Voltage, V <sub>INL</sub>                      |       |                | 0.35 × V <sub>L</sub>  | V max  |                                                                                         |
| Input High Current, I <sub>INH</sub>                     | 55    |                |                        | μA typ | $V_{INx} = V_L = 1.8 \text{ V}$ , see the Theory of Operation section                   |

analog.com Rev. 0 | 4 of 19

## **SPECIFICATIONS**

Table 3. +12 V Single Supply

| Parameter                                                           | 25°C  | -40°C to +85°C | -40°C to +125°C | Unit    | Test Conditions/Comments                                                 |
|---------------------------------------------------------------------|-------|----------------|-----------------|---------|--------------------------------------------------------------------------|
|                                                                     |       |                | 90              | μA max  |                                                                          |
|                                                                     | 40    |                |                 | μA typ  | $V_{INX} = V_L = 1.2 \text{ V}$ , see the Theory of Operation section    |
|                                                                     |       |                | 65              | μA max  |                                                                          |
| Input Low Current, I <sub>INL</sub>                                 | 0.2   |                |                 | μA typ  | $V_{INX} = 0 V$                                                          |
|                                                                     |       |                | 0.8             | μA max  |                                                                          |
| Digital-Input Capacitance, C <sub>IN</sub>                          | 5     |                |                 | pF typ  |                                                                          |
| DYNAMIC CHARACTERISTICS                                             |       |                |                 |         |                                                                          |
| On Time, t <sub>ON</sub> <sup>1</sup>                               | 182   |                |                 | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                          |
|                                                                     | 225   | 269            | 300             | ns max  | V <sub>S</sub> = 8 V, see Figure 33                                      |
| Off Time, t <sub>OFF</sub> <sup>1</sup>                             | 175   |                |                 | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                          |
|                                                                     | 230   | 262            | 295             | ns max  | V <sub>S</sub> = 8 V, see Figure 33                                      |
| Charge Injection, Q <sub>INJ</sub>                                  | 10    |                |                 | pC typ  | $V_S = 6 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF, see Figure 34}$   |
| Off Isolation                                                       | -76   |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 100 kHz, see Figure 29    |
| Channel-to-Channel Crosstalk                                        | -100  |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 30      |
| Total Harmonic Distortion, THD                                      | -87   |                |                 | dB typ  | $R_L$ = 10 kΩ, 9 V p-p, frequency = 20 kHz, see Figure 32                |
|                                                                     | -83   |                |                 | dB typ  | $R_L$ = 10 k $\Omega$ , 9 V p-p, frequency = 100 kHz, see Figure 32      |
| Total Harmonic Distortion + Noise, THD + N                          | 0.007 |                |                 | % typ   | $R_L = 10 \text{ k}\Omega$ , 9 V p-p, frequency = 100 kHz, see Figure 32 |
| −3 dB Bandwidth                                                     | 130   |                |                 | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 31                         |
| Insertion Loss                                                      | -0.3  |                |                 | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 31      |
| Source Off Capacitance, C <sub>S</sub> (Off)                        | 29    |                |                 | pF typ  | V <sub>S</sub> = 6 V, frequency = 1 MHz                                  |
| Drain Off Capacitance, C <sub>D</sub> (Off)                         | 30    |                |                 | pF typ  | V <sub>S</sub> = 6 V, frequency = 1 MHz                                  |
| Drain On Capacitance, $C_D$ (On), Source On Capacitance, $C_S$ (On) | 116   |                |                 | pF typ  | V <sub>S</sub> = 6 V, frequency = 1 MHz                                  |
| POWER REQUIREMENTS                                                  |       |                |                 |         | V <sub>DD</sub> = 13.2 V                                                 |
| Positive Supply Current, I <sub>DD</sub>                            | 55    |                |                 | μA typ  | Digital inputs = 0 V or V <sub>VL</sub>                                  |
|                                                                     |       |                | 95              | μA max  |                                                                          |
| Digital Supply Current, I <sub>VL</sub>                             | 45    |                |                 | μA typ  | $V_{INX} = V_L = 1.8 \text{ V}$                                          |
|                                                                     |       |                | 70              | μA max  |                                                                          |
|                                                                     | 30    |                |                 | μA typ  | $V_{INx} = V_{L} = 1.2 \text{ V}$                                        |
|                                                                     |       |                | 55              | μA max  |                                                                          |

 $<sup>^{1}</sup>$  A minimum 50  $\mu$ s initialization time is required before applying an INx input. See the Theory of Operation section.

## **±5 V DUAL SUPPLY**

 $V_{DD}$  = 5 V  $\pm$  10%,  $V_{SS}$  = -5 V  $\pm$  10%, GND = 0 V, and  $V_{L}$  = 1.1 V to 1.95 V, unless otherwise noted.

Table 4. ±5 V Dual Supply

| Parameter                                                    | 25°C  | -40°C to +85°C | -40°C to +125°C                    | Unit   | Test Conditions/Comments                                                  |
|--------------------------------------------------------------|-------|----------------|------------------------------------|--------|---------------------------------------------------------------------------|
| ANALOG SWITCH                                                |       |                |                                    |        |                                                                           |
| Analog Signal Range                                          |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V      |                                                                           |
| On Resistance, R <sub>ON</sub>                               | 3.3   |                |                                    | Ω typ  | $V_S = \pm 4.5 \text{ V}$ , $I_S = -10 \text{ mA}$ , see Figure 26        |
|                                                              | 4     | 4.9            | 5.4                                | Ω max  | $V_{DD} = +4.5 \text{ V}, V_{SS} = -4.5 \text{ V}$                        |
| On-Resistance Match Between Channels, $\Delta R_{\text{ON}}$ | 0.13  |                |                                    | Ω typ  | $V_S = \pm 4.5 \text{ V}, I_S = -10 \text{ mA}$                           |
|                                                              | 0.22  | 0.23           | 0.25                               | Ω max  |                                                                           |
| On-Resistance Flatness, R <sub>FLAT(ON)</sub>                | 0.9   |                |                                    | Ω typ  | $V_S = \pm 4.5 \text{ V}, I_S = -10 \text{ mA}$                           |
|                                                              | 1.1   | 1.24           | 1.31                               | Ω max  |                                                                           |
| LEAKAGE CURRENTS                                             |       |                |                                    |        | V <sub>DD</sub> = +5.5 V, V <sub>SS</sub> = -5.5 V                        |
| Source Off Leakage, I <sub>S</sub> (Off)                     | ±0.03 |                |                                    | nA typ | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see Figure 27}$ |

analog.com Rev. 0 | 5 of 19

## **SPECIFICATIONS**

Table 4. ±5 V Dual Supply

| Parameter                                                           | 25°C  | -40°C to +85°C | -40°C to +125°C       | Unit    | Test Conditions/Comments                                                  |
|---------------------------------------------------------------------|-------|----------------|-----------------------|---------|---------------------------------------------------------------------------|
|                                                                     | ±0.55 | ±2             | ±12.5                 | nA max  |                                                                           |
| Drain Off Leakage, I <sub>D</sub> (Off)                             | ±0.03 |                |                       | nA typ  | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see Figure 27}$ |
|                                                                     | ±0.55 | ±2             | ±12.5                 | nA max  |                                                                           |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On)            | ±0.05 |                |                       | nA typ  | $V_S = V_D = \pm 4.5 \text{ V}$ , see Figure 28                           |
| • · · · · · · · · · · · · · · · · · · ·                             | ±1.0  | ±4             | ±30                   | nA max  |                                                                           |
| DIGITAL INPUTS                                                      |       |                |                       |         |                                                                           |
| Input High Voltage, V <sub>INH</sub>                                |       |                | 0.65 × V <sub>I</sub> | V min   |                                                                           |
| Input Low Voltage, V <sub>INL</sub>                                 |       |                | 0.35 × V <sub>L</sub> | V max   |                                                                           |
| Input High Current, I <sub>INH</sub>                                | 55    |                | _                     | μA typ  | $V_{INx} = V_L = 1.8 \text{ V}$ , see the Theory of Operation section     |
|                                                                     |       |                | 90                    | μA max  |                                                                           |
|                                                                     | 40    |                |                       | μA typ  | $V_{INx} = V_L = 1.2 \text{ V}$ , see the Theory of Operation section     |
|                                                                     |       |                | 65                    | μA max  |                                                                           |
| Input Low Current, I <sub>INL</sub>                                 | 0.2   |                |                       | μA typ  | $V_{INx} = 0 V$                                                           |
| ·                                                                   |       |                | 0.8                   | μA max  |                                                                           |
| Digital-Input Capacitance, C <sub>IN</sub>                          | 5     |                |                       | pF typ  |                                                                           |
| DYNAMIC CHARACTERISTICS                                             |       |                |                       |         |                                                                           |
| On Time, t <sub>ON</sub> <sup>1</sup>                               | 252   |                |                       | ns typ  | $R_1 = 300 \Omega, C_1 = 35 pF$                                           |
| . 3.1                                                               | 333   | 388            | 432                   | ns max  | $V_S = 3 \text{ V, see Figure } 33$                                       |
| Off Time, t <sub>OFF</sub> <sup>1</sup>                             | 256   |                |                       | ns typ  | $R_1 = 300 \Omega, C_1 = 35 \text{pF}$                                    |
| . 311                                                               | 345   | 391            | 422                   | ns max  | $V_S = 3 \text{ V, see Figure } 33$                                       |
| Charge Injection, Q <sub>INJ</sub>                                  | 10    |                |                       | pC typ  | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF, see Figure } 34$   |
| Off Isolation                                                       | -76   |                |                       | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 100 kHz, see Figure 29     |
| Channel-to-Channel Crosstalk                                        | -100  |                |                       | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 30       |
| Total Harmonic Distortion, THD                                      | -90   |                |                       | dB typ  | $R_L = 10 \text{ k}\Omega$ , 10 V p-p, frequency = 20 kHz, see Figure 32  |
| ,                                                                   | -78   |                |                       | dB typ  | $R_L$ = 10 kΩ, 10 V p-p, frequency = 100 kHz, see Figure 3                |
| Total Harmonic Distortion + Noise, THD + N                          | 0.02  |                |                       | % typ   | $R_L$ = 10 kΩ, 10 V p-p, frequency = 100 kHz, see Figure 3                |
| −3 dB Bandwidth                                                     | 130   |                |                       | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 31                          |
| Insertion Loss                                                      | -0.3  |                |                       | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency = 1 MHz, see Figure 31       |
| Source Off Capacitance, C <sub>S</sub> (Off)                        | 32    |                |                       | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                                   |
| Source Off Capacitance, C <sub>D</sub> (Off)                        | 33    |                |                       | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                                   |
| Drain On Capacitance, $C_D$ (On), Source On Capacitance, $C_S$ (On) | 116   |                |                       | pF typ  | V <sub>S</sub> = 0 V, frequency = 1 MHz                                   |
| POWER REQUIREMENTS                                                  |       |                |                       |         | V <sub>DD</sub> = +5.5 V, V <sub>SS</sub> = -5.5 V                        |
| Positive Supply Current, I <sub>DD</sub>                            | 50    |                |                       | μA typ  | Digital inputs = 0 V or V <sub>VL</sub>                                   |
| , 55                                                                |       |                | 90                    | μA max  | , ve                                                                      |
| Negative Supply Current, I <sub>SS</sub>                            | 0.01  |                |                       | μA typ  | Digital inputs = 0 V or V <sub>VL</sub>                                   |
| , , , , , ,                                                         |       |                | 1.0                   | µA max  | , , , , , , , , , , , , , , , , , , , ,                                   |
| Digital Supply Current, I <sub>VL</sub>                             | 45    |                |                       | μA typ  | $V_{INx} = V_L = 1.8 \text{ V}$                                           |
| 2                                                                   | "     |                | 70                    | μA max  | IIVA IL IIIVA                                                             |
|                                                                     | 30    |                |                       | μA typ  | $V_{INx} = V_L = 1.2 \text{ V}$                                           |
|                                                                     |       |                | 55                    | µA max  | IIVA - L                                                                  |

 $<sup>^{1}\,</sup>$  A minimum 50  $\mu s$  initialization time is required before applying an INx input. See the Theory of Operation section.

analog.com Rev. 0 | 6 of 19

## **SPECIFICATIONS**

# CONTINUOUS CURRENT PER CHANNEL, SX OR DX

## Table 5. Four Channels On

| Parameter                                        | 25°C | 85°C | 125°C | Unit       |
|--------------------------------------------------|------|------|-------|------------|
| CONTINUOUS CURRENT, Sx OR Dx1 (0JA = 45°C/W.)    |      |      |       |            |
| $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}$ | 321  | 174  | 80    | mA maximum |
| $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$   | 242  | 143  | 74    | mA maximum |
| $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V}$    | 260  | 150  | 76    | mA maximum |

<sup>&</sup>lt;sup>1</sup> Sx refer to S1 to S4 pins, and Dx refers to the D1 to D4 pins.

#### Table 6. One Channel On

| Parameter                                                           | 25°C | 85°C | 125°C | Unit       |
|---------------------------------------------------------------------|------|------|-------|------------|
| CONTINUOUS CURRENT, Sx OR $Dx^1$ ( $\theta_{JA} = 45^{\circ}$ C/W.) |      |      |       |            |
| $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}$                    | 572  | 244  | 88    | mA maximum |
| $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V}$                      | 436  | 211  | 85    | mA maximum |
| V <sub>DD</sub> = 12 V, V <sub>SS</sub> = 0 V                       | 467  | 220  | 86    | mA maximum |

 $<sup>^{\</sup>rm 1}~$  Sx refer to S1 to S4 pins, and Dx refers to the D1 to D4 pins.

analog.com Rev. 0 | 7 of 19

#### **ABSOLUTE MAXIMUM RATINGS**

 $T_{A} = 25^{\circ}$ C, unless otherwise noted.

Table 7. Absolute Maximum Ratings

| Parameter                                      | Rating                                                                |
|------------------------------------------------|-----------------------------------------------------------------------|
| $V_{DD}$ to $V_{SS}$                           | 35 V                                                                  |
| V <sub>DD</sub> to GND                         | -0.3 V to +25 V                                                       |
| V <sub>SS</sub> to GND                         | +0.3 V to -25 V                                                       |
| V <sub>L</sub> to GND                          | -0.3 V to +2.25 V                                                     |
| Analog Inputs <sup>1</sup>                     | $V_{SS}$ = 0.3 V to $V_{DD}$ + 0.3 V or 30 mA, whichever occurs first |
| Digital Inputs <sup>2</sup>                    | GND - 0.3 V to 2.25 V or 30 mA, whichever occurs first                |
| Peak Current, Sx or Dx Pins <sup>3</sup>       | 650 mA (pulsed at 1 ms, 10% duty-<br>cycle maximum)                   |
| Continuous Current, Sx or Dx Pins <sup>3</sup> | Data + 15% <sup>4</sup>                                               |
| Temperature                                    |                                                                       |
| Operating Range                                | -40°C to +125°C                                                       |
| Storage Range                                  | -65°C to +150°C                                                       |
| Junction                                       | 150°C                                                                 |
| Reflow Soldering Peak, Pb-Free                 | As per JEDEC J-STD-020                                                |

- Overvoltages at the INx, Sx, and Dx pins are clamped by internal diodes. Current must be limited to the maximum ratings given.
- <sup>2</sup> Overvoltages at the INx digital-input pins are clamped by internal diodes.
- <sup>3</sup> Sx refers to the S1 to S4 pins, and Dx refers to the D1 to D4 pins.
- <sup>4</sup> See Table 5 and Table 6.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure, and  $\theta_{JC}$  is the junction-to-case thermal resistance.

Table 8. Thermal Resistance

| Package Type          | $\theta_{JA}$ | $\theta_{JC}$ | Unit |
|-----------------------|---------------|---------------|------|
| CP-24-17 <sup>1</sup> | 45            | 4.62          | °C/W |

<sup>1</sup> Thermal impedance simulated values are based on JEDEC 2S2P thermal test board without thermal vias. See JEDEC JESD-51.

## **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged-device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

## **ESD Ratings for ADG1412L**

Table 9. ADG1412L, 24-Lead LFCSP

| ESD Model        | Withstand Threshold (V) | Class |  |
|------------------|-------------------------|-------|--|
| HBM <sup>1</sup> | ±2000                   | 2     |  |
| FICDM            | ±1250                   | C3    |  |

For the input and output port to the supplies, the input and output port to the input and output port, and all other inputs.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. 0 | 8 of 19

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 10. Pin Function Descriptions

| Pin No.                  | Mnemonic | Description                                                          |
|--------------------------|----------|----------------------------------------------------------------------|
| 1                        | D1       | Drain Terminal. The D1 pin can be an input or output.                |
| 2                        | S1       | Source Terminal. The S1 pin can be an input or output.               |
| 3                        | $V_{SS}$ | Most Negative Power-Supply Potential.                                |
| 4, 10                    | GND      | Ground (0 V) Reference. The GND pins must be tied together.          |
| 5                        | S4       | Source Terminal. The S4 pin can be an input or output.               |
| 6                        | D4       | Drain Terminal. The D4 pin can be an input or output.                |
| 7, 8, 11, 12, 16, 19, 24 | NIC      | No Internal Connection. This pin is not connected internally.        |
| 9                        | $V_{L}$  | Logic Power-Supply Potential.                                        |
| 13                       | D3       | Drain Terminal. The D3 pin can be an input or output.                |
| 14                       | S3       | Source Terminal. The S3 pin can be an input or output.               |
| 15                       | $V_{DD}$ | Most Positive Power-Supply Potential.                                |
| 17                       | S2       | Source Terminal. The S2 pin can be an input or output.               |
| 18                       | D2       | Drain Terminal. The D2 pin can be an input or output.                |
| 20                       | IN4      | Logic Control Input.                                                 |
| 21                       | IN3      | Logic Control Input.                                                 |
| 22                       | IN2      | Logic Control Input.                                                 |
| 23                       | IN1      | Logic Control Input.                                                 |
|                          | EPAD     | Exposed Pad. Tie the exposed pad to the substrate, V <sub>SS</sub> . |

## Table 11. ADG1412L Truth Table

| INx | Switch Condition |
|-----|------------------|
| 0   | Off              |
| 1   | On               |

analog.com Rev. 0 | 9 of 19

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. On Resistance vs. V<sub>D</sub> or V<sub>S</sub>, Dual Supply



Figure 4. On Resistance vs. V<sub>D</sub> or V<sub>S</sub>, Dual Supply



Figure 5. On Resistance vs. V<sub>D</sub> or V<sub>S</sub>, Single Supply



Figure 6. On Resistance vs.  $V_D$  or  $V_S$  for Different Temperatures,  $\pm 15$  V Dual Supply



Figure 7. On Resistance vs.  $V_D$  or  $V_S$  for Different Temperatures,  $\pm 5$  V Dual Supply



Figure 8. On Resistance vs.  $V_D$  or  $V_S$  for Different Temperatures, +12 V Single Supply

analog.com Rev. 0 | 10 of 19

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. On Resistance vs.  $V_D$  or  $V_S$  for Different Current Levels,  $\pm 5$  V Dual Supply



Figure 10. Leakage Currents vs. Temperature, ±15 V Dual Supply



Figure 11. Leakage Currents vs. Temperature, ±5 V Dual Supply



Figure 12. Leakage Currents vs. Temperature, 12 V Single Supply



Figure 13. I<sub>VL</sub> vs. Logic Level



Figure 14. Charge Injection vs. V<sub>S</sub>

analog.com Rev. 0 | 11 of 19

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15.  $t_{ON}/t_{OFF}$  Time vs. Temperature for Single Supply (SS) and Dual Supply (DS)



Figure 16. Off Isolation vs. Frequency, ±15 V Dual Supply



Figure 17. Crosstalk vs. Frequency, ±15 V Dual Supply



Figure 18. Insertion Loss vs. Frequency, ±15 V Dual Supply



Figure 19. AC PSRR vs. Frequency, ±15 V Dual Supply



Figure 20. THD + N vs. Frequency, ±15 V Dual Supply

analog.com Rev. 0 | 12 of 19

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 21. THD + N vs. Frequency, ±5 V Dual Supply



Figure 22. THD + N vs. Frequency, +12 V Single Supply



Figure 23. THD vs. Frequency, +12 V Single Supply



Figure 24. THD vs. Frequency, ±15 V Dual Supply



Figure 25. THD vs. Frequency, ±5 V Dual Supply

analog.com Rev. 0 | 13 of 19

#### **TEST CIRCUITS**



Figure 26. On Resistance



Figure 27. Off Leakage



Figure 28. On Leakage



Figure 29. Off Isolation



Figure 30. Channel-to-Channel Crosstalk



Figure 31. Bandwidth



Figure 32. THD + Noise

analog.com Rev. 0 | 14 of 19

## **TEST CIRCUITS**



Figure 33. Switching Times



Figure 34. Charge Injection

analog.com Rev. 0 | 15 of 19

#### **TERMINOLOGY**

#### $I_{DD}$

The positive supply current.

#### $I_{SS}$

The negative supply current.

#### $I_{VL}$

The digital supply current.

## V<sub>D</sub> and V<sub>S</sub>

The analog voltage on Terminal D and Terminal S.

#### RON

The ohmic resistance between Terminal D and Terminal S.

#### R<sub>FLAT(ON)</sub>

The difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

#### $\Delta R_{ON}$

The difference between the R<sub>ON</sub> of any two channels.

#### Is Off

The source leakage current with the switch off.

#### I<sub>D</sub> Off

The drain leakage current with the switch off.

#### I<sub>D</sub> I<sub>S</sub> On

The channel leakage current with the switch on.

#### V<sub>D</sub> AND V<sub>S</sub>

Analog voltages on Terminal D and Terminal S.

#### $V_{INL}$

The maximum input voltage for Logic 0.

#### VINH

The minimum input voltage for Logic 1.

#### I<sub>INI</sub>, I<sub>INH</sub>

The input current of the digital input when high or when low.

## C<sub>S</sub> (Off) and C<sub>D</sub> (Off)

The off switch source and drain capacitance for the off condition, which is measured with reference to ground.

#### $C_D$ (On) and $C_S$ (On)

The on switch drain and source capacitance for the on condition, which is measured with reference to ground.

## CIN

The digital input capacitance.

#### toN

The delay between the 50% and 90% points of the digital control input and the output switching on.

#### **t**OFF

The delay between the 50% and 10% points of the digital control input and the output switching off.

#### **Charge Injection**

A measure of the glitch impulse transferred from the digital input to the analog output during switching.

#### Off Isolation

A measure of unwanted signal coupling through an off switch.

## **Channel-to-Channel Crosstalk**

A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

#### **Bandwidth**

The frequency at which the output is attenuated by 3 dB.

#### **Insertion Loss**

The loss due to the on resistance of the switch.

#### **TOTAL HARMONIC DISTORTION (THD)**

THD is the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency.

#### Total Harmonic Distortion + Noise (THD + N)

The ratio of the harmonic amplitude plus noise of the signal to the fundamental.

#### AC Power Supply Rejection Ratio (AC PSRR)

A measure of the ability of the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.115 V p-p. The ratio of the amplitude of the signal on the output to the amplitude of the modulation is the AC PSRR.

analog.com Rev. 0 | 16 of 19

#### THEORY OF OPERATION

#### **SWITCH ARCHITECTURE**

The ADG1412L is a set of low logic controlled, quad SPST switches that are compatible with 1.2 V or 1.8 V logic depending on the  $\rm V_L$  input.

## **VL FLEXIBILITY**

An external  $V_L$  supply provides flexibility for lower logic levels. The following  $V_L$  conditions must be satisfied for the switch to operate in either 1.2 V or 1.8 V logic operation:

- $V_L = 1.1 \text{ V to } 1.3 \text{ V for } 1.2 \text{ V logic}$
- $V_{I}$  = 1.65 V to 1.95 V for 1.8 V logic

#### 1.2 V AND 1.8 V JEDEC COMPLIANCE

The ADG1412L is both 1.2 V and 1.8 V JEDEC standard compliant (normal range) to the digital-input threshold. This compliance with the digital-input threshold ensures low voltage CMOS logic compatibility when operating with a valid logic power-supply range.

Note that the switch digital-input requirement for both the 1.2 V and 1.8 V logic levels are the following:

- $\triangleright$  V<sub>INH</sub> = 0.65 × V<sub>L</sub>
- $V_{INI} = 0.35 \times V_{I}$

#### INITIALIZATION TIME

The digital section of the ADG1412L goes through an initialization phase during  $V_{DD},\,V_{SS},\,$  and  $V_L$  power up. After  $V_{DD},\,V_{SS},\,$  and  $V_L$  power up, ensure that a minimum of 50  $\mu s$  has passed and that  $V_{DD},\,V_{SS},\,$  and  $V_L$  do not drop before issuing an INx input.

#### **SWITCHES IN A KNOWN STATE**

The switches within the ADG1412L are off when the INx pins are floating, which prevents unwanted signals from passing through these switches. This built-in feature of the ADG1412L eliminates the need to install an external pull-down resistor. The ADG1412L can pull down the floating INx inputs against the leakage currents up to half of the  $I_{\text{INH}}$ .

analog.com Rev. 0 | 17 of 19

#### **APPLICATIONS INFORMATION**

## FIELD PROGRAMMABLE GRID ARRAY (FPGA) LOW LOGIC COMPLIANCE

Figure 35 shows a typical application where the ADG1412L is used together with an FPGA or microcontroller. The flexible  $V_L$  pin can be tied to the digital-supply voltage ( $V_{CCO}$ ), and the INx input can be tied directly to the digital IO port for ease of use.



Figure 35. Typical Application

The ADG1412L is 1.2 V and 1.8 V JEDEC standard compliant, which ensures that the logic-input specifications,  $V_{\text{INH}}$  and  $V_{\text{INL}}$ , meet the digital-output specifications, minimum  $V_{\text{OH}}$  and maximum  $V_{\text{OL}}$ , of the FPGA or microcontroller. Common implementations do not guarantee logic-level compatibility, which can introduce implementation risks. The ADG1412L eliminates these risks by complying with the widely accepted 1.2 V and 1.8 V logic-level standard.

# $V_{OH}$ AND $V_{OL}$ AND $V_{INH}$ AND $V_{INL}$ RELATIONSHIP

It is recommended to confirm that the logic output high,  $V_{OH}$ , of the FPGA or microcontroller is higher than the input logic high,  $V_{INH}$ . In addition, the logic output low,  $V_{OL}$ , of the FPGA or microcontroller must be lower than the input low,  $V_{INI}$ .

Figure 36 shows the 1.2 V logic compatibility relationship between  $V_{OH}$  and  $V_{OL}$  of the FPGA or the microcontroller with the INx inputs of the ADG1412L,  $V_{INH}$  and  $V_{INL}$ .



Figure 36. 1.2 V Logic Compatibility Between V<sub>OH</sub> and V<sub>INL</sub> and V<sub>INL</sub> and V<sub>INL</sub>

Figure 37 shows the 1.8 V logic compatibility relationship between  $V_{OH}$  and  $V_{OL}$  of the FPGA or the microcontroller with the INx inputs of the ADG1412L,  $V_{INH}$  and  $V_{INL}$ .



Figure 37. 1.8 V Logic Compatibility Between V<sub>OH</sub> and V<sub>INH</sub> and V<sub>INH</sub> and V<sub>INH</sub>

#### **POWER-SUPPLY RAILS**

To guarantee correct operation of the ADG1412L, a minimum of 0.1  $\mu$ F decoupling capacitors are required on the V<sub>DD</sub>, V<sub>SS</sub>, and V<sub>L</sub> supply pins.

The ADG1412L can operate with V $_{DD}$  and V $_{SS}$  dual supplies between ±4.5 V to ±16.5 V. This device can also operate with a V $_{DD}$  single supply between 5 V to 16.5 V and a V $_{L}$  of between 1.1 V to 1.95 V. However, the V $_{DD}$  to V $_{SS}$  range must not exceed 35 V, and the V $_{L}$  range must not exceed 2.25 V, as stated in the Absolute Maximum Ratings section.

analog.com Rev. 0 | 18 of 19

#### **OUTLINE DIMENSIONS**



Figure 38. 24-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.95 mm Package Height (CP-24-17) Dimensions shown in millimeters

## **ORDERING GUIDE**

Table 12. Ordering Guide

| Model <sup>1</sup> | Temperature     | Package Description                           | Package Option | Package Quantity |
|--------------------|-----------------|-----------------------------------------------|----------------|------------------|
| ADG1412LYCPZ-REEL7 | -40°C to +125°C | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17       | Reel, 1500       |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

#### **EVALUATION BOARDS**

Table 13. Evaluation Boards

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| EVAL-ADG1412LEBZ   | Evaluation Board |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADG1412LYCPZ-REEL7 EVAL-ADG1412LEBZ