

### Precision, 40 V, Rail-to-Rail Input and Output Op Amp

#### **FEATURES**

- Low-offset voltage drift: ±2 µV/°C maximum
- ▶ Low-offset voltage: ±75 µV maximum
- Low-voltage noise: 1 µV p-p from 0.1 Hz to 10 Hz typical
- Low-voltage noise density:  $5 \text{ nV}/\sqrt{\text{Hz}}$  typical at f = 1 kHz
- ▶ High common-mode rejection: 140 dB typical
- ► Low-input bias current: ±10 pA maximum
- ▶ Wide gain bandwidth product: 10.4 MHz typical
- ▶ High slew rate: 19 V/µs typical
- ▶ Low THD: -134 dB at f = 1 kHz
- ► Low-quiescent supply current: 1.45 mA per amplifier typical
- Wide supply voltage operation: 6 V to 40 V, ±3 V to ±20 V
- Integrated EMI filter
- Multiplexer compatible inputs
  - ▶ Rail-to-rail high impedance: differential and common-mode
  - Fast settling time
- ▶ Rail-to-rail output
- ▶ No phase reversal
- ▶ Heavy capacitive load drive capability: 1 nF
- ▶ Wide specified temperature range: -40°C to +125°C
- ▶ Available in 8-lead, SOIC N and 8-lead, MSOP packages

#### **GENERAL DESCRIPTION**

The ADA4511-2<sup>1</sup> is a dual-channel, 40 V, high precision, low-input bias current, low-offset voltage, low-offset voltage drift, low noise, rail-to-rail input and output operational amplifier (op amp) that can be used at any point of the signal chain, which includes sensing, conditioning, and output drive. Through trimming, the ADA4511-2 achieves low offset drift ( $\pm 0.4 \ \mu$ V/°C typical,  $\pm 2 \ \mu$ V/°C maximum) and low offset voltage ( $\pm 25 \ \mu$ V typical,  $\pm 75 \ \mu$ V maximum).

The ADA4511-2 delivers top DC accuracy and AC precision, which makes it suitable for a wide variety of signal chain applications. By integrating a robust mux-compatible architecture, the ADA4511-2 effectively solves common system distortion and settling problems and provides the superior accuracy required in multiplexed multi-channel precision signal chains. The ADA4511-2 is specified from  $-40^{\circ}$ C to  $+125^{\circ}$ C and is available in an 8-lead, SOIC\_N and 8-lead, MSOP.

#### APPLICATIONS

- Multiplexed data acquisition systems
- Electronic test and measurement
- Automated test equipment
- Medical instruments
- Energy monitoring
- Precision current sensing
- Precision buffer
- ► Transimpedance amplifiers



Figure 1. Multiplexed Data Acquisition Signal Chain

<sup>1</sup> Protected by U.S. patent number 11,329,612; other patents pending.

Rev. A



Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### TYPICAL APPLICATION CIRCUIT

#### TABLE OF CONTENTS

| 1  |
|----|
| 1  |
| 1  |
| 1  |
| 3  |
| 4  |
| 4  |
| 6  |
| 6  |
| 6  |
| 6  |
| 7  |
| 8  |
| 20 |
| 20 |
|    |

| Output Stage                           | 20 |
|----------------------------------------|----|
| EMI Rejection                          |    |
| No Phase Inversion                     | 20 |
| Capacitive Load Drive Capability       | 21 |
| Applications Information               | 22 |
| Mux-Compatible Data Acquisition System | 22 |
| Transimpedance Amplifier               | 23 |
| Active Filter                          |    |
| Feedback Components                    |    |
| Precision Buffer                       | 26 |
| Recommended Power Solution             | 26 |
| Layout Guidelines                      | 26 |
| Outline Dimensions                     |    |
| Ordering Guide                         | 27 |
| Evaluation Boards                      |    |
|                                        |    |

#### **REVISION HISTORY**

| 7/2024—Rev. 0 to Rev. A                                |   |
|--------------------------------------------------------|---|
| Added 8-Lead MSOP (Universal)                          | 1 |
| Changes to Features Section                            | 1 |
| Changes to Applications Section                        |   |
| Changes to Companion Products Section                  | 3 |
| Changes to Table 1                                     | 4 |
| Changes to Table 2                                     | 6 |
| Changes to Table 3                                     | 6 |
| Changes to Figure 2 Caption                            | 7 |
| Changes to Typical Performance Characteristics Section | 8 |
| Added Figure 7 and Figure 8; Renumbered Sequentially   | 8 |
| Added Figure 12                                        | 9 |
| Added Figure 24 and Figure 25                          |   |
| Updated Outline Dimensions                             |   |
| Changes to Ordering Guide                              |   |
| Changes to Evaluation Boards                           |   |

#### 1/2024—Revision 0: Initial Version

#### **COMPANION PRODUCTS**

- ADC: AD4695/AD4696, AD4697/AD4698, AD4000/AD4004/ AD4008
- ► ADC Drivers: ADA4945-1, AD8475
- ▶ **DAC:** AD5791, AD3551R
- ► Voltage References: LTC6655, ADR4525
- **Power:** LT3032, ADP5070, LT3093, LT3042

#### **SPECIFICATIONS**

#### **ELECTRICAL SPECIFICATIONS**

V+ = +20 V, V- = -20 V, common-mode voltage (V<sub>CM</sub>) = 0 V, load resistor (R<sub>L</sub>) = 10 k $\Omega$  to midsupply, ambient temperature (T<sub>A</sub>) = 25°C, unless otherwise noted.

#### **Table 1. Electrical Specifications** Parameter **Test Conditions/Comments** Min Тур Max Unit INPUT CHARACTERISTICS Offset Voltage (V<sub>OS</sub>) V<sub>CM</sub> = 0 V, (V+) - 1.5 V ±25 ±75 μV Offset Voltage Drift ( $\Delta V_{OS}/\Delta T$ ) $V_{CM} = 0 V$ -40°C < T<sub>A</sub> < +125°C ±0.4 ±2 µV/°C V<sub>CM</sub> = (V+) - 1.5 V µV/°C -40°C < T<sub>A</sub> < +125°C, SOIC N ±0.7 ±4.4 µV/°C -40°C < T<sub>A</sub> < +125°C, MSOP ±0.9 ±5 Input Bias Current (I<sub>B</sub>) ±4 ±10 pА -40°C < T<sub>A</sub> < +85°C ±0.8 nA -40°C < T<sub>A</sub> < +125°C, SOIC\_N +18 nA -40°C < T<sub>A</sub> < +125°C, MSOP ±45 nA Input Offset Current (IOS) ±1.5 ±5 pА -40°C < T<sub>A</sub> < +85°C ±0.15 nA -40°C < T<sub>A</sub> < +125°C ±5 nA Input Voltage Range (IVR) CMRR > 99 dB (V-) - 0.15 V+ V -20.15 V < V<sub>CM</sub> < 17 V Common-Mode Rejection Ratio 121 140 dB (CMRR) $-40^{\circ}C < T_A < +125^{\circ}C, -20 V < V_{CM} < 17 V$ 109 dB Open-Loop Voltage Gain (A<sub>VOL</sub>) $R_L = 10 \text{ k}\Omega$ , -19.7 V < $V_{OUT}$ < 19.7 V 126 dB 140 -40°C < T<sub>A</sub> < +125°C 112 dB $R_L = 2 k\Omega$ , -19.1 V < $V_{OUT}$ < 19.1 V 121 134 dB $-40^{\circ}C < T_A < +125^{\circ}C$ 106 dB Input Capacitance Differential Mode (CINDM) 20 pF Common Mode (CINCM) 2 pF Input Resistance Differential Mode (RINDM) 1 TΩ Common Mode (RINCM) 10 TΩ NOISE PERFORMANCE Voltage Noise (en p-p) 0.1 Hz to 10 Hz 1 µV p-p 2.7 0.1 Hz to 10 Hz, V<sub>CM</sub> = (V+) - 1.5 V µV p-p Voltage Noise Density (e<sub>n</sub>) f = 100 Hz 8 nV/√Hz f = 1 kHz5 nV/√Hz f = 100 Hz, V<sub>CM</sub> = (V+) - 1.5 V 20 nV/√Hz f = 1 kHz, V<sub>CM</sub> = (V+) - 1.5 V 10 nV/√Hz Current Noise Density (In) f = 10 Hz 4 fA/√Hz **OUTPUT CHARACTERISTICS** ((V+) - V<sub>OUT</sub>) Output Swing High (V<sub>OH</sub>) $R_L = 10 k\Omega$ 100 116 mV 473 $R_L = 2 k\Omega$ 430 mV Output Swing Low (V<sub>OI</sub>) (V<sub>OUT</sub> - (V-)) $R_L = 10 k\Omega$ 73 85 mV 342 $R_L = 2 k\Omega$ 310 mV Output Current (IOUT) $(V_{OH}, V_{OL}) < 1 V$ ±22 mΑ Short-Circuit Current (ISC) Sourcing/sinking mΑ 55/70

#### analog.com

#### **SPECIFICATIONS**

#### Table 1. Electrical Specifications (Continued)

| Parameter                                               | Test Conditions/Comments                                                                           | Min | Тур     | Max  | Unit |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|---------|------|------|
| Closed-Loop Output Impedance (Z <sub>OUT</sub> )        | f = 1 kHz                                                                                          |     |         |      |      |
|                                                         | Gain = 1                                                                                           |     | 19      |      | mΩ   |
|                                                         | Gain = 10                                                                                          |     | 190     |      | mΩ   |
|                                                         | Gain = 100                                                                                         |     | 1.9     |      | Ω    |
| Open-Loop Output Impedance (Z <sub>O</sub> )            | f = 1 kHz to 1 MHz                                                                                 |     | 190     |      | Ω    |
| POWER SUPPLY                                            |                                                                                                    |     |         |      |      |
| (V+) - (V-) (V <sub>SY</sub> )                          | Guaranteed by PSRR                                                                                 | 6   |         | 40   | V    |
| Power-Supply Rejection Ratio (PSRR)                     | $V_{SY} = \pm 3 \text{ V to } \pm 20 \text{ V}$                                                    | 121 | 140     |      | dB   |
|                                                         | -40°C < T <sub>A</sub> < +125°C                                                                    | 116 |         |      | dB   |
| Supply Current per Amplifier (ISY)                      | I <sub>OUT</sub> = 0 mA                                                                            |     | 1.45    | 1.55 | mA   |
|                                                         | -40°C < T <sub>A</sub> < +125°C                                                                    |     |         | 2    | mA   |
| DYNAMIC PERFORMANCE                                     |                                                                                                    |     |         |      |      |
| Slew Rate                                               | V <sub>OUT</sub> = ±5 V, Gain = 1, 10% to 90%                                                      |     | 19      |      | V/µs |
| Gain Bandwidth Product (GBP)                            | f = 100 kHz                                                                                        |     | 10.4    |      | MHz  |
| −3 dB Bandwidth                                         | Gain = 1                                                                                           |     | 13.5    |      | MHz  |
| Settling Time (t <sub>S</sub> )                         |                                                                                                    |     |         |      |      |
|                                                         | To 0.01%                                                                                           |     |         |      |      |
|                                                         | Gain = −1, V <sub>OUT</sub> = 5 V step                                                             |     | 1.9     |      | μs   |
|                                                         | Gain = −1, V <sub>OUT</sub> = 10 V step                                                            |     | 2.2     |      | μs   |
|                                                         | To 0.001%                                                                                          |     |         |      |      |
|                                                         | Gain = −1, V <sub>OUT</sub> = 5 V step                                                             |     | 3.1     |      | μs   |
|                                                         | Gain = −1, V <sub>OUT</sub> = 10 V step                                                            |     | 3.5     |      | μs   |
| Output Overload Recovery Time                           | Gain = -10, positive/negative                                                                      |     | 300/100 |      | ns   |
| Total Harmonic Distortion (THD)                         | V <sub>OUT</sub> = 10 V p-p, Gain = 1                                                              |     |         |      |      |
|                                                         | f = 1 kHz                                                                                          |     | 0.00002 |      | %    |
|                                                         | f = 1 kHz                                                                                          |     | -134    |      | dB   |
|                                                         | f = 50 kHz                                                                                         |     | 0.00446 |      | %    |
|                                                         | f = 50 kHz                                                                                         |     | -87     |      | dB   |
| ELECTROMAGNETIC INTERFERENCE<br>REJECTION RATIO (EMIRR) | $EMIRR = 20 \times log_{10}(\Delta V_{IN}/\Delta V_{OS}), \ \Delta V_{IN} = 200 \ mV \ p\text{-}p$ |     |         |      |      |
|                                                         | f = 1000 MHz                                                                                       |     | 71      |      | dB   |
|                                                         | f = 2400 MHz                                                                                       |     | 81      |      | dB   |

#### **ABSOLUTE MAXIMUM RATINGS**

#### Table 2. Absolute Maximum Ratings

| Parameter                                  | Rating          |  |
|--------------------------------------------|-----------------|--|
| V <sub>SY</sub> ((V+) - (V-))              | -0.3 V to +45 V |  |
| Input V <sub>CM</sub>                      |                 |  |
| (+IN A, -IN A, +IN B, -IN B) - (V-)        | -0.3 V to +45 V |  |
| (+IN A, -IN A, +IN B, -IN B) - (V+)        | +0.3 V to -45 V |  |
| Differential Input Voltage                 |                 |  |
| (+IN A) - (-IN A), (+IN B) - (-IN B)       | ±45 V           |  |
| Input Current                              | ±10 mA          |  |
| Output Short-Circuit Duration <sup>1</sup> | Continuous      |  |
| Temperature Range                          |                 |  |
| Storage                                    | -65°C to +150°C |  |
| Operating                                  | -40°C to +125°C |  |
| TJ                                         | 150°C           |  |
| Lead (soldering, 10 seconds)               | 300°C           |  |
| Т <sub>С</sub>                             | 260°C           |  |

<sup>1</sup> A heatsink may be required to keep the T<sub>J</sub> below the absolute maximum rating when the output is shorted indefinitely.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure.

 $\theta_{JC}$  is the junction-to-case thermal resistance.

| Table 3. Thermal Resistance |
|-----------------------------|
|-----------------------------|

| Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | Unit |
|--------------|---------------|-----------------|------|
| R-8          | 108.5         | 34.12           | °C/W |
| RM-8         | 141.24        | 51.87           | °C/W |

#### **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD-protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001-2017.

Field induced charged-device model (FICDM) per ANSI/ESDA/JE-DEC JS-002-2018.

#### ESD Ratings for ADA4511-2

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| HBM       | ±1000                   | 1C    |
| FICDM     | ±400                    | C1    |

#### ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



#### Figure 2. ADA4511-2 8-Lead SOIC\_N and 8-Lead MSOP Pin Configuration

#### Table 5. Pin Function Descriptions, 8-Lead SOIC\_N and 8-Lead MSOP

| Pin Number | Mnemonic | Description                    |
|------------|----------|--------------------------------|
| 1          | OUT A    | Output, Channel A.             |
| 2          | -IN A    | Inverting Input, Channel A.    |
| 3          | +IN A    | Noninverting Input, Channel A. |
| 4          | V-       | Negative Supply Voltage.       |
| 5          | +IN B    | Noninverting Input, Channel B. |
| 6          | -IN B    | Inverting Input, Channel B.    |
| 7          | OUT B    | Output, Channel B.             |
| 8          | V+       | Positive Supply Voltage.       |

V+ = +20 V, V- = -20 V, V<sub>CM</sub> = 0 V, R<sub>L</sub> = 10 k $\Omega$  to midsupply, T<sub>A</sub> = 25°C, unless otherwise noted.



Figure 5. V<sub>OS</sub> Distribution at 125°C, SOIC\_N



Figure 6. TCV<sub>OS</sub> Distribution from -40°C to +125°C



Figure 7. V<sub>OS</sub> Distribution at -40°C, MSOP



Figure 8. V<sub>OS</sub> Distribution at 125°C, MSOP











Figure 11. V<sub>OS</sub> vs. V<sub>CM</sub>



Figure 12. V<sub>OS</sub> vs. Temperature, MSOP



Figure 13. Vos vs. Vsy



Figure 14.  $V_{OS}$  vs.  $V_{CM}$ , High  $V_{CM}$  Operation















Figure 18. I<sub>OS</sub> Distribution at 25°C







Figure 20. I<sub>OS</sub> Distribution at 85°C











Figure 23. I<sub>B</sub> vs. V<sub>CM</sub>



Figure 24. I<sub>B</sub> vs. Temperature, MSOP



Figure 25. IB vs. VCM, Four Temperatures, MSOP



Figure 26. EMIRR IN+ vs. Frequency (P<sub>RF</sub> = RF Power)















Figure 30.  $V_{DROPOUT}$  ( $V_{OUT}$  – (V–)) vs.  $I_{OUT}$  Sink



Figure 31. Vos vs. Vout



Figure 32. Z<sub>0</sub> vs. Frequency



Figure 33. Open-Loop Gain and Phase vs. Frequency



Figure 34. Gain Bandwidth Product vs. Temperature



Figure 35. PSRR vs. Frequency



Figure 36. Closed-Loop Gain vs. Frequency



Figure 37. Gain Bandwidth Product vs. Total Supply Voltage



Figure 38. PSRR vs. Temperature







Figure 40. Channel Separation vs. Frequency



Figure 41. THD Ratio vs. Output Amplitude



Figure 42. CMRR vs. Temperature



Figure 43. Maximum Undistorted Output Swing vs. Frequency



Figure 44. THD Plus Noise (THD + N) Ratio vs. Output Amplitude



Figure 45. THD Ratio vs. Frequency



Figure 46. THD Ratio vs. Source Resistance







Figure 48. THD + N vs. Frequency



Figure 49. Short-Circuit Output Current vs. Temperature



Figure 50. Negative Step Settling Time to 0.01%, Vout = 5 V



Figure 51. Positive Step Settling Time to 0.001%, V<sub>OUT</sub> = 5 V











Figure 54. Negative Step Settling Time to 0.001%, V<sub>OUT</sub> = 5 V



Figure 55. Negative Step Settling Time to 0.01%, V<sub>OUT</sub> = 10 V



Figure 56. Negative Step Settling Time to 0.001%,  $V_{OUT}$  = 10 V







Figure 58. Small Signal Transient Response, G = 1 V/V



Figure 59. Overshoot vs. Capacitance Load, G = 1 V/V



Figure 60. Negative Overload Recovery



Figure 61. Small Signal Transient Response, G = -1 V/V



Figure 62. Overshoot vs. Capacitance Load, G = -1 V/V



Figure 63. Large Signal Transient Response, G = 1 V/V







Figure 65. Input Voltage Noise Spectral Density vs. Frequency











Figure 68. Current Noise Spectral Density vs. Frequency







Figure 70. Is per Amplifier vs. Supply Voltage at Various Temperatures



Figure 71. DC Open-Loop Gain vs. Temperature



Figure 72. No Phase Reversal



Figure 73. I<sub>S</sub> per Amplifier vs. Temperature for Various Supplies



Figure 74. DC Open-Loop Gain vs. RL

#### THEORY OF OPERATION



Figure 75. Simplified Schematic

The ADA4511-2 is a dual-channel, low-power, rail-to-rail input and output, precision complementary metal-oxide semiconductor (CMOS) op amp that operates over a wide supply voltage range of 6 V to 40 V.

#### **INPUT AND GAIN STAGES**

Figure 75 shows the simplified circuit diagram for the ADA4511-2. The input architecture provides high-impedance, rail-to-rail differential and common-mode input swing, low noise, low-input bias current, and low-offset voltage.

An integrated EMI filter increases the signal robustness and helps prevent EMI signals from coupling into the amplifier. Depending on the input common-mode voltage, either the negative channel metal-oxide semiconductor (NMOS) or the positive channel metaloxide semiconductor (PMOS) input stage can be active at any time. The low-offset voltage and low-offset voltage drift specifications are possible by trimming both the NMOS and PMOS input stages.

The ADA4511-2 includes circuitry that extends the linear input range, which provides higher slew rates than a traditional input differential pair and improves the THD. The wide gain bandwidth product of 10.4 MHz is achieved through internal Miller compensation.

#### OUTPUT STAGE

The output of the ADA4511-2 swings rail-to-rail to within 100 mV of either supply rail. A capacitive load compensation block senses the load capacitor and adds additional phase margin, if required, to drive a large capacitor (at least 1 nF) and maintain amplifier stability.

#### **EMI REJECTION**

High-frequency EMI is a threat to precision amplifier performance in an intended application. Op amps must accurately amplify input signals despite low signal strength and long transmission lines. All op amp pins are susceptible to EMI signals. These high-frequency signals are coupled into an op amp by various means, such as conduction, near-field radiation, or far-field radiation. For example, wires and PCB traces act as antennas to pick up high-frequency EMI signals.

Op amps do not amplify EMI or RF signals due to the relatively low bandwidth of the amplifier. However, due to the nonlinearities of the input devices, op amps can rectify these out-of-band signals, which then appear as a DC offset at the output.

The ADA4511-2 is designed with integrated EMI filters at the input stage of the op amp. The EMIRR describes the ability of the ADA4511-2 to perform as intended in the presence of electromagnetic energy. The EMIRR is specified for the noninverting pin in Electrical Specifications. A mathematical method of measuring EMIRR is defined as follows:

 $EMIRR = 20 \log \times \left( \Delta V_{\rm IN} PEAK / \Delta V_{OS} \right)$ (1)

The EMIRR performance of the ADA4511-2 is shown in Figure 26.

#### **NO PHASE INVERSION**

The ADA4511-2 does not suffer from output voltage phase reversal that occurs in some op amps when the specified input  $V_{CM}$  range is exceeded. Output voltage phase reversal causes the output voltage to swing to the opposite rail until the input comes back within the common-mode range. Typically, the inputs of conventional op amps fail to reach or exceed the common-mode limit toward the negative range. Phase-reversal is most often associated with junction field effect transistor (JFET) and/or bipolar field effect transistor (BiFET) amplifiers, but some bipolar single-supply amplifiers are also susceptible phase-reversal. The ADA4511-2 guarantees no phase inversion beyond the entire specified input  $V_{CM}$  range all the way to the absolute maximum input voltage limit.

#### **THEORY OF OPERATION**

#### CAPACITIVE LOAD DRIVE CAPABILITY

The ADA4511-2 is stable with any capacitive load up to 1 nF. This is accomplished by dynamically sensing the load-induced output pole and adjusting the compensation at the internal gain node of the amplifier. As the capacitive load increases, the bandwidth decreases. The phase margin may increase or decrease with different capacitive loads, so there may be overshoot in the transient response for some capacitive loads (see Figure 59 and Figure 62). Coaxial cable less than 1 nF can be driven directly, but, for best pulse fidelity, the cable must be properly terminated by placing a resistor of a value equal to the characteristic impedance of the cable (for example 50  $\Omega$ ) in series with the output. The other end of the cable must be terminated with the same value resistor to ground.

Figure 59 and Figure 62 show the overshoot of the ADA4511-2 with various capacitive loads in unity gain and gain of -1 configurations. To further improve the capacitive load drive of the ADA4511-2, an isolation resistor ( $R_{ISO}$ ) may be used in series with the output to significantly reduce the overshoot and ringing to stabilize the amplifier.

Table 6. Capacitive Load Drive at Various R<sub>ISO</sub>

| Capacitive Load               |     | 100 pF |        |     | 1000 pF | 1      |
|-------------------------------|-----|--------|--------|-----|---------|--------|
| R <sub>ISO</sub>              | 0Ω  | 24.9 Ω | 49.9 Ω | 0Ω  | 24.9 Ω  | 49.9 Ω |
| Positive Overshoot<br>Percent | 42% | 38%    | 35%    | 68% | 32%     | 18%    |
| Negative Overshoot<br>Percent | 43% | 38%    | 30%    | 71% | 29%     | 19%    |

# MUX-COMPATIBLE DATA ACQUISITION SYSTEM

Data acquisition in multichannel systems can be accomplished by multiplexing as shown in Figure 76. This technique is very popular in instrumentation, industrial process control, and automated test equipment (ATE), because it reduces the number of components needed to sense multiple sensors, which saves significant power, size, and cost.



Figure 76. Multiplexed Data Acquisition System

One risk in designing this system is the possibility of exposing the buffer amplifier to a large differential voltage due to the fast switching from a large positive voltage to a large negative voltage by the mux. If the buffer amplifier is not chosen properly, it may experience a large inrush current that can degrade the performance of the system or, worse, permanently damage the part.

The ADA4511-2 solves this problem using a robust mux-compatible architecture that can tolerate large differential voltages up to the supply rails without the use of differential back-to-back diodes. This significantly reduces inrush current, improves settling and distortion performance without experiencing any input loading effect compared to classic op amps with back-to-back diodes, as shown in Figure 77.



Figure 77. ADA4511-2 Inrush Current Reduction

#### **Design Example**

The circuit shown in Figure 78 is a classic multichannel data acquisition signal chain consisting of a mux, amplifiers, and an analog-to-digital converter (ADC). The architecture allows fast sampling of multiple channels using a single ADC, which provides low cost and excellent channel-to-channel matching. Channel-to-chan-

#### analog.com

nel switching speed is limited by the settling time of the various components following the mux in the signal chain, because the mux can present a full-scale step  $V_{OUT}$  to the downstream amplifier and the ADC. The components in this circuit have been specifically chosen to minimize settling time and maximize channel-to-channel switching speed.



Figure 78. 16-bit, 8-Channel, Single-Ended to Differential, Multiplexed Data Acquisition System

This circuit operates in continuous switching mode. The multiplexer ADG5408 switches continuously with a switching rate that is in sync with the ADC conversion cycle. The signal is buffered by the ADA4511-2 and drives to the AD8475, which attenuates, level shifts, and converts the signal from single-ended to a differential output. An RC filter is used at the input of the ADC to minimize out-of-band noise and attenuate the kickback from the switched capacitor at the ADC input.

To calculate the settling time, the circuit can be divided into parts shown in Figure 79.



Figure 79. Block Diagram for Settling Time Analysis

The entire settling time is then approximated as the root-sumsquare (RSS) of the settling time of each stage.



Figure 80. Error (LSB) vs. Switching Rate, 8-Channel 10 V Step

Figure 80 shows the error in least significant bit (LSB) vs. switching rate for an 8-channel 10 V step mux data acquisition system. An LSB error <1 is achieved up to 570 kHz switching rate.

#### TRANSIMPEDANCE AMPLIFIER

The ADA4511-2 is an excellent choice for low-noise transimpedance amplifier (TIA) applications. The low voltage and current noise of the ADA4511-2 maximize signal-to-noise ratio (SNR), and the low  $V_{OS}$  and  $I_B$  of the ADA4511-2 minimize the DC error at the amplifier output.

Common applications for current-to-voltage conversion include photodiode circuits where the amplifier converts a current emitted by a diode placed at the negative input terminal into an output voltage. Some photodiode applications include fiber optic controls, motion sensors, and barcode readers. The circuit shown in Figure 81 shows one channel of the ADA4511-2 as a current-to-voltage converter with an electrical model of a photodiode.



Figure 81. Equivalent TIA Circuit

Photodiodes operate in either photovoltaic mode (zero bias) or photoconductive mode (with an applied reverse-bias across the diode). Mode selection depends on the speed and dark current requirements of the application and the choice of photodiode. In photovoltaic mode, the dark current is at a minimum and is preferred for low-frequency and/or low-light level applications (that is, PN photodiodes). Photoconductive mode is better for applications that require faster and linear responses (that is, PIN photodiodes); however, the trade-offs include increases in dark and noise currents.

The following transfer function describes the transimpedance gain of Figure 81:

$$V_{OUT} = \frac{I_D R_F}{1 + s C_F R_F} \tag{2}$$

where:

 $V_{OUT}$  is the required output DC voltage of the op amp.

 $I_D$  is the output current of the photodiode.

 $R_F$  is the feedback resistor.

 $C_F$  is the feedback capacitor.

The parallel combination of  $R_F$  and  $C_F$  sets the signal bandwidth.

s is the complex frequency variable j $\omega$ .

j is the imaginary unit.

 $\boldsymbol{\omega}$  is the angular frequency.

Set R<sub>F</sub> such that the maximum attainable V<sub>OUT</sub> corresponds to the maximum diode I<sub>OUT</sub>. Because signal levels increase directly with R<sub>F</sub>, while the noise due to R<sub>F</sub> increases with the square root of the resistor value, which employs the full output swing maximizes the SNR.

It is important to distinguish between the transimpedance gain and the loop gain, because the loop gain characteristics determine the net circuit stability. The closed-loop transfer function takes the form shown in the following equation:

$$\frac{V_{OUT}}{V_{IN}} = \frac{A}{1+A\beta} \tag{3}$$

where:

A is the open loop gain of the amplifier.  $\beta$  is the feedback network.  $A\beta$  is the loop gain.

In this application,  $\beta$  is given by the following:

$$\beta = \left(\frac{R_{SH}}{R_{SH} + R_F}\right) \frac{1 + sR_FC_F}{1 + s(R_F \parallel R_{SH})(C_{IN} + C_F)} \tag{4}$$

where:

R<sub>SH</sub> is the diode shunt resistance.

 $C_{IN}^{o}$  is the total input capacitance consisting of the sum of the diode shunt capacitance ( $C_{PD}$ ), the input capacitance of the amplifier ( $C_{DM} + C_{CM}$ ), and the external stray capacitance.

 $C_{IN}$ ,  $R_F$ ,  $C_F$ , and  $R_{SH}$  produce a zero in the 1/ $\beta$  transfer function. The zero frequency ( $f_Z$ ) is as in the equation that follows:

$$f_Z = \frac{1}{2\pi (R_F \parallel R_{SH})(C_{IN} + C_F)}$$
(5)

Because the photodiode shunt resistance  $R_{SH} >> R_F$ , the circuit behavior is not impacted by the effect of the junction resistance, and  $f_Z$  simplifies to the following:

$$f_Z = \frac{1}{2\pi R_F (C_{IN} + C_F)} \tag{6}$$

Figure 82 shows the TIA 1/ $\beta$  curve superimposed upon the open loop gain of the amplifier. For the system to be stable, the 1/ $\beta$  curve must have a slope of less than 20 dB/decade when it intersects with the open loop response. In Figure 82 the dotted line shows an uncompensated 1/ $\beta$  response (C<sub>F</sub> = 0 pF) intersecting with the open loop gain at the frequency (f<sub>X</sub>) with a slope of 20 dB/decade which indicates an unstable condition.



Figure 82. Generalized TIA 1/β and Transfer Function

The instability caused by  $C_{IN}$  can be compensated by adding  $C_F$  to introduce a pole at a frequency equal to or lower than  $f_X$ . The pole frequency is as follows:

$$f_P = \frac{1}{2\pi R_F C_F} \tag{7}$$

Setting the pole at the  $f_X$  frequency maximizes the signal bandwidth with a 45° phase margin but is marginal for stability, as indicated by the dashed line. Because  $f_X$  is the geometric mean of  $f_Z$  and the gain bandwidth product frequency ( $f_{GBP}$ ) of the amplifier, calculate  $f_X$  by the following equation:

$$f_X = \sqrt{f_Z f_{GBP}} \tag{8}$$

Substituting Equation 6 and Equation 7 into Equation 8, the  $C_F$  value that produces  $f_X$  follows:

$$C_F = \frac{1 + \sqrt{1 + 8\pi R_F C_{IN} f_{GBP}}}{4\pi R_F f_{GBP}}$$
(9)

If  $8\pi \times R_F \times C_{IN} \times f_{GBP} >> 1$ , Equation 9 simplifies to the following:

$$C_F = \sqrt{\frac{C_{IN}}{2\pi R_F f_{GBP}}} \tag{10}$$

Adding  $C_F$  also sets the signal bandwidth at  $f_P$ . Substitute Equation 10 into Equation 7 and rearrange the equation for the signal bandwidth in terms of  $f_{GBP}$ ,  $R_F$ , and  $C_{IN}$  as follows:

$$f_P = \sqrt{\frac{f_{GBP}}{2\pi R_F C_{IN}}} \tag{11}$$

Note that the attainable signal bandwidth is a function of the time constant  $R_F C_{\text{IN}}$  and the  $f_{\text{GBP}}$  of the amplifier. To maximize the signal bandwidth, choose an op amp with high bandwidth and low input

capacitance, and operate the photodiode in reverse bias to reduce its junction capacitance.

#### **Design Example**

As a design example, Figure 83 shows one channel of the ADA4511-2 configured as a TIA amplifier in a photodiode preamp application. Assuming the photodiode has a C<sub>D</sub> of 5 pF, an I<sub>D</sub> of 2  $\mu$ A, and the required full-scale V<sub>OUT</sub> is 100 mV, R<sub>F</sub> is 49.9 kΩ according to Equation 2.



Figure 83. Single-Supply TIA Circuit Using the ADA4511-2

The ADA4511-2 input capacitance ( $C_{CM} + C_{DM}$ ) is 22 pF, so the total input capacitance ( $C_{IN}$ ) is 27 pF. By substituting  $C_{IN}$  = 27 pF,  $R_F$  = 49.9 k $\Omega$ , and  $f_{GBP}$  = 10 MHz into Equation 9 and Equation 11, the resulting  $C_F$  value and the -3 dB signal bandwidth ( $f_P$ ) are 3.1 pF and 1.1 MHz, respectively.

Figure 84 and Figure 85 show the compensations of the TIA circuit. The system has a bandwidth of 1.1 MHz when it is maximized for a signal bandwidth with  $C_F = 3.1$  pF. Increasing  $C_F$  to 5.5 pF reduces the bandwidth to 579 kHz. However, increasing the  $C_F$  greatly reduces the overshoot (see Figure 86). In practice, an optimum  $C_F$  value is determined experimentally by varying it slightly to optimize the output pulse response.

Use the Analog Devices Analog Photodiode Wizard to design a transimpedance amplifier circuit to interface with a photodiode.



Figure 84. Compensating the TIA,  $C_F = 3.1 \text{ pF}$ 



Figure 85. Compensating the TIA,  $C_F = 5.5 \, pF$ 



Figure 86. Pulse Response for Various C<sub>F</sub>

ACTIVE FILTER



Figure 87. 4-Pole Low-Pass Filter with -3 dB Bandwidth of 10 kHz

Active filters are used to separate signals, passing signals of interest and attenuating signals at unwanted frequencies. For example, low-pass filters are often used as antialiasing filters in data acquisition systems or as noise filters to limit high-frequency noise.

The high-input impedance, high bandwidth, low-input bias current, and DC precision make the ADA4511-2 a good fit for active filter applications. Figure 87 shows the ADA4511-2 in a 4-pole Sallen-Key Butterworth low-pass filter configuration. The 4-pole low-pass filter has two complex conjugate pole pairs and is implemented by cascading two 2-pole low-pass filters. Section A and B are configured as 2-pole low-pass filters in unity gain. Table 7 shows the quality factor (Q) requirement and pole position associated with each stage of the Butterworth filter. For pole locations on the s plane and Q requirements for filters of a different order, refer to the *Chapter 8, Analog Filters*, in the Linear Circuit Design Handbook, available at www.analog.com/AnalogDialogue.

|  | Table 7. | Q Requiremen | ts and Pole | Positions |
|--|----------|--------------|-------------|-----------|
|--|----------|--------------|-------------|-----------|

| Section | Poles             | Q      |  |
|---------|-------------------|--------|--|
| A       | -0.9239 ± j0.3827 | 0.5412 |  |
| В       | -0.3827 ± j0.9239 | 1.3065 |  |

The Sallen-Key topology is widely used due to its simple design with few circuit elements. This topology provides the user the flexibility of implementing either a low-pass or a high-pass filter by simply interchanging the resistors and capacitors. The ADA4511-2 is configured in unity gain with a corner frequency at 10 kHz. An active filter requires an op amp with a unity-gain bandwidth that is at least 100 times greater than the product of the corner frequency ( $f_c$ ) and the Q. The resistors and capacitors are also important in determining the performance over manufacturing tolerances, time, and temperature. At least 1% or better tolerance resistors and 5% or better tolerance capacitors are recommended.

Figure 88 shows the frequency response of the low-pass Sallen-Key filter, where:

V<sub>OUT1</sub> is the output of the first stage.

 $V_{\text{OUT2}}$  is the output of the second stage.

 $V_{OUT1}$  shows a 40 dB/decade roll-off and  $V_{OUT2}$  shows an 80 dB/ decade roll-off. The transition band becomes sharper as the order of the filter increases.



Figure 88. Low-Pass Filter: Gain vs. Frequency

#### FEEDBACK COMPONENTS

When feedback resistors are used to set up gain, care must be taken to ensure that the pole formed by the resistors and the parasitic capacitance at the inverting input does not degrade stability. If the pole formed is near the required crossover frequency of the amplifier, then it negatively impacts the stability.

In general, if the parasitic pole lies within the closed-loop bandwidth of the amplifier, add a capacitor in parallel with the  $R_F$  to introduce a zero that has a frequency close to the frequency of the pole to improve stability.

For a more detailed discussion, refer to the Analog Dialogue article: The Truth About Voltage Feedback Resistors.

#### **PRECISION BUFFER**

The overall precision of high-resolution systems with ADCs and digital-to-analog converters (DACs) depends on the accuracy, stability, and drive capability of the voltage reference of the system. Typically, the best performance requires a costly external reference, because on-chip references and buffers often have poor performance or insufficient drive.

With its low-noise specifications, the ADA4511-2 can be used to preserve the accuracy of the chosen reference for successive approximation register (SAR) ADC reference inputs. The Analog Dialogue article: Voltage Reference Design for Precision Successive-Approximation ADCs details several considerations and how to compute for noise from the reference circuit to ensure that ADC performance is not affected.

DAC outputs that drive real world sensors also depend on the accuracy of the reference voltage. The low V<sub>OS</sub>,  $\Delta V_{OS}/\Delta T$ , I<sub>B</sub>, e<sub>n</sub> p-p, and very high linearity, in combination with the fast settling time and slew rate, make the ADA4511-2 an ideal fit for an output DAC buffer.

#### **RECOMMENDED POWER SOLUTION**

Analog Devices, Inc., has a wide range of power management products that meet the requirements of most high performance signal chains. For a dual-supply application, the ADA4511-2 may need as high as ±20 V supply. Low dropout (LDO) linear regulators such as the LT3042 for the positive supply and the LT3093 for the negative supply help improve the PSRR at high frequency and generate a low-noise power rail. In addition, if a negative supply is not available, the ADP5070 can generate the negative supply from a positive supply. Table 8 shows the list of the recommended power management devices for the ADA4511-2.

| Product | Description                                                                    |
|---------|--------------------------------------------------------------------------------|
| ADP5070 | DC-to-DC switching regulator with independent<br>positive and negative outputs |
| LT3032  | Dual 150 mA positive/negative low-noise LDO linear regulator                   |
| LT3093  | -20 V, 200 mA, ultra-low noise, ultra-high PSRR negative linear regulator      |
| LT3042  | 20 V, 200 mA, ultra-low noise, ultra-high PSRR RF linear regulator             |

It is recommended to use a low ESR, 0.1  $\mu F$  bypass capacitor close to each of the power supply pins of the ADA4511-2 and ground to reduce errors coupling in from the power supplies. For noisy power supplies, place an additional 10  $\mu F$  capacitor in parallel with the 0.1  $\mu F$  for better performance.

#### LAYOUT GUIDELINES

The ADA4511-2 has extremely high impedance inputs. Shunt impedances from leakage resistance and parasitic capacitance in the PCB layout can severely degrade the performance of the low bias input. Protect against parasitic leakage currents by using guarding techniques to reduce the voltage gradient seen by the input node. Physically, a guard is a low impedance conductor that surrounds a high impedance node and is driven to the voltage of that node. It serves to buffer leakage by diverting the leakage away from the sensitive node and into the low impedance guard. Remove the solder mask from the guard traces to guard against surface leakage due to contamination. Place any input resistors close to the ADA4511-2 inputs to avoid interaction with trace parasitics. If one of the channels is not in use, connect the input to a voltage that is within the linear range of the channel to avoid overdrive conditions that can interfere with other channels. Leave the output unconnected. Place decoupling capacitors, such as 0.1 µF, near the ADA4511-2. Larger capacitors, such as 10 µF, can be used farther away from the op amp.

#### **OUTLINE DIMENSIONS**



Updated: January 24, 2024

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                            | Packing Quantity | Package Option |
|--------------------|-------------------|------------------------------------------------|------------------|----------------|
| ADA4511-2ARZ       | -40°C to +125°C   | 8-Lead Standard Small Outline Package [SOIC_N] | Tube, 98         | R-8            |
| ADA4511-2ARZ-R7    | -40°C to +125°C   | 8-Lead Standard Small Outline Package [SOIC_N] | Reel, 1000       | R-8            |
| ADA4511-2ARZ-RL    | -40°C to +125°C   | 8-Lead Standard Small Outline Package [SOIC_N] | Reel, 2500       | R-8            |
| ADA4511-2ARMZ      | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]       | Tube, 50         | RM-8           |
| ADA4511-2ARMZ-R7   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]       | Reel, 1000       | RM-8           |
| ADA4511-2ARMZ-RL   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]       | Reel, 3000       | RM-8           |

<sup>1</sup> Z = RoHS Compliant Part.

#### **OUTLINE DIMENSIONS**

#### **EVALUATION BOARDS**

| Model <sup>1</sup> | Description                                                         |
|--------------------|---------------------------------------------------------------------|
| EVAL-ADA4511-2ARZ  | Evaluation Board for 8-Lead Standard Small Outline Package [SOIC_N] |
| EVAL-ADA4511-2ARMZ | Evaluation Board for 8-Lead Mini Small Outline Package [MSOP]       |

<sup>1</sup> Z = RoHS Compliant Part.



## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADA4511-2ARZ-R7 EVAL-ADA4511-2ARZ ADA4511-2ARZ ADA4511-2ARZ-RL EVAL-ADA4511-2ARMZ