



Click here to ask an associate for production status of specific part numbers.

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### **General Description**

The MAX22444–MAX22446 are reinforced, fast, lowpower 4-channel digital galvanic isolators using Maxim's proprietary process technology. These devices transfer digital signals between circuits with different power domains, using as little as 0.74mW per channel at 1Mbps (1.8V supply). All of the devices in the family feature reinforced isolation for a withstand voltage rating of 5kV<sub>RMS</sub> for 60 seconds.

The MAX22444–MAX22446 family offers all possible unidirectional channel configurations to accommodate any 4-channel design, including SPI, RS-485, and digital I/O applications. Output enable for the A side of the MAX22445R/S/U/V is active-low, making them ideal for isolating a port on a shared SPI bus since the CS signal can directly enable the MISO signal on the isolator. All other output enables in the MAX22444-MAX22446 family are the traditional active-high.

All channels on the MAX22444–MAX22446M/N are always enabled, however, the default state of the outputs of these devices is selectable.

Devices are available with a maximum data rate of either 25Mbps or 200Mbps, and with outputs that are either default-high or default-low. The default is the state the output assumes when the input is either not powered or is opencircuit. See the <u>Ordering Information</u> and <u>Product Selector</u> <u>Guide</u> for suffixes associated with each option. Independent 1.71V to 5.5V supplies on each side of the isolator also make the devices suitable for use as level translators.

All of the devices in the MAX22444–MAX22446 family are available in a 16-pin wide-body SOIC package with 8mm of creepage and clearance. The package material has a minimum comparative tracking index (CTI) of 400, which gives it a group II rating in creepage tables. All devices are rated for operation at ambient temperatures of -40°C to +125°C.

#### **Benefits and Features**

- Reinforced Galvanic Isolation for Fast Digital Signals
  - Up to 200Mbps Maximum Data Rate
  - Withstands 5kV\_{RMS} for 60s (V\_{ISO})
  - Continuously Withstands 1500V\_{RMS} (V\_{IOWM})
  - Withstands ±12.8kV Surge Between GNDA and GNDB with 1.2/50µs waveform
  - High CMTI (50kV/µs, Typical)
- Low Power Consumption
  - 0.74mW per Channel at 1Mbps with V<sub>DD</sub> = 1.8V
  - 1.4mW per Channel at 1Mbps with  $V_{DD}$  = 3.3V
  - 3.2mW per Channel at 100Mbps with V<sub>DD</sub> = 1.8V
- Options to Support a Broad Range of Applications
  - 2 Maximum Data Rates (200Mbps, 25Mbps)
  - 3 Direction Configurations
  - · Active-High or Active-Low Enable Inputs
  - 2 Fixed Output Default States (High/Low) or Pin-Selectable (M/N Versions)

#### Applications

- Isolated SPI Interface
- Fieldbus Communications for Industrial Automation
- Isolated RS-485/RS-422, CAN
- Battery Management
- Medical Systems

### **Safety Regulatory Approvals**

- UL According to UL1577
- cUL According to CSA Bulletin 5A
- VDE 0884-11 Reinforced Isolation

<u>Ordering Information</u> and <u>Product Selector Guide</u> appear at end of data sheet.

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### **Absolute Maximum Ratings**

| V <sub>DDA</sub> to GNDA0.3V to +6V                     |
|---------------------------------------------------------|
| V <sub>DDB</sub> to GNDB0.3V to +6V                     |
| IN_ on Side A, ENA, ENA, DEFA to GNDA0.3V to +6V        |
| IN_ on Side B, ENB, DEFB to GNDB0.3V to +6V             |
| OUT_ on Side A to GNDA0.3V to (V <sub>DDA</sub> + 0.3V) |
| OUT_ on Side B to GNDB0.3V to (V <sub>DDB</sub> + 0.3V) |
| Short-Circuit Continuous Current                        |
| OUT_ on Side A to GNDA,                                 |
| OUT_ on Side B to GNDB±30mA                             |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |
|-------------------------------------------------------|
| Wide SOIC (derate 14.1mW/°C above +70°C)1126.8mW      |
| Operating Temperature Range40°C to +125°C             |
| Maximum Junction Temperature+150°C                    |
| Storage Temperature Range60°C to +150°C               |
| Lead Temperature (soldering, 10s)+300°C               |
| Soldering Temperature (reflow)+260°C                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Information

| PACKAGE TYPE: 16 Wide SOIC            |                |
|---------------------------------------|----------------|
| Package Code                          | W16MS+12       |
| Outline Number                        | 21-0042        |
| Land Pattern Number                   | <u>90-0107</u> |
| THERMAL RESISTANCE, FOUR-LAYER BOARD  |                |
| Junction to Ambient ( $\theta_{JA}$ ) | 71°C/W         |
| Junction to Case (θ <sub>JC</sub> )   | 24°C/W         |

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

### **DC Electrical Characteristics**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15p\text{F}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.}) (Notes 1, 3)$ 

| PARAMETER                                    | SYMBOL                 | CONDITIONS              | MIN  | TYP | MAX  | UNITS |
|----------------------------------------------|------------------------|-------------------------|------|-----|------|-------|
| POWER SUPPLY                                 |                        |                         |      |     |      |       |
| Supply Voltage                               | V <sub>DDA</sub>       | Relative to GNDA        | 1.71 |     | 5.5  | - V   |
|                                              | V <sub>DDB</sub>       | Relative to GNDB        | 1.71 |     | 5.5  |       |
| Undervoltage-Lockout<br>Threshold            | V <sub>UVLO</sub> _    | V <sub>DD</sub> _rising | 1.5  | 1.6 | 1.66 | V     |
| Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>UVLO_HYST</sub> |                         |      | 45  |      | mV    |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **DC Electrical Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Notes 1, 3)}$ 

| PARAMETER               | ETER SYMBOL CONDITIONS |                                                   | MIN                     | ТҮР | MAX  | UNITS |      |
|-------------------------|------------------------|---------------------------------------------------|-------------------------|-----|------|-------|------|
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 0.54 | 1.00  |      |
|                         |                        | 500kHz square                                     | V <sub>DDA</sub> = 3.3V |     | 0.53 | 0.97  | 7    |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 0.52 | 0.96  | _    |
|                         |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 0.50 | 0.68  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 1.67 | 2.50  |      |
| Side A Supply Current   |                        | 12.5MHz square                                    | V <sub>DDA</sub> = 3.3V |     | 1.64 | 2.43  |      |
| (MAX22444_)<br>(Note 2) | IDDA                   | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 1.62 | 2.41  | – mA |
| (                       |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 1.58 | 2.07  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 4.63 | 6.31  |      |
|                         |                        | 50MHz square                                      | V <sub>DDA</sub> = 3.3V |     | 4.53 | 6.17  |      |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 4.48 | 6.11  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 4.34 | 5.60  |      |
|                         |                        |                                                   | V <sub>DDB</sub> = 5V   |     | 1.19 | 2.06  |      |
|                         |                        | 500kHz square                                     | V <sub>DDB</sub> = 3.3V |     | 1.17 | 2.02  |      |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDB</sub> = 2.5V |     | 1.17 | 2.01  |      |
|                         |                        |                                                   | V <sub>DDB</sub> = 1.8V |     | 1.14 | 1.92  |      |
|                         |                        | IDDB 12.5MHz square<br>wave, C <sub>L</sub> = 0pF | V <sub>DDB</sub> = 5V   |     | 2.28 | 3.29  | mA   |
| Side B Supply Current   | I <sub>DDB</sub>       |                                                   | V <sub>DDB</sub> = 3.3V |     | 1.85 | 2.79  |      |
| (MAX22444_)<br>(Note 2) |                        |                                                   | V <sub>DDB</sub> = 2.5V |     | 1.68 | 2.58  |      |
| (1002)                  |                        |                                                   | V <sub>DDB</sub> = 1.8V |     | 1.51 | 2.33  |      |
|                         |                        |                                                   | V <sub>DDB</sub> = 5V   |     | 5.66 | 7.07  |      |
|                         |                        | 50MHz square                                      | V <sub>DDB</sub> = 3.3V |     | 3.98 | 5.16  |      |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDB</sub> = 2.5V |     | 3.28 | 4.34  |      |
|                         |                        |                                                   | V <sub>DDB</sub> = 1.8V |     | 2.69 | 3.59  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 0.70 | 1.26  |      |
|                         |                        | 500kHz square                                     | V <sub>DDA</sub> = 3.3V |     | 0.69 | 1.23  |      |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 0.68 | 1.22  | -    |
|                         |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 0.66 | 0.99  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 1.83 | 2.70  |      |
| Side A Supply Current   |                        | 12.5MHz square                                    | V <sub>DDA</sub> = 3.3V |     | 1.70 | 2.53  |      |
| (MAX22445_)<br>(Note 2) | IDDA                   | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 1.63 | 2.45  | — mA |
| ·/                      |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 1.56 | 2.14  |      |
|                         |                        |                                                   | V <sub>DDA</sub> = 5V   |     | 4.89 | 6.51  |      |
|                         |                        | 50MHz square                                      | V <sub>DDA</sub> = 3.3V |     | 4.39 | 5.93  | 1    |
|                         |                        | wave, C <sub>L</sub> = 0pF                        | V <sub>DDA</sub> = 2.5V |     | 4.18 | 5.67  | 1    |
|                         |                        |                                                   | V <sub>DDA</sub> = 1.8V |     | 3.93 | 5.11  | 1    |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **DC Electrical Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted}.) (Notes 1, 3)$ 

| PARAMETER                            | SYMBOL       | CON                                          | DITIONS                 | MIN | ТҮР  | MAX  | UNITS |
|--------------------------------------|--------------|----------------------------------------------|-------------------------|-----|------|------|-------|
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 1.03 | 1.80 |       |
|                                      |              | 500kHz square                                | V <sub>DDB</sub> = 3.3V |     | 1.01 | 1.76 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 1.01 | 1.75 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 1.8V |     | 0.98 | 1.61 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 2.13 | 3.09 |       |
| Side B Supply Current<br>(MAX22445_) |              | 12.5MHz square                               | V <sub>DDB</sub> = 3.3V |     | 1.80 | 2.70 | mA    |
| (Note 2)                             | IDDB         | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 1.66 | 2.54 | IIIA  |
|                                      |              |                                              | V <sub>DDB</sub> = 1.8V |     | 1.53 | 2.27 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 5.41 | 6.88 |       |
|                                      |              | 50MHz square                                 | V <sub>DDB</sub> = 3.3V |     | 4.11 | 5.41 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 3.58 | 4.78 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 1.8V |     | 3.11 | 4.11 |       |
|                                      |              |                                              | V <sub>DDA</sub> = 5V   |     | 0.87 | 1.53 |       |
|                                      |              | 500kHz square                                | V <sub>DDA</sub> = 3.3V |     | 0.85 | 1.49 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDA</sub> = 2.5V |     | 0.84 | 1.49 | mA    |
|                                      |              |                                              | V <sub>DDA</sub> = 1.8V |     | 0.82 | 1.30 |       |
|                                      |              |                                              | V <sub>DDA</sub> = 5V   |     | 1.98 | 2.89 |       |
| Side A Supply Current<br>(MAX22446)  |              | 12.5MHz square<br>wave, C <sub>L</sub> = 0pF | V <sub>DDA</sub> = 3.3V |     | 1.75 | 2.61 |       |
| (Note 2)                             |              |                                              | V <sub>DDA</sub> = 2.5V |     | 1.65 | 2.49 |       |
|                                      |              |                                              | V <sub>DDA</sub> = 1.8V |     | 1.55 | 2.20 |       |
|                                      |              |                                              | V <sub>DDA</sub> = 5V   |     | 5.15 | 6.69 |       |
|                                      |              | 50MHz square                                 | V <sub>DDA</sub> = 3.3V |     | 4.25 | 5.66 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDA</sub> = 2.5V |     | 3.88 | 5.22 |       |
|                                      |              |                                              | V <sub>DDA</sub> = 1.8V |     | 3.52 | 4.60 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 0.87 | 1.53 |       |
|                                      |              | 500kHz square                                | V <sub>DDB</sub> = 3.3V |     | 0.85 | 1.49 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 0.84 | 1.49 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 1.8V |     | 0.82 | 1.30 |       |
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 1.98 | 2.89 |       |
| Side B Supply Current                | 1            | 12.5MHz square                               | V <sub>DDB</sub> = 3.3V |     | 1.75 | 2.61 | mA    |
| (MAX22446_)<br>(Note 2)              | IDDB         | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 1.65 | 2.49 | - mA  |
| · /                                  |              |                                              | V <sub>DDB</sub> = 1.8V |     | 1.55 | 2.20 | 1     |
|                                      |              |                                              | V <sub>DDB</sub> = 5V   |     | 5.15 | 6.69 |       |
|                                      | 50MHz square | 50MHz square                                 | V <sub>DDB</sub> = 3.3V |     | 4.25 | 5.66 |       |
|                                      |              | wave, C <sub>L</sub> = 0pF                   | V <sub>DDB</sub> = 2.5V |     | 3.88 | 5.22 | 7     |
|                                      |              |                                              | V <sub>DDB</sub> = 1.8V |     | 3.52 | 4.60 | 7     |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **DC Electrical Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.)} \text{ (Notes 1, 3)}$ 

| PARAMETER                  | SYMBOL              | COI                         | MIN                               | TYP                         | MAX | UNITS |      |
|----------------------------|---------------------|-----------------------------|-----------------------------------|-----------------------------|-----|-------|------|
| LOGIC INTERFACE (IN_, EN_, | ENA, DEF_, OUT      | _)                          |                                   |                             |     |       | _    |
|                            |                     | EN , ENA, IN                | $2.25V \le V_{DD} \le 5.5V$       | 0.7 x<br>V <sub>DD</sub> _  |     |       |      |
|                            | Mar                 |                             | 1.71V ≤ V <sub>DD</sub> _ < 2.25V | 0.75 x<br>V <sub>DD</sub> _ |     |       |      |
| Input High Voltage         | V <sub>IH</sub>     | DEF_ (Note 2)               | $2.25V \le V_{DD} \le 5.5V$       | 0.7 x<br>V <sub>DD</sub> _  |     |       | V    |
|                            |                     | DEF_ (Note 2)               | $1.71V \le V_{DD} \le 2.25V$      | 0.75 x<br>V <sub>DD</sub> _ |     |       |      |
| Input Low Voltage          |                     | EN_, ENA, IN_               | $2.25V \le V_{DD} \le 5.5V$       |                             |     | 0.8   |      |
|                            | VIL                 |                             | $1.71V \le V_{DD} \le 2.25V$      |                             |     | 0.7   | V    |
|                            | VIL                 | DEF_ (Note 2)               | $2.25V \le V_{DD} \le 5.5V$       |                             |     | 0.8   | V    |
|                            |                     |                             | $1.71V \le V_{DD} \le 2.25V$      |                             |     | 0.7   |      |
| Input Hysteresis           | V <sub>HYS</sub>    | EN_, ENA,                   | MAX2244_B/E/M/R/U                 |                             | 410 |       | mV   |
|                            | *HYS                | DEF_, IN_                   | MAX2244_C/F/N/S/V                 |                             | 80  |       |      |
| IN Input Pullup Current    | le                  | MAX2244_B/C/R/S             |                                   | -10                         | -5  | -1.5  | - μΑ |
|                            | I <sub>PU</sub>     | MAX2244_M/N,                | DEFA = DEFB = high                | -10                         | -5  | -1.5  | μ    |
| IN_ Input Pulldown Current | I <sub>PD</sub>     | MAX2244_E/F/U               | J/V                               | 1.5                         | 5   | 10    | μΑ   |
|                            | UP                  | MAX2244_M/N,                | DEFA = DEFB = low                 | 1.5                         | 5   | 10    | μΛ   |
| IN_ Input Capacitance      | C <sub>IN</sub>     | f <sub>SW</sub> = 1MHz      |                                   |                             | 2   |       | pF   |
| ENA Pullup Current         | I <sub>PU_ENA</sub> | MAX2244_B/C/E               | E/F                               | -10                         | -5  | -1.5  | μA   |
| ENB Pullup Current         | I <sub>PU_ENB</sub> | MAX2244_B/C/E               | E/F/R/S/U/V                       | -10                         | -5  | -1.5  | μA   |
| ENA Pulldown Current       | I <sub>PD_EN</sub>  | MAX22445R/S/U               | J/V                               | 1.5                         | 5   | 10    | μA   |
| DEF_Pullup Current         | I <sub>PU_DEF</sub> | MAX2244_M/N                 |                                   | -10                         | -5  | -1.5  | μA   |
| OUT_ Output Voltage High   | V <sub>OH</sub>     | I <sub>OUT</sub> _= -4mA sc | ource                             | V <sub>DD</sub> _<br>- 0.4  |     |       | V    |
| OUT_ Output Voltage Low    | V <sub>OL</sub>     | I <sub>OUT</sub> = 4mA sin  | k                                 |                             |     | 0.4   | V    |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## Dynamic Characteristics MAX2244\_C/F/N/S/V

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted}.) (Notes 2, 4)$ 

| PARAMETER                              | SYMBOL             | C                                        | ONDITIONS                           | MIN | TYP  | MAX  | UNITS                               |                                 |  |     |     |
|----------------------------------------|--------------------|------------------------------------------|-------------------------------------|-----|------|------|-------------------------------------|---------------------------------|--|-----|-----|
| Common-Mode Transient<br>Immunity      | CMTI               | IN_ = GND_ o                             | or V <sub>DD_</sub> (Note 5)        |     | 50   |      | kV/µs                               |                                 |  |     |     |
|                                        |                    | 2.25V ≤ V <sub>DD</sub>                  | ≤ 5.5V                              | 200 |      |      | N.4                                 |                                 |  |     |     |
| Maximum Data Rate                      | DR <sub>MAX</sub>  | 1.71V ≤ V <sub>DD</sub>                  | < 2.25V                             | 150 |      |      | Mbps                                |                                 |  |     |     |
| Minimum Dulas Mistil                   | DW                 | IN_to                                    | 2.25V ≤ V <sub>DD</sub> ≤ 5.5V      |     |      | 5.00 |                                     |                                 |  |     |     |
| Minimum Pulse Width                    | PW <sub>MIN</sub>  | OUT_                                     | 1.71V ≤ V <sub>DD</sub> < 2.25V     |     |      | 6.67 | ns                                  |                                 |  |     |     |
|                                        |                    |                                          | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V       | 4.1 | 5.7  | 9.2  |                                     |                                 |  |     |     |
|                                        |                    | IN_to                                    | $3.0V \le V_{DD} \le 3.6V$          | 4.2 | 6.5  | 10.2 | 1                                   |                                 |  |     |     |
|                                        | <sup>t</sup> PLH   | OUT_,<br>C <sub>I</sub> = 15pF           | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V     | 4.9 | 7.9  | 13.4 | 1                                   |                                 |  |     |     |
| Propagation Delay                      |                    |                                          | <br>1.71V ≤ V <sub>DD</sub> ≤ 1.89V | 7.1 | 12.0 | 20.3 | ns                                  |                                 |  |     |     |
| (Figure 3)                             |                    |                                          |                                     | 4.3 | 6.1  | 9.4  | 115                                 |                                 |  |     |     |
|                                        |                    | IN_ to<br>OUT_,<br>C <sub>L</sub> = 15pF | $3.0V \le V_{DD} \le 3.6V$          | 4.4 | 6.9  | 10.5 | 1                                   |                                 |  |     |     |
|                                        | <sup>t</sup> PHL   |                                          | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V     | 5.1 | 8.2  | 14.1 | 1                                   |                                 |  |     |     |
|                                        |                    |                                          | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V     | 7.2 | 12.1 | 21.7 |                                     |                                 |  |     |     |
|                                        |                    |                                          | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V       |     | 0.4  | 2.0  |                                     |                                 |  |     |     |
|                                        | PWD                |                                          | $3.0V \le V_{DD} \le 3.6V$          |     | 0.4  | 2.0  | 1                                   |                                 |  |     |     |
| Pulse Width Distortion                 |                    | PVVD                                     | PVVD                                | PVU | PVVD | PVVD | t <sub>PLH</sub> - t <sub>PHL</sub> | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V |  | 0.3 | 2.0 |
|                                        |                    |                                          | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V     |     | 0.0  | 2.0  | 1                                   |                                 |  |     |     |
|                                        |                    | 4.5V ≤ V <sub>DD</sub> :                 | ≤ 5.5V                              |     |      | 3.7  |                                     |                                 |  |     |     |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> :                 | ≤ 3.6V                              |     |      | 4.3  | 1                                   |                                 |  |     |     |
|                                        | tSPLH              | 2.25V ≤ V <sub>DD</sub>                  | ≤ 2.75V                             |     |      | 6.0  | 1                                   |                                 |  |     |     |
| Propagation Delay Skew                 |                    | 1.71V ≤ V <sub>DD</sub>                  | <br>≤ 1.89V                         |     |      | 10.3 | 1                                   |                                 |  |     |     |
| Part-to-Part (Same Channel)            |                    | 4.5V ≤ V <sub>DD</sub> :                 | -<br>≤ 5.5V                         |     |      | 3.8  | ns                                  |                                 |  |     |     |
|                                        |                    | 3.0V ≤ V <sub>DD</sub> :                 | ≤ 3.6V                              |     |      | 4.7  | 1                                   |                                 |  |     |     |
|                                        | t <sub>SPHL</sub>  | 2.25V ≤ V <sub>DD</sub>                  | ≤ 2.75V                             |     |      | 6.5  | 1                                   |                                 |  |     |     |
|                                        |                    | $1.71V \le V_{DD} \le 1.89V$             |                                     |     |      | 11.5 | 1                                   |                                 |  |     |     |
| Propagation Delay Skew                 | t <sub>SCSLH</sub> | 1.71V ≤ V <sub>DD</sub> _                | ≤ 5.5V                              |     |      | 2.0  |                                     |                                 |  |     |     |
| Channel-to-Channel<br>(Same Direction) | tSCSHL             | 1.71V ≤ V <sub>DD</sub> _                | ≤ 5.5V                              |     |      | 2.0  | ns                                  |                                 |  |     |     |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **Dynamic Characteristics MAX2244\_C/F/N/S/V (continued)**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted}.) (Notes 2, 4)$ 

| PARAMETER                                  | SYMBOL                 |                          | CONDITIONS                        | MIN | TYP | MAX  | UNITS |
|--------------------------------------------|------------------------|--------------------------|-----------------------------------|-----|-----|------|-------|
|                                            |                        | $4.5V \le V_{DD}$        | ≤ 5.5V                            |     |     | 2.9  |       |
|                                            |                        | 3.0V ≤ V <sub>DD</sub> _ | ≤ 3.6V                            |     |     | 3.4  |       |
|                                            | <sup>t</sup> SCOLH     | 2.25V ≤ V <sub>DD</sub>  | ≤ 2.75V                           |     |     | 4.9  |       |
| Propagation Delay Skew                     |                        | 1.71V ≤ V <sub>DD</sub>  | ≤ 1.89V                           |     |     | 10.2 |       |
| Channel-to-Channel<br>(Opposite Direction) |                        | 4.5V ≤ V <sub>DD</sub>   | ≤ 5.5V                            |     |     | 3.2  | ns    |
| (                                          |                        | 3.0V ≤ V <sub>DD</sub>   | ≤ 3.6V                            |     |     | 3.8  |       |
|                                            | <sup>t</sup> SCOHL     | 2.25V ≤ V <sub>DD</sub>  | ≤ 2.75V                           |     |     | 5.3  |       |
|                                            |                        | 1.71V ≤ V <sub>DD</sub>  | ≤ 1.89V                           |     |     | 10.9 |       |
| Peak Eye Diagram Jitter                    | T <sub>JIT(PK)</sub>   | 200Mbps                  |                                   |     | 100 |      | ps    |
| Clock Jitter RMS                           | T <sub>JCLK(RMS)</sub> | 500kHz clock             | input, rising/falling edges       |     | 7.5 |      | ps    |
|                                            |                        |                          | $4.5V \le V_{DD} \le 5.5V$        |     |     | 0.8  |       |
| Rise Time                                  | L +                    | $3.0V \le V_{DD}$        | $3.0V \le V_{DD} \le 3.6V$        |     |     | 1.1  |       |
| (Figure 3)                                 | <sup>t</sup> R         | C <sub>L</sub> = 5pF     | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V   |     |     | 1.5  | ns    |
|                                            |                        |                          | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.89V |     |     | 2.4  |       |
|                                            |                        |                          | $4.5V \le V_{DD} \le 5.5V$        |     |     | 1.0  |       |
| Fall Time                                  | +_                     | C <sub>L</sub> = 5pF     | $3.0V \le V_{DD} \le 3.6V$        |     |     | 1.4  |       |
| (Figure 3)                                 | tF                     | CL – She                 | $2.25V \le V_{DD} \le 2.75V$      |     |     | 1.9  | ns ns |
|                                            |                        |                          | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.89V |     |     | 3.0  |       |
|                                            |                        | ENA to                   | $4.5V \le V_{DD} \le 5.5V$        |     |     | 3.9  |       |
| Enable to Data Valid                       |                        | OUT_,                    | $3.0V \le V_{DD} \le 3.6V$        |     |     | 6.4  |       |
| (MAX2244_C/F/S/V only,<br>Figure 4)        | <sup>t</sup> EN        | EN_ to<br>OUT,           | $2.25V \le V_{DD} \le 2.75V$      |     |     | 10.1 | ns    |
| <b>U U</b>                                 |                        | C <sub>L</sub> = 15pF    | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V   |     |     | 18.4 |       |
|                                            |                        | ENA to                   | 4.5V ≤ V <sub>DD</sub> _ ≤ 5.5V   |     |     | 6.3  |       |
| Enable to Tristate                         | le to Tristate C       | OUT_,                    | $3.0V \le V_{DD} \le 3.6V$        |     |     | 9.0  | ne    |
| (MAX2244_C/F/S/V only,<br>Figure 4)        | t <sub>TRI</sub>       | EN_ to<br>OUT_,          | $2.25V \le V_{DD} \le 2.75V$      |     |     | 12.6 | ns    |
|                                            |                        | C <sub>L</sub> = 15pF    | $1.71V \le V_{DD} \le 1.89V$      |     |     | 19.2 |       |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## Dynamic Characteristics MAX2244\_B/E/M/R/U

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted}.) (Notes 2, 4)$ 

| PARAMETER                                    | SYMBOL                                  | (                               | CONDITIONS                          |      |      | MAX  | UNITS |
|----------------------------------------------|-----------------------------------------|---------------------------------|-------------------------------------|------|------|------|-------|
| Common-Mode Transient<br>Immunity            | СМТІ                                    | IN_ = GND_ c                    | IN_ = GND_ or VDD_ (Note 5)         |      |      |      | kV/µs |
| Maximum Data Rate                            | DR <sub>MAX</sub>                       |                                 |                                     | 25   |      |      | Mbps  |
| Minimum Pulse Width                          | PW <sub>MIN</sub>                       | IN_ to OUT_                     |                                     |      |      | 40   | ns    |
| Glitch Rejection                             |                                         | IN_ to OUT_                     |                                     | 10   | 17   | 29   | ns    |
|                                              |                                         |                                 | $4.5V \le V_{DD} \le 5.5V$          | 17.4 | 24.2 | 32.5 |       |
|                                              |                                         | IN_ to                          | $3.0V \le V_{DD} \le 3.6V$          | 17.6 | 25.0 | 33.7 | 1     |
|                                              | t <sub>PLH</sub>                        | OUT_,<br>C <sub>L</sub> = 15pF  | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V     | 18.3 | 26.4 | 36.7 | 1     |
| Propagation Delay                            |                                         |                                 |                                     | 20.7 | 30.6 | 43.5 | 1     |
| (Figure 3)                                   |                                         |                                 | $4.5V \le V_{DD} \le 5.5V$          | 16.9 | 24.0 | 33.6 | ns    |
|                                              |                                         | IN_to                           | $3.0V \le V_{DD} \le 3.6V$          | 17.2 | 24.8 | 35.1 |       |
|                                              | <sup>t</sup> PHL                        | OUT_,<br>C <sub>L</sub> = 15pF  | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V     | 17.8 | 26.1 | 38.2 | 1     |
|                                              |                                         |                                 | <br>1.71V ≤ V <sub>DD</sub> ≤ 1.89V | 19.8 | 30.0 | 45.8 | 1     |
|                                              |                                         |                                 | $4.5V \le V_{DD} \le 5.5V$          |      | 0.2  | 4.0  |       |
| Pulse Width Distortion                       | PWD  t <sub>PLH</sub> - t <sub>PH</sub> |                                 | $3.0V \le V_{DD} \le 3.6V$          |      | 0.2  | 4.0  | - ns  |
|                                              |                                         | tplh - tphl                     | $2.25V \le V_{DD} \le 2.75V$        |      | 0.3  | 4.0  |       |
|                                              |                                         |                                 | <br>1.71V ≤ V <sub>DD</sub> ≤ 1.89V |      | 0.6  | 4.0  |       |
|                                              |                                         | 4.5V ≤ V <sub>DD</sub> :        | $4.5V \le V_{DD} \le 5.5V$          |      |      | 15.1 |       |
|                                              | $3.0V \le V_{DD} \le 100$               |                                 | ≤ 3.6V                              |      |      | 15.0 |       |
|                                              | <sup>t</sup> SPLH                       | 2.25V ≤ V <sub>DD</sub>         | ≤ 2.75V                             |      |      | 15.4 | 1     |
| Propagation Delay Skew                       |                                         | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V |                                     |      |      | 20.5 |       |
| Part-to-Part (Same Channel)                  |                                         |                                 | $4.5V \le V_{DD} \le 5.5V$          |      |      | 13.9 | ns    |
|                                              |                                         | 3.0V ≤ V <sub>DD</sub> :        | ≤ 3.6V                              |      |      | 14.2 | 1     |
|                                              | <sup>t</sup> SPHL                       | 2.25V ≤ V <sub>DD</sub>         | ≤ 2.75V                             |      |      | 16.0 | 1     |
|                                              |                                         | 1.71V ≤ V <sub>DD</sub>         | $1.71V \le V_{DD} \le 1.89V$        |      |      | 21.8 | 1     |
| Propagation Delay Skew                       | tSCSLH                                  | <br>1.71V ≤ V <sub>DD</sub> _   | -                                   |      |      | 2.0  |       |
| Channel-to-Channel<br>(Same Direction)       | tSCSHL                                  | 1.71V ≤ V <sub>DD</sub> _       | ≤ 5.5V                              |      |      | 2.0  | ns    |
|                                              |                                         | 4.5V ≤ V <sub>DD</sub> :        | ≤ 5.5V                              |      |      | 13.9 |       |
|                                              | 4                                       | 3.0V ≤ V <sub>DD</sub> _:       | ≤ 3.6V                              |      |      | 13.7 | 1     |
|                                              | <sup>t</sup> SCOLH                      | 2.25V ≤ V <sub>DD</sub>         | ≤ 2.75V                             |      |      | 14.2 | ]     |
| Propagation Delay Skew<br>Channel-to-Channel |                                         | 1.71V ≤ V <sub>DD</sub> _       | ≤ 1.89V                             |      |      | 19.4 |       |
| (Opposite Direction)                         |                                         | 4.5V ≤ V <sub>DD_</sub> :       | ≤ 5.5V                              |      |      | 13.0 | - ns  |
| ,                                            | L +                                     | 3.0V ≤ V <sub>DD</sub> _:       | ≤ 3.6V                              |      |      | 12.9 | ]     |
|                                              |                                         | 2.25V ≤ V <sub>DD</sub>         | $2.25V \le V_{DD_{-}} \le 2.75V$    |      |      | 14.4 | 1     |
|                                              |                                         | 1.71V ≤ V <sub>DD</sub>         |                                     |      |      | 20.1 | 1     |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## Dynamic Characteristics MAX2244\_B/E/M/R/U (continued)

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 1.71V \text{ to } 5.5V, C_L = 15\text{pF}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.}) (Notes 2, 4)$ 

| PARAMETER                           | SYMBOL                        | (                                   | CONDITIONS                                                   | MIN | TYP  | MAX  | UNITS |
|-------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------------|-----|------|------|-------|
| Peak Eye Diagram Jitter             | T <sub>JIT(PK)</sub>          | 25Mbps                              |                                                              |     | 250  |      | ps    |
|                                     |                               |                                     | $4.5V \le V_{DD} \le 5.5V$                                   |     |      | 0.8  |       |
| Rise Time                           | 1                             | 3.0                                 | $3.0V \le V_{DD} \le 3.6V$                                   |     |      | 1.1  |       |
| (Figure 3)                          | t <sub>R</sub>                | C <sub>L</sub> = 5pF                | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V                            |     |      | 1.5  | ns    |
|                                     |                               |                                     | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.89V                            |     |      | 2.4  |       |
| Fall Time                           |                               |                                     | $4.5V \le V_{DD} \le 5.5V$                                   |     |      | 1.0  |       |
|                                     |                               | 0 - 5×5                             | $3.0V \le V_{DD} \le 3.6V$                                   |     |      | 1.4  |       |
| (Figure 3)                          | L LF                          | t <sub>F</sub> C <sub>L</sub> = 5pF | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V                            |     |      | 1.9  | ns    |
|                                     |                               |                                     | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.89V                            |     |      | 3.0  |       |
|                                     |                               | ENA to                              | $4.5V \le V_{DD} \le 5.5V$                                   |     |      | 3.9  |       |
| Enable to Data Valid                |                               | OUT_,                               | $3.0V \le V_{DD} \le 3.6V$                                   |     |      | 6.4  | ]     |
| (MAX2244_B/E/R/U only,<br>Figure 4) | t <sub>EN</sub>               | EN_to<br>OUT_,                      | $2.25V \le V_{DD} \le 2.75V$                                 |     |      | 10.1 | ns    |
|                                     | C <sub>L</sub> = 15pF         | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.89V   |                                                              |     | 18.4 |      |       |
|                                     |                               | ENA to                              | $4.5V \le V_{DD} \le 5.5V$                                   |     |      | 6.3  |       |
| Enable to Tristate                  | t                             | OUT_,                               | $3.0V \le V_{DD} \le 3.6V$                                   |     |      | 9.0  |       |
| (MAX2244_B/E/R/U only,<br>Figure 4) | /E/R/U only, trRI EN_ to OUT, | OUT_,                               | $2.25 \text{V} \leq \text{V}_{\text{DD}} \leq 2.75 \text{V}$ |     |      | 12.6 | ns    |
|                                     |                               | $C_L = 15pF$                        | $1.71V \le V_{DD} \le 1.89V$                                 |     |      | 19.2 |       |

**Note 1:** All devices are 100% production tested at  $T_A = +125$ °C. Specifications over temperature are guaranteed by design and characterization.

Note 2: Not production tested. Guaranteed by design and characterization.

**Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDA or GNDB), unless otherwise noted.

**Note 4:** All measurements taken with V<sub>DDA</sub> = V<sub>DDB</sub>, unless otherwise noted.

**Note 5:** CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB (V<sub>CM</sub> = 1000V).

### **ESD Protection**

| PARAMETER | SYMBOL | CONDITIONS                 |  | TYP | MAX | UNITS |
|-----------|--------|----------------------------|--|-----|-----|-------|
| ESD       |        | Human Body Model, All Pins |  | ±4  |     | kV    |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### **Table 1. Insulation Characteristics**

| PARAMETER                                    | SYMBOL            | CONDITIONS                                                                                                                                | VALUE             | UNITS            |
|----------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| Partial Discharge Test Voltage               | V <sub>PR</sub>   | Method B1 = V <sub>IORM</sub> x 1.875<br>(t = 1s, partial discharge < 5pC)                                                                | 3977              | VP               |
| Maximum Repetitive Peak<br>Isolation Voltage | VIORM             | (Note 6)                                                                                                                                  | 2121              | VP               |
| Maximum Working Isolation<br>Voltage         | VIOWM             | Continuous RMS voltage (Note 6)                                                                                                           | 1500              | V <sub>RMS</sub> |
| Maximum Transient Isolation<br>Voltage       | VIOTM             | t = 1s (Note 6)                                                                                                                           | 8000              | VP               |
| Maximum Withstand Isolation<br>Voltage       | V <sub>ISO</sub>  | f <sub>SW</sub> = 60Hz, duration = 60s<br>(Notes 6, 7)                                                                                    | 5000              | V <sub>RMS</sub> |
| Maximum Surge Isolation Voltage              | V <sub>IOSM</sub> | Reinforced Insulation, test method per<br>IEC 60065, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> =<br>12800V <sub>PEAK</sub> (Notes 6, 9) | 8000              | V <sub>P</sub>   |
|                                              |                   | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C                                                                                             | >10 <sup>12</sup> |                  |
| Insulation Resistance                        | R <sub>IO</sub>   | $V_{IO} = 500V, 100^{\circ}C \le T_A \le 125^{\circ}C$                                                                                    | >10 <sup>11</sup> | Ω                |
|                                              |                   | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C                                                                                          | >109              |                  |
| Barrier Capacitance Side A to<br>Side B      | C <sub>IO</sub>   | f <sub>SW</sub> = 1MHz (Note 8)                                                                                                           | 1.5               | pF               |
| Minimum Creepage Distance                    | CPG               |                                                                                                                                           | 8                 | mm               |
| Minimum Clearance Distance                   | CLR               |                                                                                                                                           | 8                 | mm               |
| Internal Clearance                           |                   | Distance through insulation                                                                                                               | 0.021             | mm               |
| Comparative Tracking Index                   | СТІ               | Material Group II (IEC 60112)                                                                                                             | >400              |                  |
| Climate Category                             |                   |                                                                                                                                           | 40/125/21         |                  |
| Pollution Degree<br>(DIN VDE 0110, Table 1)  |                   |                                                                                                                                           | 2                 |                  |

Note 6:  $V_{ISO}$ ,  $V_{IOTM}$ ,  $V_{IOSM}$ ,  $V_{IOWM}$ , and  $V_{IORM}$  are defined by the IEC 60747-5-5 standard.

Note 7: Product is qualified at VISO for 60s and 100% production tested at 120% of VISO for 1s.

Note 8: Capacitance is measured with all pins on field-side and logic-side tied together.

**Note 9:** Devices are submerged in oil during surge characterization.

## **Safety Regulatory Approvals**

| L | L | L |  |
|---|---|---|--|
| Ļ | , | L |  |
|   |   |   |  |

The MAX22444–MAX22446 are certified under UL1577. For more details, refer to File E351759.

Rated up to  $5000V_{RMS}$  isolation voltage for single protection.

cUL (Equivalent to CSA notice 5A)

The MAX22444–MAX22446 are certified up to 5000V<sub>RMS</sub> for single protection. For more details, refer to File E351759.

VDE

The MAX22444–MAX22446 are certified to DIN VDE V 0884-11: 2017-1. For details, see file reference 5015017-4880-0002/279085/TL7/SCT; Certificate Number 40049143. Reinforced Insulation, Maximum Transient Isolation Voltage 8000V<sub>PK</sub>, Maximum Repetitive Peak Isolation Voltage 2121V<sub>PK</sub>

These couplers are suitable for "safe electrical insulation" only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### Safety Limits

Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the MAX22444-MAX22446 could dissipate excessive amounts of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing downstream issues. <u>Table 2</u> shows the safety limits for the MAX22444-MAX22446.

The maximum safety temperature (T<sub>S</sub>) for the device is the 150°C maximum junction temperature specified in the Absolute Maximum Ratings. The power dissipation (P<sub>D</sub>) and junction-to-ambient thermal impedance ( $\theta_{JA}$ ) deter-



Figure 1. Thermal Derating Curve for Safety Power Limiting

mine the junction temperature. Thermal impedance values ( $\theta_{JA}$  and  $\theta_{JC}$ ) are available in the Package Thermal Characteristics section of the datasheet and power dissipation calculations are discussed in the Calculating Power Dissipation section. Calculate the junction temperature (T<sub>J</sub>) as:

$$T_J = T_A + (P_D \times \theta_{JA})$$

Figure 1 and Figure 2 show the thermal derating curve for safety limiting the power and the current of the device. Ensure that the junction temperature does not exceed  $150^{\circ}$ C.



Figure 2. Thermal Derating Curve for Safety Current Limiting

#### Table 2. Safety Limiting Values for the MAX22444-MAX22446

| PARAMETER                                                     | SYMBOL         | TEST CONDITIONS                               | МАХ  | UNIT |
|---------------------------------------------------------------|----------------|-----------------------------------------------|------|------|
| Safety Current on Any Pin<br>(No Damage to Isolation Barrier) | I <sub>S</sub> | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 300  | mA   |
| Total Safety Power Dissipation                                | PS             | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 1760 | mW   |
| Maximum Safety Temperature                                    | T <sub>S</sub> |                                               | 150  | °C   |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Test Circuits and Timing Diagrams**



Figure 3. Test Circuit (A) and Timing Diagram (B)



Figure 4. Enable to Output Timing (t<sub>EN</sub>, t<sub>TRI</sub>)

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

### **Typical Operating Characteristics**

(V<sub>DDA</sub> - V<sub>GNDA</sub> = +3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = +3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.)



# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### **Typical Operating Characteristics (continued)**

(V<sub>DDA</sub> - V<sub>GNDA</sub> = +3.3V, V<sub>DDB</sub> - V<sub>GNDB</sub> = +3.3V, V<sub>GNDA</sub> = V<sub>GNDB</sub>, T<sub>A</sub> = +25°C, unless otherwise noted.)



# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **Typical Operating Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = +3.3V, V_{DDB} - V_{GNDB} = +3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}C$ , unless otherwise noted.)



# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **Typical Operating Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = +3.3V, V_{DDB} - V_{GNDB} = +3.3V, V_{GNDA} = V_{GNDB}, T_A = +25^{\circ}C, unless otherwise noted.)$ 









# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### TOP VIEW + 16 V<sub>DDB</sub> 16 V<sub>DDB</sub> VDDA 1 VDDA 1 MAX22444B/C/E/F MAX22444M/N 15 GNDB 15 GNDB GNDA 2 GNDA 2 14 OUT1 14 OUT1 IN1 3 IN1 3 13 OUT2 13 OUT2 IN2 4 IN2 4 IN3 5 12 OUT3 IN3 5 12 OUT3 11 OUT4 IN4 6 IN4 6 11 OUT4 10 ENB 10 DEFB I.C. 7 DEFA 7 9 GNDB 9 GNDB GNDA 8 GNDA 8 w soic W SOIC TOP VIEW + + 16 V<sub>DDB</sub> 16 V<sub>DDB</sub> 16 V<sub>DDB</sub> VDDA VDDA VDDA MAX22445B/C/E/F MAX22445R/S/U/V MAX22445M/N 15 GNDB 15 GNDB 15 GNDB GNDA 2 GNDA 2 GNDA 2 14 OUT1 14 OUT1 14 OUT1 IN1 3 IN1 3 IN1 3 13 OUT2 IN2 4 13 OUT2 13 OUT2 IN2 4 IN2 4 12 OUT3 12 OUT3 IN3 5 12 OUT3 IN3 5 IN3 5 OUT4 6 11 IN4 OUT4 6 11 IN4 OUT4 6 11 IN4 10 ENB ENA 7 10 ENB 10 DEFB ENA 7 DEFA 7 9 GNDB 9 GNDB 9 GNDB GNDA 8 GNDA 8 GNDA 8 w soic w soic w soic TOP VIEW 16 V<sub>DDB</sub> 16 V<sub>DDB</sub> VDDA 1 VDDA 1 MAX22446B/C/E/F MAX22446M/N 15 GNDB 15 GNDB GNDA 2 GNDA 2 14 OUT1 14 OUT1 IN1 3 IN1 3 13 OUT2 13 OUT2 IN2 4 IN2 4 12 IN3 OUT3 5 12 IN3 OUT3 5 OUT4 6 11 IN4 11 IN4 OUT4 6 10 ENB ENA 7 DEFA 7 10 DEFB GNDA 8 9 GNDB GNDA 8 9 GNDB W SOIC w soic

# **Pin Configurations**

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Pin Description**

|                  | PIN                 |                 |                     |                     |                 |                     |                 |  |  |
|------------------|---------------------|-----------------|---------------------|---------------------|-----------------|---------------------|-----------------|--|--|
| NAME             | MAX22444<br>B/C/E/F | MAX22444<br>M/N | MAX22445<br>B/C/E/F | MAX22445<br>R/S/U/V | MAX22445<br>M/N | MAX22446<br>B/C/E/F | MAX22446<br>M/N |  |  |
| V <sub>DDA</sub> | 1                   | 1               | 1                   | 1                   | 1               | 1                   | 1               |  |  |
| GNDA             | 2, 8                | 2, 8            | 2, 8                | 2, 8                | 2, 8            | 2, 8                | 2, 8            |  |  |
| IN1              | 3                   | 3               | 3                   | 3                   | 3               | 3                   | 3               |  |  |
| IN2              | 4                   | 4               | 4                   | 4                   | 4               | 4                   | 4               |  |  |
| IN3              | 5                   | 5               | 5                   | 5                   | 5               | 12                  | 12              |  |  |
| IN4              | 6                   | 6               | 11                  | 11                  | 11              | 11                  | 11              |  |  |
| I.C.             | 7                   | _               | _                   | _                   | _               | _                   | _               |  |  |
| DEFA             | _                   | 7               | _                   | _                   | 7               | _                   | 7               |  |  |
| ENA              | _                   | _               | 7                   | _                   | _               | 7                   | _               |  |  |
| ENA              | _                   | _               | _                   | 7                   | _               | _                   | _               |  |  |
| GNDB             | 9, 15               | 9, 15           | 9, 15               | 9, 15               | 9, 15           | 9, 15               | 9, 15           |  |  |
| ENB              | 10                  | _               | 10                  | 10                  | _               | 10                  | _               |  |  |
| DEFB             | _                   | 10              | _                   | _                   | 10              | _                   | 10              |  |  |
| OUT4             | 11                  | 11              | 6                   | 6                   | 6               | 6                   | 6               |  |  |
| OUT3             | 12                  | 12              | 12                  | 12                  | 12              | 5                   | 5               |  |  |
| OUT2             | 13                  | 13              | 13                  | 13                  | 13              | 13                  | 13              |  |  |
| OUT1             | 14                  | 14              | 14                  | 14                  | 14              | 14                  | 14              |  |  |
| V <sub>DDB</sub> | 16                  | 16              | 16                  | 16                  | 16              | 16                  | 16              |  |  |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Pin Description (continued)**

| NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                           |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER            |                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>DDA</sub> | Power Supply Input for Side A. Bypass V <sub>DDA</sub> to GNDA with a 0.1µF ceramic capacitor as close as possible to the pin.                                                                                                                                                                                                                     |
| GNDA             | Ground Reference for Side A.                                                                                                                                                                                                                                                                                                                       |
| V <sub>DDB</sub> | Power Supply Input for Side B. Bypass V <sub>DDB</sub> to GNDB with a 0.1µF ceramic capacitor as close as possible to the pin.                                                                                                                                                                                                                     |
| GNDB             | Ground Reference for Side B.                                                                                                                                                                                                                                                                                                                       |
| INPUTS           |                                                                                                                                                                                                                                                                                                                                                    |
| IN1              | Logic Input 1 on Side A. Corresponds to Logic Output 1 on Side B.                                                                                                                                                                                                                                                                                  |
| IN2              | Logic Input 2 on Side A. Corresponds to Logic Output 2 on Side B.                                                                                                                                                                                                                                                                                  |
| IN3              | Logic Input 3 on Side A/B. Corresponds to Logic Output 3 on Side B/A.                                                                                                                                                                                                                                                                              |
| IN4              | Logic Input 4 on Side A/B. Corresponds to Logic Output 4 on Side B/A.                                                                                                                                                                                                                                                                              |
| OUTPUTS          | ·                                                                                                                                                                                                                                                                                                                                                  |
| OUT1             | Logic Output 1 on Side B. OUT1 is the logic output for the IN1 input on Side A.                                                                                                                                                                                                                                                                    |
| OUT2             | Logic Output 2 on Side B. OUT2 is the logic output for the IN2 input on Side A.                                                                                                                                                                                                                                                                    |
| OUT3             | Logic Output 3 on Side B/A. OUT3 is the logic output for the IN3 input on Side A/B.                                                                                                                                                                                                                                                                |
| OUT4             | Logic Output 4 on Side B/A. OUT4 is the logic output for the IN4 input on Side A/B.                                                                                                                                                                                                                                                                |
| ENABLE INPUTS    |                                                                                                                                                                                                                                                                                                                                                    |
| ENA              | Active-High Enable for Side A. ENA has an internal 5µA pull-up to V <sub>DDA</sub> .                                                                                                                                                                                                                                                               |
| ENA              | Active-Low Enable for Side A. ENA has an internal 5µA pull-down to GNDA.                                                                                                                                                                                                                                                                           |
| ENB              | Active-High Enable for Side B. ENB has an internal 5µA pull-up to V <sub>DDB</sub> .                                                                                                                                                                                                                                                               |
| DEFAULT CONTROL  |                                                                                                                                                                                                                                                                                                                                                    |
| DEFA             | Default Control Input for Side A. Connect DEFA to V <sub>DDA</sub> to set side A outputs to a default-high state and to enable the pullup current on side A inputs. Connect DEFA to GNDA to set side A outputs to a default-low state and enable the pulldown current on side A inputs. DEFA must be tied to the same state (high or low) as DEFB. |
| DEFB             | Default Control Input for Side B. Connect DEFB to V <sub>DDB</sub> to set side B outputs to a default-high state and to enable the pullup current on side B inputs. Connect DEFB to GNDB to set side B outputs to a default-low state and enable the pulldown current on side B inputs. DEFB must be tied to the same state (high or low) as DEFA. |
| INTERNALLY CONN  | ECTED                                                                                                                                                                                                                                                                                                                                              |
| I.C.             | Internally Connected. Leave unconnected or connect to GNDA or V <sub>DDA</sub> .                                                                                                                                                                                                                                                                   |

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators



# **Functional Diagrams**

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### VDDB Vdda VDDB VDDA MAX22446M/N MAX22446B/C/E/F ENB DEFB IN1 OUT1 IN1 OUT1 OUT2 OUT2 IN2 IN2 IN3 IN3 OUT3 OUT3 11 OUT4 IN4 OUT4 IN4 ENA DEFA GNDB GNDA GNDB GNDA

# **Functional Diagrams (continued)**

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

#### **Detailed Description**

The MAX22444–MAX22446 are a family of 4-channel reinforced digital isolators. The MAX22444–MAX22446 have an isolation rating of 5kV<sub>RMS</sub>. The MAX22444-MAX22446 family offers all possible unidirectional channel configurations to accommodate any 4-channel design, including SPI, RS-232, RS-485, and digital I/O applications. For applications requiring bidirectional channels, such as I<sup>2</sup>C, see the MAX14933 and MAX14937.

The MAX22444 features four channels transferring digital signals in one direction for applications such as isolated digital I/O. The MAX22445 has three channels transmitting data in one direction and one channel transmitting in the opposite direction, making them ideal for applications such as isolated SPI and RS-485 communication. The MAX22446 provides further design flexibility with two channels in each direction for isolated RS-232 or other applications.

Devices are available in a 16-pin wide-body SOIC package and are rated for up to 5kV<sub>RMS</sub>. This family of digital isolators offers low-power operation, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology. The devices isolate different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry.

Devices are available with a maximum data rate of either 25Mbps (B/E/M/R/U versions) or 200Mbps (C/F/N/S/V versions). The MAX2244\_B/C/R/S feature default-high outputs. The MAX2244\_E/F/U/V feature default-low outputs. The MAX2244\_M/N feature user-selectable default-high or default-low outputs. The default is the state the output assumes when the input is not powered or if the input is open-circuit. The devices have two supply inputs (V<sub>DDA</sub> and V<sub>DDB</sub>) that independently set the logic levels on either side of the device. V<sub>DDA</sub> and V<sub>DDB</sub> are referenced to GNDA and GNDB, respectively. The MAX2244-MAX22446 also

feature a refresh circuit to ensure output accuracy when an input remains in the same state indefinitely.

#### **Digital Isolation**

The MAX22444-MAX22446 provide reinforced galvanic isolation for digital signals that are transmitted between two ground domains. The devices withstand differences of up to  $5kV_{RMS}$  for up to 60 seconds, and up to  $2121V_{PEAK}$  of continuous isolation.

#### Level-Shifting

The wide supply voltage range of both V<sub>DDA</sub> and V<sub>DDB</sub> allows the MAX22444-MAX22446 to be used for level translation in addition to isolation. V<sub>DDA</sub> and V<sub>DDB</sub> can be independently set to any voltage from 1.71V to 5.5V. The supply voltage sets the logic level on the corresponding side of the isolator.

#### **Unidirectional Channels**

Each channel of the MAX22444-MAX22446 is unidirectional; it only passes data in one direction, as indicated in the functional diagram. Each device features four unidirectional channels that operate independently with guaranteed data rates from DC up to 25Mbps (B/E/M/R/U versions), or from DC to 200Mbps (C/F/N/S/V versions). The output driver of each channel is push-pull, eliminating the need for pullup resistors. The outputs are able to drive both TTL and CMOS logic inputs.

#### Startup and Undervoltage-Lockout

The V<sub>DDA</sub> and V<sub>DDB</sub> supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage condition is detected on either supply while the outputs are enabled, all outputs go to their default states regardless of the state of the inputs (Table 3, Table 4, Table 5). Figure 5 through Figure 8 show the behavior of the outputs during power-up and power-down.

| V <sub>IN</sub> _ | V <sub>DDA</sub> | V <sub>DDB</sub> | ENA | ENB | V <sub>OUTA</sub> | V <sub>OUTB</sub> |  |  |
|-------------------|------------------|------------------|-----|-----|-------------------|-------------------|--|--|
| 4                 | Deverad          | Deverad          | 1   | 1   | High              | High              |  |  |
| I                 | Powered          | Powered          | 0   | 0   | Hi-Z              | Hi-Z              |  |  |
| 0                 | D                | Deverand         | 1   | 1   | Low               | Low               |  |  |
| 0                 | Powered          | Powered          | 0   | 0   | Hi-Z              | Hi-Z              |  |  |
| V                 | Lindom coltor no | Deverad          | 1   | 1   | Default           | Default           |  |  |
| Х                 | Undervoltage     | Powered          | 0   | 0   | Hi-Z              | Hi-Z              |  |  |
|                   | Doworod          |                  | 1   | 1   | Default           | Default           |  |  |
| Х                 | Powered          | Undervoltage     | 0   | 0   | Hi-Z              | Hi-Z              |  |  |

#### Table 3. MAX2244\_B/C/E/F Output Behavior During Undervoltage Conditions

Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

### Table 4. MAX22445R/S/U/V Output Behavior During Undervoltage Conditions

| V <sub>IN_</sub> | V <sub>DDA</sub> | V <sub>DDB</sub> | ENA | ENB  | V <sub>OUTA</sub> | V <sub>OUTB</sub> |
|------------------|------------------|------------------|-----|------|-------------------|-------------------|
| 1                | Deverad          | Powered          | 0   | 1    | High              | High              |
| 1                | Powered          | Powered          |     | Hi-Z | Hi-Z              |                   |
| 0                |                  | Powered Powered  | 0   | 1    | Low               | Low               |
| 0                | Powered          |                  | 1   | 0    | Hi-Z              | Hi-Z              |
| V                |                  | <b>_</b>         | 0   | 1    | Default           | Default           |
| X                | Undervoltage     | Powered          | 1   | 1    | Hi-Z              | Hi-Z              |
| x                | Powered          |                  | 0   | 1    | Default           | Default           |
| ~                | Fowered          | Undervoltage     | 1   | 0    | Hi-Z              | Hi-Z              |

## Table 5. MAX2244\_M/N Output Behavior During Undervoltage Conditions

| V <sub>IN</sub> _ | V <sub>DDA</sub> | V <sub>DDB</sub> | DEFA = DEFB | V <sub>OUTA</sub> | V <sub>OUTB</sub> |
|-------------------|------------------|------------------|-------------|-------------------|-------------------|
| 4                 | Powered          | Powered          | 1           | High              | High              |
|                   | Powered          | Powered          | 0           | High              | High              |
| 0                 | Powered          | Powered          | 1           | Low               | Low               |
| 0                 | Powered          | Powered          | 0           | Low               | Low               |
| x                 | Undervoltage     | Devuend          | 1           | Default (High)    | Default (High)    |
| ^                 | Undervoltage     | Powered          | 0           | Default (Low)     | Default (Low)     |
| x                 | Doworod          |                  | 1           | Default (High)    | Default (High)    |
| ^                 | Powered          | Undervoltage     | 0           | Default (Low)     | Default (Low)     |



Figure 5. Undervoltage Lockout Behavior (MAX2244\_B/C/M/N/R/S with Inputs High)



Figure 6. Undervoltage Lockout Behavior (MAX2244\_E/F/M/N/U/V with Inputs High)

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators



Figure 7. Undervoltage Lockout Behavior (MAX2244\_ B/C/M/N/R/S with Inputs Low)

# Selectable Output Default (DEFA, DEFB) (MAX2244\_M/N Only)

The default is the state the output assumes when the input is not powered or if the input is open circuit. The MAX2244\_M/N feature user-selectable default-high or default-low outputs. Set both DEFA and DEFB high to set all channels to default-high, or set both DEFA and DEFB low to set all channels to default-low.

Ensure the logic state (high or low) of DEFA is the same as that for DEFB. Do not toggle DEFA or DEFB during normal operation.

### **Applications Information**

#### **Power-Supply Sequencing**

The MAX22444-MAX22446 do not require special power supply sequencing. The logic levels are set independently on either side by  $V_{DDA}$  and  $V_{DDB}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply.

#### **Power-Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_{DDA}$  and  $V_{DDB}$  with 0.1µF low-ESR ceramic capacitors to GNDA and GNDB, respectively. Place the bypass capacitors as close to the power supply input pins as possible.

#### Layout Considerations

The PCB designer should follow some critical recommendations in order to get the best performance from the design.



Figure 8. Undervoltage Lockout Behavior (MAX2244\_ E/F/M/N/U/V with Inputs Low)

- Keep the input/output traces as short as possible. To keep signal paths low-inductance, avoid using vias.
- Have a solid ground plane underneath the highspeed signal layer.
- Keep the area underneath the MAX22444-MAX22446 free from ground and signal planes. Any galvanic or metallic connection between the Side A and Side B defeats the isolation.

#### **Calculating Power Dissipation**

The required current for a given supply ( $V_{DDA}$  or  $V_{DDB}$ ) can be estimated by summing the current required for each channel. The supply current for a channel depends on whether the channel is an input or an output, the channel's data rate, and the capacitive or resistive load if it is an output. The typical current for an input or output at any data rate can be estimated from the graphs in Figure 9 and Figure 10. Please note that the data in Figure 9 and Figure 10 are extrapolated from the supply current measurements in a typical operating condition.

The total current for a single channel is the sum of the "no load" current (shown in <u>Figure 9</u> and <u>Figure 10</u>) which is a function of Voltage and Data Rate, and the "load current," which depends on the type of load. Current into a capacitive load is a function of the load capacitance, the switching frequency, and the supply voltage.

$$I_{CL} = C_L \times f_{SW} \times V_{DD}$$

where

 $\mathsf{I}_{\mathsf{CL}}$  is the current required to drive the capacitive load.

 $\mathsf{C}_\mathsf{L}$  is the load capacitance on the isolator's output pin.

f<sub>SW</sub> is the switching frequency (bits per second / 2).

 $V_{DD}$  is the supply voltage on the output side of the isolator.

Current into a resistive load depends on the load resistance, the supply voltage and the average duty cycle of the data waveform. The DC load current can be conservatively estimated by assuming the output is always high.

$$I_{RL} = V_{DD} \div R_{L}$$

where

I<sub>RL</sub> is the current required to drive the resistive load.

 $V_{\text{DD}}$  is the supply voltage on the output side of the isolator.

R<sub>L</sub> is the load resistance on the isolator's output pin.

**Example** (shown in Figure 11): A MAX22445 is operating with  $V_{DDA} = 2.5V$ ,  $V_{DDB} = 3.3V$ , channel 1 operating at 20Mbps with a 10pF capacitive load, channel 2 held high with a 10k $\Omega$  resistive load, and channel 4 operating at 100Mbps with a 15pF capacitive load. Channel 3 is not in use and the resistive load is negligible since the isolator is driving a CMOS input. Refer to Table 6 and Table 7 for  $V_{DDA}$  and  $V_{DDB}$  supply current calculation worksheets.

#### V<sub>DDA</sub> must supply:

- Channel 1 is an input channel operating at 2.5V and 20Mbps, consuming 0.33mA, estimated from Figure 9.
- Channel 2 and 3 are input channels operating at 2.5V with DC signal, consuming 0.14mA, estimated from Figure 9.

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

- Channel 4 is an output channel operating at 2.5V and 100Mbps, consuming 0.77mA, estimated from Figure 10.
- I<sub>CL</sub> on channel 4 for 15pF capacitor at 2.5V and 100Mbps is 1.875mA.

# Total current for side A = $0.33 + 0.14 \times 2 + 0.77 + 1.875 = 3.255$ mA, typical

#### V<sub>DDB</sub> must supply:

- Channel 1 is an output channel operating at 3.3V and 20Mbps, consuming 0.40mA, estimated from Figure 10.
- Channel 2 and 3 are output channels operating at 3.3V with DC signal, consuming 0.27mA, estimated from Figure 10.
- Channel 4 is an input channel operating at 3.3V and 100Mbps, consuming 1.11mA, estimated from Figure 9.
- I<sub>CL</sub> on channel 1 for 10pF capacitor at 3.3V and 20Mbps is 0.33mA.
- $I_{RL}$  on channel 2 for  $10k\Omega$  resistor held at 3.3V is 0.33mA.

Total current for side B = 0.40 + 0.27 × 2 + 1.11 + 0.33 + 0.33 = 2.71mA, typical

### Table 6. Side A Supply Current Calculation Worksheet

| SIDE A  |               | V <sub>DDA</sub> = 2.5V |            |      |                           |                               |  |  |  |  |
|---------|---------------|-------------------------|------------|------|---------------------------|-------------------------------|--|--|--|--|
| Channel | IN/<br>OUT    | Data Rate<br>(Mbps)     | Load Type  | Load | "No Load" Current<br>(mA) | Load Current<br>(mA)          |  |  |  |  |
| 1       | IN            | 20                      |            |      | 0.33                      |                               |  |  |  |  |
| 2       | IN            | 0                       |            |      | 0.14                      |                               |  |  |  |  |
| 3       | IN            | 0                       |            |      | 0.14                      |                               |  |  |  |  |
| 4       | OUT           | 100                     | Capacitive | 15pF | 0.77                      | 2.5V x 50MHz x 15pF = 1.875mA |  |  |  |  |
|         | Total: 3.26mA |                         |            |      |                           |                               |  |  |  |  |

## Table 7. Side B Supply Current Calculation Worksheet

| SIDE B  |               | V <sub>DDB</sub> = 3.3V |            |      |                           |                              |  |  |  |  |
|---------|---------------|-------------------------|------------|------|---------------------------|------------------------------|--|--|--|--|
| Channel | IN/<br>OUT    | Data Rate<br>(Mbps)     | Load Type  | Load | "No Load" Current<br>(mA) | Load Current<br>(mA)         |  |  |  |  |
| 1       | OUT           | 20                      | Capacitive | 10pF | 0.40                      | 3.3V x 10MHz x 10pF = 0.33mA |  |  |  |  |
| 2       | OUT           | 0                       | Resistive  | 10kΩ | 0.27                      | 3.3V / 10kΩ = 0.33mA         |  |  |  |  |
| 3       | OUT           | 0                       |            |      | 0.27                      |                              |  |  |  |  |
| 4       | IN            | 100                     |            |      | 1.11                      |                              |  |  |  |  |
|         | Total: 2.71mA |                         |            |      |                           |                              |  |  |  |  |

Reinforced, Fast, Low-Power, Four-Channel Digital Isolators



Figure 9. Supply Current Per Input Channel (Estimated)



Figure 10. Supply Current Per Output Channel (Estimated)



Figure 11. Example Circuit for Supply Current Calculation

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Typical Application Circuits**



# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators





# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Typical Application Circuits (continued)**



# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

# **Product Selector Guide**



## **Ordering Information**

| PART           | CHANNEL<br>CONFIGU-<br>RATION | DATA<br>RATE<br>(Mbps) | DEFAULT<br>OUTPUT | ENA<br>POLARITY | ISOLATION<br>VOLTAGE<br>(kV <sub>RMS</sub> ) | TEMP<br>RANGE<br>(°C) | PIN-PACKAGE  |
|----------------|-------------------------------|------------------------|-------------------|-----------------|----------------------------------------------|-----------------------|--------------|
| MAX22444BAWE+* | 4/0                           | 25                     | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22444CAWE+  | 4/0                           | 200                    | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22444EAWE+* | 4/0                           | 25                     | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22444FAWE+  | 4/0                           | 200                    | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22444MAWE+* | 4/0                           | 25                     | Selectable        | _               | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22444NAWE+* | 4/0                           | 200                    | Selectable        | _               | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445BAWE+* | 3/1                           | 25                     | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445CAWE+  | 3/1                           | 200                    | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445EAWE+  | 3/1                           | 25                     | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445FAWE+  | 3/1                           | 200                    | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445MAWE+* | 3/1                           | 25                     | Selectable        | _               | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445NAWE+* | 3/1                           | 200                    | Selectable        |                 | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445RAWE+  | 3/1                           | 25                     | Default High      | Active-Low      | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445SAWE+* | 3/1                           | 200                    | Default High      | Active-Low      | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445UAWE+* | 3/1                           | 25                     | Default Low       | Active-Low      | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22445VAWE+* | 3/1                           | 200                    | Default Low       | Active-Low      | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446BAWE+* | 2/2                           | 25                     | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446CAWE+  | 2/2                           | 200                    | Default High      | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446EAWE+  | 2/2                           | 25                     | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446FAWE+* | 2/2                           | 200                    | Default Low       | Active-High     | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446MAWE+* | 2/2                           | 25                     | Selectable        | _               | 5                                            | -40 to +125           | 16 Wide SOIC |
| MAX22446NAWE+* | 2/2                           | 200                    | Selectable        | _               | 5                                            | -40 to +125           | 16 Wide SOIC |

\*Future Product—Contact Maxim for availability.

+Denotes a lead(Pb)-free/RoHS-compliant package.

# **Chip Information**

PROCESS: BICMOS

# Reinforced, Fast, Low-Power, Four-Channel Digital Isolators

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                       | PAGES<br>CHANGED  |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 0                  | 2/18             | Initial release                                                                                                                                                                                                                                   | —                 |
| 1                  | 10/18            | Removed Future Product designation from MAX22446CAWE+                                                                                                                                                                                             | 30                |
| 2                  | 1/19             | Updated Safety Regulatory Approvals section and added a Safety Regulatory Approvals table                                                                                                                                                         | 1, 10             |
| 3                  | 3/19             | Updated General Description and Table 1                                                                                                                                                                                                           | 1, 10             |
| 4                  | 9/19             | Updated Safety Regulatory Approvals section and added a Safety Regulatory Approvals table; Corrected typo in Revision History table                                                                                                               | 1, 10, 31         |
| 5                  | 10/19            | Updated the General Description section and the Safety Regulatory Approvals table                                                                                                                                                                 | 1, 10             |
| 6                  | 1/20             | Removed future product designation from MAX2245EAWE+                                                                                                                                                                                              | 30                |
| 7                  | 3/20             | Removed future product designation from MAX22445RAWE+                                                                                                                                                                                             | 30                |
| 8                  | 1/21             | Updated the <i>Benefits and Features, Electrical Characteristics</i> and <i>Typical Operat-</i><br><i>ing Circuits</i> section, and removed future product designation from<br>MAX22444CAWE+ and MAX22446EAWE+ in the <i>Ordering Information</i> | 1, 10, 27–30      |
| 9                  | 9/21             | Updated <i>General Description</i> , <i>Safety Regulatory Approvals</i> , Table 2, Figures 9 and 10, and <i>Ordering Information</i> table                                                                                                        | 1, 10, 11, 26, 30 |
| 10                 | 2/22             | Updated Table 1, <i>Safety Regulatory Approvals,</i> Captions of Figures 5–8, and <i>Ordering Information</i> table                                                                                                                               | 10, 23, 24, 30    |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

MAX22445FAWE+ MAX22445FAWE+T MAX22445EAWE+ MAX22445EAWE+ MAX22445EAWE+T MAX22445CAWE+ MAX22445CAWE+T