### **MAX20459**

## Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

### **General Description**

The MAX20459 combines a 3A high-efficiency, automotive-grade, step-down converter, a USB Type-C DFP controller, and automatic BC1.2 DCP, Apple®, and Samsung® dedicated charger-detection circuitry. The device also includes a USB load current-sense amplifier and configurable feedback-adjustment circuit designed to provide automatic USB voltage compensation. The device limits the USB load current using both a fixed internal peak-current threshold and a user-configurable external current-sense USB load threshold.

The MAX20459 is optimized for high-frequency operation and includes programmable frequency selection from 310kHz to 2.2MHz, allowing optimization of efficiency, noise, and board space based on application requirements. The fully synchronous DC-DC converter integrates high-side and low-side MOSFETs along with an external SYNC input/output, and can be configured for spread-spectrum operation. Additionally, thermal foldback is implemented to avoid excessive heating of the module while charging at high ambient temperature.

The MAX20459 allows flexible configuration and advanced diagnostic options for both standalone and supervised applications. The device can operate as a true one-chip solution that offers advanced fault autorecovery and can be programmed using external programming resistors and/or internal I<sup>2</sup>C registers.

The MAX20459 is available in a small 5mm x 5mm 32-pin TQFN package and is designed to minimize required external components and layout area.

### **Applications**

- Dedicated USB Charging Port (DCP)
  - · Host and Hub Module Dedicated Charging Ports
  - · Dedicated Charging Modules

### **Benefits and Features**

- One-Chip Type-C Solution Directly from Car Battery to Portable Device
  - USB Type-C-Compliant DFP Controller
  - Integrated iPhone®/iPad®, Samsung® and BC1.2 DCP Charger Detection
  - 4.5V to 28V Input (40V Load Dump), Synchronous Buck Converter
  - · 5V to 7V, 3A Output Capability
  - Standalone Device or I<sup>2</sup>C Configuration Options and Fault Autorecovery
- Optimal USB Charging and Communication for Portable Devices
  - User-Programmable Voltage Gain Adjusts Output for up to 474mΩ Cable Resistance
  - · User-Programmable USB Current Limit
- Low-Noise Features Prevent Interference with AM Band and Portable Devices
  - Fixed-Frequency 310kHz to 2.2MHz Operation
  - · Fixed-PWM Option at No Load
  - · Spread Spectrum for EMI Reduction
  - SYNC Input/Output for Frequency Parking
- Robust Design Keeps Vehicle System and Portable Device Safe in an Automotive Environment
  - Short-to-Battery Protection on V<sub>BUS</sub>, HVD± Pins
  - ±15kV Air/±8kV Contact ISO 10605 (330pF, 330Ω)\*
  - ±15kV Air/±8kV Contact ISO 10605 (330pF, 2kΩ)\*
  - ±15kV Air/±8kV Contact IEC 61000-4-2 (150pF, 330Ω)\*
  - Overtemperature Protection, Warning, and Intelligent Current Foldback
  - AEC-Q100 Qualified
  - -40°C to +125°C Operating Temperature Range

\*Tested in Typical Application Circuit as used on the MAX20459 Evaluation Kit

Ordering Information appears at end of datasheet.

Apple is a registered trademark of Apple Inc.

Samsung is a registered trademark of Samsung Electronics Co., Ltd.



### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description                                    |    |
|--------------------------------------------------------|----|
| Applications                                           | 1  |
| Benefits and Features                                  | 1  |
| Simplified Block Diagram                               | 2  |
| Absolute Maximum Ratings                               | 8  |
| Package Information                                    | 8  |
| 32 Pin TQFN 5x5x0.75mm                                 | 8  |
| Electrical Characteristics                             | 8  |
| Typical Operating Characteristics                      | 14 |
| Pin Configuration                                      | 17 |
| MAX20459                                               | 17 |
| Pin Description                                        | 17 |
| Functional Diagrams                                    | 19 |
| DCDC_ON Reset Behavior and Timing Diagram              | 19 |
| ADC Timing Diagram                                     | 20 |
| ATTACH Logic Diagram                                   | 21 |
| Cable Attach-Detach and SENSN Discharge Timing Diagram | 21 |
| Detailed Block Diagram                                 | 22 |
| Detailed Description                                   | 23 |
| USB Type-C                                             | 23 |
| V <sub>BUS</sub>                                       | 24 |
| External FET Gate Drive (G_DMOS Pin)                   | 24 |
| Legacy Devices                                         | 25 |
| USB Type-A-Only Operation                              | 25 |
| Power-Up and Enabling                                  | 25 |
| System Enable (HVEN)                                   | 25 |
| DC-DC Enable (ENBUCK)                                  | 25 |
| 3.3V Input (IN)                                        | 25 |
| Linear Regulator Output (BIAS)                         | 25 |
| Power-On Sequencing                                    | 25 |
| Step-Down DC-DC Regulator                              | 26 |
| Step-Down Regulator                                    | 26 |
| Wide Input Voltage Range                               | 26 |
| Maximum Duty-Cycle Operation                           | 26 |
| Output Voltage (SENSP)                                 | 26 |
| Soft-Start                                             | 26 |
| Reset Behavior                                         | 26 |
| Reset Criteria                                         | 26 |
| Switching Frequency Configuration                      | 26 |

## TABLE OF CONTENTS (CONTINUED)

| Switching Frequency Synchronization (SYNC Pin)                   | 27 |
|------------------------------------------------------------------|----|
| Forced-PWM Operation                                             |    |
| Intelligent Skip-Mode Operation and Attach Detection             | 27 |
| Spread-Spectrum Option                                           | 27 |
| Current Limit                                                    | 28 |
| Output Short-Circuit Protection                                  | 28 |
| Thermal Overload Protection                                      | 28 |
| Pre-Thermal Overload Warning                                     |    |
| Automatic Thermal Foldback                                       | 28 |
| USB Current-Limit and Output-Voltage Adjustment                  |    |
| Current-Sense Amplifier (SENSP, SENSN)                           | 29 |
| USB DC Current Limit Configuration                               |    |
| Voltage Feedback Adjustment Configuration                        |    |
| Remote-Sense Feedback Adjustment (SHIELD Pin)                    |    |
| High Voltage Modes Configuration                                 |    |
| Automatic Charge Detection with ESD and Short-Circuit Protection |    |
| I <sup>2</sup> C, Control, and Diagnostics                       |    |
| I <sup>2</sup> C Configuration (CONFIG1 and I <sup>2</sup> C)    |    |
| Standalone Configuration (CONFIG1–CONFIG3)                       |    |
| I <sup>2</sup> C Diagnostics and Event Handling                  |    |
| Interrupt and Attach Output (INT(ATTACH))                        |    |
| I <sup>2</sup> C Output Voltage and Current Measurement          |    |
| I <sup>2</sup> C Interface                                       |    |
| Bit Transfer                                                     |    |
| STOP and START Conditions                                        |    |
| Early STOP Condition                                             |    |
| Clock Stretching                                                 |    |
| I <sup>2</sup> C General Call Address                            |    |
| I <sup>2</sup> C Slave Addressing                                |    |
| Acknowledge                                                      |    |
| Write Data Format                                                |    |
| Read Data Format                                                 |    |
| Fault Detection and Diagnostics                                  |    |
| Fault Detection                                                  |    |
| Fault Output Pin (FAULT)                                         |    |
| Register Map                                                     |    |
| Summary Table                                                    |    |
| Register Details                                                 |    |
| Applications Information                                         | 48 |

## TABLE OF CONTENTS (CONTINUED)

|    | DC-DC Switching Frequency Selection | 48 |
|----|-------------------------------------|----|
|    | DC-DC Input Capacitor Selection.    | 48 |
|    | DC-DC Output Capacitor Selection    | 48 |
|    | DC-DC Output Inductor Selection     | 49 |
|    | Layout Considerations               | 49 |
|    | Determining USB System Requirements | 49 |
|    | USB Loads                           | 49 |
|    | USB Output Current Limit            | 50 |
|    | USB Voltage Adjustment              | 50 |
|    | Selecting a Current-Sense Resistor  | 51 |
|    | Example CONFIG Resistor Selection   | 51 |
|    | USB Type-C Certification            | 51 |
|    | ESD Protection                      | 52 |
|    | ESD Test Conditions                 | 52 |
|    | Human Body Model                    | 52 |
|    | IEC 61000-4-2                       | 52 |
| Ту | pical Application Circuits          | 54 |
| Oı | dering Information                  | 54 |
| Re | evision History                     | 55 |

### MAX20459

# Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

### LIST OF FIGURES

| Figure 1. USB Type-C Block Diagram.       24         Figure 2. Remote Cable-Sense Diagram.       30         Figure 3. Charge Detection Block Diagram.       31         Figure 4. I <sup>2</sup> C Timing Diagram.       34         Figure 5. START, STOP and REPEATED START Conditions.       34         Figure 6. Acknowledge Condition.       35         Figure 7. Data Format of I <sup>2</sup> C Interface.       36         Figure 8. DC Voltage Adjustment Model.       50         Figure 9. Increase in SENSP vs. USB Current.       51         Figure 10. Human Body ESD Test Model.       52         Figure 11. IEC 61000-4-2 ESD Test Model.       53         Figure 12. Human Body Current Waveform.       53         Figure 13. IEC 61000-4-2 Current Waveform.       53 |                                                     |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----|
| Figure 3. Charge Detection Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 1. USB Type-C Block Diagram                  | 24 |
| Figure 4. I <sup>2</sup> C Timing Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 2. Remote Cable-Sense Diagram                | 30 |
| Figure 5. START, STOP and REPEATED START Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 3. Charge Detection Block Diagram            | 31 |
| Figure 6. Acknowledge Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 4. I <sup>2</sup> C Timing Diagram           | 34 |
| Figure 7. Data Format of I <sup>2</sup> C Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 5. START, STOP and REPEATED START Conditions | 34 |
| Figure 8. DC Voltage Adjustment Model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 6. Acknowledge Condition                     | 35 |
| Figure 9. Increase in SENSP vs. USB Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 7. Data Format of I <sup>2</sup> C Interface | 36 |
| Figure 10. Human Body ESD Test Model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 8. DC Voltage Adjustment Model               | 50 |
| Figure 11. IEC 61000-4-2 ESD Test Model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |    |
| Figure 12. Human Body Current Waveform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Figure 10. Human Body ESD Test Model                | 52 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 11. IEC 61000-4-2 ESD Test Model             | 53 |
| Figure 13. IEC 61000-4-2 Current Waveform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 12. Human Body Current Waveform              | 53 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 13. IEC 61000-4-2 Current Waveform           | 53 |

### MAX20459

# Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

| LIST | OF | TAB | LES |
|------|----|-----|-----|
|------|----|-----|-----|

| Table 1. Charge Detection Precedence                                   | 23 |
|------------------------------------------------------------------------|----|
| Table 2. DC-DC Converter Intelligent Skip Mode Truth Table             | 27 |
| Table 3. Charge-Detection Mode Truth Table (I <sup>2</sup> C Variants) | 30 |
| Table 4. Charge-Detection Mode Truth Table (Standalone Variants)       | 30 |
| Table 5. CONFIG1 Pin Table (I <sup>2</sup> C Variants)                 | 31 |
| Table 6. CONFIG1 Pin Table (Standalone Variants)                       | 32 |
| Table 7. CONFIG2 and CONFIG3 Pin Table (Standalone Variants)           | 32 |
| Table 8. I <sup>2</sup> C Slave Addresses                              | 35 |
| Table 9. Fault Conditions                                              | 37 |
| Table 10. Recommended Output Filters For I <sub>LOAD</sub> of 3A       | 49 |

### **Absolute Maximum Ratings**

|                     | 3                                   |
|---------------------|-------------------------------------|
| SUPSW to PGND       | 0.3V to +40V                        |
| HVEN to PGND        | 0.3V to V <sub>SUPSW</sub> + 0.3V   |
| LX to PGND (Note 1) | 0.3V to V <sub>SUPSW</sub> + 0.3V   |
| BIAS to AGND        | 0.3V to +6V                         |
|                     | 0.3V to V <sub>BIAS</sub> + 0.3V    |
| SENSN, SENSP, VBMO  | N to AGND0.3V to $V_{SUPSW}$ + 0.3V |
| AGND to PGND        | 0.3V to +0.3V                       |
| BST to PGND         | 0.3V to +46V                        |
| BST to LX           | 0.3V to +6V                         |
|                     | K, SDA (CONFIG2), SCL (CONFIG3),    |
| BIAS, DCP_MODE, FAU | JLT, INT(ATTACH), SHIELD, CC1, CC2  |
| to AGND             | 0.3V to +6V                         |
| HVDP, HVDM to AGND. | 0.3V to +18V                        |
| G_DMOS to AGND      | 0.3V to +16V                        |
|                     |                                     |

| LX Continuous RIVIS Current              | 3.5A                          |
|------------------------------------------|-------------------------------|
| Output Short-Circuit Duration            | Continuous                    |
| Thermal Characteristics                  |                               |
| Continuous Power Dissipation, Single-I   | _ayer Board (T <sub>A</sub> = |
| +70°C, 32-TQFN (derate 21.3mW/°C above   | ve +70°C)) mW to              |
|                                          | 1702.10mW                     |
| Continuous Power Dissipation, Multilayer | Board ( $T_A = +70$ °C,       |
| 32-TQFN (derate 34.5mW/°C above +70°     | C))2758.6 mW                  |
| Operating Temperature Range              | 40°C to 125°C                 |
| Junction Temperature                     | +150°C                        |
| Storage Temperature Range                | 40°C to +150°C                |
| Lead Temperature (soldering, 10s)        | 300°C                         |
| Soldering Temperature (reflow)           | +260°C                        |

Note 1: Self-protected from transient voltages exceeding these limits for ≤ 50ns in circuit under normal operation.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

### 32 Pin TQFN 5x5x0.75mm

| Package Code                            | T3255+4C  |
|-----------------------------------------|-----------|
| Outline Number                          | 21-0140   |
| Land Pattern Number                     | 90-0012   |
| Thermal Resistance, Single-Layer Board: |           |
| Junction to Ambient (θ <sub>JA</sub> )  | 47 °C/W   |
| Junction to Case (θ <sub>JC</sub> )     | 1.70 °C/W |
| Thermal Resistance, Four-Layer Board:   |           |
| Junction to Ambient (θ <sub>JA</sub> )  | 29 °C/W   |
| Junction to Case (θ <sub>JC</sub> )     | 1.70 °C/W |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                               | SYMBOL                | CONDITIONS                                                                                                     | MIN | TYP | MAX | UNITS |  |
|-----------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| Power Supply and Enable                 |                       |                                                                                                                |     |     |     |       |  |
| Supply Voltage Range                    | V <sub>SUPSW</sub>    | ( <u>Note 2</u> )                                                                                              | 4.5 |     | 28  | V     |  |
| Load Dump Event<br>Supply Voltage Range | V <sub>SUPSW_LD</sub> | < 1s                                                                                                           |     |     | 40  | V     |  |
| Supply Current - Off<br>State           | Isupsw                | V <sub>SUPSW</sub> = 18V; V <sub>HVEN</sub> = 0V; V <sub>ENBUCK</sub><br>= 0V; V <sub>IN</sub> = 0V; off state |     | 10  | 20  | μA    |  |
| Supply Current - Buck<br>Off            | I <sub>SUPSW</sub>    | V <sub>HVEN</sub> = 14V; V <sub>ENBUCK</sub> = 0V                                                              |     | 1.1 |     | mA    |  |

### **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                                | SYMBOL                  | CONDITIONS                                                                                  | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------|------|------|------|-------|
| Supply Current - Skip<br>Mode            | I <sub>SUPSW</sub>      | V <sub>HVEN</sub> = 14V; buck switching; no load                                            |      | 1.8  |      | mA    |
| Supply Current - FPWM                    | I <sub>SUPSW</sub>      | V <sub>HVEN</sub> = 14V; buck switching; no load                                            |      | 28   |      | mA    |
| BIAS Voltage                             | V <sub>BIAS</sub>       | 5.75V ≤ V <sub>SUPSW</sub> ≤ 28V                                                            | 4.5  | 4.7  | 5.25 | V     |
| BIAS Current Limit                       |                         |                                                                                             | 50   | 150  |      | mA    |
| BIAS Undervoltage<br>Lockout             | V <sub>UV_BIAS</sub>    | V <sub>BIAS</sub> rising                                                                    | 3.0  | 3.3  | 3.6  | V     |
| BIAS Undervoltage<br>Lockout Hysteresis  |                         |                                                                                             |      | 0.2  |      | V     |
| SUPSW Undervoltage<br>Lockout            |                         | V <sub>SUPSW</sub> rising                                                                   | 3.9  |      | 4.42 | V     |
| SUPSW Undervoltage<br>Lockout Hysteresis |                         |                                                                                             |      | 0.2  |      | V     |
| IN Voltage Range                         | V <sub>IN</sub>         |                                                                                             | 3    |      | 3.6  | V     |
| IN Overvoltage Lockout                   | V <sub>IN_OVLO</sub>    | V <sub>IN</sub> rising                                                                      | 3.8  | 4    | 4.3  | V     |
| IN Input Current                         | I <sub>IN</sub>         |                                                                                             |      |      | 10   | μA    |
| HVEN Rising Threshold                    | V <sub>HVEN_R</sub>     |                                                                                             | 0.6  | 1.5  | 2.4  | V     |
| HVEN Falling Threshold                   | V <sub>HVEN_F</sub>     |                                                                                             |      |      | 0.4  | V     |
| HVEN Hysteresis                          | V <sub>HVEN</sub>       |                                                                                             |      | 0.2  |      | V     |
| HVEN Delay Rising                        | t <sub>HVEN_R</sub>     |                                                                                             | 2.5  |      | 15   | μs    |
| HVEN Delay Falling                       | t <sub>HVEN_F</sub>     |                                                                                             | 5    | 12   | 25   | μs    |
| HVEN Input Leakage                       |                         | V <sub>HVEN</sub> = V <sub>SUPSW</sub> = 18V, V <sub>HVEN</sub> = 0V                        |      |      | 10   | μA    |
| G_DMOS Pin                               |                         |                                                                                             |      |      |      |       |
| G_DMOS Unloaded<br>Output Voltage        | V <sub>G_DMOS_OC</sub>  | $V_{\mbox{G}\mbox{\ DMOS}}$ to $V_{\mbox{BIAS}},$ internal discharge path $2M\Omega$ to GND | 7    | 10   | 13.0 | V     |
| G_DMOS Output<br>Impedance               | R <sub>G_DMOS_OC</sub>  |                                                                                             |      | 100  | 250  | kΩ    |
| G_DMOS DC Output<br>Current              | I <sub>G_DMOS_SC</sub>  | G_DMOS to BIAS                                                                              |      | 20   |      | μA    |
| USB Type C / Current Le                  | evel Characterist       | tics                                                                                        | _    |      |      |       |
| CC DFP Default Current<br>Source         | I <sub>DFP0.5</sub> _CC | 4.0V < V <sub>BIAS</sub> < 5.5V, ±20%                                                       | 64   | 80   | 96   | μΑ    |
| CC DFP 1.5A Current<br>Source            | I <sub>DFP1.5</sub> _CC | 4.0V < V <sub>BIAS</sub> < 5.5V, ±8%                                                        | 166  | 180  | 194  | μΑ    |
| CC DFP 3.0A Current<br>Source            | I <sub>DFP3.0_CC</sub>  | 4.0V < V <sub>BIAS</sub> < 5.5V, ±8%                                                        | 304  | 330  | 356  | μA    |
| USB Type C / Timing Characteristics      |                         |                                                                                             |      |      |      |       |
| Type-C CC Pin<br>Detection Debounce      | tCCDEBOUNCE             | Final transition to Attached state                                                          |      | 160  |      | ms    |
| HVD+, HVD- Pins                          |                         |                                                                                             |      |      |      |       |
| Protection Trip<br>Threshold             | V <sub>OV_D</sub>       |                                                                                             | 3.65 | 3.85 | 4.1  | V     |

### **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                                                        | SYMBOL                   | CONDITIONS                                                                      | MIN  | TYP   | MAX  | UNITS |  |
|------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------|------|-------|------|-------|--|
| On-Resistance of HVD+/HVD- short                                 | R <sub>SHORT</sub>       | V <sub>HVDP</sub> = 1V, I <sub>HVDM</sub> = 500μA                               |      | 90    | 180  | Ω     |  |
| HVD+/HVD- On-<br>Leakage Current                                 | I <sub>HVD_ON</sub>      | V <sub>HVD±</sub> = 3.6V or 0V                                                  | -7   |       | 7    | μA    |  |
| HVD+/HVD- Off-<br>Leakage Current                                | I <sub>HVD_OFF</sub>     | $V_{HVD+} = 18V \text{ or } V_{HVD-} = 18V, \ V_{D\pm} = 0V$                    |      |       | 150  | μA    |  |
| Current-Sense Amplifier (SENSP, SENSN) and Analog Inputs (VBMON) |                          |                                                                                 |      |       |      |       |  |
| Gain                                                             |                          | 10mV < V <sub>SENSP</sub> - V <sub>SENSN</sub> < 110mV,<br>GAIN[4:0] = 0b111111 |      | 19.4  |      | V/V   |  |
| Cable Compensation LSB                                           | R <sub>LSB</sub>         |                                                                                 |      | 18    |      | mΩ    |  |
|                                                                  |                          | ILIM[2:0] = 0b111, $R_{SENSE} = 33m\Omega$                                      | 3.04 | 3.14  | 3.30 |       |  |
|                                                                  |                          | ILIM[2:0] = 0b110, $R_{SENSE}$ = 33mΩ                                           | 2.6  | 2.75  | 2.9  |       |  |
|                                                                  |                          | ILIM[2:0] = 0b101, $R_{SENSE}$ = 33mΩ                                           | 2.1  | 2.25  | 2.4  |       |  |
| Overcurrent Threshold                                            | II IM SET                | ILIM[2:0] = 0b100, R <sub>SENSE</sub> = $33$ mΩ                                 | 1.62 | 1.7   | 1.78 |       |  |
| Overcurrent Threshold                                            | ILIM_SET                 | ILIM[2:0] = 0b011, $R_{SENSE}$ = 33mΩ                                           | 1.05 | 1.13  | 1.21 | A     |  |
|                                                                  |                          | ILIM[2:0] = 0b010, R <sub>SENSE</sub> = $33$ mΩ                                 | 0.8  | 0.86  | 0.92 |       |  |
|                                                                  |                          | ILIM[2:0] = 0b001, R <sub>SENSE</sub> = $33$ mΩ                                 | 0.55 | 0.6   | 0.65 |       |  |
|                                                                  |                          | ILIM[2:0] = 0b000, $R_{SENSE}$ = 33mΩ                                           | 0.3  | 0.33  | 0.36 |       |  |
| SENSN / VBMON<br>Discharge Current                               | ISENSN_DIS               |                                                                                 | 11   | 18    | 32   | mA    |  |
| Startup Wait Time                                                | tBUCK_WAIT               |                                                                                 |      | 100   |      | ms    |  |
| 0=11011 (11011011                                                | t <sub>DIS_POR</sub>     | Discharge after POR                                                             |      | 1     |      | _     |  |
| SENSN / VBMON Discharge Time                                     | t <sub>DIS_CD</sub>      | DCDC_ON toggle                                                                  |      | 2     |      | S     |  |
| Disonarge Time                                                   | t <sub>DIS_DET</sub>     | Type-C detach                                                                   |      | 100   |      | ms    |  |
|                                                                  | t <sub>BUCKOFF_CD</sub>  | DCDC_ON toggle; see reset criteria                                              |      | 2     |      | S     |  |
| Forced Buck Off-Time                                             | tBUCKOFF_DE<br>T         | Type-C detach                                                                   |      | 100   |      | ms    |  |
| Attach Comparator Load<br>Current Rising<br>Threshold            |                          | Common mode input = 5.15V                                                       | 5    | 16    | 28   | mA    |  |
| Attach Comparator<br>Hysteresis                                  |                          | Common mode input = 5.15V                                                       |      | 2.5   |      | mA    |  |
| SENSN Undervoltage<br>Threshold (Falling)                        | V <sub>UV_SENSN</sub>    |                                                                                 | 4    | 4.375 | 4.75 | V     |  |
| SENSN Overvoltage<br>Threshold (Rising)                          | V <sub>OV_SENSN</sub>    |                                                                                 | 7    | 7.46  | 7.9  | V     |  |
| SENSN Short-Circuit<br>Threshold (Falling)                       | V <sub>SHT_SENSN</sub>   |                                                                                 | 1.75 | 2     | 2.25 | V     |  |
| SENSN Undervoltage<br>Fault Blanking Time                        |                          |                                                                                 |      | 16    |      | ms    |  |
| SENSN Overvoltage<br>Fault Blanking Time                         | t <sub>B,OV</sub> _SENSN | From overvoltage condition to FAULT asserted                                    |      | 3     | 6    | μs    |  |

### **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                            | SYMBOL                  | CONDITIONS                                                                                                      | MIN   | TYP  | MAX   | UNITS  |
|--------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|-------|------|-------|--------|
| SENSN Discharge<br>Threshold Falling |                         | V <sub>SENSN</sub> Falling                                                                                      | 0.47  | 0.51 | 0.57  | V      |
| Remote Feedback Adjus                | tment                   |                                                                                                                 |       |      |       |        |
| SHIELD Input Voltage<br>Range        |                         |                                                                                                                 | 0.1   |      | 0.75  | V      |
| Gain                                 |                         |                                                                                                                 | 1.935 | 2    | 2.065 | V/V    |
| Input-Referred Offset Voltage        |                         |                                                                                                                 |       | ±2.0 |       | mV     |
| Digital Inputs (SDA, SCL             | , ENBUCK, DCF           | P_MODE)                                                                                                         |       |      |       |        |
| Input Leakage Current                |                         | V <sub>PIN</sub> = 5.5V, 0V                                                                                     | -5    |      | +5    | μA     |
| Logic-High                           | V <sub>IH</sub>         |                                                                                                                 | 1.6   |      |       | V      |
| Logic-Low                            | V <sub>IL</sub>         |                                                                                                                 |       |      | 0.5   | V      |
| Synchronous Step-Down                | n DC-DC Conve           | rter                                                                                                            |       |      |       |        |
| PWM Output Voltage                   | V <sub>SENSP</sub>      | 7V ≤ V <sub>SUPSW</sub> ≤ 28V, no load                                                                          |       | 5.15 |       | V      |
| Skip Mode Output<br>Voltage          | V <sub>SENSP_SKIP</sub> | 7V ≤ V <sub>SUPSW</sub> ≤ 18V, no load ( <u>Note 2</u> )                                                        |       | 5.25 |       | V      |
| Load Regulation                      | R <sub>LR</sub>         | 7V ≤ V <sub>SUPSW</sub> ≤ 18V, for 5V nominal output setting                                                    |       | 51   |       | mΩ     |
| Output Voltage<br>Accuracy           |                         | $8V \le V_{SUPSW} \le 18V$ , 2.4A, $V_{SENSP} - V_{SENSN} = 79.2$ mV , GAIN[4:0] = 0b111111 cable compensation. | 6.33  |      | 6.68  | V      |
| Spread-Spectrum<br>Range             |                         | SS Enabled                                                                                                      |       | ±3.4 |       | %      |
| SYNC Switching<br>Threshold High     | V <sub>SYNC_HI</sub>    | Rising                                                                                                          | 1.4   |      |       | V      |
| SYNC Switching<br>Threshold Low      | V <sub>SYNC_LO</sub>    | Falling                                                                                                         |       |      | 0.4   | V      |
| SYNC Internal Pulldown               |                         |                                                                                                                 |       | 200  |       | kΩ     |
| SYNC Input Clock<br>Acquisition time | tsync                   | ( <u>Note 3</u> )                                                                                               |       | 1    |       | Cycles |
| High-Side Switch On-<br>Resistance   | R <sub>ONH</sub>        | I <sub>LX</sub> = 1A                                                                                            |       | 54   | 95    | mΩ     |
| Low-Side Switch On-<br>Resistance    | R <sub>ONL</sub>        | I <sub>LX</sub> = 1A                                                                                            |       | 72   | 135   | mΩ     |
| BST Input Current                    | I <sub>BST</sub>        | $V_{BST} - V_{LX} = 5V$ , high-side on                                                                          |       | 2.2  |       | mA     |
| LX Current-Limit                     |                         | MAX20459ATJA, MAX20459ATJC                                                                                      |       | 5    |       | A      |
| Threshold                            |                         | MAX20459ATJM, MAX20459ATJZ                                                                                      |       | 6    |       |        |
| Skip Mode Peak-Current<br>Threshold  | I <sub>SKIP_TH</sub>    |                                                                                                                 |       | 1    |       | A      |
| Negative Current Limit               |                         |                                                                                                                 |       | 1.2  |       | Α      |
| Soft-Start Ramp Time                 | t <sub>SS</sub>         |                                                                                                                 |       | 8    |       | ms     |
| LX Rise Time                         | t <sub>LXR</sub>        | ( <u>Note 3</u> )                                                                                               |       | 3    |       | ns     |
| LX Fall Time                         | t <sub>LXF</sub>        | ( <u>Note 3</u> )                                                                                               |       | 4    |       | ns     |

### **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                                             | SYMBOL              | CONDITIONS                              | MIN                       | TYP | MAX  | UNITS |
|-------------------------------------------------------|---------------------|-----------------------------------------|---------------------------|-----|------|-------|
| BST Refresh Algorithm<br>Low-Side Minimum On-<br>Time |                     |                                         |                           | 60  |      | ns    |
| FAULT, INT (ATTACH), S                                | SYNC Outputs        |                                         |                           |     |      |       |
| Output-High Leakage<br>Current                        |                     | FAULT, INT(ATTACH) = 5.5V               | -10                       |     | +10  | μA    |
| Output Low Level                                      |                     | Sinking 1mA                             |                           |     | 0.4  | V     |
| SYNC Output High<br>Level                             |                     | Sourcing 1mA, SYNC configured as output | V <sub>BIAS</sub><br>-0.4 |     |      | V     |
| Configuration Resistors                               | Converter           |                                         | •                         |     |      |       |
| CONFIG1-3 Current<br>Leakage                          |                     | V <sub>CONFIG</sub> = 0V to 4V          |                           |     | ±5   | μA    |
| Minimum Window<br>Amplitude                           |                     |                                         | -4                        |     | 4    | %     |
| ADC                                                   |                     |                                         |                           |     |      |       |
| Resolution                                            |                     |                                         |                           | 8   |      | Bits  |
| ADC Gain Error                                        |                     |                                         |                           | ±2  |      | LSBs  |
| Offset Error                                          | Offset_ADC          |                                         |                           | ±1  |      | LSB   |
| Oscillators                                           |                     |                                         |                           |     |      |       |
| Internal High Frequency Oscillator                    | HFOSC               |                                         | 7                         | 8   | 9    | MHz   |
| Buck Oscillator<br>Frequency                          | f <sub>SW</sub>     | FSW[2:0] = 0b000                        | 1.95                      | 2.2 | 2.45 | MHz   |
| Buck Oscillator<br>Frequency                          | f <sub>SW</sub>     | FSW[2:0] = 0b101                        | 340                       | 410 | 480  | KHz   |
| Thermal Overload                                      |                     |                                         | <u>'</u>                  |     |      |       |
| Thermal Warning<br>Temperature                        |                     |                                         |                           | 130 |      | °C    |
| Thermal Warning<br>Hysteresis                         |                     |                                         |                           | 10  |      | °C    |
| Thermal Shutdown<br>Temperature                       |                     |                                         |                           | 165 |      | °C    |
| Thermal Shutdown<br>Hysteresis                        |                     |                                         |                           | 10  |      | °C    |
| I <sup>2</sup> C                                      |                     |                                         | <u> </u>                  |     |      | ·     |
| Serial-Clock Frequency                                | f <sub>SCL</sub>    |                                         |                           |     | 400  | kHz   |
| Bus Free Time Between<br>STOP and START<br>Condition  | t <sub>BUF</sub>    |                                         | 1.3                       |     |      | μs    |
| START Condition Setup<br>Time                         | <sup>t</sup> SU:STA |                                         | 0.6                       |     |      | μs    |
| START Condition Hold<br>Time                          | <sup>t</sup> HD:STA |                                         | 0.6                       |     |      | μs    |

### **Electrical Characteristics (continued)**

 $(V_{SUPSW} = 14V, V_{IN} = 3.3V, V_{ENBUCK} = 3.3V, Temperature = T_{A} = T_{J} = -40^{\circ}C$  to +125°C, unless otherwise noted, actual typical values may vary and are not guaranteed.)

| PARAMETER                          | SYMBOL              | CONDITIONS                              | MIN | TYP | MAX  | UNITS |
|------------------------------------|---------------------|-----------------------------------------|-----|-----|------|-------|
| STOP Condition Hold<br>Time        | tsu:sto             |                                         | 0.6 |     |      | μs    |
| Clock-Low Period                   | t <sub>LOW</sub>    |                                         | 1.3 |     |      | μs    |
| Clock-High Period                  | tHIGH               |                                         | 0.6 |     |      | μs    |
| Data-Setup Time                    | t <sub>SU:DAT</sub> |                                         | 100 |     |      | ns    |
| Data-Hold Time                     | t <sub>HD:DAT</sub> | From 50% SCL falling to SDA change      | 0.3 |     | 0.6  | μs    |
| Pulse Width of Spike<br>Suppressed | t <sub>SP</sub>     |                                         |     | 50  |      | ns    |
| ESD Protection (All Pins           | 5)                  |                                         | •   |     |      |       |
| ESD Protection Level               | V <sub>ESD</sub>    | Human Body Model                        |     | ±2  |      | kV    |
| ESD Protection (HVDP, I            | HVDM, CC1, CC       | 2)                                      |     |     |      |       |
|                                    |                     | ISO 10605 Air Gap (330pF, 330Ω)         |     | ±15 |      |       |
|                                    |                     | ISO 10605 Air Gap (330pF, 2kΩ)          |     | ±15 |      |       |
| ESD Protection Level               | \/                  | ISO 10605 Contact (330pF, 330Ω)         |     | ±8  |      | kV    |
|                                    | V <sub>ESD</sub>    | ISO 10605 Contact (330pF, 2kΩ) ±8       |     |     | - KV |       |
|                                    |                     | IEC 61000-4-2 Air Gap (150pF, 330Ω) ±15 |     |     |      |       |
|                                    |                     | IEC 61000-4-2 Contact (150pF, 330Ω)     | ±8  |     |      |       |

Note 2: Device is designed for use in applications with continuous operation of 14V. Device meets electrical table up to maximum supply voltage.

Note 3: Guaranteed by design and bench characterization; not production tested.

### **Typical Operating Characteristics**

 $(TA = +25^{\circ}C, unless otherwise noted.)$ 



### **Typical Operating Characteristics (continued)**

 $(TA = +25^{\circ}C, unless otherwise noted.)$ 



### **Typical Operating Characteristics (continued)**

 $(TA = +25^{\circ}C, unless otherwise noted.)$ 















### **Pin Configuration**

### **MAX20459**



### **Pin Description**

| PIN            | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                           |
|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3, 5, 9, 10 | AGND   | Analog Ground.                                                                                                                                                                                                                                                                                                     |
| 2              | CC1    | Type-C Configuration Channel (CC).                                                                                                                                                                                                                                                                                 |
| 4              | CC2    | Type-C Configuration Channel (CC).                                                                                                                                                                                                                                                                                 |
| 6              | HVDM   | High-Voltage-Protected USB D- Interface. Connect HVD- to the downstream USB connector D- pin for charge detection.                                                                                                                                                                                                 |
| 7              | HVDP   | High-Voltage-Protected USB D+ Interface. Connect HVD+ to the downstream USB connector D+ pin for charge detection.                                                                                                                                                                                                 |
| 8              | SHIELD | Optional Remote-Feedback Input. Tie to AGND if not used.                                                                                                                                                                                                                                                           |
| 11             | IN     | Logic Enable Input. Connect to 3.3V. If no 3.3V rail is available in the system, use a 1kΩ/2kΩ resistor-divider from BIAS to generate 3.3V on IN. See <i>Typical Application Circuits</i> .  IN is also used for clamping during overvoltage events on HVD+ or HVD Connect a 1μF ceramic capacitor from IN to GND. |

## **Pin Description (continued)**

| PIN    | NAME             | FUNCTION                                                                                                                                                                                                                                                                                       |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                  | Interrupt/Attach.                                                                                                                                                                                                                                                                              |
| 12     | INT              | On the I <sup>2</sup> C variants, functions as an active-low interrupt pin.                                                                                                                                                                                                                    |
|        | (ATTACH)         | On the standalone variants, functions as an active-low attach indicator.                                                                                                                                                                                                                       |
|        |                  | Connect a 100kΩ pullup resistor to IN. Tie to AGND if not used.                                                                                                                                                                                                                                |
| 13     | SYNC             | Switching Frequency Input/Output for Synchronization with Other Supplies. Configure Sync as an input and tie to AGND if not used. See Applications Information section.                                                                                                                        |
| 14     | FAULT            | Active-Low, Open-Drain, Fault Indicator Output. Connect a $100k\Omega$ pullup resistor to IN. Tie to AGND if not used.                                                                                                                                                                         |
|        |                  | SCL/Configuration 3.                                                                                                                                                                                                                                                                           |
| 15     | SCL<br>(CONFIG3) | For the I <sup>2</sup> C variants, this serves as the SCL pin.                                                                                                                                                                                                                                 |
|        | (3311133)        | For the standalone variants, this serves as CONFIG3 pin. Connect a resistor to AGND to configure thermal foldback, gain, current limit, and USB type-C source current.                                                                                                                         |
|        |                  | SDA/Configuration 2.                                                                                                                                                                                                                                                                           |
| 16     | SDA<br>(CONFIG2) | For the I <sup>2</sup> C variants, this serves as the SDA pin.                                                                                                                                                                                                                                 |
|        | (00111102)       | For the standalone variants, this serves as the CONFIG2 pin. Connect a resistor to AGND to configure cable compensation.                                                                                                                                                                       |
| 17     | DCP_MODE         | DCP Mode Select. Tie low for Apple 2.4A mode, tie high for Apple 1A mode.                                                                                                                                                                                                                      |
| 18     | ENBUCK           | DC-DC Enable Input. Drive high/low to enable/disable the buck converter. Connect to BIAS for always-on operation.                                                                                                                                                                              |
| 19     | BST              | High-Side Driver Supply. Connect a 0.1µF capacitor from BST to LX.                                                                                                                                                                                                                             |
| 20, 21 | LX               | Inductor Connection Pin. Connect an inductor from LX to the DC-DC converter output (SENSP).                                                                                                                                                                                                    |
| 22, 23 | PGND             | Power Ground.                                                                                                                                                                                                                                                                                  |
| 24     | CONFIG1          | Configuration 1. Connect a resistor to AGND to configure spread spectrum, sync direction, and switching frequency (standalone) or I <sup>2</sup> C address.                                                                                                                                    |
| 25     | HVEN             | Active-High System Enable Pin. HVEN is battery-voltage tolerant. Connect to SUPSW for always-on operation.                                                                                                                                                                                     |
| 26, 27 | SUPSW            | Internal High-Side Switch Supply Input. SUPSW provides power to the internal buck converter and LDO. Connect a 100nF and 10µF ceramic capacitor in parallel with a 47µF electrolytic capacitor from SUPSW to PGND. See <u>DC-DC Input Capacitor Selection</u> .                                |
| 28     | VBMON            | USB V <sub>BUS</sub> Monitor Pin                                                                                                                                                                                                                                                               |
| 29     | SENSP            | DC-DC Converter Feedback Input and Current-Sense Amplifier Positive Input. Place the DC-DC bulk capacitance on this net. Connect to the positive terminal of the current-sense resistor (R <sub>SENSE</sub> ) and the main output of the converter. Used for internal voltage regulation loop. |
| 30     | SENSN            | Current-Sense Amplifier Negative Input. Connect to the negative terminal of the current-sense resistor (R <sub>SENSE</sub> ).                                                                                                                                                                  |
| 31     | G_DMOS           | Gate-Drive Output. Optionally connect to the gate of an external n-channel FET. Otherwise, terminate with a $2.7M\Omega$ resistor or a 10pF capacitor to AGND.                                                                                                                                 |
| 32     | BIAS             | 5V Linear-Regulator Output. Connect a 2.2μF ceramic capacitor from BIAS to GND. BIAS powers the internal circuitry.                                                                                                                                                                            |
| EP     | EP               | Exposed Pad. Connect EP to multiple GND planes with 3 x 3 via grid (minimum).                                                                                                                                                                                                                  |
| L      |                  |                                                                                                                                                                                                                                                                                                |

### **Functional Diagrams**

### DCDC\_ON Reset Behavior and Timing Diagram



**ADC Timing Diagram** 



### **ATTACH** Logic Diagram



### Cable Attach-Detach and SENSN Discharge Timing Diagram



### **Detailed Block Diagram**



### **Detailed Description**

The MAX20459 combines a 5V/3A automotive-grade step-down converter and a USB Type-C host charger emulator. The MAX20459ATJA & MAX20459ATJM variants are configured through I<sup>2</sup>C, while the MAX20459ATJC & MAX20459ATJZ variants are configured using resistors connected to the CONFIG1, CONFIG2, and CONFIG3 pins. This device family is designed for high-power USB ports in automotive dedicated charging applications.

The MAX20459 HVD+ and HVD- pins are protected from shorts up to 18V, and include internal ESD protection circuitry. The internal host-charger port-detection circuitry offers automatic sensing and conformance to multiple standards, including USB Type-C 3.0A/1.5A/0.5A, USB-IF BC1.2 DCP mode, Apple 1A and 2.4A DCP modes, Samsung DCP, and China YD/T1591-2009.

The high-efficiency step-down DC-DC converter operates with an input voltage up to 28V and is protected from load-dump transients up to 40V. The DC-DC converter can be programmed for or synced to switching frequencies from 310kHz to 2.2MHz. The converter can deliver 3A of continuous current at an ambient temperature of 125°C.

The MAX20459 features a high-side current-sense amplifier and a programmable feedback-adjustment circuit designed to provide automatic USB voltage adjustment to compensate for voltage drops. The precision current-sense internal circuitry allows for an accurate DC output current limit, which minimizes the solution component size and cost.

### **USB Type-C**

USB Type-C introduces a new connector, cable, and detection mechanism while maintaining backwards-compatibility with the existing USB ecosystem. The Type-C connector has a small form factor, is reversible, and bi-directional (eliminates the Type A/Type B distinction). To maintain the USB host/device relationship, Type-C requires a configuration channel (CC). The CC pins are used to advertise and detect current capabilities, but also device attachment.

A Type-C implementation supports, but does not require, BC1.2. It is also desirable to implement BC1.2 detection on HVDP/HVDM in addition to CC detection. This ensures the highest possible charge current when a legacy adapter is used. Table 1 shows the USB-IF mandated precedence of power negotiation, see USB Type-C 2.0 for details.

MAX20459 provides an integrated Type-C 5V solution tailored to the automotive market. The device integrates all control and power circuitry necessary to provide a 5V/3A Downstream Facing Port (DFP) with high conversion efficiency and low thermal footprint, additionally providing BC1.2 charge detection to maintain compatibility and enable fast charging.

**Table 1. Charge Detection Precedence** 

| PRECEDENCE | MODE OF OPERA              | TION    | NOMINAL VOLTAGE | MAXIMUM CURRENT |
|------------|----------------------------|---------|-----------------|-----------------|
| Highest    | USB Type-C @ 3A Advertiser | nent    | 5V              | 3A              |
|            | USB Type-C @ 1.5A Advertis | ement   | 5V              | 1.5A            |
|            | USB BC1.2                  |         | 5V              | ≤1.5A           |
| Lowest     | Default USB Power          | USB 3.1 | 5V              | 900 mA          |
| Lowest     | Delault USD POWer          | USB 2.0 | 5V              | 500 mA          |



Figure 1. USB Type-C Block Diagram

### **V<sub>BUS</sub>**

Type-C includes new requirements for  $V_{BUS}$ , even when operating exclusively in 5V mode. When no device is attached to the CC pins, the host must turn the  $V_{BUS}$  source off so that a near-zero voltage is present at the receptacle pin. To achieve this, MAX20459 disables the external FET gate drive and turns off the buck converter when in a detached state, reducing quiescent current. The MAX20459 integrates control and discharge circuits to ensure all Type-C timing requirements are met. Throughout this document, the term  $V_{BUS}$  is used loosely to refer to voltage at SENSP, SENSN or VBMON. When more precision is required, the specific pin name is referenced.

### External FET Gate Drive (G\_DMOS Pin)

MAX20459 includes a gate drive for an optional external FET that can be used to isolate the bulk capacitance when  $V_{BUS}$  is not being sourced. A 2017 ECN from USB-IF increased the capacitance for source-only ports between  $V_{BUS}$  and GND when  $V_{BUS}$  is not being sourced from 10µF to 3000µF, effectively removing the need for an isolation FET. Therefore, the

### MAX20459

## Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

external FET on MAX20459 is optional.

If not used, terminate  $G_DMOS$  with a  $2.7M\Omega$  resistor to ground or a 10pF capacitor to ground. If used, connect the  $G_DMOS$  pin to the gate of the external FET. If  $V_{BUS}$  short-to-battery is required with the external FET, the FET should be appropriately rated. The external DMOS device must be a 20V  $V_{GS}$  type. The charge pump generates at least 7V.

#### **Legacy Devices**

The Type-C specification ensures inter-operability with Type-A/Type-B devices by defining requirements for legacy adapters. As a DFP, relevant adapters will connect from the Type-C receptacle to either a Type-B plug or to a Type-A receptacle, which can then be used with any legacy Type-A cable. A compliant legacy adapter of this type must include an R<sub>D</sub> termination inside the adapter. In this case, MAX20459 will detect a Type-C attachment whenever the adapter is connected, regardless of whether a portable device is connected. The portable device will see the DFP as a BC1.2 port (when configured as such).

### **USB Type-A-Only Operation**

The following configurations allow using MAX20459 as a Type-A charger:

- On the I<sup>2</sup>C variants, CC ENB can be set to 1 to bypass the Type-C state machine and allow only Type-A operation.
- On the standalone variants, connect one of the CC pins to a 5.1kΩ resistor to ground and the other to a 100kΩ resistor to ground.

### **Power-Up and Enabling**

### System Enable (HVEN)

HVEN is used as the main enable to the device and initiates system start-up and configuration. If HVEN is at a logic-low level, SUPSW power consumption is reduced and the device enters a standby, low-quiescent-current level. HVEN is compatible with inputs from 3.3V logic up to automotive battery. After a system reset (e.g., HVEN toggle, BIAS UV), the I<sup>2</sup>C variants assert the INT pin to indicate that the IC has not been configured. The buck converter is forced off until the CONFIGURED bit of SETUP\_4 is written to a 1 and a device attachment has occurred. This ensures that a portable device cannot attach before the IC registers are correctly set for the application.

### DC-DC Enable (ENBUCK)

The buck regulator on the MAX20459 is controlled by the ENBUCK pin for standalone variants, and by both the ENBUCK pin and the I<sup>2</sup>C interface for I<sup>2</sup>C variants. DCDC\_ON, the logical AND of ENBUCK and DCDC\_EN, determines if the buck converter can be enabled by the Type-C control logic. On standalone variants, DCDC\_EN is always high and only ENBUCK can be used to enable the buck converter. On I<sup>2</sup>C variants, setting ENBUCK low overrides an I<sup>2</sup>C EN\_DCDC enable command. ENBUCK can be directly connected to the BIAS or IN pin for applications that do not require GPIO control of the DC-DC converter enable.

### 3.3V Input (IN)

IN is used as a clamping voltage to protect the internal DCP circuitry pins during an ESD or overvoltage event on the HVD+ and HVD- pins. Bypass IN with a  $1\mu$ F ceramic capacitor, place it close to the IN pin. For applications without a 3.3V rail available, provide the required voltage on IN by using a voltage divider from BIAS. Recommended values for the resistor divider are  $1k\Omega$  and  $2k\Omega$ , see *Typical Application Circuits*.

### **Linear Regulator Output (BIAS)**

BIAS is the output of a 5V linear regulator that powers the internal logic, control circuitry, and DC-DC drivers. BIAS is internally powered from SUPSW or SENSP and automatically powers up when HVEN is high and SUPSW voltage exceeds  $V_{UV\_SUPSW}$ . The BIAS output contains an undervoltage lockout that keeps the internal circuitry disabled when BIAS is below  $V_{UV\_BIAS}$ . The linear regulator automatically powers down when HVEN is low, and the device enters low-shutdown-current mode. Bypass BIAS to GND with a 2.2 $\mu$ F ceramic capacitor as close to the pin as possible.

#### **Power-On Sequencing**

ENBUCK acts as the master disable for the DC-DC converter. If ENBUCK is low when HVEN is set high, all variants keep the buck converter in the disabled state until ENBUCK is set high.

### Step-Down DC-DC Regulator

### **Step-Down Regulator**

The MAX20459 features a current-mode, step-down converter with integrated high-side and low-side MOSFETs. The low-side MOSFET enables fixed-frequency, forced-PWM operation under light loads. The DC-DC features a cycle-by-cycle current limit, and intelligent transition from skip mode to forced-PWM mode which makes the devices ideal for automotive applications.

### Wide Input Voltage Range

The device is specified for a wide 4.5V to 28V input voltage range. SUPSW provides power to the internal BIAS linear regulator and internal power switch. Certain conditions such as cold crank can cause the voltage at the output to drop below the programmed output voltage. Under such conditions, the device operates in a high duty-cycle mode to facilitate minimum dropout from input to output.

### **Maximum Duty-Cycle Operation**

The MAX20459 has a maximum duty cycle of 98% (typ). The IC monitors the on-time (time for which the high-side FET is on) in both PWM and skip modes for every switching cycle. Once the on-time is detected continuously for 7.5µs, the low-side FET is forced on for 60ns (typ) every 7.5µs. The input voltage at which the device enters dropout changes depending on the input voltage, output voltage, switching frequency, load current, and the efficiency of the design. The input voltage at which the device enters dropout can be approximated as:

$$V_{SUPSW} = \frac{V_{OUT} + \left(I_{LOAD} \times R_{ONH}\right)}{0.98}$$

Note: The equation above does not take into account the efficiency and switching frequency but will provide a good first-order approximation. Use the R<sub>ONH</sub> (max) in the Electrical Characteristics table.

### **Output Voltage (SENSP)**

The device features a precision internal feedback network connected to SENSP that is used to set the output voltage of the DC-DC converter. The network nominally sets the no-load DC-DC converter output voltage to 5.15V.

#### **Soft-Start**

When the DC-DC converter is enabled, the regulator initiates soft-start by gradually ramping up the output voltage from 0V to 5.15V in approximately 8ms. This soft-start feature reduces inrush current during startup and is guaranteed into compliant USB loads. See <u>USB Loads</u>.

#### **Reset Behavior**

The MAX20459 implements a discharge function on SENSN any time that the DC-DC regulator is disabled for any reason. When the discharge function is activated, current (I<sub>SENSN\_DIS</sub>) is drained through a current-limited FET and a reset timer is also started. This timer prevents the DC-DC regulator from starting up again until the timer has expired. This allows for easy compatibility with USB specifications, and removes the need for long discharge algorithms to be implemented in system software. See the relevant *Functional Diagrams* and Figure 1 for reset timer details.

### **Reset Criteria**

The MAX20459 DC-DC converter will automatically reset for all undervoltage, overvoltage, overcurrent and overtemperature fault conditions. See <u>Table 9</u> for details. The fault retry timer is configurable in the SETUP\_3 register. This timer is activated after a fault condition is removed and prevents the buck converter from switching on until the timer expires.

Another internal retry timer is enabled after DCDC\_ON is set low or a Type-C detach event. DCDC\_ON toggle causes buck shutdown and prevents the buck from switching on until t<sub>BUCKOFF\_CD</sub> expires. A Type-C detach event will cause buck shutdown and prevent the buck from switching on until t<sub>BUCKOFF\_DET</sub> expires.

### **Switching Frequency Configuration**

The DC-DC switching frequency can be referenced to an internal oscillator or from an external clock signal on the SYNC

pin. The internal oscillator frequency is set by the FSW[2:0] bits of the SETUP\_1 register, which has a POR value corresponding to 2.2MHz. The internal oscillator can be programmed via I<sup>2</sup>C to eight discrete values from 310kHz to 2.2MHz. For standalone variants, FSW configuration value is loaded from the CONFIG1 pin at startup with four discrete values from 310kHz to 2.2MHz available.

### **Switching Frequency Synchronization (SYNC Pin)**

When the SYNC pin is configured to operate as an output, skip mode operation is disallowed, and the internal oscillator drives the SYNC pin. This allows other devices to synchronize with the MAX20459 180 degrees out of phase for EMI reduction.

When SYNC is configured as an input, the SYNC pin becomes a logic-level input that can be used for both operating-mode selection and frequency control. Connecting SYNC to GND or an external clock enables fixed-frequency, forced-PWM mode. Connecting SYNC to a logic-high signal allows intelligent skip-mode operation (Type-A mode, i.e. CC\_ENB = 1) or FPWM mode (default Type-C mode, i.e. CC\_ENB = 0). The device can be externally synchronized to frequencies within ±20% of the programmed internal oscillator frequency.

### **Forced-PWM Operation**

In forced-PWM mode, the device maintains fixed-frequency PWM operation over all load conditions, including no-load conditions.

### **Intelligent Skip-Mode Operation and Attach Detection**

When the SYNC pin is configured as an input and CC\_ENB = 1 (via I<sup>2</sup>C only), but neither a clocked signal nor a logic-low level exists on the SYNC pin, the MAX20459 operates in skip mode at very light load/no load conditions. Intelligent device attach detection is used to determine when a device is attached to the USB port. The device intelligently exits skip mode and enters forced-PWM mode when a device is attached and remains in forced-PWM mode as long as the attach signal persists. This minimizes the EMI concerns caused by automotive captive USB cables and poorly shielded consumer USB cables. The device attach event is also signaled by the ATTACH pin (standalone variants) or ATTACH bits (I<sup>2</sup>C variants). The criteria for device attach detection and intelligent skip-mode operation are shown in Table 2. Note that when operating in Type-C mode, the buck only switches on when a Type-C device is attached. This means skip mode cannot be entered if CC\_ENB = 0.

Table 2. DC-DC Converter Intelligent Skip Mode Truth Table

|        | <u> </u>    |                  |                                   |                      |                                |                                              |  |  |  |
|--------|-------------|------------------|-----------------------------------|----------------------|--------------------------------|----------------------------------------------|--|--|--|
| CC_ENB | SYNC<br>PIN | SYNC_<br>DIR BIT | DATA SWITCH CHARGE DETECTION MODE | DCP ATTACH DETECTION | CURRENT SENSE ATTACH DETECTION | DC-DC CONVERTER OPERATION                    |  |  |  |
| 0      | х           | x                | x                                 | x                    | x                              | Forced-PWM Mode:<br>Type-C Device Attached   |  |  |  |
| 1      | х           | 1                | x                                 | х                    | x                              | Forced-PWM Mode:<br>Continuous               |  |  |  |
| 1      | 0           | 0                | х                                 | х                    | х                              | Forced-PWM Mode:<br>Continuous               |  |  |  |
| 1      | Clocked     | 0                | х                                 | х                    | x                              | Forced-PWM Mode:<br>Continuous               |  |  |  |
| 1      | 1           | 0                | 1A / 2.4A Auto DCP<br>Modes       | 0                    | 0                              | Intelligent Skip Mode: No<br>Device Attached |  |  |  |
| 1      | 1           | 0                | 1A / 2.4A Auto DCP<br>Modes       | 1                    | x                              | Forced-PWM Mode:<br>Device Attached          |  |  |  |
| 1      | 1           | 0                | 1A / 2.4A Auto DCP<br>Modes       | х                    | 1                              | Forced-PWM Mode:<br>Device Attached          |  |  |  |

#### **Spread-Spectrum Option**

Spread-spectrum operation is offered to improve the EMI performance of the MAX20459. Spread-spectrum operation is enabled by the SS\_EN bit of the SETUP\_0 register, which is pre-loaded on startup from the CONFIG1 pin for both standalone and I<sup>2</sup>C variants. The internal operating frequency modulates the switching frequency by up to ±3.4% relative to the internally generated operating frequency. This results in a total spread-spectrum range of 6.8%. Spread-spectrum

### MAX20459

## Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

mode is only active when operating from the internal oscillator. Spread-spectrum clock dithering is not possible when operating from an external clock.

### **Current Limit**

The MAX20459 limits the USB load current using both a fixed internal peak current threshold of the DC-DC converter, as well as a user-programmable external DC load current-sense amplifier threshold. This allows the current limit to be adjusted between 300mA and 3A, depending on the application requirements, and protects the system in the event of a fault. Upon exceeding either the LX peak or user-programmable current thresholds, the high-side FET is immediately turned off and current-limit algorithms are initiated. In some cases, the designer may want to increase the load to 160%, refer to <u>Selecting a Current-Sense Resistor</u> for details.

On the I<sup>2</sup>C variants, the ILIM\_ITRIP bit of the SETUP\_2 register determines the output voltage droop required to initiate a DC-DC converter reset during VBUS\_ILIM. If the USB current limit is detected for 16ms, and the output voltage falls below the reset threshold (4.38V typ.) but stays above the 2.0V threshold, the FAULT pin asserts, the VBUS\_ILIM bit of the IRQ\_1 register is set, and the DC-DC converter resets (if ILIM\_ITRIP = 0). Conversely, if ILIM\_ITRIP = 1, the DC-DC converter will not reset, and it will keep acting as a current source.

On the standalone variants, if the USB current limit is detected for 16ms, and the output voltage falls below the reset threshold (4.38V typ.) but stays above the 2.0V threshold, the FAULT pin asserts, the DC-DC converter will not reset and will keep acting as a current source.

On all variants, the DC-DC converter immediately resets if the output voltage droops to less than 2.0V and either the external current threshold is exceeded, or the internal LX peak-current threshold is exceeded for four consecutive switching cycles.

### **Output Short-Circuit Protection**

The DC-DC converter output (SENSP, SENSN) is protected against both short-to-ground and short-to-battery conditions. If a short-to-ground or undervoltage condition is encountered, the DC-DC converter immediately resets, asserts the FAULT pin, flags the fault in the IRQ\_1 register, and then reattempts soft-start after the reset delay. This pattern repeats until the short circuit has been removed.

 $\underline{\text{If a short-to-battery}}$  is encountered (V<sub>SENSN</sub> > V<sub>OV\_SENSN</sub>), the buck converter shuts down, G\_DMOS is disabled, the FAULT pin is asserted, and the fault is flagged in the IRQ\_1 register. The buck converter stays shutdown until the fault condition resolves and 2s timer expires.

#### **Thermal Overload Protection**

Thermal-overload protection limits the total power dissipated by the device. A thermal-protection circuit monitors the die temperature. If the die temperature exceeds +165°C, the device will shut down, allowing it to cool. Once the device has cooled by 10°C, the device is enabled again. This results in a pulsed output during continuous thermal-overload conditions, protecting the device during fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature of +150°C. See *Layout Considerations* for more information.

### **Pre-Thermal Overload Warning**

The MAX20459 I<sup>2</sup>C variants feature a thermal overload warning flag which sets the THM\_WARN bit of the IRQ\_2 register when the die temperature crosses +140°C. This allows a system software implementation of thermal foldback or load shedding algorithms to prevent a thermal overload condition.

#### **Automatic Thermal Foldback**

The MAX20459 implements a thermal foldback feature that, when enabled, reduces the Type-C current limit and advertisement. On the standalone variants, when a thermal warning occurs, the output current limit and the  $R_P$  current advertisement are reduced to the setting immediately below what was set by the CONFIG3 resistor (i.e. Type-C  $R_P$  from 3.0A to 1.5A and ILIM from 3.04A to 2.60A). When the die temperature drops below the thermal-warning threshold, the  $R_P$  advertisement and current-limit threshold will return to their original settings based on the value of the CONFIG3 resistor. Note that CONFIGx resistor values are only read at POR.

On the I<sup>2</sup>C variants, when a thermal warning occurs, the R<sub>P</sub> current advertisement is reduced to the setting immediately below what was set by the CC SRC CUR[1:0] register (ie. Type-C R<sub>P</sub> from 3.0A to 1.5A) and the current limit changes

### MAX20459

## Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

to 1.62A (min). When the die temperature drops below the thermal-warning threshold, the  $R_P$  advertisement and current-limit threshold will return to their original settings based on the values of CC\_SRC\_CUR[1:0] and ILIM[2:0] registers, respectively.

Note that Type-C allows for dynamic R<sub>P</sub> changes in the Attached.SRC state without re-initializing detection. MAX20459 thermal foldback does not force BUS to reset or change the BC1.2 mode. Alternative thermal foldback algorithms are available and can be done in system software. Contact Maxim Applications for support.

### **USB Current-Limit and Output-Voltage Adjustment**

### **Current-Sense Amplifier (SENSP, SENSN)**

MAX20459 features an internal USB load current-sense amplifier to monitor the DC load current delivered to the USB port. The  $V_{SENSE}$  voltage ( $V_{SENSP}$  -  $V_{SENSN}$ ) is used internally to provide precision DC current-limit and voltage-compensation functionality. A 33m $\Omega$  sense resistor ( $R_{SENSE}$ ) should be placed between SENSP and SENSN.

In some cases, the designer may want to increase the load to 160%, refer to <u>Selecting a Current-Sense Resistor</u> for details.

### **USB DC Current Limit Configuration**

The MAX20459 allows configuration of the precision DC current limit by the ILIM[2:0] bits of the SETUP\_2 register. I<sup>2</sup>C configuration enables selection of eight discrete DC current-limit values. See SETUP\_2 for current-limit configuration values.

The standalone variants allow selection of a subset of the eight available current-limit options by reading the CONFIG3 resistor. See <u>Table 7</u> and the Applications Information section for more information.

In some cases, the designer may want to increase the load to 160%, refer to <u>Selecting a Current-Sense Resistor</u> for details.

#### **Voltage Feedback Adjustment Configuration**

The MAX20459 compensates voltage drop for up to  $474m\Omega$  of total series resistance on the V<sub>BUS</sub> and GND path (R<sub>SENSE</sub> =  $33m\Omega$ ). Voltage gain is configured by selecting suitable resistors connected to CONFIG2 and CONFIG3 on the standalone variants, or by changing the GAIN[4:0] register on the I<sup>2</sup>C variants.

In some cases, the designer may want to increase the load to 160%, refer to <u>Selecting a Current-Sense Resistor</u> for details.

### Remote-Sense Feedback Adjustment (SHIELD Pin)

The remote-sense feature (available by custom order only) gives another option to adjust the output voltage by sensing the ground node on the USB port at the far end of the captive cable, either with the cable shield or with an additional sensing wire. This feature automatically senses the cable resistance and adjusts the voltage compensation without changing the GAIN[4:0] setting.

The user must compensate for the voltage drop due to the sense resistor, the load-line behavior of the buck, and any difference between the  $V_{BUS}$  and GND conductors. Contact Maxim Applications for support and ordering instructions.



Figure 2. Remote Cable-Sense Diagram

### **High Voltage Modes Configuration**

I<sup>2</sup>C variants of MAX20459 allow high output voltage mode configurations for flexible use in higher power charging applications, and for load-dump protected battery pass-through output to automotive modules. Contact Maxim Applications for support.

### **Automatic Charge Detection with ESD and Short-Circuit Protection**

To maintain compatibility with non-Type-C devices, MAX20459 includes automatic dedicated charger-detection circuitry on the USB 2.0 data D+/D- lines. The device is compatible with Apple iPhone (1A), iPad (2.4A), BC1.2 DCP, and legacy Samsung charge-detection methods. See <u>Table 3</u> for the I $^2$ C variants and <u>Table 4</u> for the standalone variants.

The MAX20459 does not require an external ESD array, and protects the HVD+ and HVD- pins up to  $\pm 15 \text{kV}$  Air Gap/ $\pm 8 \text{kV}$  Contact Discharge with the  $150 \text{pF}/330\Omega$  IEC 61000-4-2 model, as well as protecting up to  $\pm 15 \text{kV}$  Air Gap/ $\pm 8 \text{kV}$  Contact Discharge with the  $330 \text{pF}/2 \text{k}\Omega$  or  $330 \text{pF}/330\Omega$  ISO 10605 model. See <u>ESD Protection</u> for additional information. Additionally, the HVD+ and HVD- short-circuit protection features include protection for short to  $\pm 5 \text{V}$  BUS and protection for short to  $\pm 18 \text{V}$  car battery.

Table 3. Charge-Detection Mode Truth Table (I<sup>2</sup>C Variants)

| PART NUMBER   |      | DEV   | ICE INPU | тѕ       | SB SWITCHES | CHARGE-DETECTION MODE     |  |
|---------------|------|-------|----------|----------|-------------|---------------------------|--|
| PART NUMBER   | HVEN | CD[1] | CD[0]    | DCP_MODE | 3B SWITCHES | CHARGE-DETECTION MODE     |  |
|               | 0    | Х     | Х        | X        | 0           | Off                       |  |
| MAX20459ATJA, | 1    | 1     | 0        | 0        | 1           | Auto-DCP/Apple 2.4A (DCP) |  |
| MAX20459ATJM  | 1    | 1     | 1        | 0        | 1           | Auto DCD/Apple 1A (DCD)   |  |
|               | 1    | 1     | Х        | 1        | 1           | Auto-DCP/Apple 1A (DCP)   |  |

**Table 4. Charge-Detection Mode Truth Table (Standalone Variants)** 

| PART NUMBER                   | DEVICE INPUTS |          | SB SWITCHES | CHARGE-DETECTION MODE     |  |
|-------------------------------|---------------|----------|-------------|---------------------------|--|
| PART NUMBER                   | HVEN          | DCP_MODE | 3B SWITCHES | CHARGE-DETECTION MODE     |  |
|                               | 0             | X        | 0           | Off                       |  |
| MAX20459ATJC,<br>MAX20459ATJZ | 1             | 0        | 1           | Auto-DCP/Apple 2.4A (DCP) |  |
|                               | 1             | 1        | 1           | Auto-DCP/Apple 1A (DCP)   |  |



Figure 3. Charge Detection Block Diagram

### I<sup>2</sup>C, Control, and Diagnostics

### I<sup>2</sup>C Configuration (CONFIG1 and I<sup>2</sup>C)

The MAX20459 I<sup>2</sup>C variants allow basic device configuration through a resistor placed between the CONFIG1 pin and GND. The configuration parameters correlating to the chosen resistor are pre-loaded into their respective I<sup>2</sup>C registers on startup when HVEN is toggled high. After startup, the user is free to change the affected I<sup>2</sup>C registers as desired.

For the I<sup>2</sup>C variants, CONFIG1 sets the startup value of the DC-DC spread spectrum enable bit SS\_EN and the SYNC direction-control bit SYNC\_DIR. CONFIG1 also sets the two LSBs of the I<sup>2</sup>C slave address. The configuration table for the I<sup>2</sup>C variants is shown in Table 5.

In some cases, the designer may want to increase the load to 160%, refer to <u>Selecting a Current-Sense Resistor</u> for details.

Table 5. CONFIG1 Pin Table (I<sup>2</sup>C Variants)

| RESISTANCE (typ, Ω) | STEP | SS_EN   | SYNC_DIR | I <sup>2</sup> C_ADDR LSBs |
|---------------------|------|---------|----------|----------------------------|
| Short to GND        | 0    | 1 (ON)  | 1 (IN)   | 0b00                       |
| 619                 | 1    | 1 (ON)  | 1 (IN)   | 0b01                       |
| 976                 | 2    | 1 (ON)  | 1 (IN)   | 0b10                       |
| 1370                | 3    | 1 (ON)  | 1 (IN)   | 0b11                       |
| 1820                | 4    | 1 (ON)  | 0 (OUT)  | 0b00                       |
| 2370                | 5    | 1 (ON)  | 0 (OUT)  | 0b01                       |
| 3090                | 6    | 1 (ON)  | 0 (OUT)  | 0b10                       |
| 3920                | 7    | 1 (ON)  | 0 (OUT)  | 0b11                       |
| 4990                | 8    | 0 (OFF) | 1 (IN)   | 0b00                       |
| 6340                | 9    | 0 (OFF) | 1 (IN)   | 0b01                       |
| 8250                | 10   | 0 (OFF) | 1 (IN)   | 0b10                       |
| 11000               | 11   | 0 (OFF) | 1 (IN)   | 0b11                       |
| 15400               | 12   | 0 (OFF) | 0 (OUT)  | 0b00                       |

Table 5. CONFIG1 Pin Table (I<sup>2</sup>C Variants) (continued)

| RESISTANCE (typ, Ω)              | STEP | SS_EN   | SYNC_DIR | I <sup>2</sup> C_ADDR LSBs |
|----------------------------------|------|---------|----------|----------------------------|
| 23700                            | 13   | 0 (OFF) | 0 (OUT)  | 0b01                       |
| 44200                            | 14   | 0 (OFF) | 0 (OUT)  | 0b10                       |
| Short to BIAS<br>(or R > 71.5kΩ) | 15   | 0 (OFF) | 0 (OUT)  | 0b11                       |

### **Standalone Configuration (CONFIG1–CONFIG3)**

The MAX20459 standalone variants allow full device configuration from three resistors placed among the three CONFIG pins and AGND. CONFIG1 sets the internal oscillator switching frequency, the SYNC pin direction, and enables the DC-DC spread-spectrum mode. CONFIG2 sets the 4 LSBs of the voltage adjustment gain (GAIN[3:0]). CONFIG3 sets the USB DC current limit and sets the MSB of voltage-adjustment gain (GAIN[4]). See <u>Table 6</u> and <u>Table 7</u> for CONFIG options. See the GAIN[4:0] register description for lookup values. See the <u>Applications Information</u> section for setting selection and <u>Ordering Information</u> for variant part number information.

**Table 6. CONFIG1 Pin Table (Standalone Variants)** 

| RESISTANCE (typ, $\Omega$ )      | STEP | SS_EN | SYNC_DIR | FSW (kHz) |
|----------------------------------|------|-------|----------|-----------|
| Short to GND                     | 0    | ON    | IN       | 2200      |
| 619                              | 1    | ON    | IN       | 488       |
| 976                              | 2    | ON    | IN       | 350       |
| 1370                             | 3    | ON    | IN       | 310       |
| 1820                             | 4    | ON    | OUT      | 2200      |
| 2370                             | 5    | ON    | OUT      | 488       |
| 3090                             | 6    | ON    | OUT      | 350       |
| 3920                             | 7    | ON    | OUT      | 310       |
| 4990                             | 8    | OFF   | IN       | 2200      |
| 6340                             | 9    | OFF   | IN       | 488       |
| 8250                             | 10   | OFF   | IN       | 350       |
| 11000                            | 11   | OFF   | IN       | 310       |
| 15400                            | 12   | OFF   | OUT      | 2200      |
| 23700                            | 13   | OFF   | OUT      | 488       |
| 44200                            | 14   | OFF   | OUT      | 350       |
| Short to BIAS<br>(or R > 71.5kΩ) | 15   | OFF   | OUT      | 310       |

**Table 7. CONFIG2 and CONFIG3 Pin Table (Standalone Variants)** 

| RESISTANCE (typ, Ω) | STEP | GAIN[3:0] | THM_FLDBK_EN | GAIN[4] | CURRENT LIMIT<br>(A, min) | TYPE-C MODE (A) |  |  |  |
|---------------------|------|-----------|--------------|---------|---------------------------|-----------------|--|--|--|
|                     |      | CONFIG2   | CONFIG3      |         |                           |                 |  |  |  |
| Short to GND        | 0    | 0b0000    | 1 (ON)       | 0       | 0.55                      | 0.5             |  |  |  |
| 619                 | 1    | 0b0001    | 1 (ON)       | 0       | 1.62                      | 1.5             |  |  |  |
| 976                 | 2    | 0b0010    | 1 (ON)       | 0       | 2.60                      | 1.5             |  |  |  |
| 1370                | 3    | 0b0011    | 1 (ON)       | 0       | 3.04                      | 3.0             |  |  |  |
| 1820                | 4    | 0b0100    | 1 (ON)       | 1       | 0.55                      | 0.5             |  |  |  |
| 2370                | 5    | 0b0101    | 1 (ON)       | 1       | 1.62                      | 1.5             |  |  |  |
| 3090                | 6    | 0b0110    | 1 (ON)       | 1       | 2.60                      | 1.5             |  |  |  |
| 3920                | 7    | 0b0111    | 1 (ON)       | 1       | 3.04                      | 3.0             |  |  |  |

| rable 7: Gotti 162 and Gotti 1661 in Table (Glandalone Variants) (Gottinaca) |      |           |              |         |                           |                 |  |  |  |
|------------------------------------------------------------------------------|------|-----------|--------------|---------|---------------------------|-----------------|--|--|--|
| RESISTANCE (typ, Ω)                                                          | STEP | GAIN[3:0] | THM_FLDBK_EN | GAIN[4] | CURRENT LIMIT<br>(A, min) | TYPE-C MODE (A) |  |  |  |
| 4990                                                                         | 8    | 0b1000    | 0 (OFF)      | 0       | 0.55                      | 0.5             |  |  |  |
| 6340                                                                         | 9    | 0b1001    | 0 (OFF)      | 0       | 1.62                      | 1.5             |  |  |  |
| 8250                                                                         | 10   | 0b1010    | 0 (OFF)      | 0       | 2.60                      | 1.5             |  |  |  |
| 11000                                                                        | 11   | 0b1011    | 0 (OFF)      | 0       | 3.04                      | 3.0             |  |  |  |
| 15400                                                                        | 12   | 0b1100    | 0 (OFF)      | 1       | 0.55                      | 0.5             |  |  |  |
| 23700                                                                        | 13   | 0b1101    | 0 (OFF)      | 1       | 1.62                      | 1.5             |  |  |  |
| 44200                                                                        | 14   | 0b1110    | 0 (OFF)      | 1       | 2.60                      | 1.5             |  |  |  |
| Short to BIAS<br>(or R > 71.5kΩ)                                             | 15   | 0b1111    | 0 (OFF)      | 1       | 3.04                      | 3.0             |  |  |  |

Table 7. CONFIG2 and CONFIG3 Pin Table (Standalone Variants) (continued)

### I<sup>2</sup>C Diagnostics and Event Handling

The I<sup>2</sup>C-based diagnostic functionality is independent of the FAULT pin. Setting the IRQMASK bit for a specific fault condition will not mask the FAULT pin for the respective fault. IRQMASK register functionality affects only the behavior of the INT pin. This allows the FAULT pin to be tied to overcurrent fault input of a hub controller or SoC, while the I<sup>2</sup>C interface is simultaneously used by the system software for advanced diagnostic functionality.

### Interrupt and Attach Output (INT(ATTACH))

The MAX20459 INT(ATTACH) pin functions as an interrupt (INT) for the I<sup>2</sup>C variants. The INT pin will assert an interrupt based on the configuration of the IRQ\_MASK\_0, IRQ\_MASK\_1, and IRQ\_MASK\_2 registers. Interrupt configuration allows the INT pin to assert any of the featured fault detection, as well as on device attach/detach, and for USB voltage/current ADC conversion completion. The INT pin will only assert while a masked IRQ bit is asserted, which means that its behavior is also dependent on the IRQ\_AUTOCLR bit.

The standalone MAX20459 variants feature an open-drain, active-low, ATTACH output that serves as the attach-detection pin. The ATTACH pin can be used for GPIO input to a microprocessor, or to drive an LED for attach/charge indication.

The INT(ATTACH) assertion logic is shown in ATTACH Logic Diagram.

### I<sup>2</sup>C Output Voltage and Current Measurement

The MAX20459 I<sup>2</sup>C variants allow measurement of the instantaneous SENSN voltage and DC output current using an integrated ADC. To initiate a measurement, set the ADC\_REQ bit of the ADC\_REQUEST register. The ADC\_REQ bit will be cleared by the IC once the measurement is complete and the ADC samples are available. Additionally, the ADC\_DONE bit of the IRQ\_0 register will be set when the sample is available. ADC\_DONE can be masked to assert an interrupt when the sample is ready.

The sampled measurements can be read from the ADC\_USBV, ADC\_USBI, and ADC\_TEMP registers. The new sample will persist in the register until another sample request is initiated by setting the ADC\_REQ bit.

All measurements provide 8 bits of resolution. The measured SENSN voltage has a range of 0V to 19.8V. Convert the sample to a voltage by:

$$V_{SENSN} = \frac{19.8V}{256} \cdot ADC_USBV \text{ (Volts)}$$

The measured SENSE voltage has a range of 0 to 116mV. Convert the sample to a current by:

$$I_{LOAD} = \frac{116mV}{256} \cdot \frac{ADC\_USBI}{R_{SENSE}}$$
 (Amps)

The measured die temp has a range from -40°C to 170°C and a temperature resolution of 3.5°C. Convert the sample to a die temperature by  $T_J = 3.5$ °C · ADC\_TEMP - 270 (°C).

### I<sup>2</sup>C Interface

The MAX20459 features an I<sup>2</sup>C, 2-wire serial interface consisting of a serial-data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication between the MAX20459 and the master at clock rates up to 400kHz. The master, typically a microcontroller, generates SCL and initiates data transfer on the bus. Figure 4 shows the 2-wire interface timing diagram.

A master device communicates to the MAX20459 by transmitting the proper address followed by the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse.

The MAX20459 SDA line operates as both an input and an open-drain output. A pullup resistor greater than  $500\Omega$  is required on the SDA bus. The MAX20459 SCL line operates as an input only. A pullup resistor greater than  $500\Omega$  is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. The SCL and SDA inputs suppress noise spikes to assure proper device operation even on a noisy bus.



Figure 4. I<sup>2</sup>C Timing Diagram

#### **Bit Transfer**

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see <u>STOP and START Conditions</u>). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy.

#### **STOP and START Conditions**

A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 5). A START (S) condition from the master signals the beginning of a transmission to the MAX20459. The master terminates transmission, and frees the bus, by issuing a STOP (P) condition. The bus remains active if a REPEATED START (Sr) condition is generated instead of a STOP condition.



Figure 5. START, STOP and REPEATED START Conditions

### **Early STOP Condition**

The MAX20459 recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition.

### **Clock Stretching**

In general, the clock signal generation for the  $I^2C$  bus is the responsibility of the master device. The  $I^2C$  specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX20459 does not use any form of clock stretching to hold down the clock line.

#### I<sup>2</sup>C General Call Address

The MAX20459 does not implement the I<sup>2</sup>C specification general call address. If the MAX20459 sees the general call address (0b0000 0000), it will not issue an acknowledge.

### I<sup>2</sup>C Slave Addressing

Once the device is enabled, the I<sup>2</sup>C slave address is set by the CONFIG1 pin.

The address is defined as the 7 most significant bits (MSBs) followed by the R/W bit. Set the R/W bit to 1 to configure the devices to read mode. Set the R/W bit to 0 to configure the device to write mode. The address is the first byte of information sent to the devices after the START condition.

### Table 8. I<sup>2</sup>C Slave Addresses

| CONFIG1 CODE | A6 | A5 | A4 | А3 | A2 | A1 | A0 | 7-BIT ADDRESS | WRITE | READ |
|--------------|----|----|----|----|----|----|----|---------------|-------|------|
| 0b00         | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0x30          | 0x60  | 0x61 |
| 0b01         | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0x31          | 0x62  | 0x63 |
| 0b10         | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0x32          | 0x64  | 0x65 |
| 0b11         | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0x33          | 0x66  | 0x67 |

#### **Acknowledge**

The acknowledge bit (ACK) is a clocked ninth bit that the device uses to handshake receipt of each data byte (<u>Figure 6</u>). The device pulls down SDA during the master-generated ninth clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master can reattempt communication.



Figure 6. Acknowledge Condition

#### **Write Data Format**

A write to the device includes transmission of the following:

- START condition
- Slave address with the write bit set to 0,
- 1 byte of data to register address
- 1 byte of data to the command register
- STOP condition.

### **Read Data Format**

A read from the device includes transmission of the following:

- START condition
- Slave address with the write bit set to 0
- 1 byte of data to register address
- · Restart condition
- Slave address with read bit set to 1
- 1 byte of data to the command register
- STOP condition

Figure 7 illustrates the proper format for one frame.



Figure 7. Data Format of I<sup>2</sup>C Interface

### **Fault Detection and Diagnostics**

#### **Fault Detection**

The MAX20459 features advanced device-protection features with automatic fault handing and reco<u>very. Table 9</u> summarizes the conditions that generate a fault, and the actions taken by the device. For all variants, the FAULT output remains asserted as long as a fault condition persists.

### Fault Output Pin (FAULT)

The MAX20459 features an open-drain, active-low FAULT output. The MAX20459 is designed to eliminate false FAULT reporting by using an internal deglitch and fault-blanking timer. This ensures that FAULT is not falsely asserted during normal operation such as starting into heavy capacitive loads. The FAULT pin is designed such that it can be tied directly to the fault input of a microcontroller or used to enable an LED.

**Table 9. Fault Conditions** 

| EVENT                                                                 | IRQ REGISTER<br>BITS<br>(I <sup>2</sup> C ONLY) | DEBOUNCE<br>PRIOR TO<br>ACTION | ACTION TAKEN                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------|-------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermal<br>Shutdown                                                   | THM_SHD                                         | Immediate                      | Assert FAULT pin, shut down DC-DC converter, disconnect charge-detection circuitry, and disable R <sub>P</sub> . When fault resolves and RETRY_TMR expires, release FAULT pin, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                                                                                                      |
| Thermal<br>Warning/<br>Foldback                                       | THM_WARN                                        | 20 ms                          | If enabled, initiate thermal-foldback algorithm by reducing the type-C R <sub>P</sub> by one step and current limit. When fault resolves and RETRY_TMR expires, return to original current-advertisement and current-limit settings.                                                                                                                                                                                                                           |
| IN Overvoltage                                                        | IN_OV                                           | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, disconnect charge-detection circuitry, disable R <sub>P</sub> , and reset BC1.2. When fault resolves and RETRY_TMR expires, release FAULT pin, reconnect charge detection circuitry, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                            |
| HVDP/HVDM<br>Overvoltage                                              | DATA_OV                                         | Immediate                      | Assert FAULT pin, shut down DC-DC converter, disconnect charge-detection circuitry, disable R <sub>P</sub> , and reset BC1.2. When fault resolves and RETRY_TMR expires, release FAULT pin, reconnect charge detection circuitry, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                                                   |
| USB DC<br>Overcurrent                                                 | VBUS_ILIM                                       | 16 ms                          | Assert FAULT pin after overcurrent condition persists for 16ms. When fault resolves and RETRY_TMR expires, release FAULT pin.                                                                                                                                                                                                                                                                                                                                  |
| USB DC<br>Overcurrent<br>and SENSN <<br>4.38V                         | VBUS_ILIM_UV                                    | 16 ms                          | Standalone variants or I²C variants with ILIM_ITRIP = 1: Assert FAULT pin after overcurrent and undervoltage condition persists for 16ms. When fault resolves and RETRY_TMR expires, release FAULT pin.  I²C variants and ILIM_ITRIP = 0: Assert FAULT pin, shut down DC-DC converter, and disable Rp after overcurrent and undervoltage condition persists for 16ms. When RETRY_TMR expires after shutdown, release FAULT pin, enable Rp and DC-DC converter. |
| SENSN <<br>4.38V                                                      | VBUS_UV                                         | 16 ms                          | Assert FAULT pin after undervoltage condition persists for 16ms. When fault resolves and RETRY_TMR expires, release FAULT pin.                                                                                                                                                                                                                                                                                                                                 |
| USB DC<br>Overcurrent<br>and SENSN <<br>2V                            | VBUS_SHT_GND                                    | Immediate                      | Assert FAULT pin, shut down DC-DC converter, disconnect charge-detection circuitry, and disable R <sub>P</sub> . When RETRY_TMR expires after shutdown, release FAULT pin, reconnect charge detection circuitry, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                                                                    |
| LX Overcurrent<br>for Four<br>Consecutive<br>Cycles and<br>SENSN < 2V | VBUS_SHT_GND                                    | Immediate                      | Assert FAULT pin, shut down DC-DC converter, disconnect charge detection circuitry, and disable R <sub>P</sub> . When RETRY_TMR expires after shutdown, release FAULT pin, reconnect charge detection circuitry, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                                                                    |
| SENSN<br>Overvoltage                                                  | VBUS_OV                                         | Immediate                      | Assert FAULT pin and associated IRQ bit, shut down DC-DC converter, disconnect charge detection circuitry, and disable R <sub>P</sub> . When fault resolves and RETRY_TMR expires, release FAULT pin, reconnect charge detection circuitry, enable R <sub>P</sub> and DC-DC converter.                                                                                                                                                                         |
| V <sub>BUS</sub> Pre-<br>Overvoltage                                  | VBUS_PRE_OV                                     | 16 ms                          | Assert FAULT pin and associated IRQ bit after overvoltage condition persists for 16ms. After overvoltage no longer exists and RETRY_TMR expires, release FAULT pin.                                                                                                                                                                                                                                                                                            |

# **Register Map**

# **Summary Table**

| ADDRESS  | NAME                | MSB                  |                        |                         |                          |                          |                         |                         | LSB             |
|----------|---------------------|----------------------|------------------------|-------------------------|--------------------------|--------------------------|-------------------------|-------------------------|-----------------|
| USER_CMD | S                   |                      |                        |                         |                          |                          |                         |                         |                 |
| 0x00     | <u>SETUP_0[7:0]</u> | _                    | THM_FL<br>DBK_EN       | EN_DCD<br>C             |                          |                          |                         | SYNC_D<br>IR            | SS_EN           |
| 0x01     | SETUP_1[7:0]        |                      | FSW[2:0]               |                         |                          |                          | GAIN[4:0]               |                         |                 |
| 0x02     | SETUP_2[7:0]        | _                    | _                      | _                       | ILIM_ITR<br>IP           | _                        |                         | ILIM[2:0]               |                 |
| 0x03     | SETUP_3[7:0]        | RETRY_               | TMR[1:0]               | CD                      | [1:0]                    | CC_ENB                   | _                       | CC_SRC                  | _CUR[1:0]       |
| 0x04     | SETUP_4[7:0]        | _                    | _                      | _                       | _                        | _                        | _                       | _                       | CONFIG<br>URED  |
| 0x05     | ADC_REQUEST[7:0]    | _                    | _                      | _                       | _                        | _                        | _                       | _                       | ADC_RE<br>Q     |
| 0x06     | CC_REQUEST[7:0]     | _                    | _                      | _                       | _                        | _                        | _                       | CC_FOR<br>CE_ERR        | CC_SRC<br>_RST  |
| 0x07     | IRQ_MASK_0[7:0]     | IRQ_AU<br>TOCLR      | _                      | EN_CC_<br>STATE_<br>EV  | EN_CC_<br>ATTACH<br>_IRQ | EN_BC_<br>ATTACH<br>_IRQ | EN_CC_<br>ATTACH<br>_EV | EN_BC_<br>ATTACH<br>_EV | EN_ADC<br>_DONE |
| 0x08     | IRQ_MASK_1[7:0]     | _                    | EN_VBU<br>S_PRE_<br>OV | EN_VBU<br>S_ILIM_<br>UV | EN_VBU<br>S_ILIM         | EN_VBU<br>S_OV           | EN_VBU<br>S_UV          | EN_VBU<br>S_SHT_<br>GND | EN_THM<br>_SHD  |
| 0x09     | IRQ_MASK_2[7:0]     | _                    | -                      | EN_VBU<br>S_PREB<br>IAS | -                        | EN_THM<br>_WARN          | EN_IN_<br>OV            | EN_DAT<br>A_OV          | _               |
| 0x0A     | IRQ_0[7:0]          | UNCON<br>FIGURE<br>D | _                      | CC_STA<br>TE_EV         | CC_ATT<br>ACH_IR<br>Q    | BC_ATT<br>ACH_IR<br>Q    | CC_ATT<br>ACH_EV        | BC_ATT<br>ACH_EV        | ADC_DO<br>NE    |
| 0x0B     | IRQ_1[7:0]          | _                    | VBUS_P<br>RE_OV        | VBUS_IL<br>IM_UV        | VBUS_IL<br>IM            | VBUS_O<br>V              | VBUS_U<br>V             | VBUS_S<br>HT_GND        | THM_SH<br>D     |
| 0x0C     | IRQ_2[7:0]          | -                    | -                      | VBUS_P<br>REBIAS        | -                        | THM_W<br>ARN             | IN_OV                   | DATA_O<br>V             | _               |
| 0x0D     | STATUS_0[7:0]       | _                    | _                      | _                       | CC_ATT<br>ACH            | BC_ATT<br>ACH            | VBMON<br>_SAFE          | _                       | VBUS_S<br>TAT   |
| 0x0E     | STATUS_1[7:0]       | - CC_PIN_STATE[1:0   |                        |                         |                          |                          |                         |                         |                 |
| 0x10     | ADC_0[7:0]          |                      |                        | •                       | ADC_U                    | SBI[7:0]                 |                         |                         |                 |
| 0x11     | ADC_1[7:0]          |                      |                        |                         | ADC_U                    | SBV[7:0]                 |                         |                         |                 |
| 0x12     | ADC_2[7:0]          |                      |                        |                         | ADC_TE                   | EMP[7:0]                 |                         |                         |                 |

# **Register Details**

**SETUP\_0 (0x0)** 

| BIT            | 7 | 6                | 5           | 4         | 3           | 2        | 1           | 0           |
|----------------|---|------------------|-------------|-----------|-------------|----------|-------------|-------------|
| Field          | _ | THM_FLDB<br>K_EN | EN_DCDC     | VOUT[2:0] |             | SYNC_DIR | SS_EN       |             |
| Reset          | _ | 0b0              | 0b1         | 0b000     |             |          |             |             |
| Access<br>Type | _ | Write, Read      | Write, Read |           | Write, Read |          | Write, Read | Write, Read |

| BITFIELD         | BITS | DESCRIPTION                                                                                                   | DECODE                                                                                                                                           |
|------------------|------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| THM_FLDBK<br>_EN | 6    | Lowers the type-C advertised current capability and the output current limit when Thermal Warning is tripped. | 0 = Disable Thermal Foldback<br>1 = Enable Thermal Foldback                                                                                      |
| EN_DCDC          | 5    | DC/DC Converter Enable. Internally AND'ed with the ENBUCK pin                                                 | 0 = Disable V <sub>BUS</sub> Buck Converter<br>1 = Enable V <sub>BUS</sub> Buck Converter                                                        |
| VOUT             | 4:2  | V <sub>BUS</sub> Output Level Selection                                                                       | 0b000 = 5V<br>0b001 = 9V<br>0b010 = 12V<br>0b011 = 15V<br>0b100 = 18V (protected battery pass-through)<br>0b101 = 5V<br>0b110 = 5V<br>0b111 = 5V |
| SYNC_DIR         | 1    | SYNC Pin Direction Selection. Initial value set by CONFIG1 resistor.                                          | 0 = Output<br>1 = Input                                                                                                                          |
| SS_EN            | 0    | Spread Spectrum Enable. Initial value set by CONFIG1 resistor.                                                | 0 = Disable spread-spectrum function 1 = Enable spread-spectrum function                                                                         |

# **SETUP\_1 (0x1)**

| BIT            | 7 | 6           | 5 | 4         | 3 | 2           | 1 | 0 |  |  |  |
|----------------|---|-------------|---|-----------|---|-------------|---|---|--|--|--|
| Field          |   | FSW[2:0]    |   | GAIN[4:0] |   |             |   |   |  |  |  |
| Reset          |   | 0b000       |   | 0b00000   |   |             |   |   |  |  |  |
| Access<br>Type |   | Write, Read |   |           |   | Write, Read |   |   |  |  |  |

| BITFIELD | BITS | DESCRIPTION                                                                           | DECODE                                                                                                                                                 |
|----------|------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| FSW      | 7:5  | DC/DC Convertor Switching-Frequency Selection. Initial value set by CONFIG1 resistor. | 0b000 = 2200 kHz<br>0b001 = 1200 kHz<br>0b010 = 790 kHz<br>0b011 = 600 kHz<br>0b100 = 488 kHz<br>0b101 = 410 kHz<br>0b110 = 350 kHz<br>0b111 = 310 kHz |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                        | DECODE                                                                                                                                                                                                                                                                                                                                                 |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GAIN     | 4:0  | The gain of the voltage correction applied to the buck converter output (based on DC load sensed by current-sense amp). R <sub>SENSE</sub> = 33mΩ. | 0: 0mΩ 1: 18mΩ 2: 36mΩ 3: 54mΩ 4: 72mΩ 5: 90mΩ 6: 108mΩ 7: 126mΩ 8: 144mΩ 9: 162mΩ 10: 180mΩ 11: 198mΩ 11: 198mΩ 12: 216mΩ 13: 234mΩ 14: 252mΩ 15: 270mΩ 16: 288mΩ 17: 306mΩ 18: 324mΩ 19: 342mΩ 20: 360mΩ 21: 378mΩ 21: 378mΩ 22: 396mΩ 22: 396mΩ 23: 414mΩ 24: 432mΩ 25: 450mΩ 26: 468mΩ 27: 486mΩ 27: 486mΩ 28: 504mΩ 29: 522mΩ 30: 540mΩ 31: 558mΩ |

# **SETUP 2 (0x2)**

| BIT            | 7 | 6 | 5 | 4           | 3 | 2         | 1           | 0 |
|----------------|---|---|---|-------------|---|-----------|-------------|---|
| Field          | _ | _ | _ | ILIM_ITRIP  | - | ILIM[2:0] |             |   |
| Reset          | _ | _ | _ | 0b1         | _ | 0b111     |             |   |
| Access<br>Type | - | _ | _ | Write, Read | _ |           | Write, Read |   |

| BITFIELD   | BITS | DESCRIPTION                                                                | DECODE                                                                                                                                                                   |
|------------|------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILIM_ITRIP | 4    | Determines the buck's retry behavior under USB DC current-limit conditions | 0 = VBUS_ILIM_UV fault enabled, VBUS_ILIM fault disabled 1 = VBUS_ILIM_UV fault disabled, VBUS_ILIM fault enabled                                                        |
| ILIM       | 2:0  | USB DC current-limit threshold. $R_{SENSE} = 33m\Omega$ .                  | USB DC Current-Limit Threshold (min in Amps)<br>0b000 = 0.3<br>0b001 = 0.55<br>0b010 = 0.8<br>0b011 = 1.05<br>0b100 = 1.62<br>0b101 = 2.1<br>0b110 = 2.6<br>0b111 = 3.04 |

# **SETUP\_3 (0x3)**

| BIT            | 7      | 6        | 5      | 4     | 3           | 2 | 1               | 0  |
|----------------|--------|----------|--------|-------|-------------|---|-----------------|----|
| Field          | RETRY_ | TMR[1:0] | CD[    | [1:0] | CC_ENB      | _ | CC_SRC_CUR[1:0] |    |
| Reset          | 0b     | 0b00     |        |       |             | _ | 0b              | 01 |
| Access<br>Type | Write, | Read     | Write, | Read  | Write, Read | _ | Write, Read     |    |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                    | DECODE                                                                                         |
|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| RETRY_TM<br>R  | 7:6  | Determines the length of the RETRY timer after a fault condition                                                                                               | 0b00 = 2.0s<br>0b01= 1.0s<br>0b10 = 0.5s<br>0b11= 16ms                                         |
| CD             | 5:4  | BC1.2 Charge-Detection Configuration<br>Selection.<br>This register is preloaded at startup with 0b10<br>when DCP_MODE = 0 and with 0b11 when<br>DCP_MODE = 1. | 0b00 = Reserved<br>0b01 = Reserved<br>0b10 = Auto-DCP/Apple 2.4A<br>0b11 = Auto-DCP/Apple 1.0A |
| CC_ENB         | 3    | Disable Type-C Detection                                                                                                                                       | 0 = Type-C Enabled<br>1 = Type-C Disabled (for Type-A operation only)                          |
| CC_SRC_C<br>UR | 1:0  | Type-C DFP Source Pullup Current Advertisement (R <sub>P</sub> ).                                                                                              | 0b00 = 0.5A<br>0b01 = 1.5A<br>0b10 = 3.0A<br>0b11 = 0.5A                                       |

## **SETUP\_4 (0x4)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0              |
|----------------|---|---|---|---|---|---|---|----------------|
| Field          | _ | _ | - | _ | _ | _ | - | CONFIGUR<br>ED |
| Reset          | _ | _ | _ | _ | _ | _ | _ | 0b0            |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read    |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                                                                                       | DECODE                                                                                    |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| CONFIGURE<br>D | 0    | I <sup>2</sup> C Configuration Complete Indicator. Upon power-up, the buck converter is prevented from turning on until this bit is written to a one, indicating the part is fully configured for its intended mode of operation. | 0 = I <sup>2</sup> C configuration pending<br>1 = I <sup>2</sup> C configuration complete |

## ADC\_REQUEST (0x5)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|----------------|---|---|---|---|---|---|---|-------------|
| Field          | _ | _ | _ | _ | _ | _ | _ | ADC_REQ     |
| Reset          | _ | _ | _ | _ | _ | _ | _ | 0b0         |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                   | DECODE                                                  |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| ADC_REQ  | 0    | ADC V/I Sample Request. When a 1 is written, ADC V/I sampling is initiated. This bit is cleared once the requested sampling is complete and the ADC results are updated. The status of the ADC conversion (data ready) can be monitored in the IRQ0 register. | 0 = No ADC sample requested<br>1 = ADC sample requested |

## CC\_REQUEST (0x6)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0              |
|----------------|---|---|---|---|---|---|------------------|----------------|
| Field          | _ | _ | _ | _ | _ | _ | CC_FORCE<br>_ERR | CC_SRC_R<br>ST |
| Reset          | _ | _ | _ | _ | _ | _ | 0b0              | 0b0            |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read      | Write, Read    |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                                                     | DECODE                                                                                   |
|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| CC_FORCE_<br>ERR | 1    | Type-C Force Error Request. This is a request bit (write-only). Forces the Type-C state machine to go through error recovery. This bit will always read back zero.                                              | 0 = No change to current operating state 1 = Force transition to Error Recovery state    |
| CC_SRC_RS<br>T   | 0    | Type-C Force Source Reset Request. This is a request bit (write-only). The Type-C state machine will be forced back to the UnAttached.SRC state, restarting Type-C detection. This bit will always read back 0. | 0 = No change to current operating state<br>1 = Force transition to UnAttached.SRC state |

## IRQ\_MASK\_0 (0x7)

A read-write register that configures which of the conditions in the IRQ\_0 register will assert an Interrupt. See the IRQ\_0 register for condition descriptions.

| BIT            | 7               | 6 | 5                  | 4                    | 3                    | 2                   | 1                   | 0               |
|----------------|-----------------|---|--------------------|----------------------|----------------------|---------------------|---------------------|-----------------|
| Field          | IRQ_AUTO<br>CLR | - | EN_CC_ST<br>ATE_EV | EN_CC_AT<br>TACH_IRQ | EN_BC_AT<br>TACH_IRQ | EN_CC_AT<br>TACH_EV | EN_BC_AT<br>TACH_EV | EN_ADC_D<br>ONE |
| Reset          | 0b0             | _ | 0b0                | 0b0                  | 0b0                  | 0b0                 | 0b0                 | 0b0             |
| Access<br>Type | Write, Read     | - | Write, Read        | Write, Read          | Write, Read          | Write, Read         | Write, Read         | Write, Read     |

| BITFIELD             | BITS | DESCRIPTION                           | DECODE                                                                                                                                      |  |  |
|----------------------|------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| IRQ_AUTOC<br>LR      | 7    | IRQ Autoclear                         | 0 = IRQ register flags are latched on until read<br>1 = IRQ register flags are automatically cleared<br>when the error condition is removed |  |  |
| EN_CC_STA<br>TE_EV   | 5    | CC_STATE Interrupt Enable             | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                  |  |  |
| EN_CC_ATT<br>ACH_IRQ | 4    | Type-C ATTACH STATUS Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                  |  |  |
| EN_BC_ATT<br>ACH_IRQ | 3    | BC1.2 ATTACH STATUS Interrupt Enable  | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                  |  |  |
| EN_CC_ATT<br>ACH_EV  | 2    | Type-C ATTACH EVENT Interrupt Enable  | 0 = Not included in Interrupt<br>1 = Included in Interrupt                                                                                  |  |  |

| BITFIELD            | BITS | DESCRIPTION                         | DECODE                                                     |
|---------------------|------|-------------------------------------|------------------------------------------------------------|
| EN_BC_ATT<br>ACH_EV | 1    | BC1.2 ATTACH EVENT Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_ADC_D<br>ONE     | 0    | ADC_DONE Interrupt Enable           | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

## IRQ MASK 1 (0x8)

A read-write register that configures which of the conditions in the IRQ\_1 register will assert an Interrupt. See the IRQ\_1 register for condition descriptions.

| BIT            | 7 | 6                  | 5                   | 4                | 3              | 2              | 1                   | 0              |
|----------------|---|--------------------|---------------------|------------------|----------------|----------------|---------------------|----------------|
| Field          | - | EN_VBUS_<br>PRE_OV | EN_VBUS_I<br>LIM_UV | EN_VBUS_I<br>LIM | EN_VBUS_<br>OV | EN_VBUS_<br>UV | EN_VBUS_<br>SHT_GND | EN_THM_S<br>HD |
| Reset          | _ | 0b0                | 0b0                 | 0b0              | 0b0            | 0b0            | 0b0                 | 0b0            |
| Access<br>Type | - | Write, Read        | Write, Read         | Write, Read      | Write, Read    | Write, Read    | Write, Read         | Write, Read    |

| BITFIELD            | BITS | DESCRIPTION                   | DECODE                                                     |
|---------------------|------|-------------------------------|------------------------------------------------------------|
| EN_VBUS_P<br>RE_OV  | 6    | VBUS_PRE_OV Interrupt Enable  | 0 = Not included in Interrupt 1 = Included in Interrupt    |
| EN_VBUS_IL<br>IM_UV | 5    | VBUS_ILIM_UV Interrupt Enable | 0 = Not included in Interrupt 1 = Included in Interrupt    |
| EN_VBUS_IL<br>IM    | 4    | VBUS_ILIM Interrupt Enable    | 0 = Not included in Interrupt 1 = Included in Interrupt    |
| EN_VBUS_O<br>V      | 3    | VBUS_OV Interrupt Enable      | 0 = Not included in Interrupt 1 = Included in Interrupt    |
| EN_VBUS_U<br>V      | 2    | VBUS_UV Interrupt Enable      | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_VBUS_S<br>HT_GND | 1    | VBUS_SHT_GND Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |
| EN_THM_SH<br>D      | 0    | THM_SHD Interrupt Enable      | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

#### IRQ MASK 2 (0x9)

A read-write register that configures which of the conditions in the IRQ\_2 register will assert an Interrupt. See the IRQ\_2 register for condition descriptions.

| BIT            | 7 | 6 | 5                   | 4 | 3               | 2           | 1              | 0 |
|----------------|---|---|---------------------|---|-----------------|-------------|----------------|---|
| Field          | _ | _ | EN_VBUS_<br>PREBIAS | - | EN_THM_<br>WARN | EN_IN_OV    | EN_DATA_<br>OV | - |
| Reset          | _ | _ | 0b0                 | _ | 0b0             | 0b0         | 0b0            | _ |
| Access<br>Type | _ | _ | Write, Read         | - | Write, Read     | Write, Read | Write, Read    | - |

| BITFIELD            | BITS | DESCRIPTION                   | DECODE                                                     |  |  |
|---------------------|------|-------------------------------|------------------------------------------------------------|--|--|
| EN_VBUS_P<br>REBIAS | 5    | VBUS_PREBIAS Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |  |  |
| EN_THM_W<br>ARN     | 3    | THM_WARN Interrupt Enable     | 0 = Not included in Interrupt<br>1 = Included in Interrupt |  |  |
| EN_IN_OV            | 2    | IN_OV Interrupt Enable        | 0 = Not included in Interrupt<br>1 = Included in Interrupt |  |  |

| BITFIELD       | BITS | DESCRIPTION              | DECODE                                                     |
|----------------|------|--------------------------|------------------------------------------------------------|
| EN_DATA_O<br>V | 1    | DATA_OV Interrupt Enable | 0 = Not included in Interrupt<br>1 = Included in Interrupt |

## IRQ\_0 (0xA)

A read-only register that includes flags which indicate a number of operating conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

IRQ\_0 holds notifications of expected operations rather than error/fault conditions.

| BIT            | 7                | 6 | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|----------------|------------------|---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field          | UNCONFIG<br>URED | ı | CC_STATE<br>_EV    | CC_ATTAC<br>H_IRQ  | BC_ATTAC<br>H_IRQ  | CC_ATTAC<br>H_EV   | BC_ATTAC<br>H_EV   | ADC_DON<br>E       |
| Reset          | 0b0              | _ | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                |
| Access<br>Type | Read Only        | - | Read<br>Clears All |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     | DECODE                                                                                                                             |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| UNCONFIGU<br>RED  | 7    | I <sup>2</sup> C Unconfigured Indicator Bit                                                                                                                                                                                                                                                                                                                                     | 0 = Device is fully configured (CONFIGURED written to 1) 1 = Device is not fully configured (CONFIGURED has not been written to 1) |
| CC_STATE_<br>EV   | 5    | Type-C State Change Indicator. Clear on read. Not affected by IRQ_AUTOCLR.                                                                                                                                                                                                                                                                                                      | 0 = No change in Type-C state since last read<br>1 = Type-C state has changed since last read                                      |
| CC_ATTACH<br>_IRQ | 4    | Type-C ATTACH Indicator. This bit indicates a Type-C device attach is observed on the CC pins. Applies to Attached.SRC states. Further attach details can be read in the STATUS registers.                                                                                                                                                                                      | 0 = No Type-C device attached<br>1 = Type-C device attached                                                                        |
| BC_ATTACH<br>_IRQ | 3    | BC1.2 ATTACH Indicator. This bit indicates a BC1.2 device attach is observed on the HVDP/HVDM pins.                                                                                                                                                                                                                                                                             | 0 = No device attached<br>1 = Device attached                                                                                      |
| CC_ATTACH<br>_EV  | 2    | Type-C ATTACH Event Detected. This bit indicates a Type-C device attach was initiated and/or terminated as observed on the CC pins. This bit differs from CC_ATTACH (which indicates the current Type-C attach status in real time) in that it is issued only when the status changes from unattached to attached or vice-versa. Clear on read. Not affected by IRQ_AUTOCLR.    | 0 = No attach or detach event detected since last read 1 = New attach and/or detach event detected                                 |
| BC_ATTACH<br>_EV  | 1    | BC1.2 ATTACH Event Detected. This bit indicates a BC1.2 device attach was initiated and/or terminated as observed on the HVDP/HVDM pins.This bit differs from BC_ATTACH (which indicates the current BC1.2 attach status in real time) in that it is issued only when the status changes from unattached to attached or vice-versa. Clear on read. Not affected by IRQ_AUTOCLR. | 0 = No attach or detach event detected since last read 1 = New attach and/or detach event detected                                 |
| ADC_DONE          | 0    | ADC Meaurement Complete Indicator.<br>Clear on read.                                                                                                                                                                                                                                                                                                                            | 0 = No new data available since last read<br>1 = New data available                                                                |

## IRQ\_1 (0xB)

A read-only register that includes flags which indicate a number of error conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

| BIT            | 7 | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|----------------|---|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field          | _ | VBUS_PRE<br>_OV    | VBUS_ILIM<br>_UV   | VBUS_ILIM          | VBUS_OV            | VBUS_UV            | VBUS_SHT<br>_GND   | THM_SHD            |
| Reset          | _ | 0b0                |
| Access<br>Type | _ | Read<br>Clears All |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                              | DECODE                             |
|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| VBUS_PRE_<br>OV  | 6    | V <sub>BUS</sub> Pre-Overvoltage Fault Detected. Asserts if overvoltage exists on VBMON when Type-C is enabled and no Type-C device is attached. Clear on read if condition is resolved. | 0 = No event<br>1 = Event detected |
| VBUS_ILIM_<br>UV | 5    | V <sub>BUS</sub> Current Limit and SENSN UV Fault Detected. Disabled when ILIM_ITRIP = 1. Clear on read if condition is resolved.                                                        | 0 = No event<br>1 = Event detected |
| VBUS_ILIM        | 4    | V <sub>BUS</sub> Current-Limit Condition Detected. Disabled when ILIM_ITRIP = 0. Clear on read if condition is resolved.                                                                 | 0 = No event<br>1 = Event detected |
| VBUS_OV          | 3    | V <sub>BUS</sub> Overvoltage Fault Detected. Detected on SENSN pin. Clear on read if condition is resolved.                                                                              | 0 = No event<br>1 = Event detected |
| VBUS_UV          | 2    | V <sub>BUS</sub> Under Voltage Fault Detected. Detected on SENSN pin. Clear on read if condition is resolved.                                                                            | 0 = No event<br>1 = Event detected |
| VBUS_SHT_<br>GND | 1    | V <sub>BUS</sub> Short to Ground Fault Detected.<br>Detected on SENSN pin. Clear on read if<br>condition is resolved.                                                                    | 0 = No event<br>1 = Event detected |
| THM_SHD          | 0    | Overtemperature Fault Detected. Asserts when the die temperature exceeds 165°C (typ). Clear on read if condition is resolved.                                                            | 0 = No event<br>1 = Event detected |

## IRQ\_2 (0xC)

A read-only register that includes flags which indicate a number of error conditions. These flags can assert an interrupt by setting the corresponding bit in the MASK register.

| BIT            | 7 | 6 | 5                  | 4 | 3                  | 2                  | 1                  | 0 |
|----------------|---|---|--------------------|---|--------------------|--------------------|--------------------|---|
| Field          | _ | _ | VBUS_PRE<br>BIAS   | _ | THM_WAR<br>N       | IN_OV              | DATA_OV            | _ |
| Reset          | _ | _ | 0b0                | _ | 0b0                | 0b0                | 0b0                | _ |
| Access<br>Type | _ | _ | Read<br>Clears All | _ | Read<br>Clears All | Read<br>Clears All | Read<br>Clears All | - |

| BITFIELD  | BITS | DESCRIPTION                                                                                     | DECODE             |
|-----------|------|-------------------------------------------------------------------------------------------------|--------------------|
| VBUS_PREB | 5    | V <sub>BUS</sub> Pre-Bias.                                                                      | 0 = No event       |
| IAS       |      | Asserts if Type-C is enabled and VBMON > V <sub>SAFE0V</sub> when no Type-C device is attached. | 1 = Event detected |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                      | DECODE                             |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| THM_WARN | 3    | Thermal Warning Condition Detected. Asserts when the temperature has reached 130°C (typ). If thermal foldback is enabled, the type-C current advertisement and current limit will be lowered while this bit is asserted. Clear on read if condition is resolved. | 0 = No event<br>1 = Event detected |
| IN_OV    | 2    | IN Pin Overvoltage Fault Detected. Clear on read if condition is resolved.                                                                                                                                                                                       | 0 = No event<br>1 = Event detected |
| DATA_OV  | 1    | DATA Pin Overvoltage Fault Detected.<br>Clear on read if condition is resolved.                                                                                                                                                                                  | 0 = No event<br>1 = Event detected |

### STATUS\_0 (0xD)

A read-only register that includes information on the current status of the IC.

| BIT            | 7 | 6 | 5 | 4             | 3             | 2              | 1 | 0             |
|----------------|---|---|---|---------------|---------------|----------------|---|---------------|
| Field          | _ | _ | _ | CC_ATTAC<br>H | BC_ATTAC<br>H | VBMON_S<br>AFE | - | VBUS_STA<br>T |
| Reset          | _ | _ | _ | 0b0           | 0b0           | 0b0            | _ | 0b0           |
| Access<br>Type | _ | _ | _ | Read Only     | Read Only     | Read Only      | - | Read Only     |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                     | DECODE                                                                                                      |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| CC_ATTACH      | 4    | Type-C ATTACH Status Indicator. This bit indicates the current Type-C attach status on the CC pins. More details can be read in the STATUS_1 register.          | 0 = No Type-C device currently attached<br>1 = Type-C device currently attached                             |
| BC_ATTACH      | 3    | BC1.2 ATTACH Status Indicator. This bit indicates the current device attach status on the HVDP/HVDM pins. More details can be read in the STATUS_1 register.    | 0 = No device currently attached<br>1 = Device currently attached                                           |
| VBMON_SA<br>FE | 2    | VBMON (V <sub>BUS</sub> ) Safe Status Indicator. Determines if the DC-DC converter can be turned on after a Type-C attach. Only applicable with Type-C enabled. | 0 = V <sub>BUS</sub> > V <sub>SAFE0V</sub><br>1 = V <sub>BUS</sub> < V <sub>SAFE0V</sub>                    |
| VBUS_STAT      | 0    | Type-C V <sub>BUS</sub> Status Indicator                                                                                                                        | 0 – V <sub>BUS</sub> not applied to receptacle<br>1 – V <sub>BUS</sub> applied to receptacle (Attached.SRC) |

# STATUS\_1 (0xE)

A read-only register that includes information on the current status of the IC.

|                | <del> </del> |   |          |            |               |      |      |   |  |
|----------------|--------------|---|----------|------------|---------------|------|------|---|--|
| BIT            | 7            | 6 | 5        | 4          | 3             | 2    | 1    | 0 |  |
| Field          | _            | _ | CC_PIN_S | STATE[1:0] | CC_STATE[3:0] |      |      |   |  |
| Reset          | _            | _ | 0b       | 0b00       |               |      |      |   |  |
| Access<br>Type | _            | _ | Read     | Read Only  |               | Read | Only |   |  |

| BITFIELD         | BITS | DESCRIPTION                                | DECODE                                                                                                                |
|------------------|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| CC_PIN_ST<br>ATE | 5:4  | Type-C Active CC Pin/Orientation Indicator | 0b00 = No Attach<br>0b01 = R <sub>D</sub> detected on CC1<br>0b10 = R <sub>D</sub> detected on CC2<br>0b11 = Not used |

# MAX20459

# Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

| BITFIELD | BITS | DESCRIPTION                              | DECODE                                                                                                                                                           |
|----------|------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CC_STATE | 3:0  | Type-C Functional Status/State Indicator | 0b0000 = Disabled<br>0b0010 = Error Recovery<br>0b0011 = Unattached.SRC<br>0b0110 = AttachWait.SRC<br>0b1000 = Attached.SRC (CC2)<br>0b1100 = Attached.SRC (CC1) |

# ADC\_0 (0x10)

| BIT            | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---------------|---|---|---|---|---|---|--|
| Field          |   | ADC_USBI[7:0] |   |   |   |   |   |   |  |
| Reset          |   | 0x00          |   |   |   |   |   |   |  |
| Access<br>Type |   | Read Only     |   |   |   |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                  | DECODE                                                                    |
|----------|------|----------------------------------------------|---------------------------------------------------------------------------|
| ADC_USBI | 7:0  | USB Output Current ADC Measurement<br>Result | I <sub>LOAD</sub> = ((116mV/256) x ADC_USBI)/R <sub>SENSE</sub> (amperes) |

# ADC\_1 (0x11)

| BIT            | 7         | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-----------|---------------|---|---|---|---|---|---|
| Field          |           | ADC_USBV[7:0] |   |   |   |   |   |   |
| Reset          |           | 0x00          |   |   |   |   |   |   |
| Access<br>Type | Read Only |               |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                        | DECODE                                                                      |
|----------|------|------------------------------------|-----------------------------------------------------------------------------|
| ADC_USBV | 7:0  | USB Voltage ADC Measurement Result | V <sub>SENSP</sub> = (19.8V/256) x ADC_USBV (volts), when VOUT[2:0] = 0b000 |

# ADC\_2 (0x12)

| BIT            | 7             | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---------------|-----------|---|---|---|---|---|---|
| Field          | ADC_TEMP[7:0] |           |   |   |   |   |   |   |
| Reset          | 0x00          |           |   |   |   |   |   |   |
| Access<br>Type |               | Read Only |   |   |   |   |   |   |
|                |               |           |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                     | DECODE                                 |
|----------|------|---------------------------------|----------------------------------------|
| ADC_TEMP | 7:0  | Die Temp ADC Measurement Result | Die Temp = 3.5°C x ADC_TEMP - 270 (°C) |

# **Applications Information**

### **DC-DC Switching Frequency Selection**

The switching frequency ( $f_{SW}$ ) for MAX20459 is programmable through the CONFIG1 resistor (on standalone variants) or by I<sup>2</sup>C register writes.

Higher switching frequencies allow for smaller PCB area designs with lower inductor values and less output capacitance. Consequently, peak currents and  $I^2R$  losses are lower at higher switching frequencies, but core losses, gate-charge currents, and switching losses increase.

To avoid AM-band interference, operation between 500kHz and 1.8MHz is not recommended.

# **DC-DC Input Capacitor Selection**

The input capacitor supplies the instantaneous current needs of the buck converter and reduces the peak currents drawn from the upstream power source. The input bypass capacitor is a determining factor in the input voltage ripple.

The input capacitor RMS current rating requirement (I<sub>IN(RMS)</sub>) is defined by the following equation:

$$I_{IN(RMS)} = I_{LOAD} \frac{\sqrt{V_{SENSP} \times (V_{SUPSW} - V_{SENSP})}}{V_{SUPSW}}$$

 $I_{IN(RMS)}$  has a maximum value when the input voltage equals twice the output voltage ( $V_{SUPSW} = 2 \cdot V_{SENSP}$ ), so  $I_{IN(MAX)} = \frac{1}{2} \cdot I_{LOAD(MAX)}$ .  $I_{LOAD}$  is the measured operating load current, while  $I_{LOAD(MAX)}$  refers to the maximum load current.

Choose an input capacitor that exhibits less than 10°C self-heating temperature rise at the RMS input current for optimal long-term reliability.

The input voltage ripple is composed of  $V_Q$  (caused by the capacitor discharge) and  $V_{ESR}$  (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple current capability at the input. Assume the contribution from the ESR and capacitor discharge is equal to 50%. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$ESR_{IN} = \frac{\Delta V_{ESR}}{I_{LOAD(MAX)} + \frac{\Delta I_{L}}{2}}$$

where:

$$\Delta I_L = \frac{\left(V_{SUPSW} - V_{SENSP}\right) \times V_{SENSP}}{V_{SUPSW} \times f_{SW} \times L}$$

and

$$C_{IN} = \frac{I_{LOAD(MAX)} \times D(1-D)}{\Delta V_Q \times f_{SW}} \text{ where } D = \frac{V_{SENSP}}{V_{SUPSW}}$$

Where D is the buck converter duty cycle.

Bypass SUPSW with  $0.1\mu\text{F}$  parallel to  $10\mu\text{F}$  of ceramic capacitance close to the SUPSW and PGND pins. The ceramic input capacitor of a buck converter has a high  $\frac{di}{dt}$ , minimize the PCB current-loop area to reduce EMI. Bypass SUPSW with  $47\mu\text{F}$  of bulk electrolytic capacitance to dampen line transients.

#### **DC-DC Output Capacitor Selection**

To ensure stability and compliance with the USB and Apple specifications, follow the recommended output filters listed in Table 10. For proper functionality, a minimum amount of ceramic capacitance must be used, regardless of  $f_{SW}$ . Additional capacitance for lower switching frequencies can be low-ESR electrolytic types (< 0.25 $\Omega$ ).

### **DC-DC Output Inductor Selection**

Three key inductor parameters must be considered when selecting an inductor: inductance value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance ( $R_{DCR}$ ). To select the proper inductance value, the ratio of inductor peak-to-peak AC current to DC average current (LIR) must be selected. A small LIR will reduce the RMS current in the output capacitor and results in small output-ripple voltage, but this requires a larger inductor. A good compromise between size and loss is LIR = 0.35 (35%). Determine the inductor value using the equation below.

$$L = \frac{V_{SENSP} \times \left(V_{SUPSW} - V_{SENSP}\right)}{V_{SUPSW} \times f_{SW} \times I_{LOAD(MAX)} \times LIR}$$

where  $V_{SUPSW}$ ,  $V_{SENSP}$ , and  $I_{OUT}$  are typical values (such that efficiency is optimum for nominal operating conditions). Ensure that the indutor  $I_{SAT}$  is above the buck converter's cycle-by-cycle peak current limit.

Table 10. Recommended Output Filters For I<sub>LOAD</sub> of 3A

| f <sub>SW</sub> (kHz) | L <sub>OUT</sub> (μH) | RECOMMENDED C <sub>OUT</sub>                                              |
|-----------------------|-----------------------|---------------------------------------------------------------------------|
| 2200                  | 1.5                   | 22μF ceramic OR<br>10μF ceramic + low-ESR 22μF electrolytic (< 0.8Ω)      |
| 488 8.2               |                       | 3 x 22μF ceramic OR<br>22μF ceramic + low-ESR 68μF electrolytic (< 0.25Ω) |
| 310                   | 12                    | 22μF ceramic + low-ESR 68μF electrolytic (< 0.25Ω)                        |

## **Layout Considerations**

Proper PCB layout is critical for robust system performance. See the MAX20459 EV kit datasheet for a recommended layout. Minimize the current-loop area and the parasitics of the DC-DC conversion circuitry to reduce EMI. The input capacitor placement should be prioritized because in a buck converter, the ceramic input capacitor has high  $\frac{di}{dt}$ . Place the input capacitor as close as possible to the IC SUPSW and PGND pins. Shorter traces should be prioritized over wider traces.

A low-impedance ground connection between the input and output capacitor is required (route through the ground pour on the exposed pad). Connect the exposed pad to ground. Place multiple vias in the pad to connect to all other ground layers for proper heat dissipation (failure to do so may result in the IC repeatedly reaching thermal shutdown). Do not use separate power and analog ground planes; use a single common ground and manage currents through component placement. High-frequency return current flows through the path of least impedance (through the ground pour directly underneath the corresponding traces).

#### **Determining USB System Requirements**

In a Dedicated USB Charging Port (DCP) application, the user port is generally located in a front-facing configuration on the DCP or HUB module. To avoid  $V_{BUS}$  voltage drop at the user port when current increases due to trace, connector, and output ferrite resistance, MAX20459 implement voltage-adjustment circuitry that increases the buck's output-voltage regulation point linearly with the output current. The voltage-adjustment gain can be set using either external resistors or  $I^2C$  depending on the variant. The gain setting must be calculated to take into account all series element and voltage drops in the charging path, including ground return. See the USB Voltage Adjustment section for calculating the optimum gain setting for your application. User cable can be of different length and type, and therefore should not be included in the calculations.

#### **USB Loads**

MAX20459 is compatible with both USB-compliant and non-compliant loads. A compliant USB device is not allowed to sink more than 30mA and must not present more than  $10\mu\text{F}$  of capacitance when initially attached to the port. The device then begins its HVD+/HVD- connection and enumeration process. After completion of the connect process, the device can pull 100mA/150mA and must not present a capacitance greater than  $10\mu\text{F}$ . This is considered the hot-inserted, USB-compliant load of  $44\Omega$  in parallel with  $10\mu\text{F}$ .

For non-compliant USB loads, the ICs can also support both a hot insertion and soft-start into a USB load of  $2\Omega$  in parallel with  $330\mu$ F.

### **USB Output Current Limit**

The USB load current is monitored by an internal current-sense amplifier through the voltage created across R<sub>SENSE</sub>. MAX20459 offers an adjustable USB current-limit threshold. See SETUP\_2 or <u>Table 7</u> to select an appropriate register or resistor value for the desired current limit.

# **USB Voltage Adjustment**

<u>Figure 8</u> shows a DC model of the voltage-correction function of MAX20459. Without voltage adjustment ( $V_{ADJ} = 0$ , GAIN[4:0] = 0), the voltage seen by the device at the end of the cable will decrease linearly as load current increases. To compensate for this, the output voltage of the buck converter should increase linearly with load current. The slope

of SENSP is called R<sub>COMP</sub> such that  $V_{ADJ} = R_{COMP} \cdot I_{LOAD}$  and  $R_{COMP} = GAIN[4:0] \cdot R_{LSB} \cdot \frac{R_{SENSE}}{33m\Omega}$  (see Figure 9). The R<sub>COMP</sub> adjustment values available on MAX20459 are listed in the GAIN[4:0] register description and are based on a 33m $\Omega$  sense resistor.

For  $V_{DUT} = V_{NO\_LOAD}$ ;  $0 \le I_{LOAD}$ ,  $R_{COMP}$  must equal the sum of the system resistances. Calculate the minimum  $R_{COMP}$  for the system so that  $V_{DUT}$  stays constant:

$$R_{COMP\_SYS} = R_{LR} + R_{SENSE} + R_{PCB} + R_{CABLE\_VBUS} + R_{CABLE\_GND}$$

Where R<sub>CABLE\_VBUS</sub> + R<sub>CABLE\_GND</sub> is the round-trip resistance of the USB cable (including the effect from the cable shield, if it conducts current), R<sub>LR</sub> is the buck converter's load regulation expressed in m $\Omega$  (51m $\Omega$  typ.), and R<sub>PCB</sub> is the resistance of any additional V<sub>BUS</sub> parasitics (the V<sub>BUS</sub> FET, PCB trace, ferrites, and the USB connectors). Find the setting for GAIN[4:0] using the minimum R<sub>COMP</sub>.

GAIN[4:0] = 
$$ceiling \left( \frac{R_{COMP}_{SYS}}{R_{LSB}} \cdot \frac{33m\Omega}{R_{SENSE}} \right)$$

The nominal DUT voltage can then be estimated at any load current by:

$$V_{DUT} = V_{NO\_LOAD} + R_{LSB} \cdot GAIN \Big[ 4:0 \Big] \cdot \frac{R_{SENSE}}{33m\Omega} \cdot I_{LOAD} - R_{COMP\_SYS} \cdot I_{LOAD}$$



Figure 8. DC Voltage Adjustment Model



Figure 9. Increase in SENSP vs. USB Current

### **Selecting a Current-Sense Resistor**

The external current-sense resistor ( $R_{SENSE}$ ) is critical for accurate current-limit, voltage-adjustment, attach-detection, and ADC measurement. Select a resistor with high precision and low temperature variation (ppm). It is highly recommended that designs use a resistor with an exact value of  $33m\Omega$ . Since the current limit and voltage adjustment are selected digitally (there are a discrete number of levels), changing this value also changes the possible current-limit thresholds, the voltage-adjustment compensation and the attach threshold. The specifications in the register and resistor tables will need to be scaled accordingly.

Some systems require the need to supply up to 160% of  $I_{LOAD(MAX)}$  for brief periods. It is possible to increase the MAX20459 current limit beyond 3.04A (min) by decreasing  $R_{SENSE}$  using this scaling factor:

$$R_{SENSE} = 33m\Omega \cdot \frac{3.04A}{1.6 \cdot I_{LOAD(MAX)}}$$

### **Example CONFIG Resistor Selection**

With  $R_{PCB} = 20m\Omega$ ,  $R_{SENSE} = 33m\Omega$ , and  $R_{LR} = 51m\Omega$ , the total system resistance is  $R_{COMP\_SYS} = 20 + 33 + 51 = 104m\Omega$ . The desired GAIN[4:0] register setting is then ceiling(104/18) = 6 = 0b00110, which sets the adjustment level to  $108m\Omega$ . To set GAIN[4:0] using the CONFIG resistors, the appropriate step must be selected for both CONFIG2 and CONFIG3. The MSB of the GAIN register (GAIN[4]) is selected by CONFIG3. In this example, GAIN[4] = 0b0. If it is a 3A application with automatic thermal foldback, then CONFIG3 should be set to Step 3, which is set with a  $1370\Omega$  resistor on the CONFIG3 pin.

From the previous calculation, GAIN[3:0] = 0b0110. This corresponds to Step 6 and a CONFIG2 resistor of  $3090\Omega$ . CONFIG1 sets the remaining parameters. For example, to run the buck using the internal clock switching at 488kHz with spread spectrum enabled, CONFIG1 should be set to Step 1 (619 $\Omega$ ).

#### **USB Type-C Certification**

Industry specifications at times make changes. If a change prevents the use of non-BC 1.2 protocols, this application change should be considered. Consider using a  $0\Omega$  resistor between USB Type-C D+/- and open MAX20459 HVD+/-.

#### **ESD Protection**

The high-voltage MAX20459 requires no external ESD protection. All Maxim devices incorporate ESD protection structures to protect against electrostatic discharges encountered during handling and assembly. While competing solutions can latch-up and require the power to be cycled after an ESD event, the MAX20459 continues to work without latch-up. When used with the configuration shown in the Typical Application Circuit, the MAX20459 is characterized for protection to the following limits:

- ±15kV ISO 10605 (330pF, 330Ω) Air Gap
- ±15kV ISO 10605 (330pF, 2kΩ) Air Gap
- ±8kV ISO 10605 (330pF, 330Ω) Contact
- ±8kV ISO 10605 (330pF, 2kΩ) Contact
- ±15kV IEC 61000-4-2 (150pF, 330Ω) Air Gap
- ±8kV IEC 61000-4-2 (150pF, 330Ω) Contact

Note: All application-level ESD testing is performed on the standard evaluation kit.

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for test setup, test methodology, and test results.

#### **Human Body Model**

<u>Figure 10</u> shows the Human Body Model, and <u>Figure 12</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$  resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. MAX20459 helps users design equipment that meets Level 4 of IEC 61000-4-2. The main difference between tests done using the Human Body Model and IEC 61000-4-2 is a higher peak current in IEC 61000-4-2. Because the series resistance is lower in the IEC 61000-4-2 ESD test model Figure 11, the ESD withstand-voltage measured to this standard is generally lower than that measured using the Human Body Model. Figure 13 shows the current waveform for the 8kV, IEC 61000-4-2 Level 4 ESD Contact Discharge test. The Air Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized.



Figure 10. Human Body ESD Test Model



Figure 11. IEC 61000-4-2 ESD Test Model



Figure 12. Human Body Current Waveform



Figure 13. IEC 61000-4-2 Current Waveform

# **Typical Application Circuits**



# **Ordering Information**

| PART NUMBER      | TEMP RANGE      | PIN-PACKAGE | I <sup>2</sup> C | NOMINAL OUTPUT CURRENT FOR APPLE R30+<br>SPECIFICATIONS |
|------------------|-----------------|-------------|------------------|---------------------------------------------------------|
| MAX20459ATJA/V+  | -40°C to +125°C | 32 TQFN-EP  | Yes              | 2.4 Amn                                                 |
| MAX20459ATJC/V+  |                 |             | No               | 2.4 Amp                                                 |
| MAX20459ATJM/V+* |                 |             | Yes              | 2.0.4mn                                                 |
| MAX20459ATJZ/V+  |                 |             | No               | 3.0 Amp                                                 |

/V Denotes Automotive Qualified Parts

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup> Future product – contact factory for availability.

# MAX20459

# Automotive High-Current Step-Down Converter with USB-C Dedicated Charging Port

# **Revision History**

| REVISION<br>NUMBER | REVISION DATE                                                                                                                                                                                                                                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|
| 0                  | 11/19                                                                                                                                                                                                                                                               | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                             |  |  |
| 1                  | 6/20                                                                                                                                                                                                                                                                | Updated Benefits and Features, Thermal Resistance, Absolute Maximum Ratings, Package Information, Electrical Characteristics, ToCs 16, 18-19, 21-22, SCL(Config3) Pin Description, ENBUCK Reset Behavior and Timing Diagram, Attach Logic Diagram, CC Attachment and VBUS Discharge, Maximum Duty-Cycle Operation, Switching Frequency Synchronization (SYNC Pin), Spread-Spectrum Option, Voltage Feedback Adjustment Configuration, Remote-Sense Feedback Adjustment (SHIELD Pin), Table 8, SETUP_0 (0x0), SETUP_3 (0x3), IRQ_2 (0xC). |                               |  |  |
| 2                  | Updated USB Type-C functionality to meet latest specifications (search for t <sub>DIS_DET</sub> ). Improved SYNC pin logic for multi-port applications (search for SYNC). Expanded design methods for overcurrent flexibility (search for I <sub>LOAD(MAX)</sub> ). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 - 57                        |  |  |
| 3                  | 5/21                                                                                                                                                                                                                                                                | Added MAX20459ATJM and MAX20459ATJZ. Updated Electrical Characteristics, ToCs 24-25, Pin Description, Detailed Description, DC-DC Enable (ENBUCK), Charge-Detection Mode Truth Table, Typical Application Circuit and Ordering Information.                                                                                                                                                                                                                                                                                              | 12, 16, 18, 23,<br>30, 56, 57 |  |  |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Analog Devices Inc.:

 $\frac{\text{MAX20459ATJA/V+}}{\text{MAX20459ATJZ/V+T}} \frac{\text{MAX20459ATJC/V+}}{\text{MAX20459ATJZ/V+T}} \frac{\text{MAX20459ATJC/V+T}}{\text{MAX20459ATJZ/V+T}}$