19-2442; Rev 4; 5/09

EVALUATION KIT

AVAILABLE

# 

# 2.7V to 3.6V and 4.5V to 5.5V, Low-Power, 4-/12-Channel 2-Wire Serial 8-Bit ADCs

## **General Description**

The MAX1036-MAX1039 low-power, 8-bit, multichannel, analog-to-digital converters (ADCs) feature internal track/hold (T/H), voltage reference, clock, and an I<sup>2</sup>C-compatible 2-wire serial interface. These devices operate from a single supply and require only 350µA at the maximum sampling rate of 188ksps. Auto-Shutdown<sup>™</sup> powers down the devices between conversions reducing supply current to less than 1µA at low throughput rates. The MAX1036/MAX1037 have four analog input channels each, while the MAX1038/MAX1039 have twelve analog input channels. The analog inputs are software configurable for unipolar or bipolar and singleended or pseudo-differential operation.

The full-scale analog input range is determined by the internal reference or by an externally applied reference voltage ranging from 1V to VDD. The MAX1037/ MAX1039 feature a 2.048V internal reference and the MAX1036/MAX1038 feature a 4.096V internal reference.

The MAX1036/MAX1037 are available in 8-pin SOT23 packages. The MAX1038/MAX1039 are available in 16pin QSOP packages. The MAX1036-MAX1039 are guaranteed over the extended industrial temperature range (-40°C to +85°C). Refer to MAX1136-MAX1139 for 10-bit devices and to the MAX1236-MAX1239 for 12-bit devices.

## **Applications**

Handheld Portable Applications Medical Instruments Battery-Powered Test Equipment Solar-Powered Remote Systems **Received-Signal-Strength Indicators** System Supervision

## **Features**

- ♦ High-Speed I<sup>2</sup>C-Compatible Serial Interface 400kHz Fast Mode 1.7MHz High-Speed Mode
- Single Supply 2.7V to 3.6V (MAX1037/MAX1039) 4.5V to 5.5V (MAX1036/MAX1038)
- Internal Reference 2.048V (MAX1037/MAX1039) 4.096V (MAX1036/MAX1038)
- External Reference: 1V to Vnn
- Internal Clock
- ♦ 4-Channel Single-Ended or 2-Channel Pseudo-Differential (MAX1036/MAX1037)
- ♦ 12-Channel Single-Ended or 6-Channel Pseudo-Differential (MAX1038/MAX1039)
- Internal FIFO with Channel-Scan Mode
- Low Power 350µA at 188ksps 110µA at 75ksps 8µA at 10ksps 1µA in Power-Down Mode
- Software Configurable Unipolar/Bipolar
- Small Packages 8-Pin SOT23 (MAX1036/MAX1037) 16-Pin QSOP (MAX1038/MAX1039)

Pin Configurations and Typical Operating Circuit appear at end of data sheet.

## **Ordering Information/Selector Guide**

| PART         | PIN-PACKAGE | TUE<br>(LSB) | INPUT<br>CHANNELS | I <sup>2</sup> C<br>SLAVE ADDRESS | INTERNAL<br>REFERENCE (V) | TOP MARK |
|--------------|-------------|--------------|-------------------|-----------------------------------|---------------------------|----------|
| MAX1036EKA+T | 8 SOT23     | ±2           | 4                 | 1100100                           | 4.096                     | AAJE     |
| MAX1037EKA+T | 8 SOT23     | ±2           | 4                 | 1100100                           | 2.048                     | AAJG     |
| MAX1038AEEE+ | 16 QSOP     | ±1           | 12                | 1100101                           | 4.096                     | —        |
| MAX1039AEEE+ | 16 QSOP     | ±1           | 12                | 1100101                           | 2.048                     | —        |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

AutoShutdown is a trademark of Maxim Integrated Products, Inc.

## 

Maxim Integrated Products 1

MAX1036-MAX1039

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND0.3V to +6V                     |
|-------------------------------------------------------|
| AIN0–AIN11, REF to                                    |
| GND0.3V to the lower of $(V_{DD} + 0.3V)$ and +6V     |
| SDA, SCL to GND0.3V to +6V                            |
| Maximum Current Into Any Pin±50mA                     |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |
| 8-Pin SOT23 (derate 7.1mW/°C above +70°C)567mW        |
| 16-Pin QSOP (derate 8.3mW/°C above +70°C)666.7mW      |

| Operating Temperature Range       | 40°C to +85°C  |
|-----------------------------------|----------------|
| Junction Temperature              | +150°C         |
| Storage Temperature Range         | 60°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(VDD = 2.7V to 3.6V (MAX1037/MAX1039), VDD = 4.5V to 5.5V (MAX1036/MAX1038). External reference, VREF = 2.048V (MAX1037/MAX1039), VREF = 4.096V (MAX1036/MAX1038). External clock, f<sub>SCL</sub> = 1.7MHz, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                               | SYMBOL         | CONDITIONS                                                                           | MIN     | ТҮР  | МАХ  | UNITS  |
|-----------------------------------------|----------------|--------------------------------------------------------------------------------------|---------|------|------|--------|
| DC ACCURACY (Note 1)                    |                |                                                                                      |         |      |      |        |
| Resolution                              |                |                                                                                      | 8       |      |      | Bits   |
| Relative Accuracy                       | INL            | (Note 2)                                                                             |         |      | ±1   | LSB    |
| Differential Nonlinearity               | DNL            | No missing codes over temperature                                                    |         |      | ±1   | LSB    |
| Offset Error                            |                |                                                                                      |         |      | ±1.5 | LSB    |
| Offset Error Temperature<br>Coefficient |                |                                                                                      |         | 3    |      | ppm/°C |
| Gain Error                              |                | (Note 3)                                                                             |         |      | ±1   | LSB    |
| Gain Temperature Coefficient            |                |                                                                                      |         | ±1   |      | ppm/°C |
| Total Upo diviste d Error               | TUE            | MAX1036/MAX1037                                                                      |         | ±0.5 | ±2   |        |
| Total Unadjusted Error                  | IUE            | MAX1038A/MAX1039A                                                                    |         | ±0.5 | ±1   | LSB    |
| Channel-to-Channel Offset<br>Matching   |                |                                                                                      |         | ±0.1 |      | LSB    |
| Channel-to-Channel Gain<br>Matching     |                |                                                                                      |         | ±0.5 |      | LSB    |
| Input Common-Mode Rejection<br>Ratio    | CMRR           | Pseudo-differential input mode                                                       |         | 75   |      | dB     |
| DYNAMIC PERFORMANCE (fin(               | sine wave) = 2 | 5kHz, V <sub>IN</sub> = V <sub>REF(P-P)</sub> , fsample = 188ksps, R <sub>IN</sub> : | = 100Ω) |      |      |        |
| Signal-to-Noise Plus Distortion         | SINAD          |                                                                                      |         | 49   |      | dB     |
| Total Harmonic Distortion               | THD            | Up to the 5th harmonic                                                               |         | -69  |      | dB     |
| Spurious-Free Dynamic Range             | SFDR           |                                                                                      |         | 69   |      | dB     |
| Channel-to-Channel Crosstalk            |                | (Note 4)                                                                             |         | 75   |      | dB     |
| Full-Power Bandwidth                    |                | -3dB point                                                                           |         | 2.0  |      | MHz    |
| Full-Linear Bandwidth                   |                | SINAD > 49dB                                                                         |         | 200  |      | kHz    |
| CONVERSION RATE                         |                |                                                                                      |         |      |      |        |
| Conversion Time (Note 5)                | toon           | Internal clock                                                                       |         | 6.1  |      | 110    |
| Conversion Time (Note 5)                | tCONV          | External clock                                                                       | 4.7     |      |      | μs     |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 2.7V \text{ to } 3.6V \text{ (MAX1037/MAX1039)}, V_{DD} = 4.5V \text{ to } 5.5V \text{ (MAX1036/MAX1038)}. External reference, V_{REF} = 2.048V \text{ (MAX1037/MAX1039)}, V_{REF} = 4.096V \text{ (MAX1036/MAX1038)}. External clock, f_{SCL} = 1.7MHz, T_A = T_{MIN} \text{ to } T_{MAX}$ , unless otherwise noted. Typical values are at T\_A = +25°C.)

| PARAMETER                            | SYMBOL            | C                                                   | ONDITIONS                                             | MIN                  | ТҮР   | MAX                   | UNITS  |
|--------------------------------------|-------------------|-----------------------------------------------------|-------------------------------------------------------|----------------------|-------|-----------------------|--------|
|                                      |                   | Internal clock, SC/<br>(MAX1036/MAX10               |                                                       |                      |       | 76                    |        |
| Throughput Rate                      | <b>f</b> SAMPLE   | Internal clock, SC/<br>CS[3:0] = 1011 (N            |                                                       |                      | 77    | ksps                  |        |
|                                      |                   | External clock                                      |                                                       |                      | 188   | Ī                     |        |
| Track/Hold Acquisition Time          |                   |                                                     |                                                       | 588                  |       |                       | ns     |
| Internal Clock Frequency             |                   |                                                     |                                                       |                      | 2.25  |                       | MHz    |
| Aperture Delay                       | tap               | External clock, fas                                 | st mode                                               |                      | 45    |                       | 20     |
| Apentire Delay                       | tad               | External clock, hig                                 | h-speed mode                                          |                      | 30    |                       | ns     |
| ANALOG INPUT (AIN0-AIN11)            |                   |                                                     |                                                       |                      |       |                       | -      |
| Input Voltage Range, Single          |                   | Unipolar                                            |                                                       | 0                    |       | VREF                  | v      |
| Ended and Differential (Note 6)      |                   | Bipolar                                             |                                                       |                      | :     | v                     |        |
| Input Multiplexer Leakage Current    |                   | On/off-leakage cu<br>no clock, f <sub>SCL</sub> = 0 | rrent, V <sub>AIN</sub> _= 0 or V <sub>DD,</sub><br>) |                      | ±0.01 | ±1                    | μA     |
| Input Capacitance                    | CIN               |                                                     |                                                       |                      | 18    |                       | рF     |
| INTERNAL REFERENCE (Note 7)          |                   |                                                     |                                                       |                      |       |                       |        |
| Reference Voltage                    | Veee              | T <sub>A</sub> = +25°C                              | MAX1037/MAX1039                                       | 1.925                | 2.048 | 2.171                 | V      |
| Reference Voltage                    | VREF              | $I_{A} = +25 \text{ C}$                             | MAX1036/MAX1038                                       | 3.850                | 4.096 | 4.342                 | V      |
| Reference Temperature<br>Coefficient | TC <sub>REF</sub> |                                                     |                                                       |                      | 120   |                       | ppm/°C |
| Reference Short-Circuit Current      |                   |                                                     |                                                       |                      |       | 10                    | mA     |
| Reference Source Impedance           |                   | (Note 8)                                            |                                                       |                      | 675   |                       | Ω      |
| EXTERNAL REFERENCE                   |                   |                                                     |                                                       |                      |       |                       |        |
| Reference Input Voltage Range        | VREF              | (Note 9)                                            |                                                       | 1.0                  |       | V <sub>DD</sub>       | V      |
| REF Input Current                    | IREF              | f <sub>SAMPLE</sub> = 188ksp                        | S                                                     |                      | 14    | 30                    | μA     |
| DIGITAL INPUTS/OUTPUTS (SCL          | , SDA)            |                                                     |                                                       |                      |       |                       |        |
| Input High Voltage                   | VIH               |                                                     |                                                       | 0.7 x V <sub>C</sub> | D     |                       | V      |
| Input Low Voltage                    | VIL               |                                                     |                                                       |                      | (     | ).3 x V <sub>DD</sub> | V      |
| Input Hysteresis                     | V <sub>HYST</sub> |                                                     |                                                       | 0.1 x V <sub>C</sub> | D     |                       | V      |
| Input Current                        | lin               | $V_{IN} = 0$ to $V_{DD}$                            |                                                       |                      |       | ±10                   | μΑ     |
| Input Capacitance                    | CIN               |                                                     |                                                       |                      | 15    |                       | pF     |
| Output Low Voltage                   | V <sub>OL</sub>   | I <sub>SINK</sub> = 3mA                             |                                                       |                      |       | 0.4                   | V      |
|                                      |                   |                                                     |                                                       |                      |       |                       |        |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 2.7V \text{ to } 3.6V \text{ (MAX1037/MAX1039)}, V_{DD} = 4.5V \text{ to } 5.5V \text{ (MAX1036/MAX1038)}.$  External reference,  $V_{REF} = 2.048V \text{ (MAX1037/MAX1039)}, V_{REF} = 4.096V \text{ (MAX1036/MAX1038)}.$  External clock,  $f_{SCL} = 1.7MHz$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                           | SYMBOL               |              | CONDITIONS                   | MIN       | ТҮР   | MAX | UNITS    |
|-----------------------------------------------------|----------------------|--------------|------------------------------|-----------|-------|-----|----------|
| POWER REQUIREMENTS                                  |                      | 1            |                              |           |       |     | 4        |
| Cuerchy Valtage (Nata 10)                           | \/                   | MAX1037/MA   | 2.7                          |           | 3.6   | V   |          |
| Supply Voltage (Note 10)                            | VDD                  | MAX1036/MA   | X1038                        | 4.5       |       | 5.5 | V        |
|                                                     |                      | fSAMPLE =    | Internal REF, external clock |           | 350   | 650 |          |
|                                                     |                      | 188ksps      | External REF, external clock |           | 250   |     |          |
|                                                     |                      | fSAMPLE =    | External REF, external clock |           | 110   |     | ]        |
|                                                     |                      | 75ksps       | External REF, internal clock |           | 150   |     |          |
| Supply Current                                      | IDD                  | fSAMPLE =    | External REF, external clock |           | 8     |     | μA       |
|                                                     |                      | 10ksps       | External REF, internal clock |           | 10    |     |          |
|                                                     |                      | fSAMPLE =    | External REF, external clock |           | 2     |     | ]        |
|                                                     |                      | 1ksps        | External REF, internal clock |           | 2.5   |     |          |
|                                                     |                      | Power-down   |                              | 1         | 10    | ]   |          |
| Power-Supply Rejection Ratio                        | PSRR                 | (Note 11)    |                              |           | ±0.25 | ±1  | LSB/V    |
| TIMING CHARACTERISTICS FOR                          | 2-WIRE FA            | ST MODE (Fig | gures 1A and 2)              | •         |       |     | ·        |
| Serial Clock Frequency                              | fSCL                 |              |                              |           |       | 400 | kHz      |
| Bus Free Time Between a STOP and a START Condition  | tBUF                 |              |                              | 1.3       |       |     | μs       |
| Hold Time for Start Condition                       | <sup>t</sup> HD, STA |              |                              | 0.6       |       |     | μs       |
| Low Period of the SCL Clock                         | tLOW                 |              |                              | 1.3       |       |     | μs       |
| High Period of the SCL Clock                        | thigh                |              |                              | 0.6       |       |     | μs       |
| Setup Time for a Repeated START<br>Condition (Sr)   | ts∪, sta             |              |                              | 0.6       |       |     | μs       |
| Data Hold Time                                      | <sup>t</sup> HD, DAT | (Note 12)    |                              | 0         |       | 150 | ns       |
| Data Setup Time                                     | tsu, dat             |              |                              | 100       |       |     | ns       |
| Rise Time of Both SDA and SCL<br>Signals, Receiving | t <sub>R</sub>       | (Note 13)    |                              | 20 + 0.10 | В     | 300 | ns       |
| Fall Time of SDA Transmitting                       | tF                   | (Note 13)    |                              | 20 + 0.10 | В     | 300 | ns       |
| Setup Time for STOP Condition                       | tsu, sto             |              |                              | 0.6       |       |     | μs       |
| Capacitive Load for Each Bus Line                   | CB                   |              |                              |           |       | 400 | pF       |
| Pulse Width of Spike Suppressed                     | tsp                  |              |                              |           |       | 50  | ns       |
| TIMING CHARACTERISTICS FOR                          | 2-WIRE HI            | GH-SPEED MC  | DDE (Figures 1B and 2)       | •         |       |     | <u>.</u> |
| Serial Clock Frequency                              | <b>f</b> SCLH        | (Note 14)    |                              |           |       | 1.7 | MHz      |
| Hold Time (Repeated) Start<br>Condition             | <sup>t</sup> hd, sta |              |                              | 160       |       |     | ns       |
| Low Period of the SCL Clock                         | tLOW                 |              |                              | 320       |       |     | ns       |
| High Period of the SCL Clock                        | thigh                | İ            |                              | 120       |       |     | ns       |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 2.7V \text{ to } 3.6V \text{ (MAX1037/MAX1039)}, V_{DD} = 4.5V \text{ to } 5.5V \text{ (MAX1036/MAX1038)}. External reference, V_{REF} = 2.048V \text{ (MAX1037/MAX1039)}, V_{REF} = 4.096V \text{ (MAX1036/MAX1038)}. External clock, f_{SCL} = 1.7MHz, T_A = T_{MIN} \text{ to } T_{MAX}$ , unless otherwise noted. Typical values are at T\_A = +25°C.)

| PARAMETER                                           | SYMBOL                | CONDITIONS | MIN | ТҮР | MAX | UNITS |
|-----------------------------------------------------|-----------------------|------------|-----|-----|-----|-------|
| Setup Time for a Repeated START<br>Condition (Sr)   | ts∪, sta              |            | 160 |     |     | ns    |
| Data Hold Time                                      | t <sub>HD</sub> , dat | (Note 12)  | 0   |     | 150 | ns    |
| Data Setup Time                                     | tsu, dat              |            | 10  |     |     | ns    |
| Rise Time of SCL Signal<br>(Current Source Enabled) | <sup>t</sup> RCL      | (Note 13)  | 20  |     | 80  | ns    |
| Rise Time of SCL Signal After<br>Acknowledge Bit    | <sup>t</sup> RCL1     | (Note 13)  | 20  |     | 160 | ns    |
| Fall Time of SCL Signal                             | tFCL                  | (Note 13)  | 20  |     | 80  | ns    |
| Rise Time of SDA Signal                             | t <sub>RDA</sub>      | (Note 13)  | 20  |     | 160 | ns    |
| Fall Time of SDA Signal                             | t <sub>FDA</sub>      | (Note 13)  | 20  |     | 160 | ns    |
| Setup Time for STOP Condition                       | tsu, sto              |            | 160 |     |     | ns    |
| Capacitive Load for Each Bus Line                   | CB                    |            |     |     | 400 | pF    |
| Pulse Width of Spike Suppressed                     | tSP                   |            | 0   |     | 10  | ns    |

Note 1: The MAX1036/MAX1038 are tested at  $V_{DD}$  = 5V and the MAX1037/MAX1039 are tested at  $V_{DD}$  = 3V. All devices are configured for unipolar, single-ended inputs.

- **Note 2:** Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and offsets have been calibrated.
- Note 3: Offset nulled.
- Note 4: Ground on channel; sine wave applied to all off channels.
- Note 5: Conversion time is defined as the number of clock cycles (8) multiplied by the clock period. Conversion time does not include acquisition time. SCL is the conversion clock in the external clock mode.
- Note 6: The absolute voltage range for the analog inputs (AIN0–AIN11) is from GND to  $V_{DD}$ .
- Note 7: When AIN\_/REF is configured to be an internal reference (SEL[2:1] = 11), decouple AIN\_/REF to GND with a 0.01µF capacitor.
- Note 8: The switch connecting the reference buffer to AIN\_/REF has a typical on-resistance of 675Ω.
- Note 9: ADC performance is limited by the converter's noise floor, typically 1.4mVP-P.
- Note 10: Electrical characteristics are guaranteed from V<sub>DD(min)</sub> to V<sub>DD(max)</sub>. For operation beyond this range, see the *Typical Operating Characteristics.*
- Note 11: Power-supply rejection ratio is measured as:

$$\frac{\left[V_{FS}(3.3V) - V_{FS}(2.7V)\right] \times \frac{2^{N}}{V_{REF}}}{3.3V - 2.7V}$$

, for the MAX1037/MAX1039 where N is the number of bits and  $V_{REF} = 2.048V$ . Power-supply rejection ratio is measured as:

$$\frac{\left[V_{FS}(5.5V) - V_{FS}(4.5V)\right] \times \frac{2^{N}}{V_{REF}}}{5.5V - 4.5V}$$

, for the MAX1036/MAX1038 where N is the number of bits and  $V_{REF}$  = 4.096V.

- Note 12: A master device must provide a data hold time for SDA (referred to V<sub>IL</sub> of SCL) in order to bridge the undefined region of SCL's falling edge (Figure 1).
- Note 13:  $C_B$  = total capacitance of one bus line in pF. t<sub>R</sub>, t<sub>FDA</sub>, and t<sub>F</sub> measured between 0.3V<sub>DD</sub> and 0.7V<sub>DD</sub>. The minimum value is specified at +25°C with C<sub>B</sub> = 400pF.
- Note 14: fSCLH must meet the minimum clock low time plus the rise/fall times.

(V<sub>DD</sub> = 3.3V (MAX1037/MAX1039), V<sub>DD</sub> = 5V (MAX1036/MAX1038), f<sub>SCL</sub> = 1.7MHz, external clock (33% duty cycle), f<sub>SAMPLE</sub> = 188ksps, single ended, unipolar, T<sub>A</sub> = +25°C, unless otherwise noted.)



6

## Typical Operating Characteristics (continued)

 $(V_{DD} = 3.3V (MAX1037/MAX1039), V_{DD} = 5V (MAX1036/MAX1038), f_{SCL} = 1.7MHz, external clock (33% duty cycle), f_{SAMPLE} = 188ksps, single ended, unipolar, T_A = +25°C, unless otherwise noted.)$ 



7

MAX1036-MAX1039

## **Pin Description**

| Р                   | IN                  |                 |                                                                            |
|---------------------|---------------------|-----------------|----------------------------------------------------------------------------|
| MAX1036/<br>MAX1037 | MAX1038/<br>MAX1039 | NAME            | FUNCTION                                                                   |
| 1, 2, 3             | 8, 7, 6             | AIN0-AIN2       |                                                                            |
| _                   | 5, 4, 3, 2, 1       | AIN3-AIN7       | Analog Inputs                                                              |
|                     | 16, 15, 14          | AIN8-AIN10      |                                                                            |
| 4                   | _                   | AIN3/REF        | Analog Input 3/Reference Input or Output. Selected in the setup register.  |
| _                   | 13                  | AIN11/REF       | Analog Input 11/Reference Input or Output. Selected in the setup register. |
| 5                   | 9                   | SCL             | Clock Input                                                                |
| 6                   | 10                  | SDA             | Data Input/Output                                                          |
| 7                   | 11                  | GND             | Ground                                                                     |
| 8                   | 12                  | V <sub>DD</sub> | Positive Supply. Bypass to GND with a 0.1µF capacitor.                     |

## **Detailed Description**

The MAX1036–MAX1039 ADCs use successiveapproximation conversion techniques and input T/H circuitry to capture and convert an analog signal to a serial 8-bit digital output. The MAX1036/MAX1037 are 4-channel ADCs, and the MAX1038/MAX1039 are 12channel ADCs. These devices feature a high-speed 2wire serial interface supporting data rates up to 1.7MHz. Figure 3 shows the simplified functional diagram for the MAX1038/MAX1039.

**Power Supply** The MAX1036–MAX1039 operate from a single supply and consume 350µA at sampling rates up to 188ksps. The MAX1037/MAX1039 feature a 2.048V internal reference and the MAX1036/MAX1038 feature a 4.096V internal reference. All devices can be configured for use with an external reference from 1V to V<sub>DD</sub>.

## Analog Input and Track/Hold

The MAX1036–MAX1039 analog input architecture contains an analog input multiplexer (MUX), a T/H capacitor, T/H switches, a comparator, and a switched capacitor digital-to-analog converter (DAC) (Figure 4).

In single-ended mode, the analog input multiplexer connects  $C_{T/H}$  to the analog input selected by CS[3:0] (see the *Configuration/Setup Bytes (Write Cycle)* section). The charge on CT/H is referenced to GND when converted. In pseudo-differential mode, the analog input multiplexer connects  $C_{T/H}$  to the '+' analog input selected by CS[3:0]. The charge on  $C_{T/H}$  is referenced to the '-' analog input when converted.

The MAX1036–MAX1039 input configuration is pseudodifferential in that only the signal at the '+' analog input is sampled with the T/H circuitry. The '-' analog input signal must remain stable within ±0.5LSB (±0.1LSB for best results) with respect to GND during a conversion. To accomplish this, connect a 0.1 $\mu$ F capacitor from '-' analog input to GND. See the *Single-Ended/Pseudo-Differential Input* section.

During the acquisition interval, the T/H switches are in the track position and  $C_{T/H}$  charges to the analog input signal. At the end of the acquisition interval, the T/H switches move to the hold position retaining the charge on  $C_{T/H}$  as a sample of the input signal.

During the conversion interval, the switched capacitive DAC adjusts to restore the comparator input voltage to zero within the limits of 8-bit resolution. This action requires eight conversion clock cycles and is equivalent to transferring a charge of  $18pF \times (V_{IN+} - V_{IN-})$  from CT/H to the binary weighted capacitive DAC forming a digital representation of the analog input signal.

Sufficiently low source impedance is required to ensure an accurate sample. A source impedance below  $1.5k\Omega$ does not significantly degrade sampling accuracy. To minimize sampling errors with higher source impedances, connect a 100pF capacitor from the analog input to GND. This input capacitor forms an RC filter with the source impedance limiting the analog input bandwidth. For larger source impedances, use a buffer amplifier to maintain analog input signal integrity.

When operating in internal clock mode, the T/H circuitry enters its tracking mode on the ninth falling clock edge





Figure 1. I<sup>2</sup>C Serial Interface Timing

of the address byte (see the *Slave Address* section). The T/H circuitry enters hold mode two internal clock cycles later. A conversion or series of conversions are then internally clocked (eight clock cycles per conversion) and the MAX1036–MAX1039 hold SCL low. When operating in external clock mode, the T/H circuitry enters track mode on the seventh falling edge of a valid slave address byte. Hold mode is then entered on the falling edge of the eighth clock cycles. The conversion is performed during the next eight clock cycles.

The time required for the T/H circuitry to acquire an input signal is a function of input capacitance. If the analog input source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. The acquisition time ( $t_{ACQ}$ ) is the minimum time needed for the signal to be acquired. It is calculated by:

$$t_{ACQ} \ge 6.25 \times (R_{SOURCE} + R_{IN}) \times C_{IN}$$

where R<sub>SOURCE</sub> is the analog input source impedance,  $R_{IN} = 2.5 k\Omega$ , and  $C_{IN} = 18 pF$ . t<sub>ACQ</sub> is 1/f<sub>SCL</sub> for external



Figure 2. Load Circuit

clock mode. For internal clock mode, the acquisition time is two internal clock cycles. To select R<sub>SOURCE</sub>, allow 625ns for t<sub>ACQ</sub> in internal clock mode to account for clock frequency variations.



9

MAX1036-MAX1039



Figure 3. MAX1038/MAX1039 Simplified Functional Diagram



Figure 4. Equivalent Input Circuit

### **Analog Input Bandwidth**

The MAX1036–MAX1039 feature input tracking circuitry with a 2MHz small signal-bandwidth. The 2MHz input bandwidth makes it possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid high frequency signals being aliased into the frequency band of interest, anti-alias filtering is recommended.

## **Analog Input Range and Protection**

Internal protection diodes clamp the analog input to  $V_{DD}$  and GND. These diodes allow the analog inputs to swing from (GND - 0.3V) to ( $V_{DD}$  + 0.3V) without causing damage to the device. For accurate conversions, the inputs must not go more than 50mV below GND or above  $V_{DD}$ . If the analog input exceeds  $V_{DD}$  by more than 50mV, the input current should be limited to 2mA.



## Table 1. Setup Byte Format

| BIT 7<br>(MSB) | BIT 6   | BIT 5                                                   | BIT 5 BIT 4 BIT 3 BIT 2 BIT 1                                                                 |                     |                     |                   |           |  |  |  |  |  |  |
|----------------|---------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|---------------------|-------------------|-----------|--|--|--|--|--|--|
| REG            | SEL2    | SEL1                                                    | SEL1 SEL0 CLK BIP/UNI RST >                                                                   |                     |                     |                   |           |  |  |  |  |  |  |
|                |         |                                                         |                                                                                               |                     |                     |                   |           |  |  |  |  |  |  |
| BIT            | NAME    |                                                         |                                                                                               | DESCR               |                     |                   |           |  |  |  |  |  |  |
| 7              | REG     | Register bit. 1                                         | egister bit. 1 = Setup Byte, 0 = Configuration Byte (Table 2).                                |                     |                     |                   |           |  |  |  |  |  |  |
| 6              | SEL2    |                                                         |                                                                                               |                     |                     |                   |           |  |  |  |  |  |  |
| 5              | SEL1    | <ul> <li>I hree bits sele</li> <li>power-up.</li> </ul> | hree bits select the reference voltage and the state of AIN_/REF (Table 6). Default to 000 at |                     |                     |                   |           |  |  |  |  |  |  |
| 4              | SEL0    | power-up.                                               |                                                                                               |                     |                     |                   |           |  |  |  |  |  |  |
| 3              | CLK     | 1 = External clo                                        | ock, 0 = Internal                                                                             | clock. Defaulted t  | to zero at power-u  | Jp.               |           |  |  |  |  |  |  |
| 2              | BIP/UNI | 1 = Bipolar, 0 =                                        | = Unipolar. Defau                                                                             | ilted to zero at po | wer-up (see the $l$ | Unipolar/Bipolars | section). |  |  |  |  |  |  |
| 1              | RST     | 1 = No action,<br>unchanged.                            | 0 = Resets the c                                                                              | onfiguration regis  | ter to default. Set | up register rema  | ins       |  |  |  |  |  |  |
| 0              | Х       | Don't care, car                                         | be set to 1 or 0.                                                                             |                     |                     |                   |           |  |  |  |  |  |  |

### Single-Ended/Pseudo-Differential Input

The SGL/DIF bit of the configuration byte configures the MAX1036–MAX1039 analog input circuitry for singleended or pseudo-differential inputs (Table 2). In singleended mode (SGL/DIF = 1), the digital conversion results are the difference between the analog input selected by CS[3:0] and GND (Table 3). In pseudo-differential mode (SGL/DIF = 0), the digital conversion results are the difference between the '+' and the '-' analog inputs selected by CS[3:0] (Table 4). The '-' analog input signal must remain stable within ±0.5LSB (±0.1LSB for best results) with respect to GND during a conversion.

## Unipolar/Bipolar

When operating in pseudo-differential mode, the BIP/ UNI bit of the setup byte (Table 1) selects unipolar or bipolar operation. Unipolar mode sets the differential analog input range from zero to V<sub>REF</sub>. A negative differential analog input in unipolar mode causes the digital output code to be zero. Selecting bipolar mode sets the differential input range to  $\pm$ V<sub>REF</sub>/2, with respect to the negative input. The digital output code is binary in unipolar mode and two's complement binary in bipolar mode (see the *Transfer Functions* section).

In single-ended mode, the MAX1036–MAX1039 always operate in unipolar mode regardless of the BIP/ $\overline{\text{UNI}}$  setting, and the analog inputs are internally referenced to GND with a full-scale input range from zero to V<sub>REF</sub>.

## **Digital Interface**

The MAX1036–MAX1039 feature a 2-wire interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX1036–MAX1039 and the master at rates up to 1.7MHz. The MAX1036–MAX1039 are slaves that transmit and receive data. The master (typically a microcontroller) initiates data transfer on the bus and generates SCL to permit that transfer.

SDA and SCL must be pulled high. This is typically done with pullup resistors ( $500\Omega$  or greater) (see *Typical Operating Circuit*). Series resistors (Rs) are optional. They protect the input architecture of the MAX1036–MAX1039 from high-voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus signals.

### Bit Transfer

One data bit is transferred during each SCL clock cycle. Nine clock cycles are required to transfer the data in or out of the MAX1036–MAX1039. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals (see the *START and STOP Conditions* section). Both SDA and SCL idle high when the bus is not busy.

## START and STOP Conditions

The master initiates a transmission with a START condition (S), a high-to-low transition on SDA with SCL high. The master terminates a transmission with a STOP condition (P), a low-to-high transition on SDA, while

SCL is high (Figure 5). A repeated START condition (Sr) can be used in place of a STOP condition to leave the bus active and in its current timing mode (see the *HS-Mode* section).

### Acknowledge Bits

Successful data transfers are acknowledged with an acknowledge bit (A) or a not-acknowledge bit (Ā). Both the master and the MAX1036–MAX1039 (slave) generate acknowledge bits. To generate an "acknowledge," the receiving device must pull SDA low before the rising edge of the acknowledge related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse (Figure 6). To generate a "not acknowledge," the receiver allows SDA to be pulled high before the rising edge of the acknowledge related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.

#### Slave Address

A bus master initiates communication with a slave device by issuing a START condition followed by a slave address. When idle, the MAX1036-MAX1039 continuously wait for a START condition followed by their slave address. When the MAX1036-MAX1039 recognize their slave address, they are ready to accept or send data. The slave address has been factory programmed and is always 1100100 for the MAX1036/ MAX1037, and 1100101 for MAX1038/ MAX1039 (Figure 7). The least significant bit (LSB) of the address byte (R/W) determines whether the master is writing to or reading from the MAX1036–MAX1039 (R/W = zero selects a write condition. R/W = 1 selects a read condition). After receiving the address, the MAX1036-MAX1039 (slave) issue an acknowledge by pulling SDA low for one clock cycle.

#### Bus Timing

At power-up, the MAX1036–MAX1039 bus timing defaults to fast mode (F/S-mode) allowing conversion rates up to 44ksps. The MAX1036–MAX1039 must operate in high-speed mode (HS-mode) to achieve conversion rates up to 188ksps. Figure 1 shows the bus timing for the MAX1036–MAX1039's 2-wire interface.

#### HS-Mode

At power-up, the MAX1036–MAX1039 bus timing is set for F/S-mode. The master selects HS-mode by addressing all devices on the bus with the HS-mode master



Figure 5. START and STOP Conditions



Figure 6. Acknowledge Bits

code 0000 1XXX (X = Don't care). After successfully receiving the HS-mode master code, the MAX1036–MAX1039 issues a not acknowledge, allowing SDA to be pulled high for one clock cycle (Figure 8). After the not acknowledge, the MAX1036–MAX1039 are in HS-mode. The master must then send a repeated START followed by a slave address to initiate HS-mode communication. If the master generates a STOP condition, the MAX1036–MAX1039 return to F/S-mode.

### Configuration/Setup Bytes (Write Cycle)

Write cycles begin with the master issuing a START condition followed by 7 address bits (Figure 7) and 1 write bit (R/W = zero). If the address byte is successfully received, the MAX1036-MAX1039 (slave) issue an acknowledge. The master then writes to the slave. The slave recognizes the received byte as the setup byte (Table 1) if the most significant bit (MSB) is 1. If the MSB is zero, the slave recognizes that byte as the configuration byte (Table 2). The master can write either 1 or 2 bytes to the slave in any order (setup byte then configuration byte; configuration byte then setup byte; setup byte only; configuration byte only; Figure 9). If the slave receives bytes successfully, it issues an acknowledge. The master ends the write cycle by issuing a STOP condition or a repeated START condition. When operating in HS-mode, a STOP condition returns the bus to F/S-mode (see the HS-Mode section).

### Data Byte (Read Cycle)

A read cycle must be initiated to obtain conversion results. Read cycles begin with the bus master issuing





Figure 7. MAX1036/MAX1037 Slave Address Byte



Figure 8. F/S-Mode to HS-Mode Transfer

a START condition followed by 7 address bits and a read bit (R/W = 1). If the address byte is successfully received, the MAX1036–MAX1039 (slave) issue an acknowledge. The master then reads from the slave. After the master has received the results, it can issue an acknowledge if it wants to continue reading or a not acknowledge if it no longer wishes to read. If the MAX1036–MAX1039 receive a not acknowledge, they release SDA allowing the master to generate a STOP or repeated START. See the *Clock Mode* and *Scan Mode* sections for detailed information on how data is obtained and converted.

### Clock Mode

The clock mode determines the conversion clock, the acquisition time, and the conversion time. The clock mode also affects the scan mode. The state of the setup byte's CLK bit determines the clock mode (Table 1). At power-up, the MAX1036–MAX1039 default to internal clock mode (CLK = zero).

#### Internal Clock

When configured for internal clock mode (CLK = zero), the MAX1036–MAX1039 use their internal oscillator as the conversion clock. In internal clock mode, the MAX1036–MAX1039 begin tracking analog input on the ninth falling clock edge of a valid slave address byte. Two internal clock cycles later, the analog signal is acquired and the conversion begins. While tracking and converting the analog input signal, the MAX1036–MAX1039 hold SCL low (clock stretching). After the conversion completes, the results are stored



Figure 9. Write Cycle

in random access memory (RAM). If the scan mode is set for multiple conversions, they all happen in succession with each additional result being stored in RAM. The MAX1036/MAX1037 contain 8 bytes of RAM, and the MAX1038/MAX1039 contain 12 bytes of RAM. Once all conversions are complete, the MAX1036–MAX1039 release SCL, allowing it to be pulled high. The master can now clock the results out of the output shift register at a clock rate of up to 1.7MHz. SCL is stretched for a maximum acquisition and conversion time of 7.6µs per channel (Figure 10).

The device RAM contains all of the conversion results when the MAX1036–MAX1039 release SCL. The converted results are read back in a first-in-first-out (FIFO) sequence. If AIN\_/REF is set to be a reference input or output (SEL1 = 1, Table 6), AIN\_/REF is excluded from a multichannel scan. RAM contents can be read continuously. If reading continues past the last result stored in RAM, the pointer wraps around and points to the first result. Note that only the current conversion results are read from memory. The device must be addressed with a read command to obtain new conversion results.

The internal clock mode's clock stretching quiets the SCL bus signal, reducing the system noise during conversion. Using the internal clock also frees the master (typically a microcontroller) from the burden of running the conversion clock.

#### External Clock

When configured for external clock mode (CLK = 1), the MAX1036–MAX1039 use SCL as the conversion clock. In external clock mode, the MAX1036–MAX1039 begin tracking the analog input on the seventh falling clock edge of a valid slave address byte. One SCL clock cycle later, the analog signal is acquired and the conversion begins. Unlike internal clock mode, converted data is available immediately after the slave-address acknowledge bit. The device continuously converts input channels dictated by the scan mode until given a not acknowledge. There is no need to readdress the device with a read command to obtain new conversion results (Figure 11).

The conversion must complete in 9ms or droop on the T/H capacitor degrades conversion results. Use internal clock mode if the SCL clock period exceeds 1ms.

The MAX1036–MAX1039 must operate in external clock mode for conversion rates up to 188ksps.

#### Scan Mode

SCAN0 and SCAN1 of the configuration byte set the scan mode configuration. Table 5 shows the scanning configurations. If AIN\_/REF is set to be a reference input or output (SEL1 = 1, Table 6), AIN\_/REF is excluded from a multichannel scan.



| Table 2. Configuration Byte Format |
|------------------------------------|
|------------------------------------|

| BIT 7<br>(MSB) | BIT 6                | BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT (LS         |                                                                                          |                                     |                     |                 |                        |  |  |  |  |  |  |
|----------------|----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------|---------------------|-----------------|------------------------|--|--|--|--|--|--|
| REG            | SCAN1                | SCAN0                                         | SCANO CS3 CS2 CS1 CS0 SGL/DIF                                                            |                                     |                     |                 |                        |  |  |  |  |  |  |
|                |                      |                                               |                                                                                          |                                     |                     |                 |                        |  |  |  |  |  |  |
| BIT            | BIT NAME DESCRIPTION |                                               |                                                                                          |                                     |                     |                 |                        |  |  |  |  |  |  |
| 7              | REG                  | Register bit. 1                               | egister bit. 1 = Setup Byte (Table 1), 0 = Configuration Byte.                           |                                     |                     |                 |                        |  |  |  |  |  |  |
| 6              | SCAN1                | Scan select bit                               | Scan select bits. Two bits select the scanning configuration (Table 5). Default to 00 at |                                     |                     |                 |                        |  |  |  |  |  |  |
| 5              | SCAN0                | power-up.                                     |                                                                                          | -                                   |                     |                 |                        |  |  |  |  |  |  |
| 4              | CS3                  |                                               |                                                                                          |                                     |                     |                 |                        |  |  |  |  |  |  |
| 3              | CS2                  |                                               |                                                                                          | elect which analog                  | 0 1                 |                 |                        |  |  |  |  |  |  |
| 2              | CS1                  | <pre>_ (Tables 3, 4). L<br/>_ set to 0.</pre> | Default to 0000 at                                                                       | power-up. For M                     | AX 1036/IVIAX 103   | 7, CS3 and CS2  | are internally         |  |  |  |  |  |  |
| 1              | CS0                  |                                               |                                                                                          |                                     |                     |                 |                        |  |  |  |  |  |  |
| 0              | SGL/DIF              | U                                             | ed, 0 = pseudo-c<br>- <i>Differential Inpu</i>                                           | lifferential (Tables<br>t section). | s 3, 4). Default to | 1 at power-up ( | see the <i>Single-</i> |  |  |  |  |  |  |

## **Applications Information**

## Power-On Reset

The configuration and setup registers (Tables 1 and 2) default to a single-ended, unipolar, single-channel conversion on AINO using the internal clock with  $V_{DD}$  as the reference and AIN\_/REF configured as an analog input. The RAM contents are unknown after power-up.

### Automatic Shutdown

SEL[2:0] of the setup byte (Tables 1 and 6) controls the state of the reference and AIN\_/REF. If automatic shutdown is selected (SEL[2:0] = 100), shutdown occurs between conversions when the MAX1036–MAX1039 are idle. When operating in external clock mode, a STOP condition must be issued to place the devices in idle mode and benefit from automatic shutdown. A STOP condition is not necessary in internal clock mode to benefit from automatic shutdown because power-down occurs once all contents are written to memory (Figure 10). All analog circuitry is inactive in shutdown and supply current is less than 1 $\mu$ A. The digital conversion results are maintained in RAM during shutdown and are available for access through the serial interface at any time prior to a STOP or repeated START condition.

When idle, the MAX1036–MAX1039 wait for a START condition followed by their slave address (see the *Slave Address* section). Upon reading a valid address byte, the MAX1036–MAX1039 power up. The analog circuits do not require any wakeup time from shutdown, whether using external or internal reference.

Automatic shutdown results in dramatic power savings, particularly at slow conversion rates. For example, at a conversion rate of 10ksps, the average supply current for the MAX1036 is 8 $\mu$ A and drops to 2 $\mu$ A at 1ksps. At 0.1ksps the average supply current is just 1 $\mu$ A (see Average Supply Current vs. Conversion Rate in the *Typical Operating Characteristics* section).

## **Reference Voltage**

SEL[2:0] of the setup byte (Table 1) controls the reference and the AIN\_/REF configuration (Table 6). When AIN\_/REF is configured to be a reference input or reference output (SEL1 = 1), conversions on AIN\_/REF appear as if AIN\_/REF is connected to GND (see Note 2 of Tables 3 and 4).

## Internal Reference

The internal reference is 4.096V for the MAX1036/ MAX1038 and 2.048V for the MAX1037/MAX1039. SEL1 of the setup byte controls whether AIN\_/REF is used for an analog input or a reference (Table 6). When AIN\_/REF is configured to be an internal reference output (SEL[2:1] = 11), decouple AIN\_/REF to GND with a 0.01µF capacitor. Due to the decoupling capacitor and the 675 $\Omega$  reference source impedance, allow 80µs for the reference to stabilize during initial power-up. Once powered up, the reference always remains on until reconfigured. The reference should not be used to supply current for external circuitry.



**NOTE:**  $t_{ACQ} + t_{CONV} \le 7.6 \mu s$  PER CHANNEL.

Figure 10. Internal Clock Mode Read Cycles



8 1

8

1 1 - NUMBER OF BITS

Figure 11. External Clock Mode Read Cycles

Table 3. Channel Selection in Single-Ended Mode (SGL /  $\overline{\text{DIF}}$  = 1)

| CS3 <sup>1</sup> | CS2 <sup>1</sup> | CS1 | CS0 | AIN0 | AIN1 | AIN2 | AIN3 <sup>2</sup> | AIN4 | AIN5 | AIN6   | AIN7 | AIN8 | AIN9 | AIN10 | AIN11 <sup>2</sup> | GND |
|------------------|------------------|-----|-----|------|------|------|-------------------|------|------|--------|------|------|------|-------|--------------------|-----|
| 0                | 0                | 0   | 0   | +    |      |      |                   |      |      |        |      |      |      |       |                    | -   |
| 0                | 0                | 0   | 1   |      | +    |      |                   |      |      |        |      |      |      |       |                    | -   |
| 0                | 0                | 1   | 0   |      |      | +    |                   |      |      |        |      |      |      |       |                    | -   |
| 0                | 0                | 1   | 1   |      |      |      | +                 |      |      |        |      |      |      |       |                    | -   |
| 0                | 1                | 0   | 0   |      |      |      |                   | +    |      |        |      |      |      |       |                    | -   |
| 0                | 1                | 0   | 1   |      |      |      |                   |      | +    |        |      |      |      |       |                    | -   |
| 0                | 1                | 1   | 0   |      |      |      |                   |      |      | +      |      |      |      |       |                    | -   |
| 0                | 1                | 1   | 1   |      |      |      |                   |      |      |        | +    |      |      |       |                    | -   |
| 1                | 0                | 0   | 0   |      |      |      |                   |      |      |        |      | +    |      |       |                    | -   |
| 1                | 0                | 0   | 1   |      |      |      |                   |      |      |        |      |      | +    |       |                    | -   |
| 1                | 0                | 1   | 0   |      |      |      |                   |      |      |        |      |      |      | +     |                    | -   |
| 1                | 0                | 1   | 1   |      |      |      |                   |      |      |        |      |      |      |       | +                  | -   |
| 1                | 1                | 0   | 0   |      |      |      |                   |      | R    | ESERVE | D    |      |      |       |                    |     |
| 1                | 1                | 0   | 1   |      |      |      |                   |      | R    | ESERVE | D    |      |      |       |                    |     |
| 1                | 1                | 1   | 0   |      |      |      |                   |      | R    | ESERVE | Ð    |      |      |       |                    |     |
| 1                | 1                | 1   | 1   |      |      |      |                   |      | R    | ESERVE | Ð    |      |      |       |                    |     |

Note 1: For MAX1036/MAX1037, CS3 and CS2 are internally set to zero.

Note 2: When SEL1 = 1, a single-ended read of AIN3/REF (MAX1036/MAX1037) or AIN11/REF (MAX1038/MAX1039) returns GND.

Table 4. Channel Selection in Pseudo-Differential Mode (SGL /  $\overline{\text{DIF}}$  = 0)

| CS3 <sup>1</sup> | CS2 <sup>1</sup> | CS1 | CS0 | AIN0     | AIN1 | AIN2 | AIN3 <sup>2</sup> | AIN4 | AIN5 | AIN6 | AIN7 | AIN8 | AIN9 | AIN10 | AIN11 <sup>2</sup> |
|------------------|------------------|-----|-----|----------|------|------|-------------------|------|------|------|------|------|------|-------|--------------------|
| 0                | 0                | 0   | 0   | +        | -    |      |                   |      |      |      |      |      |      |       |                    |
| 0                | 0                | 0   | 1   | -        | +    |      |                   |      |      |      |      |      |      |       |                    |
| 0                | 0                | 1   | 0   |          |      | +    | -                 |      |      |      |      |      |      |       |                    |
| 0                | 0                | 1   | 1   |          |      | -    | +                 |      |      |      |      |      |      |       |                    |
| 0                | 1                | 0   | 0   |          |      |      |                   | +    | -    |      |      |      |      |       |                    |
| 0                | 1                | 0   | 1   |          |      |      |                   | -    | +    |      |      |      |      |       |                    |
| 0                | 1                | 1   | 0   |          |      |      |                   |      |      | +    | -    |      |      |       |                    |
| 0                | 1                | 1   | 1   |          |      |      |                   |      |      | -    | +    |      |      |       |                    |
| 1                | 0                | 0   | 0   |          |      |      |                   |      |      |      |      | +    | -    |       |                    |
| 1                | 0                | 0   | 1   |          |      |      |                   |      |      |      |      | -    | +    |       |                    |
| 1                | 0                | 1   | 0   |          |      |      |                   |      |      |      |      |      |      | +     | -                  |
| 1                | 0                | 1   | 1   |          |      |      |                   |      |      |      |      |      |      | -     | +                  |
| 1                | 1                | 0   | 0   | RESERVED |      |      |                   |      |      |      |      |      |      |       |                    |
| 1                | 1                | 0   | 1   | RESERVED |      |      |                   |      |      |      |      |      |      |       |                    |
| 1                | 1                | 1   | 0   | RESERVED |      |      |                   |      |      |      |      |      |      |       |                    |
| 1                | 1                | 1   | 1   | RESERVED |      |      |                   |      |      |      |      |      |      |       |                    |

Note 1: For MAX1036/MAX1037, CS3 and CS2 are internally set to zero.

Note 2: When SEL1 =1, a pseudo-differential read between AIN2 and AIN3/REF (MAX1036/MAX1037) or AIN10 and AIN11/REF (MAX1038/MAX1039) returns the difference between GND and AIN2 or AIN10, respectively. For example, a pseudo-differential read of 1011 returns the negative difference between AIN10 and GND.

Note 3: When scanning multiple channels (SCAN0 = 0), CS0 = 0 causes the even-numbered channel-select bits to be scanned, while CS0 = 1 causes the odd-numbered channel-select bits to be scanned. For example, if the MAX1038/MAX1039 SCAN[1:0] = 00 and CS[3:0] = 1010, a pseudo-differential read returns AIN0–AIN1, AIN2–AIN3, AIN4–AIN5, AIN6–AIN7, AIN8–AIN9, and AIN10–AIN11. If the MAX1038/MAX1039 SCAN[1:0] = 00 and CS[3:0] = 1011, a pseudo-differential read returns AIN1–AIN0, AIN3–AIN2, AIN5–AIN4, AIN7–AIN6, AIN9–AIN8, and AIN11–AIN10.

## **Table 5. Scanning Configuration**

| SCAN1 | SCAN0 | SCAN0 SCANNING CONFIGURATION                                                                                                                   |  |  |  |  |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0     | 0     | Scans up from AIN0 to the input selected by CS3–CS0 (default setting).                                                                         |  |  |  |  |
| 0     | 1     | Converts the input selected by CS3–CS0 eight times.*                                                                                           |  |  |  |  |
| 1     | 0     | Scans up from AIN2 to the input selected by CS1 and CS0. When CS1 and CS0 are set for AIN0–AIN2, the scanning stops at AIN2 (MAX1036/MAX1037). |  |  |  |  |
|       |       | Scans up from AIN6 to the input selected by CS3–CS0. When CS3–CS0 is set for AIN0–AIN6 scanning stops at AIN6 (MAX1038/MAX1039).               |  |  |  |  |
| 1     | 1     | Converts the channel selected by CS3–CS0.*                                                                                                     |  |  |  |  |

\*When operating in external clock mode, there is no difference between SCAN[1:0] = 01 and SCAN[1:0] = 11 and converting continues until a not acknowledge occurs.

## Table 6. Reference Voltage and AIN\_/REF Format

| SEL2 | SEL1 | SEL0 | REFERENCE VOLTAGE  | AIN_/REF         | INTERNAL REFERENCE<br>STATE |
|------|------|------|--------------------|------------------|-----------------------------|
| 0    | 0    | Х    | VDD                | Analog input     | Always Off                  |
| 0    | 1    | Х    | External reference | Reference input  | Always Off                  |
| 1    | 0    | 0    | Internal reference | Analog input     | Auto Shutdown               |
| 1    | 0    | 1    | Internal reference | Analog input     | Always On                   |
| 1    | 1    | Х    | Internal reference | Reference output | Always On                   |

X = Don't care.

## External Reference

The external reference can range from 1.0V to V<sub>DD</sub>. For maximum conversion accuracy, the reference must be able to deliver up to 30µA and have an output impedance of 1k $\Omega$  or less. If the reference has a higher output impedance or is noisy, bypass it to GND as close to AIN\_/REF as possible with a 0.1µF capacitor.

## **Transfer Functions**

Output data coding for the MAX1036–MAX1039 is binary in unipolar mode and two's complement binary in bipolar mode with  $1LSB = (V_{REF}/2^N)$  where N is the number of bits (8). Code transitions occur halfway between successive-integer LSB values. Figures 12 and 13 show the input/output (I/O) transfer functions for unipolar and bipolar operations, respectively.

### Layout, Grounding, and Bypassing

For best performance, use PC boards. Wire-wrap configurations are not recommended since the layout should ensure proper separation of analog and digital traces. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital PC board ground sections with only one star point (Figure 14) connecting the two ground systems (analog and digital). For lowest noise operation, ensure the ground return to the star ground's power supply is low impedance and as short as possible. Route digital signals far away from sensitive analog and reference inputs.

High-frequency noise in the power supply (V<sub>DD</sub>) could influence the proper operation of the ADC's fast comparator. Bypass V<sub>DD</sub> to the star ground with a  $0.1\mu$ F capacitor located as close as possible to the MAX1036–MAX1039 power-supply pin. Minimize capacitor lead length for best supply-noise rejection, and add an attenuation resistor (5 $\Omega$ ) if the power supply is extremely noisy.

## Definitions

## **Integral Nonlinearity**

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The INL is measured using the endpoint method.





Figure 12. Unipolar Transfer Function



Figure 13. Bipolar Transfer Function



Figure 14. Power-Supply and Grounding Connections

### **Differential Nonlinearity**

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1LSB. A DNL error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function.

#### **Aperture Jitter**

Aperture jitter  $(t_{AJ})$  is the sample-to-sample variation in the time between the samples.

#### **Aperture Delay**

Aperture delay (t<sub>AD</sub>) is the time between the rising edge of the sampling clock and the instant when an actual sample is taken.

#### Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analogto-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits):

$$SNR = (6.02 \times N + 1.76) dB$$



MAX1036-MAX1039

In reality, there are other noise sources besides quantization noise, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

### Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to RMS equivalent of all other ADC output signals.

SINAD (dB) = 20 × log (Signal<sub>RMS</sub> / Noise<sub>RMS</sub>)

#### **Effective Number of Bits**

Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the ADC's full-scale range, calculate the ENOB as follows:

ENOB = (SINAD - 1.76) / 6.02

## Chip Information

PROCESS: BiCMOS

## **Total Harmonic Distortion**

Total harmonic distortion (THD) is the ratio of the RMS sum of the input signal's first five harmonics to the fundamental itself. This is expressed as:

$$THD = 20 \times \log \left( \sqrt{\left( V_2^2 + V_3^2 + V_4^2 + V_5^2 \right)} / V_1 \right)$$

where  $V_1$  is the fundamental amplitude, and  $V_2$  through  $V_5$  are the amplitudes of the 2nd- through 5th-order harmonics.

#### **Spurious-Free Dynamic Range**

Spurious-free dynamic range (SFDR) is the ratio of RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

## **Package Information**

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 8 SOT23      | K8CN+2       | <u>21-0078</u> |
| 16 QSOP      | E16+4        | <u>21-0055</u> |





## 

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                         | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------|------------------|
| 2                  | 5/08             | Updated Ordering Information table                  | 1, 21            |
| 3                  | 2/09             | Discontinued some versions of the family            | 1, 5, 18, 21     |
| 4                  | 5/09             | Updated Note 13 in Electrical Characteristics table | 5                |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

\_\_\_\_ 23

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

MAX1038AEEE+ MAX1039AEEE+ MAX1036EKA+T MAX1037EKA+T MAX1038AEEE+T MAX1039AEEE+T