

# UG336: Si5396J Evaluation Board User's Guide

The Si5396J-A-EVB is used for evaluating the Si5396 Any-Frequency, Any-Ouput, Jitter-Attenuating Clock Multiplier. There is only one EVB for the 44pin 4 output Si5396, which is an embedded reference device J-grade. There is no EVB for the external reference A grade version for the Si5396-EVB. The device grade and revision is distinguished by a white 1 inch x 0.187 inch label with the text "Si5396J-A-EB" installed in the lower left hand corner of the board. (For ordering purposes only, the terms "EB" and "EVB" refer to the board and the kit respectively. For the purpose of this document, the terms are synonymous in context.)



#### KEY FEATURES OR KEY POINTS

- Si5396J-A-EVB for evaluating internal reference versions Si5396J/K
- Powered from USB port or external power supply.
- ClockBuilder<sup>®</sup> Pro (CBPro) GUI programmable VDD supply allows device to operate from 3.3, 2.5, or 1.8 V.
- CBPro GUI allows control and measurement of voltage, current, and power of VDD and all 4 VDDO supplies.
- Status LEDs for power supplies and control/status signals of Si5396J.
- · SMA connectors for input clocks and output clocks

# **Table of Contents**

| 1. Si5396J-A-EVB Functional Block Diagram                                              | 3        |
|----------------------------------------------------------------------------------------|----------|
| 2. Si5396J-A-EVB Support Documentation and ClockBuilder Pro Software                   | 4        |
| 3. Quick Start                                                                         | 5        |
| 4. Jumper Defaults                                                                     | 6        |
| 5. Status LEDs                                                                         | 7        |
| 6. Clock Input Circuits (INx/INxB)                                                     | 8        |
| 7. Clock Output Circuits (OUTx/OUTxB)                                                  | 9        |
| 8. External Reference Clock (XA/XB) Not Supported                                      | . 10     |
| 9. Installing ClockBuilder Pro Desktop Software                                        | 11       |
| 10. Using the Si5396J-A-EVB                                                            | 12       |
| 10.1 Connecting the EVB to Your Host PC                                                | 12       |
| 10.2 Overview of ClockBuilder Pro Applications                                         | 13       |
| 10.3 Common ClockBuilder Pro Work Flow Scenarios                                       | 14       |
| 10.4 Workflow Scenario #1: Testing a Silicon Labs-Created Default Configuration.       | 15<br>18 |
| 10.5 Workflow Scenario #2: Modifying the Default Silicon Labs-Created De Configuration | vice     |
| 10.6 Workflow Scenario #3: Testing a User-Created Device Configuration                 |          |
| 10.7 Exporting the Register Map File for Device Programming by a Host Processor        |          |
| 11. Writing a New Frequency Plan or Device Configuration to Non-Volatile Memory (OTP)  | 28       |
| 12. Serial Device Communications                                                       | 29       |
| 12.1 Onboard SPI Support                                                               | 29       |
| 12.2 External I <sup>2</sup> C Support                                                 | 29       |
| 13. Si5396J-A-EVB Schematic and Bill of Materials (BOM)                                | 30       |
| 14. Revision History                                                                   | 31       |

UG336: Si5396J Evaluation Board User's Guide • Si5396J-A-EVB Functional Block Diagram

# 1. Si5396J-A-EVB Functional Block Diagram

Below is a functional block diagram of the Si5396J-A-EVB. This evaluation board can be connected to a PC via the main USB connector for programming, control, and monitoring. See section 3. Quick Startor section 9. Installing ClockBuilder Pro Desktop Softwarefor more information.



Figure 1.1. Si5396J-A-EVB Functional Block Diagram

UG336: Si5396J Evaluation Board User's Guide • Si5396J-A-EVB Support Documentation and ClockBuilder Pro Software

## 2. Si5396J-A-EVB Support Documentation and ClockBuilder Pro Software

All Si5396J-A-EVB schematics, BOMs, User's Guides, and software can be found online:

www.silabs.com/documents/public/schematic-files/si539x-design-files.zip

UG336: Si5396J Evaluation Board User's Guide • Quick Start

#### 3. Quick Start

1. Install ClockBuilder Pro desktop software from https://www.silabs.com/products/development-tools/software/clock.

2. Connect a USB cable from Si5396J-A-EB to the PC where the software was installed.

3. Confirm jumpers are installed as shown in Table 4.1 Si5396J-A-EVB Jumper Defaults on page 6.

4. Launch the ClockBuilder Pro Software.

5. You can use ClockBuilder Pro to create, download, and run a frequency plan on the Si5396-A-EB.

6. Find the Si5396J data sheet: https://www.silabs.com/documents/public/data-sheets/si5397-96-a-datasheet.pdf

# 4. Jumper Defaults

#### Table 4.1. Si5396J-A-EVB Jumper Defaults

| Location | Туре  | l = Installed<br>0 = Open | Location | Туре      | l = Installed<br>0 = Open |
|----------|-------|---------------------------|----------|-----------|---------------------------|
| JP1      | 2 pin | 1                         |          |           |                           |
| JP2      | 2 pin | 1                         |          |           |                           |
| JP3      | 2 pin | 0                         |          |           |                           |
| JP4      | 2 pin | 1                         |          |           |                           |
| JP5      | 3 pin | 1 to 2 (USB)              |          |           |                           |
|          |       |                           | J17      | 5 x 2 Hdr | All 5 installed           |

# 5. Status LEDs

| Table 5.1. | Si5396J-A- | EVB Stat | us LEDs |
|------------|------------|----------|---------|
|------------|------------|----------|---------|

| Location | Silkscreen | Color | Status Function Indication     |
|----------|------------|-------|--------------------------------|
| D5       | LOS_XAXBB  | Blue  | XA/XB Loss of Signal indicator |
| D6       | INTRB      | Blue  | MCU INTR (Interrupt) active    |
| D7       | LOL_BB     | Blue  | DSPLL A Loss of Lock indicator |
| D8       | LOL_AB     | Blue  | DSPLL B Loss of Lock indicator |
| D11      | +5V MAIN   | Green | Main USB +5V present           |
| D12      | READY      | Green | MCU Ready                      |
| D13      | BUSY       | Green | MCU Busy                       |

D5, D6, D7, and D8 are status LEDs indicating the device alarms currently asserted. D11 is illuminated when USB +5 V supply voltage is present. D12 and D13 are status LEDs showing on-board MCU activity.



Figure 5.1. Status LEDs

UG336: Si5396J Evaluation Board User's Guide • Clock Input Circuits (INx/INxB)

# 6. Clock Input Circuits (INx/INxB)

The Si5396J-A-EVB has eight SMA connectors (IN0/IN0B–IN3/IN3B) for receiving external clock signals. All input clocks are terminated as shown in Figure 6.1 Input Clock Termination Circuit on page 8 below. Note input clocks are ac-coupled and 50  $\Omega$  terminated. This represents four differential input clock pairs. Single-ended clocks can be used by appropriately driving one side of the differential pair with a single-ended clock. For details on how to configure inputs as single-ended, please refer to the Si5396 data sheet. Typically a 0.1  $\mu$ F dc block is sufficient, however, 10  $\mu$ F may be needed for lower input frequencies. Note that the EVB is populated with both dc block capacitor values.



Figure 6.1. Input Clock Termination Circuit

UG336: Si5396J Evaluation Board User's Guide • Clock Output Circuits (OUTx/OUTxB)

# 7. Clock Output Circuits (OUTx/OUTxB)

Each of the eight output drivers (four differential pairs) is ac-coupled to its respective SMA connector. The output clock termination circuit is shown in Figure 7.1 Output Clock Termination Circuit on page 9 below. The output signal will have no dc bias. If dc coupling is required, the ac coupling capacitors can be replaced with a resistor of appropriate value. The Si5396J-A-EVB provides an L-network at OUT0/OUT0B output pins for optional output termination resistors. Note that components with schematic "NI" designation are not normally populated.



Figure 7.1. Output Clock Termination Circuit

UG336: Si5396J Evaluation Board User's Guide • External Reference Clock (XA/XB) Not Supported

# 8. External Reference Clock (XA/XB) Not Supported

The Si5396J-A-EVB does not support an external reference clock on XA/XB. The layout for the external XTAL is on the board, but the EVB for this part is an embedded XTAL version only and therefore this circuit should remain disconnected and unused.



Figure 8.1. External Reference Clock Termination Circuit

UG336: Si5396J Evaluation Board User's Guide • Installing ClockBuilder Pro Desktop Software

# 9. Installing ClockBuilder Pro Desktop Software

To install the CBOPro software on any Windows 7 (or above) PC:

Go to http://www.silabs.com/CBPro and download ClockBuilder Pro software.

Installation instructions and User's Guide for ClockBuilder Pro can be found at the download link shown above. Please follow the instructions as indicated.

UG336: Si5396J Evaluation Board User's Guide • Using the Si5396J-A-EVB

## 10. Using the Si5396J-A-EVB

#### 10.1 Connecting the EVB to Your Host PC

Once ClockBuilder Pro software is installed, connect to the EVB with a USB cable as shown below.



Figure 10.1. EVB Connection Diagram

# 10.2 Overview of ClockBuilder Pro Applications

The following instructions and screen captures may vary slightly depending on the version of ClockBuilder Pro. (The screen captures below were taken for a board labeled "SI5396J-A-EB".) The ClockBuilder Pro installer will install two main applications:



Figure 10.2. Application #1: ClockBuilder Pro Wizard

#### Use the CBPro Wizard to:

- · Create a new design
- · Review or edit an existing design
- · Export: create in-system programming

| CB Si5396J Re | A EVB - Clock  | Builder Pro          |               |              |              |                |         |                     |                                  |      | -                 |                     | ×                    |
|---------------|----------------|----------------------|---------------|--------------|--------------|----------------|---------|---------------------|----------------------------------|------|-------------------|---------------------|----------------------|
| File Help     |                |                      |               |              |              |                |         |                     |                                  |      |                   |                     |                      |
| Info DUT 9    | PI DUT Set     | ings Editor          | DUT Regi      | ster Editor  | Regulators   | All Voltages   | GPIO    | Status Registers    |                                  | Ŧ    | Control Regis     | ters                |                      |
|               |                |                      |               | Voltage      | Curren       |                | _       |                     |                                  |      | Soft Reset a      | nd Calib<br>RST_ALL |                      |
|               | VDD 1.80V      |                      | On            | 1.759 V      | 122 (        | mA 215         | mW      | Read                |                                  |      |                   | RST PLLA            |                      |
| ١             | /DDA 3.30V     |                      | On            | 3.284 V      | 118 1        | mA 388         | mW [    | Read                |                                  |      |                   | -                   |                      |
| VE            | DO0 1.80V      |                      | Off           | 0 V          | 0 1          | mA 0           | mW [    | Read                |                                  |      | SOFT_F            | RST_PLLB            |                      |
| VE            | DO1 1.80V      |                      | Off           | 0 V          | 0 1          | mA 0           | mW [    | Read                |                                  |      | Hard Res          | et, Sync,<br>r Down | , <mark>&amp;</mark> |
| VE            | DO2 1.80V      |                      | Off           | 0 V          | 0 1          | mA 0           | mW [    | Read                |                                  |      |                   | D_RST               |                      |
| VE            | DO3 1.80V      |                      | Off           | 0 V          | 0 1          | mA 0           | mW [    | Read                |                                  |      |                   | (NC                 |                      |
|               |                |                      |               | Total        | 240          | mA 0.603       | w       | Read All            |                                  |      |                   |                     |                      |
| All Outpu     |                | Voltage              | . 🔽           | Iotai        | 240          | IIA 0.005      |         |                     |                                  |      | PDN:              | 0                   |                      |
| Supplie       | s L Powe       | r On P               | ower Off      | Co           | mpare Desig  | n Estimates to | Measu   | rements             |                                  |      | Frequer           | ncy Adju            | st                   |
|               |                |                      |               |              |              |                |         |                     |                                  |      |                   | INC                 |                      |
|               |                |                      |               |              |              |                |         |                     |                                  |      |                   | DEC                 | -                    |
|               |                |                      |               |              |              |                |         |                     |                                  |      |                   | JEC                 |                      |
|               |                |                      |               |              |              |                |         |                     |                                  |      |                   |                     |                      |
| Log           |                |                      |               |              |              |                |         |                     |                                  |      |                   |                     |                      |
| Filtered      | Auto Scro      | ll: On 🔽             | Insert M      | arker        | Clear        | Copy to Clipb  | oard    | Pause               |                                  |      |                   |                     |                      |
| Timestamp     | Source         | Message              |               |              |              |                |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.294  | EVB            | Starting S           | Set_Voltage_  | Mux(settin   | g=VDD_3_PII  | N)             |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.479  | EVB            | Pausing 7            | 70 msec for   | voltage ML   | JX hold      |                |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.557  | EVB            | Starting F           | Read_ADC(n    | um_sample    | s=5)         |                |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.573  | EVB            | finished F           | Read_ADC(n    | um_sample    | es=5) => 0   |                |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.573  | EVB            | finished N           | Measure_Vo    | ltage(chanr  | nel=VDD_3_P  | IN) => 0       |         |                     |                                  |      |                   |                     |                      |
| 10:26:11.573  | EVB            | finished M<br>0.000W | Measure_Re    | gulator(reg  | ulator_id=VD | 0D_3) => Volt  | ige_Reg | : 0.000V, Voltage_F | Pin: 0.000V, Current: 0.000A, Po | wer: |                   |                     |                      |
| VB Firmware 1 | .6 Device: Si5 | 396   DUT N          | Mode: SPI 4-\ | Wire; FW Lov | w-Level Comm | ands           |         |                     |                                  | C    | lockBuilder Pro v | 2.31 [201           | 9-03-2               |

Figure 10.3. Application #2: EVB GUI

#### Use the EVB GUI to:

- · Download configuration to EVB's DUT (Si5396)
- · Control the EVB's regulators
- · Monitor voltage, current, power on the EVB

#### 10.3 Common ClockBuilder Pro Work Flow Scenarios

There are three common workflow scenarios when using CBPro and the Si5396J-A-EVB. These workflow scenarios are:

- Workflow Scenario #1: Testing a Silicon Labs-Created Default Configuration
- · Workflow Scenario #2: Modifying the Default Silicon Labs-Created Device Configuration
- Workflow Scenario #3: Testing a User-Created Device Configuration

Each is described in more detail in the following sections.

#### 10.4 Workflow Scenario #1: Testing a Silicon Labs-Created Default Configuration

The flow for using the EVB GUI to initialize and control a device on the EVB is as follows.

Once the PC and EVB are connected, launch ClockBuilder Pro by clicking on this icon on your PC's desktop.



Figure 10.4. ClockBuilder Pro Desktop Icon

If an EVB is detected, click on the "Open Default Plan" button on the Wizard's main menu. CBPro automatically detects the EVB and device type.



Figure 10.5. Open Default Plan

Once you open the default plan (based on your EVB model number), a popup will appear.



Figure 10.6. Write Design to EVB Dialog

Select "Yes" to write the default plan to the Si5396 device mounted on your EVB. This ensures the device is completely reconfigured per the Silicon Labs default plan for the DUT type mounted on the EVB.

| 🛯 Si5396 Design Write        | — | × |
|------------------------------|---|---|
| Writing Si5396 Design to EVB |   |   |
| Address 0x029B               |   |   |
|                              |   |   |
| ł                            |   |   |

Figure 10.7. Writing Design Status

After CBPro writes the default plan to the EVB, click on "Open EVB GUI" as shown below.



Figure 10.8. Open EVB GUI

The EVB GUI will appear. Note all power supplies will be set to the values defined in the device default CBPro project file created by Silicon Labs, as shown below.

| Si5396J Rev A EVB - ClockBuilder Pro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | – 🗆 X                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| File Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                 |
| Info DUT SPI DUT Settings Editor DUT Register Editor Regulators All Voltages GPIO Status Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Control Registers                                                                                                                                               |
| Info     DUT SPI     DUT Settings Editor     DUT Register Editor     Regulators     All Voltages     GPIO     Status Registers       VDD     1.80V     On     1.784 V     203 mA     362 mW     Read       VDDA     3.30V     On     3.285 V     120 mA     394 mW     Read       VDDO     2.50V     On     2.486 V     16 mA     40 mW     Read       VDD01     2.50V     On     2.486 V     16 mA     40 mW     Read       VDD02     2.50V     On     2.486 V     16 mA     40 mW     Read       VDD02     2.50V     On     2.486 V     16 mA     40 mW     Read       VDD02     2.50V     On     2.486 V     16 mA     40 mW     Read       VDD03     2.50V     On     2.493 V     18 mA     45 mW     Read       VDD03     2.50V     On     2.493 V     18 mA     45 mW     Read       All Output     Select Voltage -     Total     391 mA     0.926 W     Read All       Supplies     Power On     Power Off     Compare Design Estimates to Measurements | Control Registers Soft Reset and Calibration SOFT_RST_ALL SOFT_RST_PLLA SOFT_RST_PLLB Hard Reset. Sync. & Power Down HARD_RST SYNC PDN: 0 Frequency Adjust FINC |
| Log         Filtered       Auto Scroli: On       Insert Marker       Clear       Copy to Clipboard       Pause         Timestamp       Source       Message       103:03:51.51       EVB       Starting Set_Voltage_Mux(setting=VDD_3_PIN)       A         10:30:35.464       EVB       Pausing 70 msec for voltage MuX hold       103:03:54.464       EVB       Starting Read_ADC(num_samples=5)         10:30:35.464       EVB       finished Read_ADC(num_samples=5) => 642       10:30:35.495       EVB       finished Measure_Voltage(channel=VDD_3_PIN) => 3.037         10:30:35.455       EVB       finished Measure_Regulator(regulator_id=VDD_3) => Voltage_Reg: 2.493V, Voltage_Pin: 3.037V, Current: 0.018A, Power:       V         0:045W       Cod45W       Cod45W       EVB       EVB Limmware 1.61       Device: Si53961       DUT Mode: SPI 4-Wire; FW Low-Level Commands       CO                                                             | FDEC                                                                                                                                                            |

Figure 10.9. EVB GUI Window

#### 10.4.1 Verify Free-Run Mode Operation

Assuming no external clocks have been connected to the INPUT CLOCK differential SMA connectors (labeled "INx/INxB") located around the perimeter of the EVB, the DUT should now be operating in free-run mode, as the DUT will be locked to the crystal in this case.

You can run a quick check to determine if the device is powered up and generating output clocks (and consuming power) by clicking on the Read All button highlighted above and then reviewing the voltage, current and power readings for each VDDx supply.

**Note:** Shutting "Off" then "On" of the VDD and VDDA supplies will power-down and reset the DUT. Every time you do this, to reload the Silicon Labs-created default plan into the DUT's register space, you must go back to the Wizard's main menu and select "Write Design to EVB" as shown below.



#### Figure 10.10. Write Design to EVB

Failure to do the step above will cause the device to read in a pre-programmed plan from its non-volatile memory (NVM). However, the plan loaded from the NVM may not be the latest plan recommended by Silicon Labs for evaluation.

At this point, you should verify the presence and frequencies of the output clocks (running to free-run mode from the crystal) using appropriate external instrumentation connected to the output clock SMA connectors. To verify the output clocks are toggling at the correct frequency and signal format, click on View Design Report as highlighted below.

| Bi5396 EVB Default Configuration - ClockBuilder Pro                                                                                                                                                                        | – 🗆 X                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| ClockBuilder Pro v2.31 🎭                                                                                                                                                                                                   | SILICON LABS                                                                       |
| Design Dashboard 🔻                                                                                                                                                                                                         | Configuring Si5396J Rev J                                                          |
| Default plan for Si5396 EVB has been loaded. You can make edits to t                                                                                                                                                       | he EVB's configuration using the interactive Wizard.                               |
| Edit Configuration with Wizard<br>Design ID & Notes · Host Interface · Reference ·<br>Free Run · Inputs · Input Select · Outputs · DCO ·<br>Hitless Switching Assistant · DSPLL · LOS · OOF · LOL ·<br>INTR                | Evaluation Board Detected<br>Si5396J Rev A EVB<br>Write Design to EVB Open EVB GUI |
| Save Design to Project File<br>Your configuration is stored to a project file, which can be<br>opened in ClockBuilder Pro at a later time.                                                                                 | You can export your configuration to a format suitable for in-system programming.  |
| Design Report & Datasheet Addendum<br>You can view a <u>design report (text)</u> or create a<br><u>draft datasheet addendum (PDF)</u> for your design.                                                                     | Documentation<br>Si5397/96 Reference Manual<br>Si5397/96 Data Sheet                |
| <b>Silicon Labs Cloud Services</b><br>You can <u>create a custom part number</u> for your design, which<br>can be used to order factory pre-programmed devices. Or<br><u>request a phase noise report</u> for this design. | Ask for Help Have a question about your design? Click here to get assistance.      |
| E Frequency Plan Valid O Design OK O Pd: 912 mW, Tj: 90 °C                                                                                                                                                                 | Home Close                                                                         |

Figure 10.11. View Design Report

Your configuration's design report will appear in a new window, as shown below. Compare the observed output clocks to the frequencies and formats noted in your default project's Design Report.

| B Si5396 Design Report                                                                                                                                                                                                                               | - |      | ×  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----|
| Design Report                                                                                                                                                                                                                                        |   |      |    |
| Overview           Part:         \$15396J Rev A           Design ID:         \$396EVB1           Created By:         ClockBuilder Pro v2.31 [2019-03-25]           Timestamp:         2019-04-04 10:34:22 GMT-05:00                                  |   |      |    |
| Design Rule Check                                                                                                                                                                                                                                    |   |      |    |
| - No errors                                                                                                                                                                                                                                          |   |      |    |
| Warnings:<br>- No warnings                                                                                                                                                                                                                           |   |      |    |
| Device Grade                                                                                                                                                                                                                                         |   |      |    |
| Maximum Output Frequency: 672.1640625 MHz<br>Frequency Synthesis Mode: Fractional<br>Frequency Plan Grade: J<br>Minimum Base OFN: Si5396J*                                                                                                           |   |      |    |
| Device Output Clock<br>Grade Frequency Range Typical Jitter                                                                                                                                                                                          |   |      |    |
| S15396J* 100 Hz to 720 MHz < 150 fs<br>S15396K 100 Hz to 350 MHz "                                                                                                                                                                                   |   |      |    |
| * Based on your calculated frequency plan, a Si5396J grade device is<br>required for your design. See the datasheet Ordering Guide for more<br>information.                                                                                          |   |      |    |
| Design<br><br>Host Interface:<br>I/O Fower Supply: VDD (Core)<br>SPI Mode: 4-Wire<br>I2C Address Range: 108d to 111d / 0x6C to 0x6F (selected via A0/A1 pins)<br>Internal Reference:<br>48 MHz (XTAL - Crystal)                                      |   |      |    |
| Inputs:<br>INDUCS:<br>IND: 25 MHz<br>Standard<br>DSFLL A,B<br>IN1: 25 MHz<br>Standard<br>DSFLL A,B<br>IN2: 10 MHz<br>Standard<br>DSFLL A,B<br>IN3: 10 MHz<br>Standard<br>DSFLL A,B                                                                   |   |      |    |
| Outputs:<br>OUT0: 161.1328125 MHz<br>Enabled, LVDS 2.5 V<br>DSFLL A<br>OUT1: 644.53125 MHz<br>Enabled, LVDS 2.5 V<br>DSFLL B<br>OUT2: 168.041015625 MHz<br>Enabled, LVDS 2.5 V<br>DSFLL B<br>OUT3: 672.1640625 MHz<br>Enabled, LVDS 2.5 V<br>DSFLL B |   |      | Ŧ  |
| Copy to Clipboard Save Report Ask for Help                                                                                                                                                                                                           |   | Clos | se |

Figure 10.12. Design Report Window

#### 10.4.2 Verify Locked Mode Operation

Assuming you connect the correct input clocks to the EVB (as noted in the Design Report shown above), the DUT on your EVB will be running in "locked" mode.

# 10.5 Workflow Scenario #2: Modifying the Default Silicon Labs-Created Device Configuration

To modify the "default" configuration using the CBPro Wizard, click on Edit Configuration with Wizard:

| B Si5396 EVB Default Configuration - ClockBuilder Pro                                                                                                                                                       | - 🗆 X                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| ClockBuilder Pro v2.31 🍫                                                                                                                                                                                    | SILICON LABS                                                                       |
| Design Dashboard 🔻                                                                                                                                                                                          | Configuring Si5396J Rev A                                                          |
| Default plan for Si5396 EVB has been loaded. You can make edits to                                                                                                                                          | the EVB's configuration using the interactive Wizard.                              |
| Edit Configuration with Wizard<br>Design ID & Notes · Host Interface · Reference ·<br>Free Run · Inputs · Input Select · Outputs · DCO ·<br>Hitless Switching Assistant · DSPLL · LOS · OOF · LOL ·<br>INTR | Evaluation Board Detected<br>Si5396J Rev A EVB<br>Write Design to EVB Open EVB GUI |
| Save Design to Project File<br>Your configuration is stored to a project file, which can be<br>opened in ClockBuilder Pro at a later time.                                                                  | You can export your configuration to a format suitable for in-system programming.  |
| Design Report & Datasheet Addendum           You can view a design report (text) or create a           draft datasheet addendum (PDF) for your design.                                                      | Documentation<br>Si5397/96 Reference Manual<br>Si5397/96 Data Sheet                |
| Silicon Labs Cloud Services<br>You can create a custom part number for your design, which<br>can be used to order factory pre-programmed devices. Or<br>request a phase noise report for this design.       | Ask for Help Have a question about your design? Click here to get assistance.      |
| Frequency Plan Valid 🕢 Design OK 😚 Pd: 912 mW, Tj: 90 °C                                                                                                                                                    | Home Close                                                                         |

Figure 10.13. Edit Configuration with Wizard

You will now be taken to the Wizard's step-by-step menus to allow you to change any of the default plan's operating configurations.

| CB Si5396 EVB Defau             | It Configuration - ClockBuilder Pro                                                                                                                                           | _                      |          |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|
| ClockBuild                      | er Pro v2.31 🎭                                                                                                                                                                | SILICON                | LAB      |
| Step 1 of 14 - De               | esign ID & Notes 🔻                                                                                                                                                            | Configuring Si5        | 896J Rev |
| Design ID<br>The device has 8 r | egisters, DESIGN_ID0 through DESIGN_ID7, that can be used to store a design/configuration/revi                                                                                | sion identifier.       |          |
| Design ID:                      | 5396EVB1 (optional; max 8 characters)<br>The string you enter here is stored as ASCII bytes in registers DESIGN_ID0 through DESIGN_ID                                         | 7.                     |          |
| Padding Mode:                   | NULL Padded<br>If you do not enter the full 8 characters, the remaining bytes of DESIGN_IDx will be padde<br>character).                                                      | d with 0x00 bytes (aka | NULL     |
|                                 | Space Padded<br>If you do not enter the full 8 characters, the remaining bytes of DESIGN_IDx will be padde<br>character).                                                     | d with 0x20 bytes (spa | ce       |
|                                 | u want here. The text is stored in your project file and included in design reports and custom part<br>ord wrapped in reports, you can use newlines to start a new paragraph. | number datasheet ad    | dendums. |
|                                 |                                                                                                                                                                               |                        |          |
|                                 |                                                                                                                                                                               |                        |          |
|                                 |                                                                                                                                                                               |                        |          |
|                                 |                                                                                                                                                                               |                        |          |
| Frequency Pla                   | In Valid 📀 Design OK 🛞 Pd: 912 mW, Tj: 90 °C 🛛 🛛 Write to EVB 🔍 🔍 Back                                                                                                        | Next > Finish          | Cancel   |

Figure 10.14. Design Wizard

Note you can click on the icon on the lower left hand corner of the menu to confirm if your frequency plan is valid. After making your desired changes, you can click on Write to EVB to update the DUT to reconfigure your device real-time. The Design Write status window will appear each time you make a change.

| ) | CB Si5396 Design Write       | — | × |
|---|------------------------------|---|---|
| r |                              |   |   |
| 1 | Writing Si5396 Design to EVB |   |   |
|   | Address 0x0141               |   |   |
| 2 |                              |   |   |
| ł |                              |   |   |

Figure 10.15. Writing Design Status

#### 10.6 Workflow Scenario #3: Testing a User-Created Device Configuration

To test a previously created user configuration, open the CBPro Wizard by clicking on the icon on your desktop and then selecting Open Design Project File.



Figure 10.16. Open Design Project File

Locate your CBPro design file (\*.slabtimeproj or \*.sitproj file).design file in the Windows file browser.

| CB Open CBPro Project File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                      |                                    |                            |              |                         | ×                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------|----------------------------|--------------|-------------------------|-------------------|
| $\leftarrow$ $\rightarrow$ $\checkmark$ $\uparrow$ $\square$ $\rightarrow$ Thi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ~ Ū                                  | Search CBPro Projects              | م                          |              |                         |                   |
| Organize 🔻 New folde                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | er                                   |                                    |                            |              | =                       | - ?               |
| <ul> <li>▲ Quick access</li> <li>☑ Documents</li> <li>▲ Downloads</li> <li>▲ Downloads</li> <li>▲ Downloads</li> <li>▲ Oo-2019</li> <li>Q03-2019</li> <li>Q03-2019<th>Name<br/>Si5396-RevA-5396EVB1-Project</th><th>Date modified<br/>4/4/2019 10:19 AM</th><th>Type<br/>Silicon Labs Timin</th><th>Size<br/>12 K</th><th>ΈB</th><th></th></li></ul> | Name<br>Si5396-RevA-5396EVB1-Project | Date modified<br>4/4/2019 10:19 AM | Type<br>Silicon Labs Timin | Size<br>12 K | ΈB                      |                   |
| <ul> <li>➡ This PC</li> <li>③ 3D Objects</li> <li>➡ Desktop</li> <li>➡ Documents</li> <li>➡ Downloads</li> <li>➡ File national File national File</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ame:                                 |                                    |                            | ~            | Silicon Labs Timing Pro | oject V<br>Cancel |

Figure 10.17. Browse to Project File

Select Yes when the WRITE DESIGN to EVB popup appears:

| Bi5396-RevA-5396EVB1-Project - ClockBuilder Pro                                                                                                                                                             | – 🗆 X                                                                              |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|
| ClockBuilder Pro v2.31 🍫                                                                                                                                                                                    | SILICON LABS                                                                       |  |  |  |  |  |
| Design Dashboard 🔻                                                                                                                                                                                          | Configuring Si5396J Rev A                                                          |  |  |  |  |  |
| Loaded Si5396 design from C:\Users\scmcmull\Documents\CBPro Projects\Si5396-RevA-5396EVB1-Project.slabtimeproj.                                                                                             |                                                                                    |  |  |  |  |  |
| Edit Configuration with Wizard<br>Design ID & Notes · Host Interface · Reference ·<br>Free Run · Inputs · Input Select · Outputs · DCO ·<br>Hitless Switching Assistant · DSPLL · LOS · OOF · LOL ·<br>INTR | Evaluation Board Detected<br>Si5396J Rev A EVB<br>Write Design to EVB Open EVB GUI |  |  |  |  |  |
| Save Design to Project File<br>Your configuration is stored to a project file, which can be<br>opened in ClockBuilder Pro at a later time.                                                                  | You can export your configuration to a format suitable for in-system programming.  |  |  |  |  |  |
| Design Report & Datasheet Addendum<br>You can view a <u>design report (text)</u> or create a<br><u>draft datasheet addendum (PDF)</u> for your design.                                                      | Documentation<br>Si5397/96 Reference Manual<br>Si5397/96 Data Sheet                |  |  |  |  |  |
| Silicon Labs Cloud Services<br>You can create a custom part number for your design, which<br>can be used to order factory pre-programmed devices. Or<br>request a phase noise report for this design.       | Rest for Help<br>Have a question about your design? Click here to get assistance.  |  |  |  |  |  |
| Frequency Plan Valid 🕢 Design OK 😚 Pd: 912 mW, Tj: 90 °C                                                                                                                                                    | Home Close                                                                         |  |  |  |  |  |

Figure 10.18. Write Design to EVB Dialog

The progress bar will be launched. Once the new design project file has been written to the device, verify the presence and frequencies of your output clocks and other operating configurations using external instrumentation.

#### 10.7 Exporting the Register Map File for Device Programming by a Host Processor

You can also export your configuration to a file format suitable for in-system programming by selecting Export as shown below:



Figure 10.19. Export Register Map File

You can now write your device's complete configuration to file formats suitable for in-system programming.

| Image: Si5396 Export         −         −         ×                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Introduction Register File Settings File Multi-Project Register/Settings Regmap                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| About Register Export<br>This export will contain the registers that need to be written to the Si5396 to achieve your design/<br>configuration.<br>A command line version of this tool is available. Type CBProProjectRegistersExporthelp from a                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| command prompt to learn more.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Options<br>Export Type:                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Comma Separated Values (CSV) File<br>Each line in the file is an address,data pair in hexadecimal format. A comma separates the address<br>and data fields.                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| <ul> <li>C Code Header File         The register write sequence is expressed in C code via an array of address,data pairs. This can be         used directly in firmware code.     </li> <li>Include summary header         If checked, an informational header will be included at the top of the file. Each line in the header will         be prefixed by the # character. The header will contain some basic information about the design, tool,         and a timestamp.     </li> </ul> |  |  |  |  |  |  |  |
| ✓ Include pre- and post-write control register writes<br>Certain control registers must be written before and after writing the volatile configuration registers.<br>This ensures the device is stable during configuration download and resumes normal operation after<br>the download is complete. You can turn inclusion of this sequence off if your host system is managing<br>this process already.                                                                                     |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| Preview Export Save to File                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |

Figure 10.20. Export Settings

UG336: Si5396J Evaluation Board User's Guide • Writing a New Frequency Plan or Device Configuration to Non-Volatile Memory (OTP)

# 11. Writing a New Frequency Plan or Device Configuration to Non-Volatile Memory (OTP)

**Note:** Writing to the device non-volatile memory (OTP) is NOT the same as writing a configuration into the Si5396 using ClockBuilder Pro on the Si5396J-A-EVB. Writing a configuration into the EVB from ClockBuilder Pro is done using Si5396 RAM space and can be done virtually unlimited numbers of times. Writing to OTP is limited as described below.

Refer to the Si5397/96 Reference Manuals and device data sheets for information on how to write a configuration to the EVB DUT's non-volatile memory (OTP). The OTP can be programmed a maximum of two times only. Care must be taken to ensure the configuration desired is valid when choosing to write to OTP.

UG336: Si5396J Evaluation Board User's Guide • Serial Device Communications

# 12. Serial Device Communications

#### 12.1 Onboard SPI Support

The MCU onboard the Si5396J-A- EVB communicates with the Si5396 device through a 4-wire SPI (Serial Peripheral Interface) link. The MCU is the SPI master and the Si5396 device is the SPI slave. The Si5396 device can also support a 2-wire I<sup>2</sup>C serial interface, although the Si5396 EVB does NOT support the I<sup>2</sup>C mode of operation. SPI mode was chosen for the EVB because of the relatively higher speed transfers supported by SPI vs. I<sup>2</sup>C.

#### 12.2 External I<sup>2</sup>C Support

I<sup>2</sup>C can be supported if driven from an external I<sup>2</sup>C controller. The serial interface signals between the MCU and Si5396 pass through shunts loaded on header J17. These jumper shunts must be installed in J17 for normal EVB operation using SPI with CBPro. If testing of I<sup>2</sup>C operation via external controller is desired, the shunts in J17 can be removed thereby isolating the on-board MCU from the Si5396 device. The shunt at JP1 (I2C\_SEL) must also be removed to select I<sup>2</sup>C as Si5396 interface type. An external I<sup>2</sup>C controller connected to the Si5396 side of J17 can then communicate to the Si5396 device. (For more information on I<sup>2</sup>C signal protocol, please refer to the Si5396 data sheet.)

The figure below illustrates the J17 header schematic. J17 even numbered pins (2, 4, 6, etc.) connect to the Si5396 device and the odd numbered pins (1, 3, 5, etc.) connect to the MCU. Once the jumper shunts have been removed from J17 and JP1, I<sup>2</sup>C operation should use J17 pin 4 (DUT\_SDA\_SDIO) as the I2C SDA and J17 pin 8 (DUT\_SCLK) as the I<sup>2</sup>C SCLK. Please note the external I<sup>2</sup>C controller will need to supply its own I<sup>2</sup>C signal pull-up resistors.



Figure 12.1. Serial Communications Header J17

UG336: Si5396J Evaluation Board User's Guide • Si5396J-A-EVB Schematic and Bill of Materials (BOM)

# 13. Si5396J-A-EVB Schematic and Bill of Materials (BOM)

The Si5396J-A-EVB Schematic and Bill of Materials (BOM) can be found at www.silabs.com/documents/public/schematic-files/si539x-design-files.zip

Note: Please be aware that the Si5396J-A-EVB schematic is in OrCad Capture hierarchical format and not in a typical "flat" schematic format.

This document supports the evaluation board silkscreened Si5396J-A-EB for the following configurations as described in the table below. The data sheet documents the different Si5396 grades.

#### Table 13.1. Evaluation Board Configurations

| Config #                                                            | Eval Board Label | Si5396 |          | Notes                                        |  |  |  |
|---------------------------------------------------------------------|------------------|--------|----------|----------------------------------------------|--|--|--|
|                                                                     |                  | Grade  | Revision |                                              |  |  |  |
| 1                                                                   | Si5396J-A-EB     | J      | А        | No Crystal and related components installed. |  |  |  |
| Note:                                                               |                  |        |          |                                              |  |  |  |
| 1. The Si5396J-A-EB should be used to evaluate Si5396J/K/L/M plans. |                  |        |          |                                              |  |  |  |

UG336: Si5396J Evaluation Board User's Guide • Revision History

# 14. Revision History

#### **Revision 1.1**

November, 2020

· Changed the front page description to specify 4 output 44-pin Si5396 device

# SKYWORKS

# **ClockBuilder Pro**

Customize Skyworks clock generators, jitter attenuators and network synchronizers with a single tool. With CBPro you can control evaluation boards, access documentation, request a custom part number, export for in-system programming and more!

www.skyworksinc.com/CBPro



C

Portfolio www.skyworksinc.com/ia/timing

www.skyworksinc.com/CBPro



Quality www.skyworksinc.com/quality



Support & Resources www.skyworksinc.com/support

### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5<sup>®</sup>, SkyOne<sup>®</sup>, SkyBlue<sup>™</sup>, Skyworks Green<sup>™</sup>, Clockbuilder<sup>®</sup>, DSPLL<sup>®</sup>, ISOmodem<sup>®</sup>, ProSLIC<sup>®</sup>, and SiPHY<sup>®</sup> are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Skyworks:

SI5394E-A-EVB SI5396J-A-EVB SI5392E-A-EVB SI5392J-A-EVB SI5395E-A-EVB