

TL750L TL751L

SLVS017U-SEPTEMBER 1987-REVISED SEPTEMBER 2009

### LOW-DROPOUT VOLTAGE REGULATORS

#### FEATURES

www.ti.com

- Very Low Dropout Voltage, Less Than 0.6 V at 150 mA
- Very Low Quiescent Current
- TTL- and CMOS-Compatible Enable on TL751L Series
- 60-V Load-Dump Protection

- Reverse Transient Protection Down to –50 V
- Internal Thermal-Overload Protection
- Overvoltage Protection
- Internal Overcurrent-Limiting Circuitry
- Less Than 500-µA Disable (TL751L Series)



#### **DESCRIPTION/ORDERING INFORMATION**

The TL750L and TL751L series of <u>fixed-output</u> voltage regulators offer 5-V, 8-V, 10-V, and 12-V options. The TL751L series also has an enable (ENABLE) input. When ENABLE is high, the regulator output is placed in the high-impedance state. This gives the designer complete control over power up, power down, or emergency shutdown.

The TL750L and TL751L series are low-dropout positive-voltage regulators specifically designed for battery-powered systems. These devices incorporate overvoltage and current-limiting protection circuitry, along with internal reverse-battery protection circuitry to protect the devices and the regulated system. The series is fully protected against 60-V load-dump and reverse-battery conditions. Extremely low quiescent current during full-load conditions makes these devices ideal for standby power systems.

**A** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# **INSTRUMENTS**

www.ti.com

|              |                              | OR                | DERING INFOR     | MATION <sup>(1)</sup> |                  |
|--------------|------------------------------|-------------------|------------------|-----------------------|------------------|
| TJ           | V <sub>O</sub> TYP<br>AT 25℃ | PACKAG            | E <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|              |                              | PowerFLEX™ – KTE  | Reel of 2000     | TL750L05CKTER         | TL750L05C        |
|              |                              |                   | Tube of 75       | TL750L05CD            | 501.050          |
|              |                              | SOIC – D          | Reel of 2500     | TL750L05CDR           | - 50L05C         |
|              |                              |                   | Tube of 75       | TL751L05CD            | - 51L05C         |
|              |                              |                   | Reel of 2500     | TL751L05CDR           | 511050           |
|              | 5 V                          | TO-226/TO-92 – LP | Bulk of 1000     | TL750L05CLP           | 7501.050         |
|              |                              | 10-220/10-92 – LP | Reel of 2000     | TL750L05CLPR          | - 750L05C        |
|              |                              | TO-220 – KC       | Tube of 50       | TL750L05CKC           | TL750L05C        |
|              |                              | TO-220 – KCS      | Tube of 50       | TL750L05CKCS          | TL750L05C        |
|              |                              | TO-252 – KVU      | Reel of 2500     | TL750L05CKVUR         | 750L05C          |
|              |                              | TO-263 – KTT      | Reel of 500      | TL750L05CKTTR         | 750L05C          |
|              |                              | SOIC – D          | Tube of 75       | TL750L08CD            | - 50L08C         |
| 000 40 40500 | 8 V                          | 50IC - D          | Reel of 2500     | TL750L08CDR           | - 50L08C         |
| 0°C to 125°C |                              | TO-226/TO-92 – LP | Bulk of 1000     | TL750L08CLP           | 750L08C          |
|              |                              | PDIP – P          | Tube of 50       | TL751L10CP            | TL751L10C        |
|              |                              |                   | Tube of 75       | TL750L10CD            | - 50L10C         |
|              |                              | SOIC – D          | Reel of 2500     | TL750L10CDR           | 50L10C           |
|              | 10 V                         | 3010 - 0          | Tube of 75       | TL751L10CD            | - 51L10C         |
|              |                              |                   | Reel of 2500     | TL751L10CDR           | 511100           |
|              |                              | TO-226/TO-92 – LP | Bulk of 1000     | TL750L10CLP           | - 750L10C        |
|              |                              | 10-220/10-92 - LP | Reel of 2000     | TL750L10CLPR          | 7501100          |
|              |                              |                   | Tube of 75       | TL750L12CD            | - 50L12C         |
|              |                              | SOIC – D          | Reel of 2500     | TL750L12CDR           | JUL 120          |
|              | 12 V                         | 3010 - D          | Tube of 75       | TL751L12CD            | - 51L12C         |
|              |                              |                   | Reel of 2500     | TL751L12CDR           | 511120           |
|              |                              | TO-226/TO-92 – LP | Bulk of 1000     | TL750L12CLP           | 750L12C          |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (1) web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

| DEVICE COMPONENT | DEVICE COMPONENT COUNT |  |  |  |  |  |  |  |  |  |
|------------------|------------------------|--|--|--|--|--|--|--|--|--|
| Transistors      | 20                     |  |  |  |  |  |  |  |  |  |
| JFETs            | 2                      |  |  |  |  |  |  |  |  |  |
| Diodes           | 5                      |  |  |  |  |  |  |  |  |  |
| Resistors        | 16                     |  |  |  |  |  |  |  |  |  |





#### Absolute Maximum Ratings<sup>(1)</sup>

over operating junction temperature range (unless otherwise noted)

|                  |                                        |                           | MIN | MAX | UNIT |  |
|------------------|----------------------------------------|---------------------------|-----|-----|------|--|
|                  | Continuous input voltage               |                           |     | 26  | V    |  |
|                  | Transient input voltage <sup>(2)</sup> | $T_A = 25^{\circ}C$       |     | 60  | V    |  |
|                  | Continuous reverse input voltage       |                           |     |     |      |  |
|                  | Transient reverse input voltage        | t ≤ 100 ms                |     | -50 | V    |  |
| TJ               | Operating virtual junction temperature |                           |     | 150 | °C   |  |
|                  | Lead temperature                       | 1,6 mm (1/16 in) for 10 s |     | 260 | °C   |  |
| T <sub>stg</sub> | Storage temperature range              |                           | -65 | 150 | °C   |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The transient input voltage rating applies to the waveform shown in Figure 1.

#### Package Thermal Data<sup>(1)</sup>

| PACKAGE           | BOARD             | θ <sub>JC</sub> | θ <sub>JA</sub> |
|-------------------|-------------------|-----------------|-----------------|
| PDIP (P)          | High K, JESD 51-7 | 57°C/W          | 85°C/W          |
| PowerFLEX™ (KTE)  | High K, JESD 51-5 | 3°C/W           | 23°C/W          |
| SOIC (D)          | High K, JESD 51-7 | 39°C/W          | 97°C/W          |
| TO-226/TO-92 (LP) | High K, JESD 51-7 | 55°C/W          | 140°C/W         |
| TO-220 (KC)       | High K, JESD 51-5 | 3°C/W           | 19°C/W          |
| TO-220 (KCS)      | High K, JESD 51-5 | 3°C/W           | 19°C/W          |
| TO-252 (KVU)      | High K, JESD 51-5 | -               | 30.3°C/W        |
| TO-263 (KTT)      | High K, JESD 51-5 | 18°C/W          | 25.3°C/W        |

(1) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

#### **Recommended Operating Conditions**

over recommended operating junction temperature range (unless otherwise noted)

|                                |                                        |                                      |           | MIN   | MAX | UNIT |  |
|--------------------------------|----------------------------------------|--------------------------------------|-----------|-------|-----|------|--|
|                                |                                        |                                      | TL75xL05  | 6     | 26  |      |  |
| V                              | Input voltage                          | nout veltage                         |           |       |     |      |  |
| VI                             | input voitage                          |                                      | TL75xL10  | 11    | 26  | V    |  |
|                                |                                        |                                      | TL75xL12  | 13    | 26  |      |  |
| VIH                            | High-level ENABLE input voltage        |                                      | TL75xLxx  | 2     | 15  | V    |  |
| V <sub>IL</sub> <sup>(1)</sup> | Low-level ENABLE input voltage         | $T_J = 25^{\circ}C$                  | TL75xLxx  | -0.3  | 0.8 | V    |  |
| VIL                            | LOW-level ENABLE liput voltage         | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | TL75xLxx  | -0.15 | 0.8 | v    |  |
| I <sub>O</sub>                 | Output current                         |                                      | TL75xLxx  | 0     | 150 | mA   |  |
| TJ                             | Operating virtual junction temperature |                                      | TL75xLxxC | 0     | 125 | °C   |  |

(1) <u>The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for ENABLE voltage levels and temperature only.</u>



#### TL75xL05 Electrical Characteristics<sup>(1)</sup>

 $V_1 = 14 \text{ V}, I_0 = 10 \text{ mA}, T_1 = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITI                                                          | T<br>T                               |      | UNIT |      |    |  |  |
|---------------------------|-----------------------------------------------------------------------|--------------------------------------|------|------|------|----|--|--|
|                           |                                                                       |                                      |      |      |      |    |  |  |
|                           |                                                                       | $T_J = 25^{\circ}C$                  | 4.8  | 5    | 5.2  | V  |  |  |
| Output voltage            | $V_1 = 6 V$ to 26 V, $I_0 = 0$ to 150 mA                              | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | 4.75 |      | 5.25 | V  |  |  |
|                           | V <sub>I</sub> = 9 V to 16 V                                          |                                      |      | 5    | 10   |    |  |  |
| Input regulation voltage  | V <sub>I</sub> = 6 V to 26 V                                          |                                      |      | 6    | 30   | mV |  |  |
| Ripple rejection          | V <sub>I</sub> = 8 V to 18 V, f = 120 Hz                              |                                      | 60   | 65   |      | dB |  |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA                                       |                                      |      | 20   | 50   | mV |  |  |
| Dropout voltage           | I <sub>O</sub> = 10 mA                                                |                                      |      |      | 0.2  | V  |  |  |
| Dropout voltage           | I <sub>O</sub> = 150 mA                                               |                                      |      |      | 0.6  | V  |  |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                                  |                                      |      | 500  |      | μV |  |  |
|                           | I <sub>O</sub> = 150 mA                                               |                                      |      | 10   | 12   |    |  |  |
| Quiescent current         | $V_{I} = 6 V$ to 26 V, $I_{O} = 10 \text{ mA}$ , $T_{J} = 0^{\circ}C$ |                                      | 1    | 2    | mA   |    |  |  |
|                           | ENABLE ≥ 2 V                                                          |                                      | 0.5  |      |      |    |  |  |

(1) Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-µF capacitor across the input and a 10-µF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output.

#### TL75xL08 Electrical Characteristics<sup>(1)</sup>

 $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITI                                                           | TI<br>TI                                                                              | UNIT |     |      |    |  |  |  |
|---------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-----|------|----|--|--|--|
|                           |                                                                        |                                                                                       | MIN  | TYP | MAX  |    |  |  |  |
| Output voltogo            |                                                                        | $T_J = 25^{\circ}C$                                                                   | 7.68 | 8   | 8.32 | V  |  |  |  |
| Output voltage            | $V_1 = 9 V$ to 26 V, $I_0 = 0$ to 150 mA                               | $T_J = 0^{\circ}C$ to $125^{\circ}C$                                                  | 7.6  |     | 8.4  |    |  |  |  |
|                           | V <sub>I</sub> = 10 V to 17 V                                          |                                                                                       |      | 10  | 20   | mV |  |  |  |
| Input regulation voltage  | V <sub>I</sub> = 9 V to 26 V                                           | $V_1 = 9 V$ to 26 V                                                                   |      |     |      |    |  |  |  |
| Ripple rejection          | V <sub>I</sub> = 11 V to 21 V, f = 120 Hz                              |                                                                                       | 60   | 65  |      | dB |  |  |  |
| Output regulation voltage | $I_0 = 5 \text{ mA to } 150 \text{ mA}$                                |                                                                                       |      | 40  | 80   | mV |  |  |  |
| Dropout voltage           | I <sub>O</sub> = 10 mA                                                 |                                                                                       |      | 0.2 | V    |    |  |  |  |
| Dropout voltage           | I <sub>O</sub> = 150 mA                                                |                                                                                       |      |     | 0.6  | v  |  |  |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                                   |                                                                                       |      | 500 |      | μV |  |  |  |
|                           | I <sub>O</sub> = 150 mA                                                |                                                                                       | 10   | 12  |      |    |  |  |  |
| Quiescent current         | $V_{I} = 9 V$ to 26 V, $I_{O} = 10 \text{ mA}$ , $T_{J} = 0^{\circ} C$ | $V_{I} = 9 V$ to 26 V, $I_{O} = 10 \text{ mA}$ , $T_{J} = 0^{\circ}\text{C}$ to 125°C |      |     |      |    |  |  |  |
|                           | ENABLE ≥ 2 V                                                           |                                                                                       |      |     | 0.5  |    |  |  |  |

(1) Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output.



#### TL75xL10 Electrical Characteristics<sup>(1)</sup>

 $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITIO                                                         | TI<br>TI                                                                                                                  |     | UNIT |      |    |  |
|---------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|------|------|----|--|
|                           |                                                                       |                                                                                                                           | MIN | TYP  | MAX  |    |  |
|                           | $V_{1} = 11 V_{1}$ to 26 V/ $V_{2} = 0$ to 150 mA                     | $T_J = 25^{\circ}C$                                                                                                       | 9.6 | 10   | 10.4 | V  |  |
| Output voltage            | $V_{I} = 11 V \text{ to } 26 V, I_{O} = 0 \text{ to } 150 \text{ mA}$ | $T_J = 0^{\circ}C$ to $125^{\circ}C$                                                                                      | 9.5 |      | 10.5 | v  |  |
| lanut vanulation valtana  | V <sub>I</sub> = 12 V to 19 V                                         |                                                                                                                           |     | 10   | 25   | mV |  |
| Input regulation voltage  | V <sub>I</sub> = 11 V to 26 V                                         |                                                                                                                           | 30  | 60   | IIIV |    |  |
| Ripple rejection          | V <sub>I</sub> = 12 V to 22 V, f = 120 Hz                             |                                                                                                                           | 60  | 65   |      | dB |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA                                       |                                                                                                                           |     | 50   | 100  | mV |  |
| Dronout voltage           | I <sub>O</sub> = 10 mA                                                |                                                                                                                           |     | 0.2  | V    |    |  |
| Dropout voltage           | I <sub>O</sub> = 150 mA                                               |                                                                                                                           |     |      | 0.6  | v  |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                                  |                                                                                                                           |     | 700  |      | μV |  |
|                           | I <sub>O</sub> = 150 mA                                               |                                                                                                                           | 10  | 12   |      |    |  |
| Quiescent current         | $V_I = 11$ V to 26 V, $I_O = 10$ mA, $T_J = 0^\circ$                  | $V_{I} = 11 \text{ V to } 26 \text{ V}, I_{O} = 10 \text{ mA}, T_{J} = 0^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |     |      |      |    |  |
|                           | ENABLE ≥ 2 V                                                          |                                                                                                                           |     | 0.5  | ĺ    |    |  |

(1) Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-µF capacitor across the input and a 10-µF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output.

#### TL75xL12 Electrical Characteristics<sup>(1)</sup>

 $V_I = 14 \text{ V}, I_O = 10 \text{ mA}, T_J = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITIO                                                | TI<br>TI                             | UNIT  |     |       |    |  |  |  |
|---------------------------|--------------------------------------------------------------|--------------------------------------|-------|-----|-------|----|--|--|--|
|                           |                                                              |                                      | MIN   | TYP | MAX   |    |  |  |  |
| Output voltogo            |                                                              | $T_J = 25^{\circ}C$                  | 11.52 | 12  | 12.48 | V  |  |  |  |
| Output voltage            | $V_{I} = 13 V$ to 26 V, $I_{O} = 0$ to 150 mA                | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | 11.4  |     | 12.6  | v  |  |  |  |
|                           | V <sub>I</sub> = 14 V to 19 V                                |                                      |       | 15  | 30    | mV |  |  |  |
| Input regulation voltage  | V <sub>I</sub> = 13 V to 26 V                                | $V_I = 13 V$ to 26 V                 |       |     |       |    |  |  |  |
| Ripple rejection          | V <sub>I</sub> = 13 V to 23 V, f = 120 Hz                    |                                      | 50    | 55  |       | dB |  |  |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 150 mA                              |                                      |       | 50  | 120   | mV |  |  |  |
| Dranaut valtage           | I <sub>O</sub> = 10 mA                                       |                                      |       | 0.2 | V     |    |  |  |  |
| Dropout voltage           | I <sub>O</sub> = 150 mA                                      |                                      |       |     | 0.6   | v  |  |  |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                         |                                      |       | 700 |       | μV |  |  |  |
|                           | I <sub>O</sub> = 150 mA                                      |                                      | 10    | 12  |       |    |  |  |  |
| Quiescent current         | $V_{I} = 13$ V to 26 V, $I_{O} = 10$ mA, $T_{J} = 0^{\circ}$ |                                      | 1     | 2   | 2 mA  |    |  |  |  |
|                           | ENABLE ≥ 2 V                                                 |                                      |       |     | 0.5   |    |  |  |  |

(1) Pulse-testing techniques are used to maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-µF capacitor across the input and a 10-µF capacitor, with equivalent series resistance of less than 0.4 Ω, across the output.

#### PARAMETER MEASUREMENT INFORMATION

The TL750L, TL751L series are low-dropout regulators. This means that capacitance loading is important to the performance of the regulator because it is a vital part of the control loop. The capacitor value and its equivalent series resistance (ESR) both affect the control loop and must be defined for the load range and temperature range. Figure 1 shows the recommended range of ESR for a given load with a 10-µF capacitor on the output.







17-Mar-2017

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type     | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|------------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                  | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TL750L05CD       | ACTIVE | SOIC             | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 125     | 50L05C         | Samples |
| TL750L05CDG4     | ACTIVE | SOIC             | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 125     | 50L05C         | Samples |
| TL750L05CDR      | ACTIVE | SOIC             | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 125     | 50L05C         | Samples |
| TL750L05CDRE4    | ACTIVE | SOIC             | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | 0 to 125     | 50L05C         | Samples |
| TL750L05CKCS     | ACTIVE | TO-220           | KCS     | 3    | 50   | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | TL750L05C      | Samples |
| TL750L05CKCSE3   | ACTIVE | TO-220           | KCS     | 3    | 50   | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | TL750L05C      | Samples |
| TL750L05CKTTR    | ACTIVE | DDPAK/<br>TO-263 | КТТ     | 3    | 500  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | 0 to 125     | TL750L05C      | Samples |
| TL750L05CKTTRG3  | ACTIVE | DDPAK/<br>TO-263 | КТТ     | 3    | 500  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | 0 to 125     | TL750L05C      | Samples |
| TL750L05CKVURG3  | ACTIVE | TO-252           | KVU     | 3    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | 0 to 125     | 750L05C        | Samples |
| TL750L05CLP      | ACTIVE | TO-92            | LP      | 3    | 1000 | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | 750L05C        | Samples |
| TL750L05CLPE3    | ACTIVE | TO-92            | LP      | 3    | 1000 | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | 750L05C        | Samples |
| TL750L05CLPR     | ACTIVE | TO-92            | LP      | 3    | 2000 | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | 750L05C        | Samples |
| TL750L05CLPRE3   | ACTIVE | TO-92            | LP      | 3    | 2000 | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type  | 0 to 125     | 750L05C        | Samples |
| TL750L08CD       | ACTIVE | SOIC             | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | 50L08C         | Samples |
| TL750L08CDE4     | ACTIVE | SOIC             | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | 50L08C         | Samples |
| TL750L08CDG4     | ACTIVE | SOIC             | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | 50L08C         | Samples |
| TL750L08CDR      | ACTIVE | SOIC             | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 125     | 50L08C         | Samples |



### PACKAGE OPTION ADDENDUM

17-Mar-2017

| Orderable Device | Status        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp             | Op Temp (°C) | Device Marking   | Samp |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------------|--------------|------------------|------|
| TL750L08CLP      | (1)<br>ACTIVE | TO-92        | LP                 | 3    | 1000           | (2)<br>Pb-Free<br>(RoHS)   | (6)<br>CU SN     | (3)<br>N / A for Pkg Type | 0 to 125     | (4/5)<br>750L08C | Samp |
| TL750L08CLPE3    | ACTIVE        | TO-92        | LP                 | 3    | 1000           | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type        | 0 to 125     | 750L08C          | Samp |
| TL750L10CD       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L10C           | Samp |
| TL750L10CDG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L10C           | Samj |
| TL750L10CDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L10C           | Samj |
| TL750L10CDRG4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L10C           | Samj |
| TL750L10CLP      | ACTIVE        | TO-92        | LP                 | 3    | 1000           | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type        | 0 to 125     | 750L10C          | Sam  |
| TL750L10CLPR     | ACTIVE        | TO-92        | LP                 | 3    | 2000           | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type        | 0 to 125     | 750L10C          | Sam  |
| TL750L12CD       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L12C           | Sam  |
| TL750L12CDG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L12C           | Sam  |
| TL750L12CDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L12C           | Sam  |
| TL750L12CDRE4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 50L12C           | Sam  |
| TL750L12CLP      | ACTIVE        | TO-92        | LP                 | 3    | 1000           | Pb-Free<br>(RoHS)          | CU SN            | N / A for Pkg Type        | 0 to 125     | 750L12C          | Sam  |
| TL751L05CD       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 51L05C           | Sam  |
| TL751L05CDE4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 51L05C           | Sam  |
| TL751L05CDG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 51L05C           | Sam  |
| TL751L05CDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 51L05C           | Sam  |
| TL751L10CD       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM        | 0 to 125     | 51L10C           | Sam  |



17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TL751L10CDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 125     | 51L10C                  | Samples |
| TL751L10CP       | ACTIVE | PDIP         | Ρ                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | 0 to 125     | TL751L10C               | Samples |
| TL751L12CD       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 125     | 51L12C                  | Samples |
| TL751L12CDG4     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 125     | 51L12C                  | Samples |
| TL751L12CDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 125     | 51L12C                  | Samples |
| TL751L12CDRG4    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | 0 to 125     | 51L12C                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

17-Mar-2017

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | -                |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TL750L05CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL750L05CKTTR               | DDPAK/<br>TO-263 | КТТ                | 3 | 500  | 330.0                    | 24.4                     | 10.8       | 16.1       | 4.9        | 16.0       | 24.0      | Q2               |
| TL750L05CKTTR               | DDPAK/<br>TO-263 | КТТ                | 3 | 500  | 330.0                    | 24.4                     | 10.8       | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |
| TL750L05CKVURG3             | TO-252           | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL750L08CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL750L10CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL750L12CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL751L05CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL751L10CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL751L12CDR                 | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

### PACKAGE MATERIALS INFORMATION

21-Mar-2017



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TL750L05CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL750L05CKTTR               | DDPAK/TO-263 | КТТ             | 3    | 500  | 350.0       | 334.0      | 47.0        |
| TL750L05CKTTR               | DDPAK/TO-263 | КТТ             | 3    | 500  | 340.0       | 340.0      | 38.0        |
| TL750L05CKVURG3             | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| TL750L08CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL750L10CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL750L12CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL751L05CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL751L10CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL751L12CDR                 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

### **KVU 3**

### **GENERIC PACKAGE VIEW**

# TO-252 - 2.52 mm max height TRANSISTOR OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4205521-2/E

### KVU0003A



### **PACKAGE OUTLINE**

### TO-252 - 2.52 mm max height

TO-252



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Shape may vary per different assembly sites.
   Reference JEDEC registration TO-252.



### KVU0003A

### **EXAMPLE BOARD LAYOUT**

### TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).

6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



### KVU0003A

### **EXAMPLE STENCIL DESIGN**

### TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design.



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



### **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.

A Falls within JEDEC TO-263 variation AA, except minimum lead thickness and minimum exposed pad length.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



### **KCS0003B**



### **PACKAGE OUTLINE**

### TO-220 - 19.65 mm max height

TO-220



NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

This drawing is subject to change without notice.
 Reference JEDEC registration TO-220.



### KCS0003B

### **EXAMPLE BOARD LAYOUT**

### TO-220 - 19.65 mm max height

TO-220







- B. This drawing is subject to change without notice.
- Lead dimensions are not controlled within this area.
- ⚠ Falls within JEDEC TO-226 Variation AA (TO-226 replaces TO-92).
- Shipping Method: E. Straight lead option available in bulk pack only. Formed lead option available in tape & reel or ammo pack. Specific products can be offered in limited combinations of shipping mediums and lead options. Consult product folder for more information on available options.



### **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. Tape and Reel information for the Formed Lead Option package.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **MECHANICAL DATA**

#### PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



KC (R-PSFM-T3)

PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Lead dimensions are not controlled within this area.

D. All lead dimensions apply before solder dip.

- E. The center lead is in electrical contact with the mounting tab.
- $\overbrace{F}$  The chamfer is optional.
- A Thermal pad contour optional within these dimensions.
- $\triangle$  Falls within JEDEC TO-220 variation AB, except minimum lead thickness.



### **MECHANICAL DATA**

MCER001A - JANUARY 1995 - REVISED JANUARY 1997



#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T8



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



MPFM001E - OCTOBER 1994 - REVISED JANUARY 2001

#### PowerFLEX<sup>™</sup> PLASTIC FLANGE-MOUNT



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. The center lead is in electrical contact with the thermal tab.
  - D. Dimensions do not include mold protrusions, not to exceed 0.006 (0,15).
  - E. Falls within JEDEC MO-169

**KTE (R-PSFM-G3)** 

PowerFLEX is a trademark of Texas Instruments.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Texas Instruments: <u>TL751L10CP</u> <u>TL751L10CD</u> <u>TL751L10CDR</u>