# 6-A. WIDE-INPUT ADJUSTABLE SWITCHING REGULATOR Check for Samples: PTN78020W, PTN78020H ### **FEATURES** - 6-A Output Current - Wide-Input Voltage (7 V to 36 V) / (15 V to 36 V) - Wide-Output Voltage Adjust (2.5 V to 12.6 V) / (11.85 V to 22 V) - · High Efficiency (Up to 96%) - On/Off Inhibit - Undervoltage Lockout - · Output Current Limit - Overtemperature Shutdown - Operating Temperature: -40°C to 85°C - Surface Mount Package Available ## **APPLICATIONS** General-Purpose, Industrial Controls, HVAC Systems, Test and Measurement, Medical Instrumentation, AC/DC Adaptors, Vehicles, Marine, and Avionics ## **DESCRIPTION** The PTN78020 is a series of high-efficiency, step-down integrated switching regulators (ISRs), that represent the third generation in the evolution of high-performance power modules designed for industrial use. The wide-input voltage range makes these modules suitable for a variety of applications that operate off 12–V, 24–V, and 28–V dc power. In new designs they should be considered in place of the PT6620, PT6650, PT6680, and PT6880 series of single in-line pin (SIP) products. The PTN78020 is smaller and lighter than its predecessors, and has either similar or improved electrical performance characteristics. The caseless, double-sided package has excellent thermal characteristics, and is compatible with TI's roadmap for RoHS and lead-free compliance. Operating from a wide-input voltage range, the PTN78020 provides high-efficiency, step-down voltage conversion for loads of up to 6 A. The output voltage is set using a single, external resistor. The PTN78020W may be set to any value within the range, 2.5 V to 12.6 V, and the PTN78020H from 11.85 V to 22 V. The output voltage of the PTN78020W can be as little as 2 V lower than the input, allowing operation down to 7 V, with an output voltage of 5 V. The output voltage of the PTN78020H can be as little as 3 V lower than the input, allowing operation down to 15 V, with an output voltage of 12 V. The PTN78020 has undervoltage lockout, an integral on/off inhibit, and includes an output current limit and overtemperature protection. \*See the *Application Information* section for capacitor recommendations. The minimum input capacitance for is 2.2 $\mu$ F for PTN78020W, and 18.8 $\mu$ F (4 x 4.7 $\mu$ F) for PTN78020H #R<sub>SET</sub> is required to adjust the output voltage. See the *Application Information* section for values. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### **ORDERING INFORMATION** For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet, or see the TI website at www.ti.com. # **ABSOLUTE MAXIMUM RATINGS (1)** over operating free-air temperature range unless otherwise noted all voltages with respect to GND | | | | | UNIT | |----------------|----------------------------------|--------------------------------------------------------|-------------------------------------------------|----------------| | $T_A$ | Operating free-air temperature | Over V <sub>I</sub> range | | –40°C to 85°C | | | Wave solder temperature | Surface temperature of module body or pins (5 seconds) | Horizontal TH (suffix AH & AD) | 260°C | | | Colder reflect to properture | Surface temperature of module body or pins | Horizontal SMD<br>(suffix AS) | 235°C | | | Solder reflow temperature | Surface temperature of module body of pins | Horizontal SMD<br>(suffix AZ) | 260°C | | T <sub>S</sub> | Storage temperature | | | –55°C to 125°C | | VI | Input surge voltage, 10 ms maxim | um | | 38 V | | $V_{INH}$ | Inhibit (pin 3) input voltage | | | –0.3 V to 5 V | | Po | Output power | | $V_1 \le 24 \text{ V or } V_0 \ge 15 \text{ V}$ | 90 W | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### RECOMMENDED OPERATING CONDITIONS | | | | MIN | MAX | UNIT | |----------------|--------------------------------|-----------|-----|-----|------| | V | Input voltage | PTN78020W | 7 | 36 | V | | V <sub>I</sub> | Input voltage | PTN78020H | 15 | 36 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | ## PACKAGE SPECIFICATIONS | Weight | | | 7.3 grams | |--------------|--------------------------------------------------|-----------------------------------|----------------------| | Flammability | Meets UL 94 V-O | | | | Mechanical | Per Mil-STD-883D, Method 2002.3, 1 ms, 1/2 sine, | Horizontal T/H (suffix AH and AD) | 250 G <sup>(1)</sup> | | shock | mounted | Horizontal SMD (suffix AS and AZ) | 125 G <sup>(1)</sup> | | Mechanical | Mil CTD 000D Mathad 0007 0 00 0000 II- | Horizontal T/H (suffix AH and AD) | 20 G <sup>(1)</sup> | | vibration | Mil-STD-883D, Method 2007.2, 20-2000 Hz | Horizontal SMD (suffix AS and AZ) | 10 G <sup>(1)</sup> | (1) Qualification limit. #### **ELECTRICAL CHARACTERISTICS** operating at 25°C free-air temperature, $V_1 = 20 \text{ V}$ , $V_0 = 5 \text{ V}$ , $I_0 = I_0 \text{ (max)}$ , $C_1 = 2.2 \mu\text{F}$ , $C_0 = 330 \mu\text{F}$ (unless otherwise noted) | | DADAMETER | TEST COMPLETIONS | | | PTN780 | 20W | | | |----------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-------------------|----------------------|--------------------|--| | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | | | | V <sub>I</sub> ≤24 V | 0.1 | | 6 <sup>(1)</sup> | | | | Io | Output current | T <sub>A</sub> = 25°C, natural convection airflow | V <sub>I</sub> = 32 V | 0.1 | | 5 (1) | Α | | | | | | V <sub>I</sub> = 36 V | 0.1 | | 4.5 (1) | | | | VI | Input voltage range | Over I <sub>O</sub> range | | 7 (2) | | 36 <sup>(3)</sup> | V | | | | Set-point voltage tolerance | T <sub>A</sub> = 25°C | | | | ±2% <sup>(4)</sup> | | | | | Temperature variation | -40°C to +85°C | | | ±0.5% | | | | | V | Line regulation | Over V <sub>I</sub> range | | | ±10 | | mV | | | Vo | Load regulation | Over I <sub>O</sub> range | | | ±10 | | mV | | | | Total output voltage variation | Includes set point, line, load<br>-40 < T <sub>A</sub> < 85°C | | | | ±3% <sup>(4)</sup> | | | | | + | | V <sub>I</sub> < 12 V | 2.5 | | V <sub>1</sub> - 2 | | | | | | 12 V ≤ V <sub>I</sub> | ≤ 15.1 V | 2.5 | | V <sub>1</sub> - 2.5 | | | | V <sub>O</sub> (adj) | Output voltage adjust range | 15.1 \/ < | V <sub>1</sub> ≤ 25 V | 2.5 | | 12.6 | V | | | | | 13.1 V × | $V_1 > 25 \text{ V}$ | 0.1 × V <sub>I</sub> | | 12.6 | | | | | | V <sub>I</sub> = 24 V, R <sub>SET</sub> = 732 Ω, | | 0.1 ^ V | 94% | 12.0 | | | | η | Efficiency | $V_1 = 24 \text{ V}, \text{ RSET} = 732 \Omega,$ $V_1 = 15 \text{ V}, \text{ R}_{SET} = 21 \text{ k}\Omega.$ | | | 88% | | | | | •1 | Emolerity | $V_1 = 15 \text{ V}, \text{ R}_{SET} = 78.7 \text{ k}\Omega, \text{ V}$ | | | 85% | | | | | | Output voltage ripple | 20-MHz bandwith | 0.0 7 | | 1% V <sub>O</sub> | | V <sub>(PP)</sub> | | | I <sub>O (LIM)</sub> | Current limit threshold | $\Delta V_O = -50 \text{ mV}$ | | | 8.5 | | Α | | | -O (LINI) | | 1 A/µs load step from 50% to 100% I <sub>O</sub> max | | | | | | | | | Transient response | | overy time | | 200 | | μs | | | | | | ndershoot | | 5 | | %V <sub>O</sub> | | | | | Input high voltage (V <sub>IH</sub> ) | | 1 | | Open (5) | | | | | Inhibit control (pin 3) | Input low voltage (V <sub>II</sub> ) | | -0.1 | | 0.3 | V | | | | , | Input low current (I <sub>II</sub> ) | | | 0.25 | | mA | | | I <sub>I(stby)</sub> | Input standby current | Pin 3 connected to GND | | | 17 | | mA | | | | | V <sub>I</sub> increasing | | | 5.5 | | | | | UVLO | Undervoltage lockout | V <sub>I</sub> decreasing | | | 5.2 | | V | | | F <sub>S</sub> | Switching frequency | Over V <sub>I</sub> and I <sub>O</sub> ranges | | 440 | 550 | 660 | kHz | | | Cı | External input capacitance | Ceramic and nonceramic | | 2.2 (6) | | | μF | | | | | Ceramic | | | | 300 | _ | | | Co | External output capacitance | Nonceramic | | 330 <sup>(7)</sup> | | 2,000 | μF | | | | | Equiv. series resistance (nonceramic) | 10 (8) | | | mΩ | | | | MTBF | Calculated reliability | Per Telcordia SR-332, 50% stress,<br>T <sub>A</sub> = 40°C, ground benign | | 5.6 | | | 10 <sup>6</sup> Hr | | - (1) Above an input voltage of 24 V, the maximum output current must be derated by 125 mA per volt above 24 V. - (2) For output voltages less than 10 V, the minimum input voltage is 7 V or (V<sub>O</sub> + 2) V, whichever is greater. For output voltages of 10 V and higher, the minimum input voltage is $(V_O + 2.5 \text{ V})$ . See the Application Information section for further guidance. For output voltages less than 3.6 V, the maximum input voltage is $10 \times V_O$ . See the Application Information section for further guidance. The set-point voltage to the application of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a - tolerance of 1% with with 100 ppm/°C or better temperature stability. - This control pin has an internal pullup, and if left open-circuit, the module operates when input power is applied. The open-circuit voltage is typically 1.5 V. A small, low-leakage (< 100 nA) MOSFET is recommended for control. See the Application Information section for further guidance. - (6) An external 2.2-µF ceramic capacitor is required across the input (V<sub>I</sub> and GND) for proper operation. Locate the capacitor close to the - 330 µF of output capacitance is required for proper operation. See the Application Information section for further guidance. - This is the typical ESR for all the electrolytic (nonceramic) capacitance. Use 17 mΩ as the minimum when using max-ESR values to calculate. ## **ELECTRICAL CHARACTERISTICS** operating at 25°C free-air temperature, $V_I = 24 \text{ V}$ , $V_O = 12 \text{ V}$ , $I_O = I_O$ (max), $C_I = 4 \times 4.7 \mu\text{F}$ , $C_O = 330 \mu\text{F}$ (unless otherwise noted) | PARAMETER | | TEST COMPITIONS | | | PTN78 | 3020H | | |----------------------|--------------------------------|---------------------------------------------------------------------------|---------------------------------|---------------------|-------------------|--------------------|--------------------| | | PARAMETER | TEST CONDITIONS | TEST CONDITIONS | | | MAX | UNIT | | | | | V <sub>o</sub> =12 V | 0.1 | | 6 (1) | 1 | | $I_{O}$ | Output current | T <sub>A</sub> = 25°C, natural convection airflow | V <sub>o</sub> =15 V | 0.1 | | 6 (1) (2) | Α | | | | | V <sub>o</sub> = 22 V | 0.1 | | 4.09 (2) | Ì | | VI | Input voltage range | Over I <sub>O</sub> range | | 15 <sup>(3)</sup> | | 36 | V | | | Set-point voltage tolerance | T <sub>A</sub> = 25°C | | | | ±2% <sup>(4)</sup> | 1 | | | Temperature variation | -40°C to +85°C | | | ±0.5% | | 1 | | Vo | Line regulation | Over V <sub>I</sub> range | | | ±10 | | mV | | VO | Load regulation | Over I <sub>O</sub> range | | | ±10 | | mV | | | Total output voltage variation | Includes set point, line, load<br>-40 < T <sub>A</sub> < 85°C | | | | ±3% <sup>(4)</sup> | | | | | | V <sub>I</sub> < 19 V | 11.85 | | V <sub>I</sub> - 3 | | | V <sub>O</sub> (adj) | Output voltage adjust range | | 19 V ≤ V <sub>I</sub> ≤ 25 V | 11.85 | | $V_1 - 4$ | V | | 10 (2.2) | caparising anjacrimg | | V <sub>I</sub> > 25 V | 11.85 | | 22 | ·<br>L | | | | $V_I = 24 \text{ V}, R_{SET} =$ | 383 k $\Omega$ , $V_O$ = 12 $V$ | | 94% | | 1 | | η | Efficiency | $V_I = 24 \text{ V}, R_{SET}$ | | 95% | | Ì | | | | | $V_I = 32 \text{ V}, R_{SET}$ | = $95.3 \Omega$ , $V_0 = 22 V$ | | 96% | | Ì | | | Output voltage ripple | 20-MHz bandwith | | | 1% V <sub>O</sub> | | V <sub>(PP)</sub> | | I <sub>O (LIM)</sub> | Current limit threshold | $\Delta V_{O} = -50 \text{ mV}$ | | | 8.0 | | Α | | | | 1 A/µs load step from 50% to 100% l <sub>O</sub> max | | | | | 1 | | | Transient response | | Recovery time | | 200 | | μs | | | | | V <sub>O</sub> over/undershoot | | 200 | | mV | | | | Input high voltage (V <sub>IH</sub> ) | | 1 | | Open (5) | V | | | Inhibit control (pin 3) | Input low voltage (V <sub>IL</sub> ) | | -0.1 | | 0.3 | v | | | | Input low current (I <sub>IL</sub> ) | | | 0.25 | | mA | | I <sub>I(stby)</sub> | Input standby current | Pin 3 connected to GND | | | 17 | | mA | | UVLO | Lindon soltono il colso st | V <sub>I</sub> increasing | | | 12.2 | | V | | UVLO | Undervoltage lockout | V <sub>I</sub> decreasing | | | 12 | | V | | F <sub>S</sub> | Switching frequency | Over V <sub>I</sub> and I <sub>O</sub> ranges | | 440 | 550 | 660 | kHz | | Cı | External input capacitance | Ceramic and nonceramic | | 18.8 <sup>(6)</sup> | | | μF | | | | Ceramic | | 0 | | 300 | | | Co | External output capacitance | Nonceramic | | 330 (7) | | 2,000 | μF | | | | Equiv. series resistance (nonceramic) | | 10 (8) | | | mΩ | | MTBF | Calculated reliability | Per Telcordia SR-332, 50% stress,<br>T <sub>A</sub> = 40°C, ground benign | | 5.6 | | | 10 <sup>6</sup> Hr | - (1) The maximum output current is 6 A or a maximum output power of 90 W, whichever is less. Above an input voltage of 24 V, the maximum output current must be derated by 125 mA per volt above 24 V. See the Typica lCharacteristics section for further guidance. - (2) Above an output voltage of 15 V, the maximum output current must be derated by 285 mA per volt. The maximum output power is 90 W. See the application information for further guidance. - (3) For output voltages less than 19 V, the minimum input voltage is 15 V or (V<sub>O</sub> + 3) V, whichever is greater. For output voltages of 19 V and higher, the minimum input voltage is (V<sub>O</sub> + 4 V). See the Application Information section for further guidance. - (4) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1% with with 100 ppm/°C or better temperature stability. - (5) This control pin has an internal pullup, and if left open-circuit, the module operates when input power is applied. The open-circuit voltage is typically 1.5 V. A small, low-leakage (< 100 nA) MOSFET is recommended for control. See the Application Information section for further guidance. - (6) Four external 4.7-μF ceramic capacitors are required across the input (V<sub>I</sub> and GND) for proper operation. Locate the capacitors close to the module. - (7) 330 μF of output capacitance is required for proper operation. See the Application Information section for further guidance. - (8) This is the typical ESR for all the electrolytic (nonceramic) capacitance. Use 17 mΩ as the minimum when using max-ESR values to calculate. # **PIN ASSIGNMENT** # **TERMINAL FUNCTIONS** | TERMINAL | | 1/0 | DESCRIPTION | |-----------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | GND | 1, 7 | | This is the common ground connection for the $V_I$ and $V_O$ power connections. It is also the 0-V <sub>dc</sub> reference for the <i>Inhibit</i> and $V_O$ <i>Adjust</i> control inputs. | | VI | 2 | I | The positive input voltage power node to the module, which is referenced to common GND. | | Inhibit | 3 | I | The Inhibit pin is an open-collector/drain active-low input that is referenced to GND. Applying a low-level ground signal to this input disables the module's output and turns off the output voltage. When the Inhibit control is active, the input current drawn by the regulator is significantly reduced. If the Inhibit pin is left open-circuit, the module produces an output whenever a valid input source is applied. | | V <sub>O</sub> Adjust | 4 | I | A 1% resistor must be connected between this pin and GND (pin 7) to set the output voltage of the module. If left open-circuit, the output voltage is set to its default value. The temperature stability of the resistor should be 100 ppm/°C (or better). The standard resistor value for a number of common output voltages is provided in the application information. | | V <sub>O</sub> Sense | 5 | ı | The sense input allows the regulation circuit to compensate for voltage drop between the module and the load. For optimum voltage accuracy, $V_O$ Sense should be connected to $V_O$ . If the sense feature is not used, this pin may be left disconnected. | | Vo | 6 | 0 | The regulated positive power output with respect to the GND node. | - (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3. - (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. For surface mount packages (AS and AZ suffix), multiple vias (plated through holes) are required to add thermal paths around the power pins. Please refer to the mechanical specification for more information. Applies to Figure 4 and Figure 5. - (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 6, Figure 7, and Figure 8. - (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. For surface mount packages (AS and AZ suffix), multiple vias (plated through holes) are required to add thermal paths around the power pins. Please refer to the mechanical specification for more information. Applies to Figure 9 and Figure 10. - (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 11, Figure 12, and Figure 13. - (2) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. For surface mount packages (AS and AZ suffix), multiple vias (plated through holes) are required to add thermal paths around the power pins. Please refer to the mechanical specification for more information. Applies to Figure 14 through Figure 16. ## TYPICAL CHARACTERISTICS (32-V INPUT)(1) (2) Figure 18. Temperature Derating - °C 40 20 Figure 19. **TEMPERATURE DERATING** 200 LFM **TEMPERATURE DERATING** IO - Output Current - A Figure 23. - The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 17, Figure 18, and Figure 19. - The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. For surface mount packages (AS and AZ suffix), multiple vias (plated through holes) are required to add thermal paths around the power pins. Please refer to the mechanical specification for more information. Applies to Figure 20 through Figure 23. #### APPLICATION INFORMATION ## Adjusting the Output Voltage of the PTN78020x Series of Wide-Output Adjust Power Modules #### General A resistor must be connected between the $V_O$ *Adjust* control (pin 4) and *GND* (pin 7) to set the output voltage. The adjustment range is from 2.5 V to 12.6 V for PTN78020W. The adjustment range is from 11.85 V to 22 V for PTN78020H. If pin 4 is left open, the output voltage defaults to the lowest value. Table 2 gives the preferred value of the external resistor for a number of standard voltages, with the actual output voltage that the value provides. For other output voltages, the value of the required resistor can either be calculated using Equation 1 and the constants for the applicable product in Table 1. Figure 24 shows the placement of the required resistor. $$R_{SET} = 54.9 \text{ k}\Omega \times \frac{1.25 \text{ V}}{\text{V}_{O} - \text{V}_{min}} - R_{P}$$ (1) **Table 1. R<sub>SET</sub> Formula Constants** | PRODUCT | V <sub>MIN</sub> | R <sub>P</sub> | | | |-----------|------------------|----------------|--|--| | PTN780x0W | 2.5 V | 6.49 kΩ | | | | PTN780x0H | 11.824 V | 6.65 kΩ | | | ## **Input Voltage Considerations** The PTN78020 is a step-down switching regulator. In order that the output remains in regulation, the input voltage must exceed the output by a minimum differential voltage. Another consideration is the pulse width modulation (PWM) range of the regulator's internal control circuit. For stable operation, its operating duty cycle should not be lower than some minimum percentage. This defines the maximum advisable ratio between the regulator input and output voltage magnitudes. As an example, for satisfactory performance, the operating input voltage range of the PTN78020x must adhere to the following requirements. - 1. For PTN78020W output voltages lower than 10 V, the minimum input voltage is $(V_0 + 2 V)$ or 7 V, whichever is higher. - 2. For PTN78020W output voltages equal to 10 V and higher, the minimum input voltage is $(V_O + 2.5 \text{ V})$ . - 3. For PTN78020W, the maximum input voltage is (10 × V<sub>O</sub>) or 36 V, whichever is less. - 4. For PTN78020H output voltages lower than 19 V, the minimum input voltage is $(V_0 + 3 V)$ or 15 V, whichever is higher. - 5. For PTN78020H output voltages equal to 19 V and higher, the minimum input voltage is (V<sub>O</sub> + 4 V). Table 2 gives the operating input voltage range for the common output bus voltages. In addition, the Electrical Characteristics table defines the available output voltage adjust range for various input voltages. Table 2. Standard Values of R<sub>set</sub> for Common Output Voltages | PRODUCT | V <sub>O</sub><br>(Required) | R <sub>SET</sub><br>(Standard Value) | V <sub>O</sub><br>(Actual) | Operating<br>V <sub>I</sub> Range | |-------------|------------------------------|--------------------------------------|----------------------------|-----------------------------------| | | 2.5 V | Open | 2.5 V | 7 V to 25 V | | PTN780x0W | 3.3 V | 78.7 kΩ | 3.306 V | 7 V to 33 V | | PTN/80XUVV | 5 V | 21 kΩ | 4.996 V | 7 V to 36 V | | | 12 V | 732 Ω | 12.002 V | 14.5 V to 36 V | | | 12 V | 383 kΩ | 12.000 V | 15 V to 36 V | | PTN780x0H | 15 V | 15 kΩ | 14.994 V | 18 V to 36 V | | FIN/ OUXUFI | 18 V | 4.42 kΩ | 18.023 V | 21 V to 36 V | | | 22 V | 95.3 | 21.998 V | 26 V to 36 V | - (1) A 0.05-W rated resistor may be used. The tolerance should be 1%, with a temperature stability of 100 ppm/°C (or better). Place the resistor as close to the regulator as possible. Connect the resistor directly between pins 4 and 7 using dedicated PCB traces. - (2) Never connect capacitors from $V_O$ Adjust to either GND or $V_O$ . Any capacitance added to the $V_O$ Adjust pin affects the stability of the regulator. Figure 24. PTN78020W V<sub>O</sub> Adjust Resistor Placement Table 3. PTN78020W Output Voltage Set-Point Resistor Values | V <sub>o</sub> (V) | $R_{SET}$ (k $\Omega$ ) | V <sub>o</sub> (V) | $R_{SET}$ (k $\Omega$ ) | V <sub>o</sub> (V) | $R_{SET}$ ( $k\Omega$ ) | V <sub>o</sub> (V) | $R_{SET}$ (k $\Omega$ ) | |--------------------|-------------------------|--------------------|-------------------------|--------------------|-------------------------|--------------------|-------------------------| | 2.50 | Open | 3.7 V | 50.7 | 6.1 | 12.6 | 9.0 | 4.07 | | 2.55 | 1370 | 3.8 V | 46 | 6.2 | 12.1 | 9.2 | 3.75 | | 2.60 | 680 | 3.9 V | 42.5 | 6.3 | 11.6 | 9.4 | 3.46 | | 2.65 | 451 | 4.0 V | 39.3 | 6.4 | 11.1 | 9.6 | 3.18 | | 2.70 | 337 | 4.1 V | 36.4 | 6.5 | 10.7 | 9.8 | 2.91 | | 2.75 | 268 | 4.2 V | 33.9 | 6.6 | 10.2 | 10.0 | 2.66 | | 2.80 | 222 | 4.3 V | 31.6 | 6.7 | 9.85 | 10.2 | 2.42 | | 2.85 | 190 | 4.4 V | 29.6 | 6.8 | 9.47 | 10.4 | 2.20 | | 2.90 | 165 | 4.5 V | 27.8 | 6.9 | 9.11 | 10.6 | 1.98 | | 2.95 | 146 | 4.6 V | 26.2 | 7.0 | 8.76 | 10.8 | 1.78 | | 3.00 | 131 | 4.7 V | 24.7 | 7.1 | 8.43 | 11.0 | 1.58 | | 3.05 | 118 | 4.8 V | 23.3 | 7.2 | 8.11 | 11.2 | 1.40 | | 3.10 | 108 | 4.9 V | 22.1 | 7.3 | 7.81 | 11.4 | 1.22 | | 3.15 | 99.1 | 5.0 V | 21.0 | 7.4 | 7.52 | 11.6 | 1.05 | | 3.20 | 91.5 | 5.1 V | 19.9 | 7.5 | 7.24 | 11.8 | 0.889 | | 3.25 | 85.0 | 5.2 V | 18.9 | 7.6 | 6.97 | 12.0 | 0.734 | | 3.30 | 79.3 | 5.3 V | 18.0 | 7.7 | 6.71 | 12.2 | 0.585 | | 3.35 | 74.2 | 5.4 V | 17.2 | 7.8 | 6.46 | 12.4 | 0.442 | | 3.40 | 69.8 | 5.5 V | 16.4 | 7.9 | 6.22 | 12.6 | 0.305 | | 3.45 | 65.7 | 5.6 V | 15.6 | 8.0 | 5.99 | | | | 3.50 | 62.1 | 5.7 V | 15.0 | 8.2 | 5.55 | | | | 3.55 | 58.9 | 5.8 V | 14.3 | 8.4 | 5.14 | | | | 3.60 | 55.9 | 5.9 V | 13.7 | 8.6 | 4.76 | | | | 3.65 | 53.2 | 6.0 V | 13.1 | 8.8 | 4.40 | | | - (1) A 0.05-W rated resistor may be used. The tolerance should be 1%, with a temperature stability of 100 ppm/°C (or better). Place the resistor as close to the regulator as possible. Connect the resistor directly between pins 4 and 7 using dedicated PCB traces. - (2) Never connect capacitors from $V_O$ Adjust to either GND or $V_O$ . Any capacitance added to the $V_O$ Adjust pin affects the stability of the regulator. Figure 25. PTN78020H V<sub>O</sub> Adjust Resistor Placement Table 4. PTN78020H Output Voltage Set-Point Resistor Values | Vo | R <sub>SET</sub> | v <sub>o</sub> | R <sub>SET</sub> | v <sub>o</sub> | R <sub>SET</sub> | |---------|------------------|----------------|------------------|----------------|------------------| | 11.85 V | 2633 kΩ | 13.50 V | 34.3 kΩ | 17.20 V | 6.12 kΩ | | 11.90 V | 896 kΩ | 13.65 V | 30.9 kΩ | 17.40 V | 5.66 kΩ | | 11.95 V | 538 kΩ | 13.80 V | 28.1 kΩ | 17.60 V | 5.23 kΩ | | 12.00 V | 383 kΩ | 13.95 V | 25.6 kΩ | 17.80 V | 4.83 kΩ | | 12.10 V | 242 kΩ | 14.10 V | 23.5 kΩ | 18.00 V | 4.46 kΩ | | 12.15 V | 204 kΩ | 14.25 V | 21.6 kΩ | 18.20 V | 4.11 kΩ | | 12.20 V | 176 kΩ | 14.40 V | 19.9 kΩ | 18.40 V | 3.79 kΩ | | 12.25 V | 154 kΩ | 14.55 V | 18.5 kΩ | 18.60 V | 3.48 kΩ | | 12.30 V | 138 kΩ | 14.70 V | 17.2 kΩ | 18.80 V | 3.19 kΩ | | 12.35 V | 124 kΩ | 14.85 V | 16.0 kΩ | 19.00 V | 2.91 kΩ | | 12.40 V | 113 kΩ | 15.00 V | 14.9 kΩ | 19.20 V | 2.65 kΩ | | 12.45 V | 103 kΩ | 15.15 V | 13.9 kΩ | 19.40 V | 2.41 kΩ | | 12.50 V | 94.9 kΩ | 15.30 V | 13.1 kΩ | 19.60 V | 2.18 kΩ | | 12.55 V | 87.9 kΩ | 15.45 V | 12.3 kΩ | 19.80 V | 1.95 kΩ | | 12.60 V | 81.8 kΩ | 15.60 V | 11.5 kΩ | 20.00 V | 1.74 kΩ | | 12.65 V | 76.4 kΩ | 15.75 V | 10.8 kΩ | 20.20 V | 1.54 kΩ | | 12.70 V | 71.7 kΩ | 15.90 V | 10.2 kΩ | 20.40 V | 1.35 kΩ | | 12.75 V | 67.5 kΩ | 16.05 V | 9.59 kΩ | 20.60 V | 1.17 kΩ | | 12.80 V | 63.7 kΩ | 16.20 V | 9.03 kΩ | 20.80 V | 995 Ω | | 12.85 V | 60.2 kΩ | 16.35 V | 8.51 kΩ | 21.00 V | 829 kΩ | | 12.90 V | 57.1 kΩ | 16.50 V | 8.03 kΩ | 21.20 V | 669 Ω | | 12.95 V | 54.3 kΩ | 16.65 V | 7.57 kΩ | 21.40 V | 516 Ω | | 13.00 V | 51.7 kΩ | 16.80 V | 7.14 kΩ | 21.80 V | 229 Ω | | 13.05 V | 49.3 kΩ | 17.10 V | 6.36 kΩ | 22.00 V | 94 Ω | # CAPACITOR RECOMMENDATIONS for the PTN78020 WIDE-OUTPUT ADJUST POWER MODULES ## PTN78020W Input Capacitor The minimum requirement for the input capacitance is a 2.2- $\mu$ F ceramic capacitor for PTN78020W, in either a X5R or X7R temperature characteristic. Ceramic capacitors should be located within 0.5 inch (1,27 cm) of the regulator's input pins. Electrolytic capacitors can be used at the input, but only in addition to the required ceramic capacitance. The minimum ripple current rating for any nonceramic capacitance must be at least 500 mA rms for $V_0 \le 5.5$ . For $V_0 > 5.5$ V, the minimum ripple current rating is 750 mA rms. The ripple current rating of electrolytic capacitors is a major consideration when they are used at the input. This ripple current requirement can be reduced by placing more ceramic capacitors at the input, in addition to the minimum required 2.2 $\mu$ F. Tantalum capacitors are not recommended for use at the input bus, as none were found to meet the minimum voltage rating of 2 × (maximum dc voltage + ac ripple). This voltage derating is standard practice for regular tantalum capacitors to ensure reliability. Polymer-tantalum capacitors are more reliable, and are available with a maximum rating of typically 20 V. These can be used with input voltages up to 16 V. ### PTN78020H Input Capacitor The minimum requirement for PTN78020H the input capacitance is 18.8 $\mu$ F (4x 4.7- $\mu$ F) or equivalent . Ceramic capacitors should be located within 0.5 inch (1,27 cm) of the regulator's input pins. Electrolytic capacitors can be used at the input, but only in addition to the required ceramic capacitance. The minimum ripple current rating for any nonceramic capacitance must be at least 500 mA rms for $V_O \leq 5.5$ . For $V_O > 5.5$ V, the minimum ripple current rating is 750 mA rms. The ripple current rating of electrolytic capacitors is a major consideration when they are used at the input. Tantalum capacitors are not recommended for use at the input bus, as none meet the minimum voltage rating of 2 × (maximum dc voltage + ac ripple). This voltage derating is standard practice for regular tantalum capacitors to ensure reliability. Polymer-tantalum capacitors are more reliable, and are available with a maximum rating of typically 20 V. These can be used with input voltages up to 16 V. ## PTN78020W/PTN78020H Output Capacitor The minimum capacitance required to ensure stability is a 330 µF. Either ceramic or electrolytic-type capacitors can be used. The minimum ripple current rating for the nonceramic capacitance must be at least 250 mA rms. The stability of the module and voltage tolerances are compromised if the capacitor is not placed near the output bus pins. A high-quality, computer-grade electrolytic capacitor should be adequate. A ceramic capacitor can be also be located within 0.5 inch (1,27 cm) of the output pin. For applications with load transients (sudden changes in load current), the regulator response improves with additional capacitance. Additional electrolytic capacitors should be located close to the load circuit. These capacitors provide decoupling over the frequency range, 2 kHz to 150 kHz. Aluminum electrolytic capacitors are suitable for ambient temperatures above 0°C. For operation below 0°C, tantalum or Os-Con type capacitors are recommended. When using one or more nonceramic capacitors, the calculated equivalent ESR should be no lower than 10 m $\Omega$ (17 m $\Omega$ using the manufacturer's maximum ESR for a single capacitor). A list of capacitors and vendors are identified in Table 5 and Table 6, the recommended capacitor tables. ## **Ceramic Capacitors** Above 150 kHz, the performance of aluminum electrolytic capacitors becomes less effective. To further reduce the reflected input ripple current, or the output transient response, multilayer ceramic capacitors must be added. Ceramic capacitors have low ESR and their resonant frequency is higher than the bandwidth of the regulator. When placed at the output, their combined ESR is not critical as long as the total value of ceramic capacitance does not exceed 300 $\mu$ F. Also, to prevent the formation of local resonances, do not place more than three identical ceramic capacitors with values of 10 $\mu$ F or greater in parallel. ## **Tantalum Capacitors** Tantalum-type capacitors may be used at the output, and are recommended for applications where the ambient operating temperature can be less than 0°C. The AVX TPS, Sprague 593D/594/595, and Kemet T495/T510/T520 capacitors series are suggested over many other tantalum types due to their rated surge, power dissipation, and ripple current capability. As a caution, many general-purpose tantalum capacitors have considerably higher ESR, reduced power dissipation, and lower ripple current capability. These capacitors are also less reliable as they have lower power dissipation and surge current ratings. Tantalum capacitors that do not have a stated ESR or surge current rating are not recommended for power applications. When specifying Os-Con and polymer-tantalum capacitors for the output, the minimum ESR limit is encountered well before the maximum capacitance value is reached. ## **Capacitor Table** The capacitor tables, Table 5 and Table 6, identifies the characteristics of capacitors from a number of vendors with acceptable ESR and ripple current (rms) ratings. The recommended number of capacitors required at both the input and output buses is identified for each capacitor type. This is not an extensive capacitor list. Capacitors from other vendors are available with comparable specifications. Those listed are for guidance. The rms rating and ESR (at 100 kHz) are critical parameters necessary to ensure both optimum regulator performance and long capacitor life. ### **Designing for Load Transients** The transient response of the dc/dc converter has been characterized using a load transient with a di/dt of 1 A/µs. The typical voltage deviation for this load transient is given in the data sheet specification table using the required value of output capacitance. As the di/dt of a transient is increased, the response of a converter's regulation circuit ultimately depends on its output capacitor decoupling network. This is an inherent limitation of any dc/dc converter once the speed of the transient exceeds its bandwidth capability. If the target application specifies a higher di/dt or lower voltage deviation, the requirement can only be met with additional output capacitor decoupling. In these cases, special attention must be paid to the type, value, and ESR of the capacitors selected. Table 5. Recommended Input/Output Capacitors (PTN78020W) | | CAPACITOR CHARACTERISTICS | | | | | | ANTITY | | |------------------------------------------|---------------------------|---------------|-------------------------------------------------|-------------------------------------------------|--------------------------|--------------|---------------|-------------------------------------------------------| | CAPACITOR VENDOR/<br>COMPONENT<br>SERIES | WORKING<br>VOLTAGE<br>(V) | VALUE<br>(μF) | EQUIVALENT<br>SERIES<br>RESISTANCE<br>(ESR) (Ω) | 85°C<br>MAXIMUM<br>RIPPLE<br>CURRENT<br>(mArms) | PHYSICAL<br>SIZE<br>(mm) | INPUT<br>BUS | OUTPUT<br>BUS | VENDOR<br>NUMBER | | Panasonic FC( Radial) | 35 | 330 | 0.068 | 1050 | 10 × 16 | 1 | 1 | EEUFC1V331 (V <sub>I</sub> < 30 V) | | FK (SMD) | 50 | 330 | 0.12 | 900 | 12,5 × 13,5 | 1 (1) | 1 | EEVFK1H331Q | | United Chemi-Con PXA (SMD) | 16 | 330 | 0.014 | 4360 | 10 × 12,2 | 1 (1) | ≤1 | PXA16VC331MJ12TP<br>(V <sub>I</sub> < 14 V) | | PS | 16 | 330 | 0.014 | 5500 | 10 × 12,5 | 1 (1) | ≤ 1 | 16PS330M J12 (V <sub>I</sub> < 14 V) | | LXZ | 35 | 220 | 0.090 | 760 | 10 × 12,5 | 1 (1) | 2 | LXZ35VB221M10X12LL<br>(V <sub>I</sub> < 30 V) | | MVZ(SMD) | 25 | 470 | 0.09 | 670 | 10 × 10 | 1 | 1 | MVZ25VC471MJ10TP $(V_1 < 24 \ V) \ (V_O \le 5.5 \ V)$ | | Nichicon UWG (SMD) | 35 | 330 | 0.15 | 670 | 10 × 10 | 1 | 1 | UWG1V331MNR1GS | | SP | 20 | 180 | 0.032 | 4280 | 10 ×10.5 | 2 (1) | ≤ 2 | 20SP180M (V <sub>I</sub> ~V <sub>O</sub> ≤ 16 V) | | Sanyo Os-Con SVP (SMD) | 16 | 330 | 0.020 | 4700 | 10 × 12,7 | 1 (1) | ≤ 1 | 16SVP330M (V <sub>I</sub> ≤ 14 V) | | SP | 20 | 180 | 0.032 | 4280 | 10 ×10.5 | 2 (1) | ≤ 2 | 20SP180M (V <sub>I</sub> ≤ 16 V) | | AVX Tantalum TPS (SMD) | 20 | 100 | 0.085 | 1543 | 7,3 L × 4,3<br>W × 4,1 H | N/R (2) | ≤ 3 | TPSV107M020R0085<br>(V <sub>O</sub> ≤ 10 V) | | AVA TAIILAIUIII TPS (SIMD) | 20 | 100 | 0.200 | > 817 | 3225 | N/R (2) | ≤ 3 | TPSE107M020R0200<br>(V <sub>O</sub> ≤ 10 V) | <sup>(1)</sup> The voltage rating of the input capacitor must be selected for the desired operating input voltage range of the regulator. To operate the regulator at a higher input voltage, select a capacitor with the next higher voltage rating. <sup>(2)</sup> Not recommended (N/R). The voltage rating does not meet the minimum operating limits in most applications. ## Table 5. Recommended Input/Output Capacitors (PTN78020W) (continued) | | | CAPA | CITOR CHARACT | ERISTICS | | QUANTITY | | | | |------------------------------------------|---------------------------|---------------|-------------------------------------------------|-------------------------------------------------|--------------------------|--------------------|---------------|------------------------------------------------------------|--| | CAPACITOR VENDOR/<br>COMPONENT<br>SERIES | WORKING<br>VOLTAGE<br>(V) | VALUE<br>(μF) | EQUIVALENT<br>SERIES<br>RESISTANCE<br>(ESR) (Ω) | 85°C<br>MAXIMUM<br>RIPPLE<br>CURRENT<br>(mArms) | PHYSICAL<br>SIZE<br>(mm) | INPUT<br>BUS | OUTPUT<br>BUS | VENDOR<br>NUMBER | | | Kemet X5R Ceramic | 6.3 | 47 | 0.002 | >1000 | 3225 | N/R (3) | ≤ 4 | C1210C476K9PAC<br>(V <sub>O</sub> ≤ 5.5 V) | | | TDK X5R Ceramic | 6.3 | 47 | 0.002 | >1000 | 3225 | N/R (3) | ≤ 4 | C3225X5R0J476MT<br>(V <sub>O</sub> ≤ 5.5 V) | | | Murata X5R Ceramic | 6.3 | 47 | 0.002 | >1000 | 3225 | N/R (3) | ≤ 4 | GRM42-2X5R476M6.3<br>(V <sub>O</sub> ≤ 5.5 V) | | | Murata X7R Ceramic | 50 | 4.7 | 0.002 | >1000 | 3225 | ≥ 1 | 1 | GRM32ER71H475KA88L | | | TDK X7R Ceramic | 50 | 2.2 | 0.002 | >1000 | 3225 | ≥ 1 | 1 | C3225X7R1H225KT | | | TDK X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 1 <sup>(4)</sup> | 1 | C3225X7R1E225KT/MT<br>( $V_1 \sim V_0 \leq 20 \text{ V}$ ) | | | Kemet X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 1 <sup>(4)</sup> | 1 | C1210C225K3RAC<br>(V <sub>O</sub> ≤ 20 V) | | | AVX X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 1 <sup>(4)</sup> | 1 | C12103C225KAT2A<br>(V <sub>O</sub> ≤ 20 V) | | | TDK X7R Ceramic | 50 | 1.0 | 0.002 | >1000 | 3225 | ≥ 2 <sup>(5)</sup> | 1 | C3225X7R1H105KT | | | Kemet X7R Ceramic | 50 | 1.0 | 0.002 | >1000 | 3225 | ≥ 2 <sup>(5)</sup> | 1 | C1210C105K5RAC | | | Kemet Radial Through-hole | 50 | 1.0 | 0.002 | >1000 | 5,08 × 7,62<br>× 9,14 H | ≥ 2 <sup>(5)</sup> | 1 | C330C105K5R5CA | | | Murata Radial Through-hole | 50 | 2.2 | 0.004 | >1000 | 10 H × 10<br>W × 4 D | ≥ 1 | 1 | RPER71H2R2KK6F03 | | <sup>(3)</sup> The voltage rating of the input capacitor must be selected for the desired operating input voltage range of the regulator. To operate the regulator at a higher input voltage, select a capacitor with the next higher voltage rating. regulator at a higher input voltage, select a capacitor with the next higher voltage rating. (4) The maximum rating of the ceramic capacitor limits the regulator operating input voltage to 20 V. Select a alternative ceramic component to operate at a higher input voltage. <sup>(5)</sup> A total capacitance of 2 μF is an acceptable replacement value for a single 2.2-μF ceramic capacitor ## Table 6. Recommended Input/Output Capacitors (PTN78020H) | | | CAPA | CITOR CHARACT | QUA | NTITY | | | | | |------------------------------------------|-----------------------------------------|------|-------------------------------------------------|-------------------------------------------------|-----------------------------|--------------------|---------------|---------------------------------------------------|--| | CAPACITOR VENDOR/<br>COMPONENT<br>SERIES | WORKING<br>VOLTAGE<br>(V) VALUE<br>(μF) | | EQUIVALENT<br>SERIES<br>RESISTANCE<br>(ESR) (Ω) | 85°C<br>MAXIMUM<br>RIPPLE<br>CURRENT<br>(mArms) | PHYSICAL<br>SIZE<br>(mm) | INPUT<br>BUS | OUTPUT<br>BUS | VENDOR<br>NUMBER | | | Panasonic FC( Radial) | 35 | 330 | 0.068 | 1050 | 10 × 16 | 1 | 1 | EEUFC1V331 (V <sub>I</sub> < 30 V) | | | FK (SMD) | 50 | 330 | 0.12 | 900 | 12,5 × 13,5 | 1 (1) | 1 | EEVFK1H331Q | | | LXZ | 35 | 220 | 0.09 | 760 | 10 × 12,5 | 1 (1) | 2 | LXZ35VB2231M10X12LL<br>(V <sub>I</sub> < 30 V) | | | MVY(SMD) | 35 | 220 | 0.15 | 670 | 10 × 10 | 1 | 2 | MVY35VC221M10X10TP<br>(V <sub>I</sub> < 30 V) | | | Nichicon UWG (SMD) | 35 | 330 | 0.15 | 670 | 10 × 10 | 1 | 1 | UWG1V331MNR1GS<br>(V <sub>I</sub> < 30 V) | | | Sanyo Os-Con SP (SMD | 20 | 180 | 0.032 | 4280 | 10 ×10.5 | 2 (1) | ≤ 2 | 20SP180M (V <sub>I</sub> ~ V <sub>O</sub> ≤ 16 V) | | | TDK X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 8 (2) | 1 | C3225X7R1E225KT/MT<br>(V <sub>O</sub> ≤ 20 V) | | | Murata X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 8 <sup>(2)</sup> | 1 | GRM32RR71E225K<br>(V <sub>O</sub> ≤ 20 V) | | | Kemet X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 3225 | ≥ 8 (2) | 1 | C1210C225K3RAC<br>(V <sub>O</sub> ≤ 20 V) | | | AVX X7R Ceramic | 25 | 2.2 | 0.002 | >1000 | 32225 | ≥ 8 (2) | 1 | C12103C225KAT2A<br>(V <sub>O</sub> ≤ 20 V) | | | Murata X7R Ceramic | 50 | 4.7 | 0.002 | >1000 | 3225 | ≥ 4 | 1 | GRM32ER71H475KA88L | | | TDK X7R Ceramic | 50 | 3.3 | 0.002 | >1000 | 3225 | ≥ 6 | 1 | CKG45NX7R1H335M | | | Murata Radial Through-hole | 50 | 3.3 | 0.004 | >1000 | 12,5 H x<br>12,5 W x<br>4 D | ≥ 6 | 1 | RPER71H3R3KK6F03 | | | Kemet Radial Through-hole | 50 | 4.7 | 0.002 | >1000 | 5,08 × 7,62<br>× 9,14 H | ≥ 4 <sup>(3)</sup> | 1 | C350C475K5R5CA | | <sup>(1)</sup> The voltage rating of the input capacitor must be selected for the desired operating input voltage range of the regulator. To operate the regulator at a higher input voltage, select a capacitor with the next higher voltage rating. ### **Output Voltage Sense** An external output voltage sense improves the load regulation performance of the module by enabling it to compensate for any IR-voltage drop between the module and the load circuit. This voltage drop is caused by the flow of current through the resistance in the printed-circuit board connections. To use the output voltage sense feature, simply connect the $V_O$ Sense input (pin 5) to $V_O$ , close to the device that draws the most supply current. If an external voltage sense is not desired, the $V_O$ Sense input may be left open circuit. An internal resistor (15 $\Omega$ or less), connected between this input and $V_O$ , ensures that the output remains in regulation. With $V_O$ Sense connected, the difference between the voltage measured directly between the $V_O$ and GND, and that measured from $V_O$ Sense to GND, represents the amount of IR-voltage drop being compensated by the regulator. This should be limited to a maximum of 0.3 V. **Note:** The external voltage sense is not designed to compensate for the forward drop of nonlinear or frequency-dependent components that may be placed in series with the regulator's output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the external sense connection, they are effectively placed inside the regulation control loop. This can adversely affect the stability of the module. ## **Undervoltage Lockout** The undervoltage lockout (UVLO) circuit prevents the module from attempting to power up until the input voltage is above the UVLO threshold. This is to prevent the module from drawing excessive current from the input source at power up. Below the UVLO threshold, the module is held off. <sup>(2)</sup> The maximum rating of the ceramic capacitor limits the regulator operating input voltage to 20 V. Select a alternative ceramic component to operate at a higher input voltage. <sup>(3)</sup> A total capacitance of 2 μF is an acceptable replacement value for a single 2.2-μF ceramic capacitor ## **Power-Up Characteristics** When configured per the standard application, the PTN78020 power module produces a regulated output voltage following the application of a valid input source voltage. During power up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. The soft-start circuitry introduces a short time delay (typically 5 ms – 10 ms) into the power-up characteristic. This is from the point that a valid input source is recognized. Figure 26 shows the power-up waveforms for a PTN78020W, operating from a 12-V input and with the output voltage adjusted to 5 V. The waveforms were measured with a 1.5-A resistive load. Figure 26. Power-Up Waveforms ## **Current-Limit Protection** The PTN78020 modules protect against load faults with a continuous current limit characteristic. Under a load fault condition, the output current cannot exceed the current limit value. Attempting to draw current that exceeds the current-limit value causes the module to progressively reduce its output voltage. Current is continuously supplied to the fault until it is removed. On removal of the fault, the output voltage promptly recovers. When limiting output current, the regulator experiences higher power dissipation, which increases its temperature. If the temperature increase is excessive, the module overtemperature protection begins to periodically turn the output voltage completely off. ## **Overtemperature Protection** A thermal shutdown mechanism protects the module's internal circuitry against excessively high temperatures. A rise in temperature may be the result of a drop in airflow, a high ambient temperature, or a sustained current limit condition. If the junction temperature of the internal control IC rises excessively, the module turns itself off, reducing the output voltage to zero. The module instantly restarts when the sensed temperature decreases by a few degrees. Overtemperature protection is a last resort mechanism to prevent damage to the module. It should not be relied on as permanent protection against thermal stress. Always operate the module within its temperature derated limits, for the worst-case operating conditions of output current, ambient temperature, and airflow. Operating the module above these limits, albeit below the thermal shutdown temperature, reduces the long-term reliability of the module. ## **Output On/Off Inhibit** For applications requiring output voltage on/off control, the PTN78020 power module incorporates an output on/off Inhibit control (pin 3). The inhibit feature can be used wherever there is a requirement for the output voltage from the regulator to be turned off. The power module functions normally when the Inhibit pin is left open-circuit, providing a regulated output whenever a valid source voltage is connected to $V_I$ with respect to GND. Figure 27 shows the the circuit used to demonstrate the inhibit function. Note the discrete transistor (Q1). Turning Q1 on applies a low voltage to the *Inhibit* control pin and turns the module off. The output voltage decays as the load circuit discharges the capacitance. The current drawn at the input is reduced to typically 17 mA. If Q1 is then turned off, the module executes a soft-start power up. A regulated output voltage is produced within 20 ms. Figure 28 shows the typical rise in the output voltage, following the turn off of Q1. The turn off of Q1 corresponds to the fall in the waveform, Q1 Vgs. The waveforms were measured with a 1.5-A resistive load. Figure 27. On/Off Inhibit Control Circuit Figure 28. Power Up Response From Inhibit Control ## **Optional Input/Output Filters** Power modules include internal input and output ceramic capacitors in all of their designs. However, some applications require much lower levels of either input reflected or output ripple/noise. This application describes various filters and design techniques found to be successful in reducing both input and output ripple/noise. ## **Input/Output Capacitors** The easiest way to reduce output ripple and noise is to add one or more 1-µF ceramic capacitors, such as C4 shown in Figure 29. Ceramic capacitors should be placed close to the output power terminals. A single 1-µF capacitor reduces the output ripple/noise by 10% to 30% for modules with a rated output current of less than 3 A. (Note: C3 is required to improve the regulator transient response, and does not reduce output ripple and noise.) Switching regulators draw current from the input line in pulses at their operating frequency. The amount of reflected (input) ripple/noise generated is directly proportional to the equivalent source impedance of the power source including the impedance of any input lines. The addition of C1, minimum 2.2-µF ceramic capacitor, near the input power pins, reduces reflected conducted ripple/noise by 30% to 50%. - (1) See the specifications for required value and type. For the PTN78020H, C2 = 4 × 4.7 $\mu$ F. - (2) See the Application Information section for suggeted value and type. Figure 29. Adding High-Frequency Bypass Capacitors To The Input and Output ### π Filters If a further reduction in ripple/noise level is required for an application, higher order filters must be used. A $\pi$ (pi) filter, employing a ferrite bead (Fair-Rite part number 2773021447 or equivalent) in series with the input or output terminals of the regulator reduces the ripple/noise by at least 20 db (see Figure 30 and Figure 31). In order for the inductor to be effective in reduction of ripple and noise, ceramic capacitors are required. (Note: see Capacitor Recommendations for the PTN78020W for additional information on vendors and component suggestions.) These inductors plus ceramic capacitors form an excellent filter because of the rejection at the switching frequency (650 kHz - 1 MHz). The placement of this filter is critical. It must be located as close as possible to the input or output pins to be efffective. The ferrite bead is small (12.5 mm $\times$ 3 mm), easy to use, low cost, and has low dc resistance. Fair-Rite also manufactures a surface mount bead (part number 2773021447), through hole (part number 2673000701) rated to 5 A, but in this application, it is effective to 6 A on the output bus. 1- $\mu$ H to 5- $\mu$ H inductors can be used in place of the ferrite inductor bead. - (1) See the specifications for required value and type. For the PTN78020H, C3 = $4 \times 4.7 \,\mu\text{F}$ . - (2) See the Application Information section for suggeted value and type. - (3) Recommended whenever $I_0 > 2A$ . - (4) For PTN78020H, C1 $\leq$ 4.7 $\mu$ F. Figure 30. Adding $\pi$ Filters (I<sub>O</sub> $\leq$ 3 A) Figure 31. π-Filter Attenuation vs. Load Current - (1) See the specifications for required value and type. For the PTN78020H, C2 = $4 \times 4.7 \mu F$ . - (2) See the Application Information section for suggeted value and type. - (3) Recommended whenever I<sub>O</sub> > 2A. - (4) For PTN78020H, C1 ≥ 4.7 μF. Figure 32. Adding $\pi$ Filters (I<sub>O</sub> = 3 A to 6 A) # **REVISION HISTORY** | Ch | nges from Revision B (APRIL 2008) to Revision C | | | | | | |----|-------------------------------------------------|------|--|--|--|--| | • | Added Output Voltage Sense section | . 16 | | | | | 27-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|-------------------------|--------------------|------|----------------|----------------------------------------|------------------|--------------------------------------------|--------------|----------------------|---------| | PTN78020HAH | ACTIVE | Through-<br>Hole Module | EUK | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SN | N / A for Pkg Type | -40 to 85 | | Samples | | PTN78020HAS | ACTIVE | Surface<br>Mount Module | EUL | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SNPB | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS | -40 to 85 | | Samples | | PTN78020HAZ | ACTIVE | Surface<br>Mount Module | EUL | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | | Samples | | PTN78020WAD | ACTIVE | Through-<br>Hole Module | EUK | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SN | N / A for Pkg Type | -40 to 85 | | Samples | | PTN78020WAH | ACTIVE | Through-<br>Hole Module | EUK | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SN | N / A for Pkg Type | -40 to 85 | | Samples | | PTN78020WAS | ACTIVE | Surface<br>Mount Module | EUL | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SNPB | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS | -40 to 85 | | Samples | | PTN78020WAZ | ACTIVE | Surface<br>Mount Module | EUL | 7 | 20 | RoHS (In<br>Work) & Green<br>(In Work) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | | Samples | | PTN78020WAZT | ACTIVE | Surface<br>Mount Module | EUL | 7 | 200 | RoHS (In<br>Work) & Green<br>(In Work) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # PACKAGE OPTION ADDENDUM 27-Apr-2017 **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # EUL (R-PDSS-B7) # DOUBLE SIDED MODULE NOTES: - A. All linear dimensions are in inches (mm). B. This drawing is subject to change without notice. C. 2 place decimals are ±0.030 (±0,76mm). - 3 place decimals are $\pm 0.010$ ( $\pm 0,25$ mm). - Recommended keep out area for user components. - Power pin connection should utilize four or more vias to the interior power plane of 0.025 (0,63) I.D. per input, ground and output pin (or the electrical equivalent). - G. Paste screen opening: 0.080 (2,03) to 0.085 (2,16). Paste screen thickness: 0.006 (0,15). - H. Pad type: Solder mask defined. I. All pins: Material — Copper Alloy Finish — Tin (100%) over Nickel plate Solder Ball — See product data sheet. J. Dimension prior to reflow solder. # EUK (R-PDSS-T7) # DOUBLE SIDED MODULE NOTES: - All linear dimensions are in inches (mm). - This drawing is subject to change without notice. 2 place decimals are $\pm 0.030$ ( $\pm 0.76$ mm). - D. 3 place decimals are $\pm 0.010$ ( $\pm 0.25$ mm). - E. Recommended keep out area for user components. - E. Pins are 0.040" (1,02) diameter with 0.070" (1,78) diameter standoff shoulder. - F. All pins: Material Copper Alloy Finish Tin (100%) over Nickel plate #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # **Texas Instruments:** PTN78020WAD PTN78020WAH PTN78020WAS PTN78020WAZ PTN78020WAZT