

# High-Efficiency Qi v1.1-Compliant Wireless Power Receiver and Battery Charger

Check for Samples: bq51050B, bq51051B

#### **FEATURES**

- Single-Stage Wireless Power Receiver and Li-Ion/Li-Pol Battery Charger
  - Combines Wireless Power Receiver,
     Rectifier and Battery Charger in a Single
     Small Package
  - 4.2V and 4.35V Output Voltage Options
  - Supports up to 1.5A Charging Current
  - 93% Peak AC-DC Charging Efficiency
- Robust Architecture
  - 20V Maximum Input Voltage Tolerance, with Input OV Protection Clamp
  - Thermal Shutdown and Over Current Protection
  - Temperature Monitoring and Fault Detection

- Compatible with WPC v1.1 "Qi" Industry Standard
- Power Stage Output Tracks Rectifier and Battery Voltage to Ensure Maximum Efficiency Across the Full Charge Cycle
- Available in small WCSP and QFN packages

## **APPLICATIONS**

- Battery Packs
- · Cell Phones, Smart Phones
- Headsets
- Portable Media Players
- · Other Hand-Held Devices

#### **DESCRIPTION**

The bq5105x is a high efficiency, wireless power receiver with Li-Ion/Li-Pol battery charge controller for portable applications. The bq5105x device provides efficient AC/DC power conversion, integrates digital controller required to comply with Qi v1.1 communication protocol and all necessary control algorithms needed for efficient and safe Li-Ion and Li-Pol battery charger. Together with bq500210 transmitter-side controller, the bq5105x enables a complete wireless power transfer system for direct battery charger solution. By utilizing near-field inductive power transfer, the receiver coil embedded in the portable device can pick up the power transmitted by transmitter coil. The AC signal from the receiver coil is then rectified and conditioned to apply power directly to the battery. Global feedback is established from the receiver to the transmitter in order to stabilize the power transfer process. This feedback is established by utilizing the Qi v1.1 communication protocol.

The bq5105x devices integrate a low-impedance synchronous rectifier, low-dropout regulator, digital control, charger controller, and accurate voltage and current loops in a single package. The entire power stage (rectifier and LDO) utilize low resistive N-MOSFET's ( $100m\Omega$  typical Rdson) to ensures high efficiency and low power dissipation.



Figure 1. Typical System Blocks Show bq5105xB Used as a Wireless Power Li-Ion/Li-Pol Battery Charger

Note: Visit ti.com/wirelesspower for product details and design resources



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| PART NO.   | IC MARKING | PACKAGE | ORDERING NUMBER<br>(TAPE AND REEL) | QUANTITY    |
|------------|------------|---------|------------------------------------|-------------|
| bq51050B   | bq51050B   | WCSP-28 | bq51050BYFPR<br>bq51050BYFPT       | 3000<br>250 |
|            | bq51050B   | VQFN-20 | bq51050BRHLR<br>bq51050BRHLT       | 3000<br>250 |
| h = 54054D | bq51051B   | WCSP-28 | bq51051BYFPR<br>bq51051BYFPT       | 3000<br>250 |
| bq51051B   | bq51051B   | VQFN-20 | bq51051BRHLR<br>bq51051BRHLT       | 3000<br>250 |

#### **AVAILABLE OPTIONS**

| DEVICE   | FUNCTION                              | V <sub>RECT-OVP</sub> | V <sub>RECT(REG)</sub> | $V_{BAT(REG)}$ | NTC MONITORING |
|----------|---------------------------------------|-----------------------|------------------------|----------------|----------------|
| bq51050B | 4.2V Li-Ion Wireless Battery Charger  | 15V                   | Track                  | 4.2V           | JEITA          |
| bq51051B | 4.35V Li-Ion Wireless Battery Charger | 15V                   | Track                  | 4.35V          | JEITA          |

# **ABSOLUTE MAXIMUM RATINGS**(1)(2)

over operating free-air temperature range (unless otherwise noted)

|                                               |                                                   | VALUES |     | LINUTO |
|-----------------------------------------------|---------------------------------------------------|--------|-----|--------|
|                                               |                                                   | MIN    | MAX | UNITS  |
|                                               | RECT, COMM1, COMM2, BAT(OUT), CHG, CLAMP1, CLAMP2 | -0.3   | 20  | V      |
|                                               | AC1, AC2                                          | -0.8   | 20  | V      |
| Input voltage                                 | AD, AD-EN                                         | -0.3   | 30  | V      |
|                                               | BOOT1, BOOT2                                      | -0.3   | 26  | V      |
|                                               | EN2, TERM, FOD, TS-CTRL, ILIM                     | -0.3   | 7   | V      |
| Input current                                 | AC1, AC2                                          |        | 2   | A(RMS) |
| Output current                                | BAT(OUT)                                          |        | 1.5 | Α      |
| Output ainly aureant                          | CHG                                               |        | 15  | mA     |
| Output sink current                           | COMM1, COMM2                                      |        | 1.0 | Α      |
| Junction temperature, T <sub>J</sub>          | Junction temperature, T <sub>J</sub> -40          |        | 150 | °C     |
| Storage temperature, T <sub>STG</sub> –65 150 |                                                   | 150    | °C  |        |
| CCD Dating                                    | Human body model (HBM)(100pF, 1.5kΩ)              |        | 2   | kV     |
| ESD Rating                                    | Charged device model (CDM)                        |        | 500 | V      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the VSS terminal, unless otherwise noted.

Submit Documentation Feedback



#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | YFP     | RHL     | LINUTC |
|------------------|----------------------------------------------|---------|---------|--------|
|                  | THERMAL METRIC"                              | 28-PINS | 20-PINS | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 58.9    | 37.7    |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 0.2     | 35.5    |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 9.1     | 13.6    | °C/W   |
| ΨЈТ              | Junction-to-top characterization parameter   | 1.4     | 0.5     | *C/VV  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 8.9     | 13.5    |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a     | 2.7     |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                    |                      |       | MIN | MAX  | UNIT |
|--------------------|----------------------|-------|-----|------|------|
| $V_{IN}$           | Input voltage range  | RECT  | 4.0 | 10.0 | ٧    |
| I <sub>IN</sub>    | Input current        | RECT  |     | 1.5  | Α    |
| I <sub>BAT</sub>   | BAT(output) current  | BAT   |     | 1.5  | Α    |
| I <sub>AD-EN</sub> | Sink current         | AD-EN |     | 1    | mA   |
| I <sub>COMM</sub>  | COMM sink current    | COMM  |     | 500  | mA   |
| TJ                 | Junction temperature |       | 0   | 125  | °C   |

#### TYPICAL APPLICATION SCHEMATIC



Figure 2. bq5105x Used as a Wireless Power Receiver and Li-Ion/Li-Pol Battery Charger

# TEXAS INSTRUMENTS

## **ELECTRICAL CHARACTERISTICS**

Over junction temperature range 0°C ≤ T<sub>J</sub> ≤ 125°C and recommended supply voltage (unless otherwise noted)

|                                              | PARAMETER                                                                                                                | TEST CONDITION                                                                  | ONS                  | MIN          | TYP   | MAX  | UNIT |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|--------------|-------|------|------|
| V <sub>UVLO</sub>                            | Under-voltage lock-out                                                                                                   | V <sub>RECT</sub> : 0V → 3V                                                     |                      | 2.6          | 2.7   | 2.8  | V    |
|                                              | Hysteresis on UVLO                                                                                                       | $V_{RECT}$ : $3V \rightarrow 2V$                                                |                      |              | 250   |      | mV   |
| V <sub>HYS-UVLO</sub>                        | Hysteresis on OVP                                                                                                        | V <sub>RECT</sub> : 16V → 5V                                                    |                      |              | 150   |      | mV   |
| V <sub>RECT</sub>                            | Input over-voltage threshold                                                                                             | V <sub>RECT</sub> : 5V → 16V                                                    |                      | 14.5         | 15    | 15.5 | V    |
| V <sub>RECT-REG</sub> <sup>(1)</sup>         | V <sub>RECT</sub> regulation voltage                                                                                     | VRECT. OV 7 TOV                                                                 |                      | 1 1.0        | 5.11  | 10.0 | V    |
| RECT-REG                                     |                                                                                                                          |                                                                                 |                      |              | 3.11  |      | · ·  |
| I <sub>LOAD</sub>                            | $\rm I_{LOAD}$ Hysteresis for dynamic $\rm V_{RECT}$ thresholds as a % of $\rm I_{ILIM}$                                 | I <sub>LOAD</sub> falling                                                       |                      |              | 5%    |      |      |
| V <sub>TRACK</sub>                           | Tracking V <sub>RECT</sub> regulation above V <sub>BAT</sub>                                                             | V <sub>BAT</sub> = 3.5 V,<br>I <sub>BAT</sub> ≥ 500mA                           |                      |              | 300   |      | mV   |
| V <sub>RECT-REV</sub>                        | Rectifier reverse voltage protection at the BAT(output)                                                                  | $V_{RECT-REV} = V_{BAT} - V_{RECT},$<br>$V_{BAT} = 10V$                         |                      |              | 8.3   | 9    | V    |
| V <sub>RECT-DPM</sub>                        | Rectifier under voltage protection, restricts $I_{\text{BAT}}$ at $V_{\text{RECT-DPM}}$                                  |                                                                                 |                      | 3            | 3.1   | 3.2  | ٧    |
| QUIESCENT                                    | CURRENT                                                                                                                  |                                                                                 |                      |              |       |      |      |
|                                              | Active chip quiescent current consumption from RECT                                                                      | $I_{BAT} = 0$ , $0^{\circ}C \le T_{J} \le 85^{\circ}C$                          |                      |              | 8     | 10   | mA   |
| I <sub>RECT</sub>                            | (in the prswireless power is present)                                                                                    | $I_{BAT} = 300 \text{mA}, \ 0^{\circ}\text{C} \le T_{J} \le 88$                 | 5°C                  |              | 2     | 3    | mA   |
| IQ                                           | Quiescent current at the BAT when wireless power is disabled(Standby)                                                    | $V_{BAT} = 4.2V, 0^{\circ}C \le T_{J} \le 85^{\circ}$                           | С                    |              | 12    | 20   | μΑ   |
| ILIM SHORT                                   | PROTECTION                                                                                                               |                                                                                 |                      |              |       |      |      |
| R <sub>ILIM-SHORT</sub>                      | Highest value of $I_{LIM}$ resistor considered a fault (short). Monitored for $I_{BAT} > 100$ mA                         | $R_{ILIM}$ : 200 $\Omega \rightarrow$ 50 $\Omega$ . $I_{BAT}$ la power to reset | atches off, cycle    |              |       | 120  | Ω    |
| t <sub>DGL-Short</sub>                       | Deglitch time transition from I <sub>LIM</sub> short to I <sub>BAT</sub> disable                                         |                                                                                 |                      |              | 1     |      | ms   |
| I <sub>LIM_SC</sub>                          | $I_{\text{LIM-SHORT,OK}}$ enables the $I_{\text{LIM}}$ short comparator when $I_{\text{BAT}}$ is greater than this value | I <sub>BAT</sub> : 0 → 200 mA                                                   |                      | 110          | 145   | 165  | mA   |
| I <sub>LIM-SHORT</sub> ,<br>OK<br>HYSTERESIS | Hysteresis for I <sub>LIM-SHORT,OK</sub> comparator                                                                      | $I_{BAT}: 200 \rightarrow 0 \text{ mA}$                                         |                      |              | 30    |      | mA   |
| I <sub>BAT-CL</sub>                          | Maximum output current limit                                                                                             | Maximum I <sub>BAT</sub> that will be d<br>ms when ILIM is shorted              | elivered for 1       |              |       | 2.4  | А    |
| BATTERY SI                                   | HORT PROTECTION                                                                                                          |                                                                                 |                      |              |       |      |      |
| V <sub>BAT(SC)</sub>                         | BAT pin short-circuit detection/pre-charge threshold                                                                     | $V_{BAT}$ : 3 V $\rightarrow$ 0.5 V, no degli                                   | tch                  | 0.75         | 0.8   | 0.85 | V    |
| V <sub>BAT(SC)-HYS</sub>                     | V <sub>BAT(SC)</sub> hysteresis                                                                                          | $V_{BAT}$ : 0.5 V $\rightarrow$ 3 V                                             |                      |              | 100   |      | mV   |
| I <sub>BAT(SC)</sub>                         | Source current to BAT pin during short-circuit detection                                                                 | V <sub>BAT</sub> = 0V                                                           |                      | 12           | 18    | 22   | mA   |
| PRECHARGI                                    |                                                                                                                          |                                                                                 |                      |              |       |      |      |
| V <sub>LOWV</sub>                            | Pre-charge to fast charge transition threshold                                                                           | $V_{BAT}$ : 2 V $\rightarrow$ 4 V                                               |                      | 2.9          | 3.0   | 3.1  | V    |
| K <sub>PRECHG</sub>                          | Pre-charge current as a percentage of I <sub>BAT</sub>                                                                   | $V_{LOWV} > V_{BAT} > V_{BAT(SC)},$ $I_{BAT}$ : 50 – 300 mA                     |                      | 18%          | 20%   | 23%  |      |
| t <sub>pre-charge</sub>                      | Pre-charge timeout                                                                                                       | V <sub>BAT</sub> <v<sub>LOWV</v<sub>                                            |                      |              | 30    |      | min  |
| t <sub>DGL1(LOWV)</sub>                      | De-glitch time, pre- to fast-charge                                                                                      | *BAT **LOWV                                                                     |                      |              | 25    |      | ms   |
|                                              | De-glitch time, fast- to pre-charge                                                                                      |                                                                                 |                      |              | 25    |      | ms   |
| t <sub>DGL2(LOWV)</sub>                      | 20 go. ano, race to pro orialigo                                                                                         |                                                                                 |                      |              | 20    |      | 1110 |
|                                              | Fast-charge timer                                                                                                        | V. a.u. < V- :- < V                                                             |                      |              | 36000 |      | sec  |
| T <sub>fast-charge</sub>                     |                                                                                                                          | $V_{LOWV} < V_{BAT} < V_{BAT(REG)}$                                             |                      |              |       |      |      |
| T <sub>pre-charge</sub>                      | Pre-charge timer                                                                                                         | $V_{BAT-SHORT} < V_{BAT} < V_{LOWV}$                                            |                      |              | 1800  |      | sec  |
| OUIPUI                                       |                                                                                                                          |                                                                                 | 1 540505             |              |       |      |      |
| V <sub>OREG</sub>                            | Regulated BAT(output) voltage                                                                                            | I <sub>BAT</sub> = 1000 mA                                                      | bq51050B<br>bq51051B | 4.16<br>4.30 | 4.2   | 4.22 | V    |
| V <sub>DO</sub>                              | Drop-out voltage, RECT to BAT                                                                                            | I <sub>BAT</sub> = 1A                                                           | *                    |              | 110   | 190  | mV   |
| K <sub>ILIM</sub>                            | Current programming factor                                                                                               | R <sub>LIM</sub> = K <sub>ILIM</sub> / I <sub>ILIM</sub>                        |                      | 290          | 300   | 320  | ΑΩ   |
| I <sub>BAT</sub>                             | Battery charge current limit programming range                                                                           | CON IENVI IENVI                                                                 |                      |              |       | 1500 | mA   |
|                                              | Current limit during communication                                                                                       |                                                                                 |                      | 330          | 390   | 420  | mA   |
| COMM-CL                                      | ourront mint during communication                                                                                        |                                                                                 |                      | 330          | 330   | 420  | шА   |

<sup>(1)</sup>  $V_{RECT(REG)}$  is over ridden when rectifier fold back mode is active ( $V_{RECT(REG)-TRACKING}$ ).



# **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                           | PARAMETER                                                                            | TEST CONDITI                                                                     | ONS               | MIN                             | TYP                             | MAX                            | UNIT              |
|---------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------|---------------------------------|---------------------------------|--------------------------------|-------------------|
| TERMINATIO                | ON                                                                                   |                                                                                  |                   |                                 |                                 |                                |                   |
| K <sub>TERM</sub>         | Programmable termination current as a percentage of $I_{\rm ILIM}$                   | R <sub>TERM</sub> = %I <sub>ILIM</sub> x K <sub>TERM</sub>                       |                   | 200                             | 240                             | 280                            | Ω/%               |
| I <sub>TERM</sub>         | Constant current at the TERM pin to bias the termination reference                   |                                                                                  |                   | 40                              | 50                              | 55                             | μΑ                |
| V                         | Dash area throughold                                                                 |                                                                                  | bq51050B          | V <sub>BAT(REG)</sub><br>-135mV | V <sub>BAT(REG)</sub><br>-110mV | V <sub>BAT(REG)</sub><br>–90mV |                   |
| V <sub>RECH</sub>         | Recharge threshold                                                                   |                                                                                  | bq51051B          | V <sub>BAT(REG)</sub><br>-125mV | V <sub>BAT(REG)</sub><br>–95mV  | V <sub>BAT(REG)</sub><br>-70mV | V                 |
| TS / CTRL                 |                                                                                      | 1                                                                                |                   |                                 |                                 |                                |                   |
| V <sub>TS</sub>           | Internal TS bias voltage                                                             | I <sub>TS-Bias</sub> < 100 μA (periodical driven see t <sub>TS/CTRL-Meas</sub> ) | lly               | 2                               | 2.2                             | 2.4                            | V                 |
|                           | Rising threshold                                                                     | VTS: 50% → 60%                                                                   |                   | 57                              | 58.7                            | 60                             |                   |
| V <sub>oc</sub>           | Falling threshold                                                                    | VTS: 60% → 50%                                                                   |                   | 55                              | 56.3                            | 57                             | $%V_{TSB}$        |
|                           | Hysteresis on 0C Comparator                                                          | VTS: 60% → 50%                                                                   |                   |                                 | 2.4                             |                                |                   |
| V <sub>10C</sub>          | Rising threshold                                                                     | VTS: 40% → 50%                                                                   |                   | 46                              | 47.8                            | 49                             | %V <sub>TSB</sub> |
| V <sub>10C-Hyst</sub>     | Hysteresis on 10C Comparator                                                         | VTS: 50% → 40%                                                                   |                   |                                 | 2                               |                                | %V <sub>TSB</sub> |
| V <sub>45C</sub>          | Falling threshold                                                                    | VTS: 25% → 15%                                                                   |                   | 18                              | 19.6                            | 21                             | $%V_{TSB}$        |
| V <sub>45C-Hyst</sub>     | Hysteresis on 45C Comparator                                                         | VTS: 15% → 25%                                                                   |                   |                                 | 3                               |                                | %V <sub>TSB</sub> |
| V <sub>60C</sub>          | Falling threshold                                                                    | VTS: 20% → 5%                                                                    |                   | 12                              | 13.1                            | 14                             | %V <sub>TSB</sub> |
| V <sub>60C-Hyst</sub>     | Hysteresis on 60C Comparator                                                         | VTS: 5% → 20%                                                                    |                   |                                 | 1                               |                                | %V <sub>TSB</sub> |
| I <sub>45C</sub>          | I <sub>LIM</sub> reduction percentage at 45c                                         | VTS: 25% → 15%, I <sub>LOAD</sub> =                                              | I <sub>ILIM</sub> | 45                              | 50                              | 55                             | %                 |
| V <sub>CTRL-HI</sub>      | CTRL pin threshold for a high                                                        | $V_{TS/CTRL}$ : 50 $\rightarrow$ 150 mV                                          |                   | 80                              | 100                             | 130                            | mV                |
| V <sub>CTRL-LOW</sub>     | CTRL pin threshold for a low                                                         | $V_{TS/CTR}L: 150 \rightarrow 50 \text{ mV}$                                     |                   | 50                              | 80                              | 100                            | mV                |
| T <sub>TS/CTRL-Meas</sub> | Time period of TS/CTRL measurementswhen VTSB is being driven                         | TS bias voltage is only driv communication packets are                           |                   |                                 | 24                              |                                | ms                |
| t <sub>TS-Deglitch</sub>  | Deglitch time for all TS comparators                                                 |                                                                                  |                   |                                 | 10                              |                                | ms                |
| NTC-Pullup                | Pull-up resistor for the NTC network. Pulled up to the TS bias LDO.                  |                                                                                  |                   | 18                              | 20                              | 22                             | kΩ                |
| NTC-R <sub>NOM</sub>      | Nominal resistance requirement at 25c of the NTC resistor                            |                                                                                  |                   |                                 | 10                              |                                | kΩ                |
| NTC-Beta                  | Beta requirement for accurate temperature sensing via the above specified thresholds |                                                                                  |                   |                                 | 3380                            |                                | Ω                 |
| THERMAL P                 | ROTECTION                                                                            |                                                                                  |                   |                                 |                                 |                                |                   |
| _                         | Thermal shutdown temperature                                                         |                                                                                  |                   |                                 | 155                             |                                | °C                |
| TJ                        | Thermal shutdown hysteresis                                                          |                                                                                  |                   |                                 | 20                              |                                | °C                |
| OUTPUT LO                 | GIC LEVELS ON /CHG                                                                   |                                                                                  |                   |                                 |                                 |                                |                   |
| V <sub>OL</sub>           | Open drain CHG pin                                                                   | I <sub>SINK</sub> = 5 mA                                                         |                   |                                 |                                 | 500                            | mV                |
| I <sub>OFF,CHG</sub>      | CHG leakage current when disabled                                                    | V <sub>CHG</sub> = 20 V,<br>0°C ≤ T <sub>J</sub> ≤ 85°C                          |                   |                                 |                                 | 1                              | μΑ                |
| COMM PIN                  |                                                                                      |                                                                                  |                   |                                 |                                 |                                |                   |
| R <sub>DS</sub> -         | Comm1 and Comm2                                                                      | V <sub>rect</sub> = 2.6V                                                         |                   |                                 | 1                               |                                | Ω                 |
| f <sub>COMM</sub>         | Signaling frequency on COMM pin                                                      |                                                                                  |                   |                                 | 2.00                            |                                | Kb/s              |
| I <sub>OFF,Comm</sub>     | Comm pin leakage current                                                             | V <sub>COMM1</sub> = 20 V,<br>V <sub>COMM2</sub> = 20 V                          |                   |                                 |                                 | 1                              | μΑ                |
| CLAMP PIN                 |                                                                                      | 1                                                                                |                   | 1                               |                                 |                                |                   |
| R <sub>DS</sub> -         | Clamp1 and Clamp2                                                                    |                                                                                  |                   |                                 | 0.75                            |                                | Ω                 |



# **ELECTRICAL CHARACTERISTICS (continued)**

Over junction temperature range  $0^{\circ}C \le T_{J} \le 125^{\circ}C$  and recommended supply voltage (unless otherwise noted)

|                       | PARAMETER                                                                                 | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|------|-----|------|
| SYNCHRO               | NOUS RECTIFIER                                                                            |                                                                 |     |      | •   |      |
|                       | I <sub>BAT</sub> at which the synchronous rectifier enters half synchronous mode, SYNC_EN | $I_{BAT}$ 200 $\rightarrow$ 0 mA                                | 80  | 115  | 140 | A    |
| I <sub>BAT</sub>      | Hysteresis for I <sub>BAT,RECT-EN</sub> (full-synchronous mode enabled)                   | $I_{BAT} 0 \rightarrow 200 \text{ mA}$                          |     | 25   |     | mA   |
| V <sub>HS-DIODE</sub> | High-side diode drop when the rectifier is in half synchronous mode                       | $I_{AC\text{-VRECT}}$ = 250 mA, and $T_J$ = 25°C                |     | 0.7  |     | V    |
| EN2                   |                                                                                           |                                                                 |     |      |     |      |
| V <sub>IL</sub>       | Input low threshold for EN2                                                               |                                                                 |     |      | 0.4 | ٧    |
| V <sub>IH</sub>       | Input high threshold for EN2                                                              |                                                                 | 1.3 |      |     | ٧    |
| R <sub>PD, EN</sub>   | EN2 pull down resistance                                                                  |                                                                 |     | 200  |     | kΩ   |
| ADC                   |                                                                                           |                                                                 |     |      |     |      |
| P <sub>owerREC</sub>  | Received power measurement                                                                | 0W – 5W received power after calibration of Rx magnetics losses |     | 0.25 |     | W    |



# DEVICE INFORMATION SIMPLIFIED BLOCK DIAGRAM





## YFP Package 3.0mm x 1.9mm 28-Pin WCSP (TOP VIEW)



#### RHL Package 4.35mm x 3.35mm 20-Pin QFN (TOP VIEW)



## **PIN FUNCTIONS**

| NAME  | WCSP              | QFN   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC1   | B3, B4            | 2     | I   |                                                                                                                                                                                                                                                                                                                                                                                   |
| AC2   | B1, B2            | 19    | I   | Input power from receiver coil.                                                                                                                                                                                                                                                                                                                                                   |
| BOOT1 | C4                | 3     | 0   | Bootstrap capacitors for driving the high-side FETs of the synchronous rectifier. Connect a 10nF                                                                                                                                                                                                                                                                                  |
| BOOT2 | C1                | 17    | 0   | ceramic capacitor from BOOT1 to AC1 and from BOOT2 to AC2.                                                                                                                                                                                                                                                                                                                        |
| RECT  | C2, C3            | 18    | 0   | Filter capacitor for the internal synchronous rectifier. Connect a ceramic capacitor to PGND. Depending on the power levels, the value may be 4.7µF to 22µF.                                                                                                                                                                                                                      |
| BAT   | D1, D2,<br>D3, D4 | 4     | 0   | Output pin, delivers power to the battery while applying the internal charger profile.                                                                                                                                                                                                                                                                                            |
| COMM1 | E4                | 6     | 0   | Open-drain output used to communicate with primary by varying reflected impedance. Connect through a capacitor to either AC1 or AC2 for capacitive load modulation (COMM2 must be connected to the alternate AC1 or AC2 pin). For resistive modulation connect COMM1 and COMM2 to RECT via a single resistor; connect through separate capacitors for capacitive load modulation. |
| COMM2 | E1                | 15    | 0   | Open-drain output used to communicate with primary by varying reflected impedance. Connect through a capacitor to either AC1 or AC2 for capacitive load modulation (COMM1 must be connected to the alternate AC1 or AC2 pin). For resistive modulation connect COMM1 and COMM2 to RECT via a single resistor; connect through separate capacitors for capacitive load modulation. |
| CLMP1 | E3                | 5     | 0   | Open drain FETs which are utilized for a non-power dissipative over-voltage AC clamp protection.                                                                                                                                                                                                                                                                                  |
| CLMP2 | E2                | 16    | 0   | When the RECT voltage goes above 15 V, both switches will be turned on and the capacitors will act as a low impedance to protect the IC from damage. If used, Clamp1 is required to be connected to AC1, and Clamp2 is required to be connected to AC2 via 0.47µF capacitors.                                                                                                     |
| PGND  | A1, A2,<br>A3, A4 | 1, 20 | _   | Power ground                                                                                                                                                                                                                                                                                                                                                                      |



# **PIN FUNCTIONS (continued)**

| NAME    | WCSP | QFN | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                     |
|---------|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILIM    | G1   | 12  | I/O | Programming pin for the battery charge current. Connect external resistor to VSS. Size $R_{ILIM}$ with the following equation: $R_{ILIM} = 300 / I_{ILIM}$ where $I_{ILIM}$ is the desired battery charge current.                                                                                              |
| AD      | G4   | 9   | I   | Connect this pin to the wired adapter input. When a voltage is applied to this pin wireless charging is disabled and AD_EN is driven low. Connect to GND through a 1µF capacitor. If unused, capacitor is not required and should be grounded directly.                                                         |
| AD-EN   | F3   | 8   | 0   | Push-pull driver for external PFET when wired charging is active.                                                                                                                                                                                                                                               |
| TS/CTRL | F1   | 13  | ı   | Must be connected to ground via a NTC resistor. If an NTC function is not desired, connect to GND with a 10 k $\Omega$ resistor. As a CTRL pin pull to ground to send end power transfer (EPT) fault to the transmitter or pull-up to an internal rail (i.e. 1.8 V) to send EPT termination to the transmitter. |
| TERM    | G3   | 10  | I   | Input that allows the termination threshold to be programmable. $K_{TERM} = 240 \ \Omega/\%$ . Set the termination threshold by applying the following equation $R_{TERM} = \%I_{ILIM} \times K_{TERM}$ where $\%I_{ILIM}$ is the desired percentage of fast charge current when termination should occur.      |
| EN2     | G2   | 11  | I   | EN2=0 enables wired charging source if AD input voltage is above 3.6V, wireless charging is enabled if AD input voltage is < 3.6V, EN2=1 disables wired charging source; wireless power is always enabled if present.                                                                                           |
| FOD     | F2   | 14  | I   | Input for the rectified power measurement. Connect to GND with a 188 $\Omega$ resistor.                                                                                                                                                                                                                         |
| CHG     | F4   | 7   | 0   | Open-drain output – active when charging of the battery is active.                                                                                                                                                                                                                                              |



#### **TYPICAL CHARACTERISTICS**





Figure 4. IC Efficiency (AC input to DC output)





Figure 6. Vrect vs Output Current at  $R_{\text{ILIM}}\text{=}600\Omega$ 







# **TYPICAL CHARACTERISTICS (continued)**



Figure 13. Pre-Charge to Fast Charge Transition

Figure 14. JEITA Functionality (Rising Temp)



Figure 15. JEITA Functionality (Falling Temp)

Figure 16. Battery Short to Pre-Charge Mode Transition



#### PRINCIPLE OF OPERATION



Figure 17. WPC Wireless Power Charging System Indicating the Functional Integration of the bq5105x

## A Brief Description of the Wireless System

A wireless system consists of a charging pad (primary, transmitter) and the secondary-side equipment. There are coils in the charging pad and in the secondary equipment which magnetically coupled to each other when the equipment is placed on the charging pad. Power is transferred from the primary to the secondary by transformer action between the coils. Control over the amount of power transferred is achieved by changing the frequency of the primary drive.

The secondary can communicate with the primary by changing the load seen by the primary. This load variation results in a change in the primary coil current, which is measured and interpreted by a processor in the charging pad. The communication is digital - packets are transferred from the secondary to the primary. Differential Biphase encoding is used for the packets. The bit rate is 2Kbits / second.

Various types of communication packets have been defined. These include identification and authentication packets, error packets, control packets, power usage packets, end of power packet and efficiency packets.

The primary coil is powered off most of the time. It wakes up occasionally to see if a secondary is present. If a secondary authenticates itself to the primary, the primary remains powered up. The secondary maintains full control over the power transfer using communication packets.

#### Using the bq5105x as a Wireless Li-lon/Li-Pol Battery Charger (With reference to Figure 2)

Figure 2 is the schematic of a system which uses the bq5105x as direct battery charger. When the system shown in Figure 2 is placed on the charging pad (transmitter), the receiver coil couples to the magnetic flux generated by the coil in the charging pad which consequently induces a voltage in the receiver coil. The internal synchronous rectifier feeds this voltage to the RECT pin which has the filter capacitor C3.

The bq5105x identifies and authenticates itself to the primary using the COM pins by switching on and off the COM FETs and hence switching in and out  $C_{COMM}$ . If the authentication is successful, the transmitter will remain powered on. The bq5105x measures the voltage at the RECT pin, calculates the difference between the actual voltage and the desired voltage  $V_{RECT-REG}$  and sends back error packets to the primary. This process goes on until the RECT voltage settles at  $V_{RECT-REG}$ .

During power-up, the LDO is held off until the  $V_{RECT-REG}$  threshold converges. The voltage control loop ensures that the output (BAT) voltage is maintained at  $V_{BAT-REG}$  to power the system depends on the battery charge mode. The bq5105x continues to monitor the  $V_{RECT}$  and  $V_{BAT}$  and maintains sending error packets to the primary every 250ms. The bq5105x regulates the  $V_{RECT}$  voltage very close to battery voltage, this voltage tracking process minimizes the voltage difference across the internal LDO and maximize the charging efficiency. If a large transient occurs, the feedback to the primary speeds up to every 32ms in order to converge on an operating point in less time.



## Details of a Qi Wireless Power System and bq5105xB Power Transfer Flow Diagrams

The bq5105xB integrates a fully compliant WPC v1.1 communication algorithm in order to streamline receiver designs (no extra software development required). Other unique algorithms such has Dynamic Rectifier Control are also integrated to provide best-in-class system performance. This section provides a high level overview of these features by illustrating the wireless power transfer flow diagram from startup to active operation.

During startup operation, the wireless power receiver must comply with proper handshaking to be granted a power contract from the Tx. The Tx will initiate the hand shake by providing an extended digital ping. If an Rx is present on the Tx surface, the Rx will then provide the signal strength, configuration and identification packets to the Tx (see volume 1 of the WPC specification for details on each packet). These are the first three packets sent to the Tx. The only exception is if there is a true shutdown condition on the EN1/EN2, AD, or TS-CTRL pins where the Rx will shut down the Tx immediately. Once the Tx has successfully received the signal strength, configuration and identification packets, the Rx will be granted a power contract and is then allowed to control the operating point of the power transfer. With the use of the bq5105xB Dynamic Rectifier Control algorithm, the Rx will inform the Tx to adjust the rectifier voltage above 7 V prior to enabling the output supply. This method enhances the transient performance during system startup. See Figure 18 for the startup flow diagram details

Submit Documentation Feedback





Figure 18. Wireless Power Startup Flow Diagram

Product Folder Links: bq51050B bq51051B



Figure 19. Active Power Transfer Flow Diagram

Once the startup procedure has been established, the Rx will enter the active power transfer stage. This is considered the "main loop" of operation. The Dynamic Rectifier Control algorithm will determine the rectifier voltage target based on a percentage of the maximum output current level setting (set by KIMAX and the I<sub>LIM</sub> resistance to GND). The Rx will send control error packets in order to converge on these targets. As the output current changes, the rectifier voltage target will dynamically change. As a note, the feedback loop of the WPC system is relatively slow where it can take up to 90 ms to converge on a new rectifier voltage target. It should be understood that the instantaneous transient response of the system is open loop and dependent on the Rx coil output impedance at that operating point. More details on this will be covered in the section Receiver Coil Load-Line Analysis. The "main loop" will also determine if any conditions are true and will then discontinue the power transfer. See Figure 19 which illustrates the active power transfer loop.





Figure 20. TERM STATE Flow Diagram of bq5105XB



### **Battery Charge Profile**

The rectifier voltage follows BAT voltage plus 300 mV for any battery voltage above  $V_{LOWV}$  to full regulation voltage and most of the taper charging phase. If the battery voltage is below  $V_{LOWV}$  or  $I_{CHG}$  is less than 35% of fast charge current during taper mode, the rectifier voltage increases to  $V_{RECT-REG}$ . The charge profile is shown in Figure 21.



Figure 21. Li-Ion Battery Charger Profile

The battery is charged in three phases: precharge, fast-charge constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if the internal temperature threshold is exceeded. Additionally, a voltage-based battery pack thermistor monitoring input (TS) is included that monitors battery temperature for safe charging. The TS function for bq5105x is JEITA compatible.

#### **Battery Charging Process**

#### Precharge Mode ( $V_{BAT} \leq V_{LOWV}$ )

The bq5105X enters pre-charge mode when  $V_{BAT} \le V_{LOWV}$ . Upon entering pre-charge mode, battery charge current limit is set to  $I_{PRECHARGE}$ . During pre-charge mode, the charge current is regulated to 20% of the fast charge current ( $I_{BULK}$ ) setting.

If the battery is deeply discharged or shorted ( $V_{BAT} < V_{BAT-SHORT}$ ), the bq5105X applies  $I_{BAT-SHORT}$  current to bring the battery voltage up to acceptable charging levels. Once the battery rises above  $V_{BAT-SHORT}$ , the charge current is regulated to  $I_{PRECHARGE}$ .

Under normal conditions, the time spent in this pre-charge region is a very short percentage of the total charging time and this does not affect the overall charging efficiency for very long.



#### Fast Charge Mode /Constant Voltage Mode

Once  $V_{BAT} > V_{LOWV}$ , the bq5105x enters fast charge mode (Current Regulation Phase) where charge current is regulated using the internal MOSFETs between RECT and BAT.Once the battery voltage charges up to  $V_{BAT-REG}$ , the bq5105x enters constant voltage (CV) phase and regulates battery voltage to  $V_{BAT(REG)}$  and the charging current is reduced.

Once the input current falls below the termination threshold (I<sub>TERM</sub>), the charger goes into high impedance.

#### **Battery Charge Current Setting Calculations**

## **R<sub>ILIM</sub> Calculations**

The bq5105x includes a means of providing hardware overcurrent protection by means of an analog current regulation loop. The hardware current limit provides an extra level of safety by clamping the maximum allowable output current (e.g., a current compliance). The calculation for the total R<sub>ILIM</sub> resistance is as follows:

$$R_1 = \frac{300}{I_{\text{BULK}}} - R_{\text{FOD}} \qquad \qquad R_{\text{ILIM}} = R_1 + R_{\text{FOD}} \tag{1}$$

Where  $I_{BULK}$  is the expected maximum battery charge current during fast charge mode and  $I_{BULK}$  is the hardware over current limit. When referring to the application diagram shown in Figure 2,  $R_{ILIM}$  is the sum of  $R_{FOD}(188\Omega)$  and the resistance from the  $I_{LIM}$  pin to GND).

#### **Termination Calculations**

The bq5105X includes a programmable upper termination threshold. This pin can be used to send the charge status 100% packet (CS100) to the transmitter in order to indicate a full charge status. The header for this packet is 0x05. Note that this packet does not turn off the transmitter and is only used as an informative indication of the mobile device's charge status. The upper termination threshold is calculated using Equation 2:

$$R_{\text{TERM}} = K_{\text{TERM}} \times \% I_{\text{BULK}}$$
 (2)

The  $K_{TERM}$  constant is specified in the datasheet as 240. The upper termination threshold is set as a percentage of the ILIM setting.

For example, if the ILIM resistor is set to 300  $\Omega$  the ILIM current will be 1A (300  $\div$  300). If the upper termination threshold is desired to be 100 mA, this would be 10% of ILIM. The R<sub>TERM</sub> resistor would then equal 2.4 k $\Omega$  (240 x 10).

#### **Battery-Charger Safety and JEITA Guidelines**

The bq5105x continuously monitors battery temperature by measuring the voltage between the TS pin and GND. A negative temperature coefficient thermistor (NTC) and an external voltage divider typically develop this voltage. The bq5105x compares this voltage against its internal thresholds to determine if charging is allowed. To initiate a charge cycle, the voltage on TS pin must be within the  $V_{T1}$  to  $V_{T4}$  thresholds. If  $V_{TS}$  is outside of this range, the bq5105x suspends charge and waits until the battery temperature is within the  $V_{T1}$  to  $V_{T4}$  range.

If  $V_{TS}$  is within the range of  $V_{T1}$  and  $V_{T2}$ , the charge current is reduced to  $I_{BULK}/2$ . if  $V_{TS}$  is within the range of  $V_{T2}$  and  $V_{T3}$ , the maximum charge voltage regulation is 4.25V. if  $V_{TS}$  is within  $V_{T3}$  and  $V_{T4}$ , the maximum charge voltage regulation is reduced back to 4.10V and charge current is reduced to  $I_{BULK}/2$ . Figure 22 summarizes the operation.





Figure 22. JEITA Compatible TS Profile

#### Input over-voltage

If, for some condition (e.g., a change in position of the equipment on the charging pad), the rectifier voltage suddenly increases in potential, the voltage-control loop inside the bq5105x becomes active, and prevents the output from going beyond  $V_{BAT-REG}$ . The receiver then starts sending back error packets every 30ms until the RECT voltage comes back to an acceptable level, and then maintains the error communication every 250ms.

If the input voltage increases in potential beyond  $V_{OVP}$ , the IC switches off internal FET and tells the primary to bring the voltage back to  $V_{RECT(REG)}$ . In additional a proprietary voltage protection circuit is activated by means of  $C_{clamp1}$  and  $C_{clamp2}$  that protects the IC from voltages beyond the maximum rating of the IC (e.g., 20V).

## **End Power Transfer Packet (WPC Header 0x02)**

The WPC allows for a special command to terminate power transfer from the TX termed End Power Transfer (EPT) packet. The v1.1 specifies the below reasons and their responding data field value. The *Condition* column corresponds to the case where the bq5101x device will send this command.

Table 1.

| REASON           | VALUE | CONDITION                                                                   |
|------------------|-------|-----------------------------------------------------------------------------|
| Unknown          | 0x00  | AD > 3.6V                                                                   |
| Charge Complete  | 0x01  | TS/CTRL = 1                                                                 |
| Internal Fault   | 0x02  | $T_J > 150$ °C or $R_{ILIM} < 100\Omega$                                    |
| Over Temperature | 0x03  | TS < V <sub>HOT</sub> , TS > V <sub>COLD</sub> , or TS/CTRL < 100mV         |
| Over Voltage     | 0x04  | Not Sent                                                                    |
| Over Current     | 0x05  | Not Sent                                                                    |
| Battery failure  | 0x06  | Battery is not coming out of pre-charge mode even after Pre-charge timeout. |
| Reconfigure      | 0x07  | Not Sent                                                                    |
| No Response      | 0x08  | V <sub>RECT</sub> target does not converge                                  |

Submit Documentation Feedback

Copyright © 2012–2014, Texas Instruments Incorporated



#### **Status Outputs**

The bq5105x provides one status output,  $\overline{\text{CHG}}$ . This output is an open-drain NMOS device that is rated to 20 V. The open-drain FET connected to the  $\overline{\text{CHG}}$  pin will be turned on whenever the output (BAT) of the charger is enabled. As a note, the output of the charger supply will not be enabled if the  $V_{\text{RECT}(\text{REG})}$  does not converge at the no-load target voltage.

#### **Communication Modulator**

The bq5105x provides two identical, integrated communication FETs which are connected to the pins COM1 and COM2. These FETs are used for modulating the secondary load current which allows bq5105x to communicate error control and configuration information to the transmitter. Figure 23 shows how the COMM pins can be used for resistive load modulation. Each COMM pin can handle at most a 24 $\Omega$  communication resistor. Therefore, if a COMM resistor between 12 $\Omega$  and 24 $\Omega$  is required COM1 and COM2 pins must be connected in parallel. bq5105x does not support a COMM resistor less than 12 $\Omega$ .



Figure 23. Resistive Load Modulation

In addition to resistive load modulation, the bq5105x is also capable of capacitive load modulation as shown in Figure 24. In this case, a capacitor is connected from COM1 to AC1 and from COM2 to AC2. When the COMM switches are closed there is effectively a 22 nF capacitor connected between AC1 and AC2. Connecting a capacitor in between AC1 and AC2 modulates the impedance seen by the coil, which will be reflected in the primary as a change in current.



Figure 24. Capacitive Load Modulation



#### **Synchronous Rectification**

The bq5105x provides an integrated, self-driven synchronous rectifier that enables high-efficiency AC to DC power conversion. The rectifier consists of an all NMOS H-Bridge driver where the back gates of the diodes are configured to be the rectifier when the synchronous rectifier is disabled. During the initial startup of the WPC system the synchronous rectifier is not enabled. At this operating point, the DC rectifier voltage is provided by the diode rectifier. Once VRECT is greater than UVLO, half synchronous mode will be enabled until the load current surpasses 140 mA. Above 140 mA the full synchronous rectifier stays enabled until the load current drops back below 100 mA where half synchronous mode is enabled instead.

#### Internal Temperature Sense (TS)

The bq5105x includes a ratiometric battery temperature sense circuit. The temperature sense circuit has two ratiometric thresholds which represent a hot and cold condition. An external temperature sensor is recommended to provide safe operating conditions to the receiver product. This pin is best utilized when monitoring the surface that can be exposed to the end user.

The circuit in Figure 25 allows for any NTC resistor to be used with the given V<sub>HOT</sub> and V<sub>COLD</sub> thresholds.



Figure 25. NTC Circuit used for Safe Operation of the Wireless Receiver Power Supply

The resistors R1 and R3 can be solved by resolving the system of equations at the desired temperature thresholds. The two equations are:

$$%V_{COLD} = \frac{\left(\frac{R_{3}\left(R_{NTC}|_{TCOLD} + R_{1}\right)}{R_{3} + \left(R_{NTC}|_{TCOLD} + R_{1}\right)}\right)}{\left(\frac{R_{3}\left(R_{NTC}|_{TCOLD} + R_{1}\right)}{R_{3} + \left(R_{NTC}|_{TCOLD} + R_{1}\right)}\right) + R2} \times 100$$

$$%V_{HOT} = \frac{\left(\frac{R_{3}\left(R_{NTC}|_{THOT} + R_{1}\right)}{R_{3} + \left(R_{NTC}|_{THOT} + R_{1}\right)}\right)}{\left(\frac{R_{3}\left(R_{NTC}|_{THOT} + R_{1}\right)}{R_{3} + \left(R_{NTC}|_{THOT} + R_{1}\right)}\right) + R2} \times 100$$

$$(3)$$

Submit Documentation Feedback



Where:

$$\begin{aligned} R_{NTC}\big|_{TCOLD} &= R_o e^{\beta \left( \frac{1}{T}_{TCOLD} - \frac{1}{T}_{To} \right)} \\ R_{NTC}\big|_{THOT} &= R_o e^{\beta \left( \frac{1}{T}_{THOT} - \frac{1}{T}_{To} \right)} \end{aligned}$$

 $T_{COLD}$  and  $T_{HOT}$  are the desired temperature thresholds in degrees Kelvin.  $R_o$  is the nominal resistance and  $\beta$  is the temperature coefficient of the NTC resistor. An example solution for part number ERT-JZEG103JA is:

$$R_1 = 29.402k\Omega$$
  
 $R_3 = 14.302 k\Omega$ 

Where,

 $T_{COLD} = 0$ °C  $T_{HOT} = 60^{\circ}C$  $\beta = 4500$  $R_0 = 10 \text{ k}\Omega$ 

The plot of the percent  $V_{TSB}$  vs temperature is shown in Figure 26:



Figure 26. Example Solution for Panasonic Part # ERT-JZEG103JA

Figure 27 illustrates the periodic biasing scheme used for measuring the TS state. The TS READ signal enables the TS bias voltage for 25 ms. During this period the TS comparators are read (each comparator has a 10 ms deglitch) and appropriate action is taken based on the temperature measurement. After this 25 ms period has elapsed the TS\_READ signal goes low, which causes the TS-Bias pin to become high impedance. During the next 100 ms period the TS voltage is monitored and compared to 100 mV. If the TS voltage is greater than 100 mV then a secondary device is driving the TS/CTRL pin and a CTRL = '1' is detected.

Product Folder Links: bq51050B bq51051B



Figure 27. Timing Diagram for TS Detection Circuit

#### **TS/CTRL Function:**

The TS-CTRL pin offers three functions:

- 1. NTC temperature monitoring,
- 2. Charge done indication,
- 3. Fault indication

When NTC is connected between TS/CTRL pin and the GND, the NTC function is allowed to operate. If the TS/CTRL pin is pulled to the battery voltage, the Rx is shutdown with the indication of a charge complete condition. If the TS-CTRL pin is pulled to GND, The Rx is shutdown with the indication of a fault.

#### **Thermal Protection**

The bq5105x includes a thermal shutdown protection. If the die temperature reaches TJ(OFF), the LDO is shut off to prevent any further power dissipation.

#### **WPC 1.1 Compatibility**

The bq5105x is a WPC 1.1 compatible device, In order to enable a Power Transmitter to monitor the power loss across the interface as one of the possible methods to limit the temperature rise of Foreign Objects, the bq51050B reports its Received Power to the Power Transmitter. The Received Power equals the power that is available from the output of the Power Receiver plus any power that is lost in producing that output power. For example, the power loss includes (but is not limited to) the power loss in the Secondary Coil and series resonant capacitor, the power loss in the Shielding of the Power Receiver, the power loss in the rectifier, the power loss in any post-regulation stage, and the eddy current loss in metal components or contacts within the Power Receiver. In WPC1.1 specification, foreign object detection (FOD) is enforced, that means the bq51050B will send received power information with known accuracy to the transmitter.

WPC 1.1 defines Received Power is "the average amount of power that the Power Receiver receives through its Interface Surface, in the time window indicated in the Configuration Packet".

A Receiver will be certified as WPC 1.1 only after meeting following requirement The DUT (Device Under Test) is tested on a Reference Transmitter whose transmitted power is calibrated, the receiver must send a received power such that:

0 < (TX PWR) REF - (RX PWR out) DUT < 250mW

This 250mW bias ensures that system will remain interoperable.

WPC 1.1 Transmitter will be tested to see if they can detect reference Foreign Objects with a Reference receiver. WPC1.1 Specification will allow much more accurate sensing of Foreign Objects.

A Transmitter can be certified as a WPC 1.1 only after meeting the following requirement- A Transmitter is tested to see if it can prevent some reference Foreign Objects (disc, coin, foil) from exceeding their threshold temperature (60°C, 80°C).

Submit Documentation Feedback



#### **Series and Parallel Resonant Capacitor Selection**

Shown in Figure 2, the capacitors C1 (series) and C2 (parallel) make up the dual resonant circuit with the receiver coil. These two capacitors must be sized correctly per the WPC v1.1 specification. Figure 28 illustrates the equivalent circuit of the dual resonant circuit:



Figure 28. Dual Resonant Circuit with the Receiver Coil

Section 4.2 (Power Receiver Design Requirements) in volume 1 of the WPC v1.1 specification highlights in detail the sizing requirements. To summarize, the receiver designer will be required take inductance measurements with a fixed test fixture. The test fixture is shown in Figure 29:



Figure 29. WPC v1.1 Receiver Coil Test Fixture for the Inductance Measurement Ls'

The primary shield is to be 50 mm x 50 mm x 1 mm of Ferrite material PC44 from TDK Corp. The gap dZ is to be 3.4 mm. The receiver coil, as it will be placed in the final system (e.g. the back cover and battery must be included if the system calls for this), is to be placed on top of this surface and the inductance is to be measured at 1-V RMS and a frequency of 100 kHz. This measurement is termed Ls'. This measurement is termed Ls or the free-space inductance. Each capacitor can then be calculated using Equation 5:

$$C_{1} = \frac{1}{(2\pi \times fs)^{2} \times L'_{s}}$$

$$C_{2} = \left( (f_{D} \times 2\pi)^{2} \times L_{s} - \frac{1}{C_{1}} \right)^{-1}$$
(5)

Where  $f_S$  is 100 kHz +5/–10% and  $f_D$  is 1 MHz ±10%. C1 must be chosen first prior to calculating C2. The quality factor must be greater than 77 and can be determined by Equation 6:

$$Q = \frac{2\pi \times f_{D} \times Ls}{R}$$
 (6)

Where R is the DC resistance of the receiver coil. All other constants are defined above.



# **REVISION HISTORY**

| Changes from Original (August 2012)                                       | ) to Revision A                                                                                                                            | Page      |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| <ul> <li>Changed bq51051B from product product</li> </ul>                 | review to production data                                                                                                                  | 2         |
| <ul> <li>Changed Regulated BAT(output) vo</li> </ul>                      | oltage                                                                                                                                     | 4         |
| Changed Recharge threshold                                                |                                                                                                                                            | 5         |
| Deleted I <sub>TS-Bias-Max</sub>                                          |                                                                                                                                            | 5         |
| <ul> <li>Changed V<sub>COLD</sub> to V<sub>OC</sub> and values</li> </ul> |                                                                                                                                            | 5         |
| Changed V <sub>45C</sub> values                                           |                                                                                                                                            | 5         |
| Changed V <sub>60C</sub> values                                           |                                                                                                                                            | 5         |
| Changed Figure 22                                                         |                                                                                                                                            | 20        |
| Changes from Revision A (August 20                                        | 012) to Revision B                                                                                                                         | Page      |
|                                                                           | .9 x 3.0mm WCSP and 4.5 x 3.5mm QFN Package Options to: Available                                                                          |           |
|                                                                           | otion from: Wireless Power Consortium (WPC or Qi) Inductive Power Chashows bq5105xB used as a Wireless Power Li-Ion/Li-Pol Battery Charger | 0 0       |
| Added note: Visit ti.com/wirelesspov                                      | wer for product details and design resources                                                                                               | <u> 1</u> |
| Changes from Revision B (Septembe                                         | er 2012) to Revision C                                                                                                                     | Page      |
| First release of the full data sheet                                      |                                                                                                                                            | 1         |
| Changes from Revision C (February :                                       | 2013) to Revision D                                                                                                                        | Page      |
| Changed the ABSOLUTE MAXIMUI                                              | M RATINGS - moved AC1 and AC2 onto a single row with a Min value of                                                                        | f –0.8 2  |
| _                                                                         | less Power System and bq5105xB Power Transfer Flow Diagrams                                                                                |           |
|                                                                           | Profile section                                                                                                                            |           |
| -                                                                         | in Table 1                                                                                                                                 |           |
| ·                                                                         | 4                                                                                                                                          |           |
| ·                                                                         | 402 kΩ                                                                                                                                     |           |
|                                                                           | 4.302 kΩ                                                                                                                                   |           |
|                                                                           | °C                                                                                                                                         |           |
| Changed Equation 5                                                        |                                                                                                                                            | 25        |

Submit Documentation Feedback





12-Aug-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| BQ51050BRHLR     | ACTIVE | VQFN         | RHL                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BQ51050B             | Samples |
| BQ51050BRHLT     | ACTIVE | VQFN         | RHL                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BQ51050B             | Samples |
| BQ51050BYFPR     | ACTIVE | DSBGA        | YFP                | 28   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  |              | BQ51050B             | Samples |
| BQ51050BYFPT     | ACTIVE | DSBGA        | YFP                | 28   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  |              | BQ51050B             | Samples |
| BQ51051BRHLR     | ACTIVE | VQFN         | RHL                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BQ51051B             | Samples |
| BQ51051BRHLT     | ACTIVE | VQFN         | RHL                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR |              | BQ51051B             | Samples |
| BQ51051BYFPR     | ACTIVE | DSBGA        | YFP                | 28   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  |              | BQ51051B             | Samples |
| BQ51051BYFPT     | ACTIVE | DSBGA        | YFP                | 28   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  |              | BQ51051B             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

12-Aug-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Aug-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ51050BRHLR | VQFN            | RHL                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| BQ51050BRHLT | VQFN            | RHL                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| BQ51050BYFPR | DSBGA           | YFP                | 28 | 3000 | 180.0                    | 8.4                      | 2.0        | 3.13       | 0.6        | 4.0        | 8.0       | Q1               |
| BQ51050BYFPT | DSBGA           | YFP                | 28 | 250  | 180.0                    | 8.4                      | 2.0        | 3.13       | 0.6        | 4.0        | 8.0       | Q1               |
| BQ51051BRHLR | VQFN            | RHL                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| BQ51051BRHLT | VQFN            | RHL                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| BQ51051BYFPR | DSBGA           | YFP                | 28 | 3000 | 180.0                    | 8.4                      | 2.0        | 3.13       | 0.6        | 4.0        | 8.0       | Q1               |
| BQ51051BYFPT | DSBGA           | YFP                | 28 | 250  | 180.0                    | 8.4                      | 2.0        | 3.13       | 0.6        | 4.0        | 8.0       | Q1               |

www.ti.com 24-Aug-2013



\*All dimensions are nominal

|              | 1            |                 |      |      |             |            |             |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| BQ51050BRHLR | VQFN         | RHL             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ51050BRHLT | VQFN         | RHL             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| BQ51050BYFPR | DSBGA        | YFP             | 28   | 3000 | 182.0       | 182.0      | 17.0        |
| BQ51050BYFPT | DSBGA        | YFP             | 28   | 250  | 182.0       | 182.0      | 17.0        |
| BQ51051BRHLR | VQFN         | RHL             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ51051BRHLT | VQFN         | RHL             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| BQ51051BYFPR | DSBGA        | YFP             | 28   | 3000 | 182.0       | 182.0      | 17.0        |
| BQ51051BYFPT | DSBGA        | YFP             | 28   | 250  | 182.0       | 182.0      | 17.0        |

# RHL (R-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RHL (S-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206363-3/M 08/12

NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



YFP (R-XBGA-N28)

DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# **Texas Instruments:**

 $\underline{\mathsf{BQ51050BYFPT}} \ \ \underline{\mathsf{BQ51050BYFPR}} \ \ \underline{\mathsf{BQ51050BRHLT}} \ \ \underline{\mathsf{BQ51050BRHLR}}$