### SPC574Kx # 32-bit Power Architecture® based MCU for automotive applications #### Datasheet - production data #### **Features** - AEC-Q100 qualified - Two main 32-bit Power Architecture<sup>®</sup> VLE compliant CPU core (e200z4), dual issue, running in lockstep - Single-precision floating point operations - 16 KB local instruction SRAM and 64 KB local data SRAM - 4 KB I-Cache and 2 KB D-Cache - One 32-bit Power Architecture<sup>®</sup> VLE compliant I/O processor core (e200z2) - Single-precision floating point operations - Lightweight Signal Processing Auxiliary Processing Unit (LSP APU) instruction support for digital signal processing (DSP) - 16 KB local instruction SRAM and 48 KB local data SRAM - · 2624 KB on-chip flash memory - Supporting EEPROM emulation (64 KB) - 64 KB on-chip general-purpose SRAM (+112 KB data RAM included in the CPUs) - Multi-channel direct memory access controller (eDMA) with 32 channels - Dual interrupt controller (INTC) - Dual phase-locked loops, including one Frequency-modulated - · System integration unit lite (SIUL) - Boot Assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART - Generic timer module (GTM122) - Intelligent complex timer module - 88 channels (24 input and 64 output) - 3 programmable fine grain multi-threaded cores - 26 KB of dedicated SRAM - Hardware support for engine control, motor control and safety related applications - Enhanced analog-to-digital converter system with: - 1 supervisor 12-bit SAR analog converter - 4 separate fast 12-bit SAR analog converters - 2 separate 16-bit Sigma-Delta analog converters - 5 Deserial Serial Peripheral Interface (DSPI) modules - 5 LIN and UART communication interface (LINFlexD) modules - 3 MCAN interfaces with advanced shared memory scheme, two supporting ISO CAN-FD and one supporting TTCAN - One Ethernet controller 10/100 Mbps, compliant IEEE 802.3-2008 - Dual-channel FlexRay controller - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with partial support for 2010 standard - Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1) - Single 5 V +/-10% Power supply supporting cold start conditions (down to 3.0 V) - Designed for eTQFP144 and eLQFP176 ### Table 1. Device summary | Memory Flash size | Root Part Numbers | | |-------------------|-------------------|------------------| | Memory Flash Size | Package eTQFP144 | Package eLQFP176 | | 2624 KByte | SPC574K72E5 | SPC574K72E7 | | 2112 KByte | SPC574K70E5 | SPC574K70E7 | SPC574Kx Contents ## **Contents** | 1 | Intro | duction | 0 | |---|-------|----------------------------------------------------|-----| | | 1.1 | Document overview | 0 | | | 1.2 | Description | 0 | | | 1.3 | Device feature summary | 0 | | | 1.4 | Block diagram | | | | 1.5 | Feature overview | 5 | | 2 | Pack | age pinouts and signal descriptions | 7 | | | 2.1 | Package pinouts | 7 | | | 2.2 | Pin descriptions | 9 | | | | 2.2.1 Power supply and reference voltage pins | 19 | | | | 2.2.2 System pins | 19 | | | | 2.2.3 LVDS pins | 20 | | | | 2.2.4 Generic pins | 22 | | 3 | Elect | trical characteristics 2 | :3 | | | 3.1 | Introduction | 23 | | | 3.2 | Parameter classification | 23 | | | 3.3 | Absolute maximum ratings | 23 | | | 3.4 | Electromagnetic compatibility (EMC) | 25 | | | | 3.4.1 BISS port and power supply limits | | | | 3.5 | Electrostatic discharge (ESD) | | | | 3.6 | Operating conditions | 29 | | | 3.7 | Temperature profile | 32 | | | 3.8 | DC electrical specifications | | | | 3.9 | I/O pad specification | | | | 0.0 | 3.9.1 I/O input DC characteristics | | | | | 3.9.2 I/O output DC characteristics | | | | 3.10 | I/O pad current specification | | | | 3.11 | Reset pad (PORST, ESR0) electrical characteristics | | | | 3.12 | Oscillator and FMPLL | | | | J. 1Z | 3.12.1 FMPLL | | | | | V.12.1 1 | , 1 | | | | 3.12.2 | External oscillator (XOSC) | 53 | |---|------|---------|------------------------------------------------------------------------|-------| | | | 3.12.3 | Internal oscillator (IRCOSC) | 55 | | | 3.13 | ADC sp | pecifications | . 56 | | | | 3.13.1 | ADC input description | 56 | | | | 3.13.2 | SAR ADC electrical specification | 59 | | | | 3.13.3 | S/D ADC electrical specification | 64 | | | 3.14 | Tempe | rature sensor | . 72 | | | 3.15 | | Fast Asynchronous Serial Transmission (LFAST) pad electrical teristics | . 72 | | | | 3.15.1 | LFAST interface timing diagrams | 73 | | | | 3.15.2 | LFAST and MSC/DSPI LVDS interface electrical characteristics | 74 | | | | 3.15.3 | LFAST PLL electrical characteristics | 77 | | | 3.16 | Aurora | LVDS electrical characteristics | . 78 | | | 3.17 | Power | management: PMC, POR/LVD, sequencing | . 79 | | | | 3.17.1 | Power management integration | 80 | | | | 3.17.2 | Main voltage regulator electrical characteristics | 80 | | | | 3.17.3 | Device voltage monitoring | 82 | | | | 3.17.4 | Power up/down sequencing | 84 | | | 3.18 | Flash n | nemory electrical characteristics | . 85 | | | | 3.18.1 | Flash read wait state and address pipeline control settings | 88 | | | 3.19 | AC spe | ecifications | . 89 | | | | 3.19.1 | Debug and calibration interface timing | 89 | | | | 3.19.2 | DSPI timing with CMOS and LVDS pads | 96 | | | | 3.19.3 | FEC timing | . 112 | | | | 3.19.4 | FlexRay timing | . 115 | | | | 3.19.5 | PSI5 timing | . 118 | | | | 3.19.6 | UART timing | | | | | 3.19.7 | I2C timing | | | | | 3.19.8 | GPIO delay timing | . 121 | | 4 | Pack | • | aracteristics | | | | 4.1 | ECOPA | ACK® ····· | . 122 | | | 4.2 | eTQFP | 144 case drawing | 123 | | | 4.3 | eLQFP | 176 case drawing | 125 | | | 4.4 | Fusion | Quad <sup>®</sup> case drawing | 126 | | | 4.5 | | al characteristics | | | | | | | | | Contents | |----------| | | | | 4.5.1 | General notes for specifications at maximum junction temperature 132 | |---|--------------|----------------------------------------------------------------------| | 5 | Ordering inf | ormation | | 6 | Revision his | tory136 | List of tables SPC574Kx # List of tables | Table 1. | Device summary | 2 | |-----------|--------------------------------------------------------------------|----| | Table 1. | SPC574Kx device feature summary | | | Table 3. | System pins | | | Table 4. | LVDSM pin descriptions | | | Table 5. | LVDSF pin descriptions | | | Table 6. | Parameter classifications | | | Table 7. | Absolute maximum ratings | | | Table 8. | Radiated emissions testing specification, | | | Table 9. | Conducted emissions testing specifications | | | Table 10. | RF immunity—Direct Power Injection (DPI) test specifications | | | Table 11. | ESD ratings. | | | Table 12. | Device operating conditions | | | Table 13. | Emulation (buddy) device operating conditions | | | Table 14. | Temperature profile – Packaged parts | | | Table 15. | Unbiased temperature profile – Packaged parts | | | Table 16. | DC electrical specifications | | | Table 17. | I/O pad specification descriptions | | | Table 18. | I/O input DC electrical characteristics | | | Table 19. | I/O pull-up/pull-down DC electrical characteristics | | | Table 20. | WEAK configuration output buffer electrical characteristics | | | Table 21. | MEDIUM configuration output buffer electrical characteristics | | | Table 22. | STRONG configuration output buffer electrical characteristics | | | Table 23. | VERY STRONG configuration output buffer electrical characteristics | | | Table 24. | I/O consumption | | | Table 25. | Reset electrical characteristics | | | Table 26. | PLL0 electrical characteristics | | | Table 27. | PLL1 electrical characteristics | 52 | | Table 28. | External Oscillator electrical specifications | 53 | | Table 29. | Selectable load capacitance | | | Table 30. | Internal RC oscillator electrical specifications | 55 | | Table 31. | ADC pin specification | 57 | | Table 32. | ADC pin specification | 59 | | Table 33. | SARn ADC electrical specification | 60 | | Table 34. | SDn ADC electrical specification | 64 | | Table 35. | Temperature sensor electrical characteristics | 72 | | Table 36. | LVDS pad startup and receiver electrical characteristics | 74 | | Table 37. | LFAST transmitter electrical characteristics | | | Table 38. | MSC/DSPI LVDS transmitter electrical characteristics | 76 | | Table 39. | LFAST PLL electrical characteristics | 77 | | Table 40. | Aurora LVDS electrical characteristics | 78 | | Table 41. | Device Power Supply Integration | | | Table 42. | Voltage monitor electrical characteristics | | | Table 43. | Device supply relation during power-up/power-down sequence | | | Table 44. | Functional terminals state during power-up and reset | | | Table 45. | Flash memory program and erase specifications | 86 | | Table 46. | Flash memory Life Specification | | | Table 47. | Flash memory RWSC configuration | | | Table 48. | JTAG pin AC electrical characteristics | 89 | SPC574Kx List of tables | Table 49.<br>Table 50. | Nexus debug port timing | | |------------------------|---------------------------------------------------------------------------------------|------| | Table 51. | Aurora debug port timing | | | Table 51. | DSPI channel frequency support | | | Table 53. | DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 | | | | | | | Table 54. | DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 1 | 0 or | | Table 55. | DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = ( | | | | 1 | 105 | | Table 56. | DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, | | | | CPOL = 0 or 1, continuous SCK clock | | | Table 57. | DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, | | | | CPOL = 0 or 1, continuous SCK clock | | | Table 58. | DSPI CMOS Slave timing - Modified Transfer Format (MTFE = 0/1) | | | Table 59. | RMII serial management channel timing | | | Table 60. | RMII receive signal timing | | | Table 61. | RMII transmit signal timing | | | Table 62. | TxEN output characteristics | 115 | | Table 63. | TxD output characteristics | | | Table 64. | RxD input characteristics | 118 | | Table 65. | PSI5 timing | | | Table 66. | UART frequency support | | | Table 67. | I <sup>2</sup> C input timing specifications — SCL and SDA | | | Table 68. | I <sup>2</sup> C output timing specifications — SCL and SDA | 120 | | Table 69. | GPIO delay timing | | | Table 70. | Package case numbers | | | Table 71. | Thermal characteristics for eTQFP144 | | | Table 72. | Thermal characteristics for eLQFP176 | | | Table 73. | Conditional text tags | 136 | | Table 74. | Revision history | 136 | List of figures SPC574Kx # List of figures | Figure 1. | Block diagram | . 13 | |-------------|----------------------------------------------------------------------------------|------| | Figure 2. | Periphery allocation | . 14 | | Figure 3. | 144-pin QFP and 172-pin FQ configuration (top view) | . 17 | | Figure 4. | 176-pin QFP and 216-pin FQ configuration (top view) | . 18 | | Figure 5. | BISS port limits | . 28 | | Figure 6. | BISS power supply limits | . 29 | | Figure 7. | I/O input DC electrical characteristics definition | | | Figure 8. | Weak pull-up electrical characteristics definition | | | Figure 9. | I/O output DC electrical characteristics definition | | | Figure 10. | Start-up reset requirements | | | Figure 11. | Noise filtering on reset signal | | | Figure 12. | PLL integration | | | Figure 13. | Crystal/Resonator Connections | | | Figure 14. | Test circuit | | | Figure 15. | Input equivalent circuit (Fast SARn channels) | | | Figure 16. | Input equivalent circuit (SARB channels) | | | Figure 17. | S/D impedance generic model | | | Figure 18. | LFAST and MSC/DSPI LVDS timing definition | | | Figure 19. | Power-down exit time | | | Figure 20. | Rise/fall time | | | Figure 21. | LVDS pad external load diagram | | | Figure 22. | Voltage regulator capacitance connection | | | Figure 23. | Voltage monitor threshold definition | | | Figure 24. | JTAG test clock input timing | | | Figure 25. | JTAG test access port timing | | | Figure 26. | JTAG JCOMP timing | | | Figure 27. | JTAG boundary scan timing | | | Figure 28. | Nexus event trigger and test clock timings | | | Figure 29. | Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing | | | Figure 30. | Aurora timings | | | Figure 31. | DSPI CMOS master mode – classic timing, CPHA = 0 | | | Figure 32. | DSPI CMOS master mode – classic timing, CPHA = 1 | | | Figure 33. | DSPI PCS strobe (PCSS) timing (master mode) | | | Figure 34. | DSPI CMOS master mode – modified timing, CPHA = 0 | | | Figure 35. | DSPI CMOS master mode – modified timing, CPHA = 1 | | | Figure 36. | DSPI PCS strobe (PCSS) timing (master mode) | | | Figure 37. | DSPI LVDS master mode – modified timing, CPHA = 0 | | | Figure 38. | DSPI LVDS master mode – modified timing, CPHA = 1 | | | Figure 39. | DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = | | | i iguic 55. | CHPA = 1 | | | Figure 40. | DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1)—CPHA = 0 | 111 | | Figure 41. | DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1)—CPHA = 1 | | | Figure 42. | RMII serial management channel timing diagram | | | Figure 43. | RMII receive signal timing diagram | | | Figure 44. | RMII transmit signal timing diagram | | | Figure 45. | TxEN signal | | | Figure 46. | TxEN signal propagation delays | | | Figure 47. | TxD signal | | | | | | SPC574Kx List of figures | Figure 48. | TxD Signal propagation delays | . 118 | |------------|-------------------------------------------------------------------|-------| | Figure 49. | I2C input/output timing | . 121 | | Figure 50. | eTQFP144 – STMicroelectronics package mechanical drawing (1 of 2) | . 123 | | Figure 51. | eTQFP144 - STMicroelectronics package mechanical drawing (2 of 2) | . 124 | | Figure 52. | eLQFP176 - STMicroelectronics package mechanical drawing (1 of 2) | . 125 | | Figure 53. | eLQFP176 - STMicroelectronics package mechanical drawing (2 of 2) | . 126 | | Figure 54. | FusionQuad® QFP172 package mechanical drawing (1 of 2) | | | Figure 55. | FusionQuad® QFP172 package mechanical drawing (2 of 2) | | | Figure 56. | FusionQuad® QFP216 package mechanical drawing (1 of 2) | . 129 | | Figure 57. | FusionQuad® QFP216 package mechanical drawing (2 of 2) | . 130 | | Figure 58. | Product code structure | . 135 | | | | | Introduction SPC574Kx ### 1 Introduction #### 1.1 Document overview This document provides electrical specifications, pin assignments, and package diagrams for the SPC574Kx series of microcontroller units (MCUs). For functional characteristics, see the SPC574Kx microcontroller reference manual. ### 1.2 Description This family of MCUs targets automotive powertrain controller applications for four-cylinder gasoline and diesel engines, chassis control applications, transmission control applications, steering and braking applications, as well as low-end hybrid applications. Many of the applications are considered to be functionally safe and the family is designed to achieve ISO26262 ASIL-D compliance. ### 1.3 Device feature summary Table 2. SPC574Kx device feature summary | Feature Process | | Description | |--------------------------|---------------------------------|---------------------------------| | | | 55 nm | | Main processor | Core | e200z4 | | | Number of main cores | 1 | | | Number of checker cores | 1 | | | Local RAM (per main core) | 16 KB Instruction<br>64 KB Data | | | Single precision floating point | Yes | | | VLE | Yes | | | Cache | 4 KB Instruction<br>2 KB Data | | I/O processor | Core | e200z2 | | | Local RAM | 16 KB Instruction<br>48 KB Data | | | Single precision floating point | Yes | | | LSP | Yes | | | VLE | Yes | | | Cache | No | | Main processor frequency | | 160 MHz | | I/O processor frequency | | 80 MHz | | MPU | | Yes | SPC574Kx Introduction Table 2. SPC574Kx device feature summary(Continued) | Feature | Description | |------------------------------------------------------------|--------------------------------------------------------------| | Semaphores | Yes | | CRC channels | 2 | | Software watchdog timer (task SWT/safety SWT) | 3 (2/1) | | Core Nexus class | 3+ | | Sequence processing unit (SPU) | Yes | | Debug and calibration interface (DCI) / run control module | Yes | | System SRAM | 64 KB | | Flash memory | 2560 KB | | Flash memory fetch accelerator | 2 × 2 × 256-bit | | Data flash memory (EEPROM) | 4 × 16 KB | | Flash memory overlay RAM | 16 KB | | UTEST flash memory | 16 KB | | Boot assist flash (BAF) | 16 KB | | Calibration interface | 64-bit IPS slave | | DMA channels | 32 | | DMA Nexus Class | 3 | | LINFlexD (UART/MSC) | 5 (3/2) | | M_CAN (ISO CAN-FD/TTCAN) | 3 (2/1) | | DSPI (SPI/MSC/sync SCI) | 5 (3/2/1) <sup>(1)</sup> | | Microsecond bus downlink | Yes | | SENT bus | 6 | | I <sup>2</sup> C | 1 | | PSI5 bus | 2 | | FlexRay | 1 × dual channel | | Ethernet (RMII) | Yes | | Zipwire (SIPI/LFAST) interprocessor bus | High speed | | System timers | 6 PIT channels<br>2 AUTOSAR <sup>®</sup> (STM)<br>64-bit PIT | | GTM timer | 24 input channels,<br>64 output channels | | GTM RAM | 26 KB | | Interrupt controller | 360 sources | | ADC (SAR) | 5 | | ADC (SD) | 2 | | Temperature sensor | Yes | Introduction SPC574Kx Table 2. SPC574Kx device feature summary(Continued) | Feature | Description | |-----------------------------------|--------------------------------------------------------------------------------------------------| | Self-test control unit (STCU2) | Yes | | PLL | Dual PLL with FM | | Internal linear voltage regulator | 1.2 V | | External power supplies | 5 V <sup>(2)</sup><br>3.3 V <sup>(3)</sup> | | Low-power modes | Stop mode<br>Slow mode | | Packages | eTQFP144<br>eLQFP176<br>172-pin FusionQuad <sup>®(4)</sup><br>216-pin FusionQuad <sup>®(4)</sup> | - 1. One of the two MSC DSPIs is remapped to be used as sync SCI. - 2. The device can be powered up at 5V only. - 3. Optional: can be used for special I/O segments. - 4. Also available in a 172-pin FusionQuad<sup>®</sup> package, which allows an eTQFP144 pin-compatible package for development, and in a 216-pin FusionQuad<sup>®</sup> package, which allows an eLQFP176 pin-compatible package for development. ### 1.4 Block diagram Figure 1 and Figure 2 show the top-level block diagrams. Figure 1. Block diagram Introduction SPC574Kx BAR PBRIDGE\_A SSCM XBAR 0 XBAR\_1 PASS Flash control SMPU\_0 PBRIDGE\_B SMPU\_1 SARADC\_2 LFAST\_1 LFAST 0 XBIC\_0 SARADC\_6 XBIC\_1 SIPI\_0 PSI5\_1 SIUL2 PRAM\_0 SENT SRX 1 PCM MC\_ME DSPI\_2 MC CGM PFLASH\_0 DSPI\_5 SEMA4 CMU\_PLL LINFlexD\_2 PLLDIG INTC\_0 LINFlexD\_15 SWT\_0 XOSC SDADC\_3 IRCOSC SWT\_2 FCCU MC\_RGM SWT 3 CRC\_1 STM\_0 PMCDIG 10 x CMU MC\_PCU STM\_2 DMA\_0 WKPU Peripheral Cluster B PIT\_0 FEC\_0 GTM PIT\_1 SARADC\_0 SARADC 4 SARADC\_B PSI5 0 Peripheral Bus A FLEXRAY\_0 DMAMUX\_0 DMAMUX\_1 DMAMUX\_2 DSPI\_0 DSPI\_1 DSPI\_4 LINFlexD\_0 4 M TTCAN 0 CAN SRAM M\_CAN\_2 SDADC\_0 LINFlexD\_1 CRC\_0 JTAGM MEMU SENT SRX CAN LINFlexD\_ JDC STCU TDM IMA ≥' Peripheral Cluster A Figure 2. Periphery allocation SPC574Kx Introduction #### 1.5 Feature overview On-chip modules within SPC574Kx include the following features: - One main processor core and one checker core, single-issue, 32-bit CPU core complexes (e200z4), running in lockstep - Power Architecture embedded specification compliance - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction - Single-precision floating point operations - 16 KB local instruction SRAM and 64 KB local data SRAM - 4 KB I-Cache and 2 KB D-Cache - I/O processor, single issue, 32-bit CPU core complexes (e200z2), with - Power Architecture embedded specification compliance - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction - Single-precision floating point operations - Lightweight Signal Processing Auxiliary Processing Unit (LSP APU) instruction support for digital signal processing (DSP) - 16 KB local instruction SRAM and 48 KB local data SRAM - 2624 KB (2560 KB code + 64 KB EEPROM) on-chip flash memory: supports read during program and erase operations, and multiple blocks allowing EEPROM emulation - 64 KB on-chip general-purpose SRAM (+ 112 KB data RAM included in the CPUs) - Multi-channel direct memory access controller (eDMA) with 32 channels - Dual interrupt controller (INTC) - Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell - Dual crossbar switch architecture for concurrent access to peripherals, flash memory, or SRAM from multiple bus masters with end-to-end ECC - System integration unit lite (SIUL2) - Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART - Generic timer module (GTM122) - Intelligent complex timer module - 88 channels (24 input and 64 output) - 3 programmable fine grain multi-threaded cores - 26 KB of dedicated SRAM - 24-bit wide channels - Hardware support for engine control, motor control and safety related applications - Enhanced analog-to-digital converter system with: - 1 supervisor 12-bit SAR analog converter - 4 separate fast 12-bit SAR analog converters - 2 separate 16-bit Sigma-Delta analog converters - 5 Deserial Serial Peripheral Interface (DSPI) modules Introduction SPC574Kx - 5 LIN and UART communication interface (LINFlexD) modules - LINFlexD\_0 is a Master/Slave - LINFlexD\_1, LINFlexD\_2, LINFlexD\_14, and LINFlexD\_15 are Masters - 3 MCAN interfaces with advanced shared memory scheme, two supporting ISO CAN-FD and one supporting TTCAN - One Ethernet controller 10/100 Mbps, compliant IEEE 802.3-2008 - Dual-channel FlexRay controller - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with partial support for 2010 standard - Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1) - Single 5 V +/-10% Power supply supporting cold start conditions (down to 3.0 V) and the supply voltage down to 1.2 V for core logic ### 2 Package pinouts and signal descriptions #### 2.1 Package pinouts The QFP and FusionQuad® package pinouts are shown in Figure 3 and Figure 4. Figure 3. 144-pin QFP and 172-pin FQ configuration (top view) $\overline{\mathbf{M}}$ Figure 4. 176-pin QFP and 216-pin FQ configuration (top view) 18/160 DocID023601 Rev 6 Note: The FusionQuad<sup>®</sup> package is for development purposes only and is not available as a production device. The FusionQuad package is not intended to be qualified and is available only in small quantities. ### 2.2 Pin descriptions The following sections provide signal descriptions and related information about device functionality and configuration. #### 2.2.1 Power supply and reference voltage pins The Supply Pins Table contains information on power supply and reference pins. See the Signal Table (Excel file) attached to this document. Locate the paperclip symbol on the left side of the PDF window, and click it. Double-click on the excel file to open it and select the Supply Pins Table tab. Note: All ground supplies must be toed to ground. They must not float. #### 2.2.2 System pins Table 3 contains information on system pin functions for the devices. Table 3. System pins | Sumbol | Description | Direction | QFP pin | | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|--------|-----|--------|--|----| | Symbol | Description | Direction | 144 | FQ172 | 176 | FQ216 | | | | PORST | Power on reset with Schmitt trigger characteristics and noise filter. PORST is active low | Bidirectional | 97 | | 1: | 21 | | | | ESR0 | External functional reset with Schmitt trigger characteristics and noise filter. ESR0 is active low | Bidirectional | 9 | 98 122 | | 22 | | | | TESTMODE | Pin for testing purpose only. An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering TESTMODE. It is recommended to connect the TESTMODE pin to V <sub>SS_HV_IO</sub> on the board. The value of the TESTMODE pin is latched at the negation of reset and has no affect afterward. The device will not exit reset with the TESTMODE pin asserted during power-up. | Input only | Ş | 94 | | 94 118 | | 18 | | XTAL | Analog output of the oscillator amplifier circuit needs to be grounded if oscillator is used in bypass mode. | Output | 82 | | 1 | 03 | | | | EXTAL | Analog input of the oscillator amplifier circuit when oscillator is not in bypass mode Analog input for the clock generator when oscillator is in bypass mode | Input | 81 | | 10 | 02 | | | ### 2.2.3 LVDS pins Table 4 contains information on LVDS pin functions for the devices. Table 4. LVDSM pin descriptions | | Port | | | | Package p | in number | |-------------------------------|------------|-----------|-----------------------------------------------------------------|-----------|--------------------|--------------------| | Functional block | pin Signal | | Signal description | Direction | eTQFP144,<br>FQ172 | eLQFP176,<br>FQ216 | | SIPI LFAST <sup>(1)</sup> | PF[13] | SIPI_RXN | Interprocessor Bus LFAST,<br>LVDS Receive Negative<br>Terminal | I | 84 | 107 | | | PD[7] | SIPI_RXP | Interprocessor Bus LFAST,<br>LVDS Receive Positive Terminal | I | 85 | 108 | | | PD[6] | SIPI_TXN | Interprocessor Bus LFAST,<br>LVDS Transmit Negative<br>Terminal | 0 | 86 | 109 | | | PA[14] | SIPI_TXP | Interprocessor Bus LFAST,<br>LVDS Transmit Positive Terminal | 0 | 87 | 110 | | Debug LFAST <sup>(1)(2)</sup> | PA[8] | DEBUG_TXN | Debug LFAST, LVDS Transmit<br>Positive Terminal | 0 | 88 | 111 | | | PA[7] | DEBUG_TXP | Debug LFAST, LVDS Transmit<br>Negative Terminal | 0 | 89 | 112 | | | PA[9] | DEBUG_RXP | Debug LFAST, LVDS Receive<br>Negative Terminal | I | 90 | 113 | | | PA[5] | DEBUG_RXN | Debug LFAST, LVDS Receive<br>Positive Terminal | I | 91 | 114 | | DSPI 4<br>Microsecond Bus | PD[3] | SCK_N | DSPI 4 Microsecond Bus Serial<br>Clock, LVDS Negative Terminal | 0 | 128 | 156 | | | PD[2] | SCK_P | DSPI 4 Microsecond Bus Serial<br>Clock, LVDS Positive Terminal | 0 | 129 | 157 | | | PD[1] | SOUT_N | DSPI 4 Microsecond Bus Serial<br>Data, LVDS Negative Terminal | 0 | 130 | 158 | | | PD[0] | SOUT_P | DSPI 4 Microsecond Bus Serial<br>Data, LVDS Positive Terminal | 0 | 131 | 159 | | DSPI 5<br>Microsecond Bus | PF[9] | SCK_N | DSPI 5 Microsecond Bus Serial<br>Clock, LVDS Negative Terminal | 0 | 74 | 95 | | | PF[10] | SCK_P | DSPI 5 Microsecond Bus Serial Clock, LVDS Positive Terminal | 0 | 75 | 96 | | | PF[11] | SOUT_N | DSPI 5 Microsecond Bus Serial<br>Data, LVDS Negative Terminal | 0 | 76 | 97 | | | PF[12] | SOUT_P | DSPI 5 Microsecond Bus Serial<br>Data, LVDS Positive Terminal | 0 | 77 | 98 | | | | | | | | | Table 4. LVDSM pin descriptions(Continued) | | Dowt | | | | Package p | in number | |---------------------|-------------|---------------------------|--------------------------------------------------------------|-----------|--------------------|--------------------| | Functional block | Port<br>pin | Signal Signal description | | Direction | eTQFP144,<br>FQ172 | eLQFP176,<br>FQ216 | | Differential DSPI 2 | PD[3] | SCK_N | Differential DSPI 2 Clock, LVDS<br>Negative Terminal | 0 | 128 | 156 | | | PD[2] | SCK_P | Differential DSPI 2 Clock, LVDS<br>Positive Terminal | 0 | 129 | 157 | | | PD[1] | SOUT_N | Differential DSPI 2 Serial Output,<br>LVDS Negative Terminal | 0 | 130 | 158 | | | PD[0] | SOUT_P | Differential DSPI 2 Serial Output,<br>LVDS Positive Terminal | 0 | 131 | 159 | | | PF[13] | SIN_N | Differential DSPI 2 Serial Input,<br>LVDS Negative Terminal | I | 84 | 107 | | | PD[7] | SIN_P | Differential DSPI 2 Serial Input,<br>LVDS Positive Terminal | I | 85 | 108 | | Differential DSPI 5 | PF[9] | SCK_N | Differential DSPI 5 Clock, LVDS<br>Negative Terminal | 0 | 74 | 95 | | | PF[10] | SCK_P | Differential DSPI 5 Clock, LVDS<br>Positive Terminal | 0 | 75 | 96 | | | PF[11] | SOUT_N | Differential DSPI 5 Serial Output,<br>LVDS Negative Terminal | 0 | 76 | 97 | | | PF[12] | SOUT_P | Differential DSPI 5 Serial Output,<br>LVDS Positive Terminal | 0 | 77 | 98 | | | PF[13] | SIN_N | Differential DSPI 5 Serial Input,<br>LVDS Negative Terminal | I | 84 | 107 | | | PD[7] | SIN_P | Differential DSPI 5 Serial Input,<br>LVDS Positive Terminal | I | 85 | 108 | DRCLK and TCK/DRCLK usage for SIPI LFAST and Debug LFAST are described in the SPC574Kxx reference manual, refer to SIPI LFAST and Debug LFAST chapters. <sup>2.</sup> Pads use special enable signal from DCI block: DCI driven enable for Debug LFAST pads is transparent to user. Table 5. LVDSF pin descriptions | Functional | Pad | Cimnal | Cinnal decarintian | Divantion | | Package p | oin number | | |-------------------|-----|----------------|------------------------------------------------------------------------------------|-----------|----------|-----------|------------|-------| | block | Pad | Signal | Signal description | Direction | eTQFP144 | FQ172 | eLQFP176 | FQ216 | | Nexus | _ | TXAP | Not available | 0 | _ | _ | _ | _ | | Aurora High Speed | _ | TXAN | Not available | 0 | _ | _ | _ | _ | | Trace | _ | TXBP<br>(TX0P) | Nexus Aurora High<br>Speed Trace Lane 0,<br>LVDS Positive<br>Terminal | 0 | _ | A7 | _ | A10 | | | _ | TXBN<br>(TX0N) | Nexus Aurora High<br>Speed Trace Lane 0,<br>LVDS Negative<br>Terminal | 0 | _ | A6 | _ | A9 | | | _ | TXCP<br>(TX1P) | Nexus Aurora High<br>Speed Trace Lane 1,<br>LVDS Positive<br>Terminal | 0 | _ | А3 | _ | A6 | | | _ | TXCN<br>(TX1N) | Nexus Aurora High<br>Speed Trace Lane 1,<br>LVDS Negative<br>Terminal | 0 | _ | A2 | _ | A5 | | | _ | TXDP | Not available | 0 | _ | _ | _ | _ | | | _ | TXDN | Not available | 0 | _ | _ | _ | _ | | | _ | | Nexus Aurora High<br>Speed Trace Clock,<br>LVDS Positive<br>Terminal | 0 | _ | A13 | _ | A19 | | | _ | | Nexus Aurora High<br>Speed Trace Clock,<br>LVDS Negative<br>Terminal | 0 | _ | A12 | _ | A18 | | | _ | LPBK_P | Aurora High Speed<br>Trace Loopback, LVDS<br>Positive Terminal<br>(LVDS Test In +) | I | _ | A18 | _ | A27 | | | _ | LPBK_N | Aurora High Speed<br>Trace Loopback, LVDS<br>Negative Terminal<br>(LVDS Test In –) | I | _ | A19 | _ | A28 | #### 2.2.4 Generic pins The I/O Signal Description Table contains information on generic pins. See the I/O Signal Description and Input Multiplexing Tables (Excel file) attached to this document. Locate the paperclip symbol on the left side of the PDF window, and click it. Double-click on the excel file to open it and select the I/O Signal Description Table tab. 22/160 DocID023601 Rev 6 #### 3 Electrical characteristics #### 3.1 Introduction This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column. Note: Parameters given to junction temperature $T_J = 150$ °C are for packaged parts. Note: Within this document, $V_{DD\_HV\_IO}$ refers to supply pins $V_{DD\_HV\_IO\_MAIN}$ , $V_{DD\_HV\_IO\_JTAG}$ , $V_{DD\_HV\_IO\_FLEX}$ , $V_{DD\_HV\_OSC}$ and $V_{DD\_HV\_FLA}$ . #### 3.2 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 6* are used and the parameters are tagged accordingly in the tables where appropriate. **Table 6. Parameter classifications** | Classification tag | Tag description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Parameters are guaranteed by production testing on each individual device. | | С | Parameters are guaranteed by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Parameters are guaranteed by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Parameters are derived mainly from simulations. | ### 3.3 Absolute maximum ratings *Table 7* describes the maximum ratings of the device. Table 7. Absolute maximum ratings<sup>(1)</sup> | Symbol | | Parameter | Conditions | Value | | Unit | |--------------------|---|--------------------------------------------------|------------|-------|--------|------| | | | r ai ainetei | Conditions | Min | Max | 5 | | Cycle | Т | Lifetime power cycles | _ | _ | 1000 k | _ | | V <sub>SS_HV</sub> | D | Ground voltage | _ | _ | _ | _ | | V <sub>DD_LV</sub> | D | 1.2 V core supply voltage <sup>(2),(3),(4)</sup> | _ | -0.3 | 1.5 | ٧ | Table 7. Absolute maximum ratings<sup>(1)</sup>(Continued) | Symbol | | Doromotor | Conditions | Va | lue | l lni4 | |------------------------------------------------|----|-----------------------------------------------------------|-------------------------------------------------------|------------|-----|--------| | Symbol | | Parameter | Conditions | Min | Max | Unit | | $V_{DD\_LV\_BD}$ | D | 1.2 V Emulation module supply (3),(3),(4) | _ | -0.3 | 1.5 | V | | V <sub>DD_HV_IO</sub> <sup>(5)</sup> | D | I/O supply voltage <sup>(6)</sup> | _ | -0.3 | 6.0 | V | | V <sub>DD_HV_IO_BD</sub> | D | I/O Emulation module supply | _ | -0.3 | 6.0 | V | | V <sub>DD_HV_PMC</sub> | D | Power Management Controller supply voltage <sup>(6)</sup> | _ | -0.3 | 6.0 | V | | V <sub>SS_HV_ADV</sub> | D | SAR and S/D ADC ground voltage | Reference to V <sub>SS_HV</sub> | -0.3 | 0.3 | V | | V <sub>DD_HV_ADV</sub> <sup>(7)</sup> | D | SAR and S/D ADC supply voltage | Reference to V <sub>SS_HV_ADV</sub> | -0.3 | 6.0 | V | | V <sub>SS_HV_ADR_D</sub> | D | S/D ADC ground reference | _ | -0.3 | 0.3 | V | | V <sub>DD_HV_ADR_D</sub> | D | S/D ADC voltage reference | Reference to V <sub>SS_HV_ADR_D</sub> | -0.3 | 6.0 | V | | V <sub>SS_HV_ADR_S</sub> | D | SAR ADC ground reference | _ | -0.3 | 0.3 | V | | V <sub>DD_HV_ADR_S</sub> | D | SAR ADC voltage reference | Reference to V <sub>SS_HV_ADR_S</sub> | -0.3 | 6.0 | ٧ | | V <sub>DD_LV_BD</sub> – V <sub>DD_LV</sub> | _ | Emulation module supply differential to 1.2 V core supply | _ | -0.3 | 1.5 | V | | V <sub>SS</sub> – V <sub>SS_HV_ADR_D</sub> | D | V <sub>SS_HV_ADR_D</sub> differential voltage | _ | -0.3 | 0.3 | V | | V <sub>SS</sub> – V <sub>SS_HV_ADR_S</sub> | D | V <sub>SS_HV_ADR_S</sub> differential voltage | _ | -0.3 | 0.3 | V | | V <sub>SS_HV</sub> -<br>V <sub>SS_HV_ADV</sub> | D | V <sub>SS_HV_ADV</sub> differential voltage | _ | -0.3 | 0.3 | ٧ | | V <sub>IN</sub> | D | I/O input voltage range <sup>(8)</sup> | _ | -0.3 | 6.0 | V | | | | | Relative to V <sub>SS_HV_IO</sub> <sup>(9),(10)</sup> | -0.3 | _ | | | | | | Relative to V <sub>DD_HV_IO</sub> <sup>(9),(10)</sup> | | 0.3 | | | | | | Relative to V <sub>DD_HV_ADV</sub> | _ | 0.3 | | | I <sub>INJD</sub> | Т | Maximum DC injection current for digital pad | Per pin, applies to all digital pins | <b>–</b> 5 | 5 | mA | | I <sub>INJA</sub> | Т | Maximum DC injection current for analog pad | Per pin, applies to all analog pins | <b>-</b> 5 | 5 | mA | | I <sub>MAXD</sub> | SR | Maximum output DC current when | Medium | -7 | 8 | mA | | | | driven | Strong | -10 | 10 | | | | | | Very strong | -11 | 11 | | | I <sub>MAXSEG</sub> | SR | Maximum current per power segment <sup>(11)</sup> | _ | -90 | 90 | mA | | T <sub>STG</sub> | Т | Storage temperature range and non-operating times | _ | -55 | 175 | °C | | Symbol | | Parameter | Conditions | Va | Unit | | |-------------------|---|---------------------------------------------------------------|---------------------------------------------------------------|-----|------|-------| | | | Farameter | Conditions | Min | Max | Oilit | | STORAGE | _ | Maximum storage time, assembled part programmed in ECU | No supply; storage<br>temperature in range –40<br>°C to 85 °C | _ | 20 | years | | T <sub>SDR</sub> | Т | Maximum solder temperature <sup>(12)</sup><br>Pb-free package | _ | _ | 260 | °C | | MSL | Т | Moisture sensitivity level <sup>(13)</sup> | _ | _ | 3 | _ | | t <sub>XRAY</sub> | T | X-ray screen time | At 80÷130 KV; 20÷50 μA;<br>max 1 Gy dose | _ | 200 | ms | Table 7. Absolute maximum ratings<sup>(1)</sup>(Continued) - Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. - Allowed 1.45 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 125 °C, remaining time as defined in note 3 and note 4 - 3. Allowed 1.375 1.45 V for 10 hours cumulative time at maximum T<sub>.I</sub> = 125 °C, remaining time as defined in note 4 - 4. 1.32 1.375 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.288 V at maximum $T_J = 125$ °C - $5. \quad V_{DD\_HV\_IO\_FLEX}, V_{DD\_HV\_IO\_HV\_IO\_HV\_IO\_JTAG}, V_{DD\_HV\_IO\_FLEX}, V_{DD\_HV\_OSC}, V_{DD\_HV\_FLA}, V_{DD\_HV\_IO\_FLEX}, V_{DD\_HV\_OSC}, V_{DD\_HV\_FLA}, V_{DD\_HV\_IO\_FLEX}, V_{DD\_HV\_OSC}, V_{DD\_HV\_OSC},$ - 6. Allowed 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset, $T_J$ = 125 °C, remaining time at or below 5.5 V. - 7. Includes ADC supplies $V_{DD\_HV\_ADV\_S}$ and $V_{DD\_HV\_ADV\_D}$ . $V_{DD\_HV\_ADV}$ is also the supply for the device temperature sensor and bandgap reference. - 8. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage equals the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies significantly across process and temperature, but a value of 0.3V can be used for nominal calculations. - V<sub>DD</sub><sub>HV</sub><sub>IO</sub>/V<sub>SS</sub><sub>HV</sub><sub>IO</sub> refers to supply pins and corresponding grounds: V<sub>DD</sub><sub>HV</sub><sub>IO</sub><sub>MAIN</sub>, V<sub>DD</sub><sub>HV</sub><sub>IO</sub><sub>FLEX</sub>, V<sub>DD</sub><sub>HV</sub><sub>IO</sub><sub>JTAG</sub>, V<sub>DD</sub><sub>HV</sub><sub>DD</sub><sub>HV</sub><sub>FLA</sub>. - Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameters I<sub>INJD</sub> and I<sub>INJA</sub>). - 11. Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins. - 12. Solder profile per IPC/JEDEC J-STD-020D - 13. Moisture sensitivity per JEDEC test method A112. ### 3.4 Electromagnetic compatibility (EMC) Table 8 and Table 9 describe the EMC characteristics of the device. | Table 8. Radiated | emissions | testing | specification <sup>(1), (2)</sup> | |-------------------|--------------|---------|-----------------------------------| | Table o. Nadialed | CIIIISSIUIIS | เธอแแน | Specification | | Coupling structure | Test setup | Function | Functional configuration | BISS radiated emissions limit | |--------------------|------------|--------------------------|--------------------------|-------------------------------| | Entire IC | (G) TEM | Reference test | C1-S3 | 36 dBμV | | | | Reference test with SSCG | C1-S3 | 36 dBμV | | | | Memory copy | C4-S2 | 36 dBμV | | | | Memory copy with SSCG | C4-S2 | 36 dBμV | <sup>1.</sup> Reference "BISS Generic IC EMC Test Specification", version 1.2, section 9.3, "Emission test configuration for ICs with CPU". *Table 9* contains the conducted emissions testing specifications. The BISS port limits are described in *Section 3.4.1, BISS port and power supply limits*. Table 9. Conducted emissions testing specifications<sup>(1)</sup> | Module | Signal | Single/<br>Differential | Functional configuration | Emission test method | BISS<br>limits <sup>(2)(3)</sup> | |------------------|---------------------|-------------------------|--------------------------|----------------------|----------------------------------| | | | Dillerential | Comiguration | <b>150</b> Ω | illints | | CAN | TXCAN | Single | C1-S3, C5-S3 | Yes | As per Figure 5 | | | RXCAN | 1 | | Yes | As per Figure 5 | | DSPI | SCLK - Diff | Differential | C1-S3, C5-S3 | Yes | As per Figure 5 | | | MRST - Diff | | | Yes | As per Figure 5 | | | MTSR - Diff | 1 | | Yes | As per Figure 5 | | | SCK | Single | C1-S3, C5-S3 | Yes | As per Figure 5 | | | MRST <sup>(4)</sup> | 1 | | Yes | As per Figure 5 | | | MTSR <sup>(4)</sup> | | | Yes | As per Figure 5 | | Ethernet | TXD <sup>(5)</sup> | Single | C1-S3 | Yes | As per Figure 5 | | | RXD <sup>(5)</sup> | 1 | | Yes | As per Figure 5 | | | REF_CLK | | | Yes | As per Figure 5 | | | TXCLK | | | Yes | As per Figure 5 | | | RXCLK | | | Yes | As per Figure 5 | | FlexRay | TXD | Single | C1-S3, C5-S3 | Yes | As per Figure 5 | | | RXD | | | Yes | As per Figure 5 | | I <sup>2</sup> C | SCL | Single | C1-S3 | Yes | As per Figure 5 | | | SDA | | | Yes | As per Figure 5 | | PSI5 | PSI-TX | Single | C1-S3 | Yes | As per Figure 5 | | | PSI-RX | 1 | | Yes | As per Figure 5 | | SENT | SENT | Single | C1-S3 | Yes | As per Figure 5 | 26/160 DocID023601 Rev 6 <sup>2.</sup> The EMC parameters are classified as "T", validated on testbench. Table 9. Conducted emissions testing specifications<sup>(1)</sup>(Continued) | Module | Signal | Single/<br>Differential | Functional configuration | Emission test method | BISS<br>limits <sup>(2)(3)</sup> | |--------------------------------------------------|------------------------|-------------------------|--------------------------|----------------------|----------------------------------| | SIPI | RF_TX | Differential | C1-S3 | Yes | As per <i>Figure 5</i> | | | RF_RX | | | Yes | As per Figure 5 | | | SysClk Tx | Single | | Yes | As per Figure 5 | | | SysClk Rx | (10/20 MHz) | | Yes | As per Figure 5 | | SCI | TXD | Single | C1-S3 | Yes | As per Figure 5 | | | RXD | | | Yes | As per Figure 5 | | LINFlex | LINTX | Single | C1-S3, C5-S3 | Yes | As per Figure 5 | | | LINRX | | | Yes | As per Figure 5 | | Oscillator | XTAL | Single | C1-S3 | Yes | As per Figure 5 | | | EXTAL | | | Yes | As per Figure 5 | | External clock | SYSCLK <sup>(6)</sup> | Single | C1-S3 | Yes | As per Figure 5 | | GPIO | GPIO <sup>(7)</sup> | Single | C1-S3, C5-S3 | Yes | As per Figure 5 | | 1.2 V core supply voltage | $V_{DD\_LV}$ | N/A | C1-S3 | Yes | As per Figure 6 | | I/O supply voltage | V <sub>DD_HV_IO</sub> | N/A | C1-S3 | Yes | As per Figure 6 | | Power management controller (PMC) supply voltage | V <sub>DD_HV_PMC</sub> | N/A | C1-S3 | Yes | As per Figure 6 | - 1. Reference "BISS Generic IC EMC Test Specification", section 9.3, "Emission test configuration for ICs with CPU". - 2. All pins of the microcontroller are defined as 'Local' (according to BISS specification). Therefore, the supply pin on the microcontroller are tested to 'Local' requirements. - 3. Limits apply to signal under test in static mode only - 4. BISS port limits measured with SCK frequency below 10 MHz - BISS port limits: The 25/50 MHz clocks for an Ethernet RMII interface could cause the limits specified in Figure 5 (BISS port limits) to be exceeded unless care is taken in the application to ensure high EMC. - 6. BISS port limits measured with clock less than 10 MHz and only one clock enabled at a time - 7. BISS port limits: GPIO toggling less than 50 kHz and not more than 40 GPIO pins toggling simultaneously Table 10. RF immunity—Direct Power Injection (DPI) test specifications<sup>(1)</sup> | Module | Signal | Monitor pin | Function | BISS signal/power supply limit class | |-----------------|---------------------------|-------------|----------|--------------------------------------| | Oscillator | XTAL | EXTCLK | C11 | 0 dBm | | Reset | PORST | GPIO | C10 | 12 dBm | | | ESR0 | GPIO | C10 | 12 dBm | | Test controller | TESTMODE | GPIO | C10 | 12 dBm | | VDD core | V <sub>DD_LV</sub> | Power | C10 | 12 dBm | | VDD I/O | V <sub>DD_HV_IO</sub> | Power | C10 | 12 dBm | | VDD FlexRay I/O | V <sub>DD_HV_IO_FLX</sub> | Power | C10 | 12 dBm | Table 10. RF immunity—Direct Power Injection (DPI) test specifications<sup>(1)</sup>(Continued) | Module | Signal | Monitor pin | Function | BISS signal/power supply limit class | |---------------|----------------------------|-------------|----------|--------------------------------------| | VDD regulator | $V_{DD\_HV\_PMC}$ | Power | C10 | 0 dBm | | VDD Flash | V <sub>DD_HV_FLA</sub> | Power | C10 | 12 dBm | | VDD JTAG/OSC | V <sub>DD_HV_IO_JTAG</sub> | Power | C10 | 0 dBm | <sup>1.</sup> Reference "BISS Generic IC EMC Test Specification", section 9.4, "Immunity test configuration for ICs with CPU". #### 3.4.1 BISS port and power supply limits *Figure 5* shows the BISS port limits behavior and *Figure 6* shows BISS power supply limits behavior. Class limits apply to signal under test in static mode only. All pins of the microcontroller are defined as 'Local' (according to BISS specification). Therefore, the supply pins on the microcontroller are tested to 'Local' requirements. $dB\mu V \\$ **BISS Limits** 80 -Limits 4 layer 70 60 50 40 30 20 10 0 10 0.1 1 100 (Start = 0.10, Stop = 1000.00) MHz Figure 5. BISS port limits Figure 6. BISS power supply limits ### 3.5 Electrostatic discharge (ESD) The following table describes the ESD ratings of the device. Parameter C Conditions Value Unit ESD for Human Body Model (HBM)<sup>(3)</sup> T All pins 2000 V ESD for field induced Charged Device Model (CDM)<sup>(4)</sup> T All pins 500 V Table 11. ESD ratings<sup>(1)(2)</sup> - 1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. - Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification" - 3. This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing - 4. This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model Component Level ### 3.6 Operating conditions The following table describes the operating conditions for the device for which all specifications in the datasheet are valid, except where explicitly noted. The device operating conditions must not be exceeded or the functionality of the device is not guaranteed. Table 12. Device operating conditions<sup>(1)</sup> | Cumah al | | С | Domomotor | Conditions | | Value | | 11:4 | |------------------------------------------------------|------------------|---|-----------------------------------------------------------------|----------------------------------------|-------|-----------------------------|----------|------| | Symbol | nboi C Parameter | | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | Frequency | | | | | | f <sub>SYS</sub> | SR | С | Device operating frequency <sup>(2)</sup> | T <sub>J</sub> = -40 °C to<br>150 °C | _ | _ | 160 | MHz | | f <sub>LBIST</sub> | SR | С | Self-test operating frequency | T <sub>J</sub> = -40 °C to<br>150 °C | _ | _ | 20 | MHz | | | | | 1 | Temperature | | | | I | | TJ | SR | Р | Junction<br>Temperature | | -40.0 | _ | 150.0 | °C | | T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | SR | Р | Ambient temperature | | -40.0 | _ | 125.0 | °C | | | | | | Voltage | | | | | | V <sub>DD_LV</sub> | CC | Р | Core supply voltage measured at external pin <sup>(3),(4)</sup> | Refer to Section | | wer managemei<br>sequencing | nt: PMC, | V | | V <sub>DD_HV_IO_MAIN</sub> | SR | Р | I/O supply voltage | LVD400/HVD600<br>enabled | 4.5 | _ | 5.5 | V | | | | С | | LVD400/HVD600 | 4.0 | _ | 5.9 | | | | | С | | disabled (5),(6),(7) | 3.0 | _ | 5.9 | | | V <sub>DD_HV_IO_JTAG</sub> | SR | Р | JTAG I/O supply | 5 V range | 4.5 | _ | 5.5 | V | | | | С | voltage <sup>(8)</sup> | 3.3 V range | 3.0 | _ | 3.6 | | | | | С | | 5 V range | 4.0 | _ | 5.9 | | | V <sub>DD_HV_IO_FLEX</sub> | SR | Р | FlexRay I/O supply | 5 V range | 4.5 | _ | 5.5 | V | | | | С | voltage | 3.3 V range | 3.0 | _ | 3.6 | | | V <sub>DD_HV_PMC</sub> <sup>(9)</sup> | SR | Р | Power Management | Full functionality | 4.5 | _ | 5.5 | V | | | | С | Controller (PMC) supply voltage | | 3.0 | _ | 5.5 | | | V <sub>DD_HV_FLA</sub> <sup>(10),</sup> | СС | Р | Flash core voltage | _ | 3.0 | _ | 5.5 | V | | $V_{DD\_HV\_ADV}$ | SR | Р | SARADC and | LVD295/ enabled | 4.5 | _ | 5.5 | V | | | | С | SDADC supply voltage | LVD295/<br>disabled <sup>(5),(6)</sup> | 4.0 | _ | 5.9 | | | | | С | | LVD295/<br>disabled <sup>(5),(6)</sup> | 3.7 | _ | 5.9 | | | V <sub>DD_HV_ADR_D</sub> | SR | Р | SD ADC supply | _ | 4.5 | V <sub>DD_HV_ADV</sub> | 5.5 | V | | | | С | reference voltage | | 4.0 | | 5.9 | | | | | С | | | 3.0 | | 4.0 | | | V <sub>DD_HV_ADR_D</sub> -<br>V <sub>DD_HV_ADV</sub> | SR | D | SD ADC reference differential voltage | _ | _ | _ | 25 | mV | | Cumbal | | С | Parameter | Conditions | | Value | | Unit | |---------------------------------------------------|----|---|----------------------------------------------------------|------------------------------|------|------------------------|-----|------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>SS_HV_ADR</sub> | SR | Р | SD ADC ground reference voltage | _ | | V <sub>SS_HV_ADV</sub> | | V | | V <sub>SS_HV_ADR_D</sub> - V <sub>SS_HV_ADV</sub> | SR | D | V <sub>SS_HV_ADR_D</sub><br>differential voltage | _ | -25 | _ | 25 | mV | | V <sub>DD_HV_ADR_S</sub> <sup>(12)</sup> | SR | Р | SARADC reference | _ | 4.5 | _ | 5.5 | V | | | | С | | | 4.0 | | 5.9 | | | | | С | | | 2.0 | | 4.0 | | | V <sub>DD_HV_ADR_S</sub> - V <sub>DD_HV_ADV</sub> | SR | D | SARADC reference differential voltage | _ | _ | | 25 | mV | | V <sub>SS_HV_ADR_S</sub> - V <sub>SS_HV_ADV</sub> | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential voltage | _ | -25 | | 25 | mV | | V <sub>SS_HV_ADV</sub> - V <sub>SS</sub> | SR | D | V <sub>SS_HV_ADV</sub><br>differential voltage | _ | -25 | _ | 25 | mV | | V <sub>RAMP_HV</sub> | SR | D | Slew rate on HV power supply pins | _ | _ | _ | 100 | V/ms | | V <sub>IN</sub> | SR | С | I/O input voltage range | _ | 0 | _ | 5.5 | V | | | | | In | jection current | | | | | | I <sub>IC</sub> | SR | Т | DC injection current (per pin) <sup>(13),(14),(15)</sup> | Digital pins and analog pins | -3.0 | _ | 3.0 | mA | | I <sub>MAXSEG</sub> | SR | D | Maximum current per power segment <sup>(16)</sup> | _ | -80 | _ | 80 | mA | Table 12. Device operating conditions<sup>(1)</sup>(Continued) - 1. The ranges in this table are design targets and actual data may vary in the given range. - 2. Maximum operating frequency is applicable to the computational cores and platform for the device. See the Clocking chapter in the SPC574Kxx *Microcontroller Reference Manual* for more information on the clock limitations for the various IP blocks on the device. - 3. Core voltage as measured on device pin to guarantee published silicon performance. - 4. During power ramp, voltage measured on silicon might be lower. Maximum performance is not guaranteed, but correct silicon operation is guaranteed. Refer to the Power Management and Reset Generation Module chapters in the SPC574Kxx *Microcontroller Reference Manual* for further information. - 5. Maximum voltage is not permitted for entire product life. See *Table 7: Absolute maximum ratings*. - 6. When internal LVD/HVDs are disabled, external monitoring is required to guarantee correct device operation. - 7. Reduced output/input capabilities below 4.2 V. See performance derating values in I/O pad electrical characteristics - 8. $V_{DD\_HV\_IO\_JTAG}$ supply is shorted with $V_{DD\_HV\_OSC}$ supply within package. - 9. $V_{DD\_HV\_PMC}$ is shorted with $V_{DD\_HV\_IO\_MAIN}$ in the package. - 10. Flash read operation is supported for a minimum $V_{DD\_HV\_FLA}$ value of 3.0 V. Flash read, program, and erase operations are supported for a minimum $V_{DD\_HV\_FLA}$ value of 3.0 V. - 11. This voltage can be measured on the pin but is not supplied by an external regulator. The Power Management Controller generates PORs based on this voltage. - 12. $V_{DD\_HV\_ADR\_S}$ must be between 4.5 V and 5.5 V for accurate reading of the device Temperature Sensor. - 13. Full device lifetime without performance degradation - 14. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See *Table 7:*Absolute maximum ratings for maximum input current for reliability requirements. 15. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current is injected through the clamp diode to the supply rail. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature. 16. Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A $V_{DD\_HV\_IO}$ power segment is defined as one or more GPIO pins located between two $V_{DD\_HV\_IO}$ supply pins. Table 13. Emulation (buddy) device operating conditions<sup>(1)</sup> | | | | lo 10. Emaiation (Saday) acvice o | | Value | | | | | | |--------------------------|-------------|---|---------------------------------------------|---|-----------|------------|-------|-------|--|------| | Symbol | С | | Symbol | | Parameter | Conditions | | Tu.uo | | Unit | | | | | | | Min | Тур | Max | | | | | | | | Frequency | | | | | | | | | _ | SR | С | Standard JTAG 1149.1/1149.7 frequency | _ | _ | _ | 50 | MHz | | | | _ | SR | С | High-speed debug frequency | _ | _ | _ | 320 | MHz | | | | _ | SR | Т | Data trace frequency | _ | _ | _ | 1250 | MHz | | | | | Temperature | | | | | | | | | | | T <sub>J_BD</sub> | SR | Р | Device junction operating temperature range | _ | -40.0 | _ | 150.0 | °C | | | | T <sub>A _BD</sub> | SR | Р | Ambient operating temperature range | _ | -40.0 | _ | 125.0 | °C | | | | | | | Voltage | | | | | | | | | V <sub>DD_LV_BD</sub> | SR | Р | Buddy core supply voltage | _ | 1.2 | _ | 1.32 | V | | | | V <sub>DD_HV_IO_BD</sub> | SR | Р | Buddy I/O supply voltage | _ | 3.0 | _ | 5.5 | V | | | | V <sub>RAMP_LV_BD</sub> | SR | D | Buddy slew rate on core power supply pins | _ | _ | _ | 100 | V/ms | | | | V <sub>RAMP_HV_BD</sub> | SR | D | Buddy slew rate on HV power supply pins | _ | _ | _ | 100 | V/ms | | | <sup>1.</sup> The ranges in this table are design targets and actual data may vary in the given range. ### 3.7 Temperature profile Table 14. Temperature profile - Packaged parts | Vehicle category | Operation | Temperature | Cumulated duration (hours) | |------------------|------------------|-------------------------|----------------------------| | Passenger cars | Active operation | T <sub>J</sub> = 150 °C | 3000 | | | | T <sub>J</sub> = 135 °C | _ | | | | T <sub>J</sub> = 125 °C | 9000 | | | | T <sub>J</sub> = 110 °C | 6000 | | | | T <sub>J</sub> = 85 °C | 1000 | | | | T <sub>J</sub> = 40 °C | 500 | | | | T <sub>J</sub> = -40 °C | 500 | | | | Total operation time | 20000 | Table 14. Temperature profile – Packaged parts(Continued) | Vehicle category | Operation | Temperature | Cumulated duration (hours) | |--------------------------|------------------|----------------------------------------------|----------------------------| | Passenger cars – low end | Active operation | T <sub>A</sub> = 120 to 125 °C | 100 | | | | T <sub>A</sub> = 115 to 120 °C | 100 | | | | T <sub>A</sub> = 110 to 115 °C | 100 | | | | T <sub>A</sub> = 105 to 110 °C | 100 | | | | T <sub>A</sub> = 100 to 105 °C | 100 | | | | T <sub>A</sub> = 95 to 100 °C | 100 | | | | T <sub>A</sub> = 90 to 95 °C | 100 | | | | T <sub>A</sub> = 85 to 90 °C | 150 | | | | T <sub>A</sub> = 80 to 85 °C | 300 | | | | T <sub>A</sub> = 50 to 80 °C | 800 | | | | T <sub>A</sub> = 40 to 50 °C | 1600 | | | | T <sub>A</sub> = 25 to 40 °C | 2200 | | | | T <sub>A</sub> = -10 to 25 °C | 1500 | | | | $T_A = -40 \text{ to } -10 ^{\circ}\text{C}$ | 500 | | | | Total operation time | 7750 | | Commercial vehicles | Active operation | T <sub>J</sub> = 150 °C | 360 | | | | T <sub>J</sub> = 140 °C | 1200 | | | | T <sub>J</sub> = 130 °C | 2100 | | | | T <sub>J</sub> = 120 °C | 29000 | | | | T <sub>J</sub> = 110 °C | 3600 | | | | T <sub>J</sub> = 85 °C | 2740 | | | | T <sub>J</sub> = 40 °C | 500 | | | | T <sub>J</sub> = -40 °C | 500 | | | | Total operation time | 40000 | Table 15. Unbiased temperature profile – Packaged parts | Operation | Temperature | Cumulated duration (years) | |-----------|-------------------------------|----------------------------| | Unbiased | T <sub>J</sub> > 60 °C | 0 <sup>(1)</sup> | | | T <sub>J</sub> = -40 to 60 °C | 20 | <sup>1.</sup> Temperatures above 60 °C are accumulated against active operation biased condition. ### 3.8 DC electrical specifications The following table describes the DC electrical specifications. Table 16. DC electrical specifications<sup>(1)</sup> | Symbol | | С | Parameter | Conditions | | Value | | Unit | |-----------------------------------|----|---|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------|------------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | I <sub>DD</sub> | CC | Ρ | Operating current all supply rails | f <sub>MAX</sub> <sup>(2)</sup> | _ | _ | 450 | mA | | I <sub>DDPE</sub> | CC | С | Operating current all supplies including program/erase | f <sub>MAX</sub> <sup>(3)</sup> | _ | _ | 470 | mA | | I <sub>DDAPP</sub> <sup>(4)</sup> | CC | С | Operating current all supplies with typical | f <sub>SYS</sub> = 160 MHz<br>T <sub>J</sub> < 142 °C | | _ | 340 | mA | | | | Т | application | f <sub>SYS</sub> = 140 MHz<br>T <sub>J</sub> < 165 °C | _ | _ | 360 | | | I <sub>DD_MAIN_CORE_AC</sub> | СС | С | Main Core 0 dynamic operating current | f <sub>SYS</sub> = 160 MHz | _ | _ | 56 | mA | | I <sub>DD_CHKR_CORE_AC</sub> | СС | С | Checker<br>Core 0 dynamic<br>operating current | f <sub>SYS</sub> = 160 MHz | _ | _ | 40 | mA | | I <sub>DDAR</sub> | СС | Т | V <sub>DD_HV_IO</sub> After Run<br>operating current at<br>1.32 V <sup>(5)</sup> | T <sub>amb</sub> = 55°C Total device consumption on V <sub>DD_HV_IO</sub> , including consumption for V <sub>DD_LV</sub> generation. No I/O activity | _ | _ | 35 | mA | | | | Р | | T <sub>amb</sub> = 40°C | | _ | 33 | | | I <sub>DD_LV_BD</sub> | СС | Р | Debug/Emulation low<br>voltage supply<br>operating current <sup>(6),(7)</sup> | T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_BD</sub> = 1.32 V | _ | _ | 250 | mA | | IDD_HV_IO_BD | СС | D | Debug/Emulation high<br>voltage supply operating<br>current (Aurora +<br>JTAGM/LFAST) | T <sub>J</sub> = 150 °C | _ | _ | 130 | mA | | I <sub>SPIKE</sub> | CC | Т | Maximum short term current spike <sup>(8)</sup> | < 20 µs observation window | _ | _ | 90 | mA | | dl | CC | Т | Current difference ratio to average current (dl/avg(I)) <sup>(9)</sup> | 20 μs observation window | _ | _ | 20 | % | | I <sub>SR</sub> | CC | D | Current variation during boot/shut-down | (10) | _ | _ | 90 <sup>(11)</sup> | mA | | I <sub>DDOFF</sub> | СС | Т | Power-off current on V <sub>DD_HV_IO</sub> supply rails <sup>(12)</sup> | V <sub>DD_HV_IO</sub> = 2.5 V | 100 | _ | _ | μА | | V <sub>REF_BG_T</sub> | СС | Ρ | Bandgap trimmed reference voltage | T <sub>J</sub> = -40 °C to 150 °C<br>V <sub>DD_HV_ADV</sub> = 5 V <u>+</u> 10% | 1.200 | _ | 1.237 | V | | V <sub>REF_BG_TC</sub> | CC | С | Bandgap temperature coefficient <sup>(13)</sup> | T <sub>J</sub> = -40 °C to 150 °C<br>V <sub>DD_HV_ADV</sub> = 5 V <u>+</u> 10% | _ | _ | 50 | ppm/<br>°C | | Symbol | Symbol C Parameter Cor | | Paramotor | Conditions | Value | | | Unit | |------------------------|------------------------|---|-------------------------|----------------------------------------------------------------------|-------|-----|-------|-----------| | Symbol | | | Conditions | Min | Тур | Max | Oiiit | | | V <sub>REF_BG_LR</sub> | CC | С | Bandgap line regulation | T <sub>J</sub> = -40 °C<br>V <sub>DD_HV_ADV</sub> = 5 V <u>+</u> 10% | _ | _ | 8000 | ppm/<br>V | | | | С | | T <sub>J</sub> = 150 °C<br>V <sub>DD_HV_ADV</sub> = 5 V <u>+</u> 10% | _ | _ | 4000 | | Table 16. DC electrical specifications<sup>(1)</sup>(Continued) - 1. The ranges in this table are design targets and actual data may vary in the given range. - Application with maximum consumption, excludes lock step (safety) core, unloaded I/O with LVDS pins active and terminated. - Application with maximum consumption, excludes lock step (safety) core, unloaded I/O with LVDS pins active and terminated, with active flash program and erase. - Typical application consumption, unloaded I/O with LVDS pins active and terminated. - Device in STOP mode running from the internal RCOSC, with the external oscillator and ADCs disabled. Includes regulator consumption for $V_{DD\_LV}$ generation. Includes static I/O current with no pins toggling. $V_{DD\_HV}$ refers to all 5 V supplies ( $V_{DD\_HV\_ADV}$ , $V_{DD\_HV\_IO\_HV\_ADV}$ , $V_{DD\_HV\_IO\_HV\_IO\_HV\_IO\_HV\_IO\_HV\_PMC}$ ). The $I_{DDAR}$ current can be further reduced by disabling the I/O pad compensation cells via the PDO bits in the ME\_<mode>\_MC registers in the mode entry module (MC\_ME). - 6. Leakage of $V_{DD\ LV\ BD}$ at junction temperature of 150 °C with production device powered estimated at 120 mA - Aurora and LFAST enabled, further consumption of 70 mA on $V_{DD\_HV\_IO\_BD}$ supply for Aurora transmission line - $I_{\text{SPIKE}}$ value is only valid for the use cases defined for the $I_{\text{DDAPP}}$ and $I_{\text{DDAPP\_LV}}$ specifications and its conditions given in Table 16 (DC electrical specifications). - Moving window, valid for I<sub>DDAPP</sub> and its conditions given in *Table 16 (DC electrical specifications)*, with a maximum of 90 mA for the worst case application. - Condition 1: For power on period from 0 V up to normal operation with reset asserted. Condition 2: From reset asserted until IRCOSC frequency. - Condition 3: Increasing frequency from IRCOSC to PLL full frequency. - Condition 4: reverse order for power down to 0 V. - 11. Current variation is considered during boot or during shut-down sequence. Progressive clock switching should be use to guarantee low current variation. This does not include current requested for the loading of the capacitances on the VDD\_LV domain. Please refer to Section 3.17.1, Power management integration, Iclamp specification - 12. I<sub>DDOFF</sub> is the minimum guaranteed consumption of the device during power-up. It can be used to correctly size power-off ballast in case of current injection during power-off state. Power up/down current transients can be limited by controlling the clock ramp rates with the Progressive Clock Frequency Switching block on the device. - 13. The temperature coefficient and line regulation specifications are used to calculate the reference voltage drift at an operating point within the specified voltage and temperature operating conditions #### 3.9 I/O pad specification The following table describes the different pad type configurations. Table 17. I/O pad specification descriptions | Pad type | Description | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Weak configuration | Provides a good compromise between transition time and low electromagnetic emission. Pad impedance is centered around 800 $\Omega$ . | | Medium configuration | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. Pad impedance is centered around 200 $\Omega$ . | | Strong configuration | Provides fast transition speed; used for fast interface. Pad impedance is centered around 50 $\Omega$ . | Table 17. I/O pad specification descriptions(Continued) | Pad type | Description | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Very strong configuration | Provides maximum speed and controlled symmetric behavior for rise and fall transition. Used for fast interface including Ethernet and FlexRay interfaces requiring fine control of rising/falling edge jitter. Pad impedance is centered around 40 $\Omega$ . | | Differential configuration | A few pads provide differential capability providing very fast interface together with good EMC performances. | | Input only pads | These low input leakage pads are associated with the ADC channels. | Note: Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin. #### 3.9.1 I/O input DC characteristics Table 18 provides input DC electrical characteristics as described in Figure 7. Figure 7. I/O input DC electrical characteristics definition Table 18. I/O input DC electrical characteristics | Symbol | | С | Parameter | Conditions | Value | | | Unit | |----------------------|----|---|-----------------------------------------------------------------|----------------------------------------------------------------------|--------------|-----|--------------------------------|-------| | | | | | | Min | Тур | Max | Ullit | | TTL | | | | | | | | | | V <sub>IHTTL</sub> | SR | Р | Input high level TTL | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}^{(6)}$ | 2 | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | ٧ | | V <sub>ILTTL</sub> | SR | Р | Input low level TTL | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V <sup>(6)</sup> | -0.3 | _ | 0.8 | | | V <sub>HYSTTL</sub> | | С | Input hysteresis TTL | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}^{(6)}$ | 0.275 | | _ | | | V <sub>DRFTTTL</sub> | _ | С | Input V <sub>IL</sub> /V <sub>IH</sub><br>temperature drift TTL | _ | <del>_</del> | _ | 100 | mV | **A** Table 18. I/O input DC electrical characteristics(Continued) | O mala al | ı | • | Barranatan | O and disking a | - | Value | ļ | 11!4 | |--------------------------------------|----|---|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------------------|----------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | AUTOMOTIVE | | | • | | | V <sub>IHAUT</sub> <sup>(1)</sup> | SR | Р | Input high level<br>AUTOMOTIVE | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 3.8 | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | V <sub>ILAUT</sub> <sup>(2)</sup> | SR | Р | Input low level<br>AUTOMOTIVE | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | -0.3 | | 2.1 <sup>(3)</sup> | ٧ | | V <sub>HYSAUT</sub> <sup>(4)</sup> | | С | Input hysteresis<br>AUTOMOTIVE | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 0.4 <sup>(6)</sup> | | _ | ٧ | | V <sub>DRFTAUT</sub> | | С | Input V <sub>IL</sub> /V <sub>IH</sub><br>temperature drift | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | _ | - | 100 <sup>(5)</sup> | mV | | | | | | CMOS | | | | | | V <sub>IHCMOS_H</sub> | SR | С | Input high level CMOS | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | 0.65 * | _ | V <sub>DD_HV_IO</sub> | V | | (0) | | Р | (with hysteresis) | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | V <sub>DD_HV_IO</sub> | | + 0.3 | | | V <sub>IHCMOS</sub> <sup>(6)</sup> | SR | С | Input high level CMOS | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | 0.6 * | _ | V <sub>DD_HV_IO</sub> | ٧ | | | | Р | (without hysteresis) | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | V <sub>DD_HV_IO</sub> | | + 0.3 | | | V <sub>ILCMOS_H</sub> <sup>(6)</sup> | SR | С | Input low level CMOS | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | -0.3 | _ | 0.35 * | ٧ | | | | Р | (with hysteresis) | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | | | V <sub>DD_HV_IO</sub> | | | V <sub>ILCMOS</sub> <sup>(6)</sup> | SR | O | Input low level CMOS | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | -0.3 | ı | 0.4 * | <b>V</b> | | | | Р | (without hysteresis) | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | | | V <sub>DD_HV_IO</sub> | | | V <sub>HYSCMOS</sub> | _ | С | Input hysteresis CMOS | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | 0.1 * | _ | _ | ٧ | | | | | | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}^{(7)}$ | V <sub>DD_HV_IO</sub> | | | | | V <sub>DRFTCMOS</sub> | _ | С | Input V <sub>IL</sub> /V <sub>IH</sub> | 3.0 V < VDD_HV_IO < 3.6 V | _ | _ | 100 <sup>(5)</sup> | mV | | | | | temperature drift CMOS | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | | | | INPUT | CHARACTERISTICS(8) | | | 1 | l | | I <sub>LKG</sub> | CC | Р | Digital input leakage | 4.5 V < V <sub>DD_HV</sub> < 5.5 V<br>0.1*V <sub>DD_HV</sub> < V <sub>IN</sub> < 0.9*V <sub>DD_HV</sub><br>TJ < 150 °C | _ | _ | 1 | μА | | I <sub>LKG_MED</sub> | СС | С | Digital input leakage for MEDIUM pad | 4.5 V < V <sub>DD_H</sub> V < 5.5 V<br>V <sub>SS_HV</sub> < V <sub>IN</sub> < V <sub>DD_HV</sub> | _ | _ | 500 | nA | | C <sub>IN</sub> | CC | D | Digital input | GPIO input pins | | | 10 | pF | | | | | capacitance | Ethernet input pins | _ | _ | 8 | | - 1. A good approximation for the variation of the minimum value with supply is given by formula $V_{IHAUT} = 0.69 \times V_{DD\_HV\_IO.}$ - 2. A good approximation for the variation of the maximum value with supply is given by formula $V_{ILAUT} = 0.49 \times V_{DD\_HV\_IO.}$ - Sum of V<sub>ILAUT</sub> and V<sub>HYSAUT</sub> is guaranteed to remain above 2.6 V in the 4.5 V < V<sub>DD\_HV\_IO</sub> < 5.5 V. Production test done with 2.06 V limit at cold, T<sub>j</sub> < 25 °C.</li> - 4. A good approximation of the variation of the minimum value with supply is given by formula $V_{HYSAUT} = 0.11 \times V_{DD\_HV\_IO.}$ - 5. In a 1 ms period, assuming stable voltage and a temperature variation of ±30 °C, V<sub>IL</sub>/V<sub>IH</sub> shift is within ±50 mV. For SENT requirement refer to *Note: on page 46*. 6. Only for $V_{DD\_HV\_IO\_JTAG}$ and $V_{DD\_HV\_IO\_FLEX}$ power segment. The TTL threshold are controlled by the VSIO bit. $VSIO[VSIO\_xx] = 0$ in the range 3.0 $V < V_{DD\_HV\_IO} < 3.6$ V, $VSIO[VSIO\_xx] = 1$ in the range 4.5 $V < V_{DD\_HV\_IO} < 5.5$ V. - 7. Only for $V_{DD\_HV\_IO\_JTAG}$ and $V_{DD\_HV\_IO\_FLEX}$ power segment. - 8. For LFAST, microsecond bus and LVDS input characteristics, refer to dedicated communication module chapters. *Table 19* provides weak pull figures. Both pull-up and pull-down current specifications are provided. Table 19. I/O pull-up/pull-down DC electrical characteristics | Symb | 201 | С | Parameter | Conditions | Value | | | Unit | |------------------|-----|---|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-------| | Symb | JOI | ) | raiailletei | Conditions | Min | Тур | Max | Oilit | | I <sub>WPU</sub> | CC | T | Weak pull-up<br>current absolute<br>value <sup>(1)</sup> | $V_{IN} = 0 V$<br>$V_{DD\_POR}^{(2)} < V_{DD\_HV\_IO}$<br>$< 3.0 V^{(3)(4)}$ | 10.6 * V <sub>DD_HV</sub> –<br>10.6 | _ | _ | μA | | | CC | Т | | V <sub>IN</sub> > V <sub>IL</sub> = 1.1 V (TTL)<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | _ | _ | 130 | | | | СС | Р | | V <sub>IN</sub> = 0.69* V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 23 | _ | 65 | | | | СС | T | | V <sub>IN</sub> = 0.49* V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | | _ | 82 | | | R <sub>WPU</sub> | СС | D | Weak pull-up resistance | $\begin{array}{c} 0.49^{*}V_{DD\_HV\_IO}^{} < V_{IN}^{} < 0.69^{*} \\ V_{DD\_HV\_IO}^{} \\ 4.5 V < V_{DD\_HV\_IO}^{} < 5.5 V \end{array}$ | 34 | _ | 62 | kΩ | | I <sub>WPD</sub> | СС | Т | Weak pull-down current absolute | V <sub>IN</sub> < V <sub>IL</sub> = 0.9 V (TTL)<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 16 | _ | _ | μA | | | | Р | value | V <sub>IN</sub> = 0.69* V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 50 | _ | 130 | | | | | T | | V <sub>IN</sub> = 0.49* V <sub>DD_HV_IO</sub><br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 40 | _ | _ | | | R <sub>WPD</sub> | CC | D | Weak pull-down resistance | $\begin{array}{c} 0.49^{*}V_{DD\_HV\_IO} < V_{IN} < 0.69^{*} \\ V_{DD\_HV\_IO} \\ 4.5 V < V_{DD\_HV\_IO} < 5.5 V \end{array}$ | 30 | _ | 55 | kΩ | Weak pull-up/down is enabled within t<sub>WK\_PU</sub> = 1 µs after internal/external reset has been asserted. Output voltage will depend on the amount of capacitance connected to the pin. V<sub>DD\_POR</sub> is the minimum V<sub>DD\_HV\_IO</sub> supply voltage for the activation of the device pull-up/down, and is given in the Table 25: Reset electrical characteristics of Section 3.11: Reset pad (PORST, ESR0) electrical characteristics. <sup>3.</sup> V<sub>DD\_POR</sub> is defined in the *Table 25: Reset electrical characteristics* of *Section 3.11: Reset pad (PORST, ESR0) electrical characteristics*. <sup>4.</sup> Weak pull-up behavior during power-up. Operational with $V_{DD\_HV\_IO} > V_{DD\_POR}$ . Figure 8. Weak pull-up electrical characteristics definition #### 3.9.2 I/O output DC characteristics The figure below provides description of output DC electrical characteristics. Figure 9. I/O output DC electrical characteristics definition The following tables provide DC characteristics for bidirectional pads: - Table 20 provides output driver characteristics for I/O pads when in WEAK configuration. - Table 21 provides output driver characteristics for I/O pads when in MEDIUM configuration. - Table 22 provides output driver characteristics for I/O pads when in STRONG configuration. - *Table 23* provides output driver characteristics for I/O pads when in VERY STRONG configuration. Note: Driver configuration is controlled by SIUL2\_MSCRn registers. It is available within two PBRIDGEA CLK clock cycles after the associated SIUL2 MSCRn bits have been written. Table 20 shows the WEAK configuration output buffer electrical characteristics. Table 20. WEAK configuration output buffer electrical characteristics | Cymph | a.l | _ | Dorometer | Conditions <sup>(1)</sup> | | Value <sup>(2)</sup> | | Unit | |----------------------|-----|---|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|------| | Symbo | OI | С | Parameter | Conditions | Min | Тур | Max | Unit | | R <sub>OH_W</sub> | CC | Р | PMOS output impedance weak configuration | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ Push pull, $\text{I}_{\text{OH}} < 0.5 \text{ mA}$ | _ | _ | 1040 | Ω | | R <sub>OL_W</sub> | СС | Р | NMOS output impedance weak configuration | | _ | _ | 1040 | Ω | | f <sub>MAX_W</sub> | CC | Т | Output frequency | $C_L = 25 \text{ pF}^{(3)}$ | _ | _ | 2 | MHz | | | | | weak configuration | $C_L = 50 \text{ pF}^{(3)}$ | _ | | 1 | | | | | D | | $C_L = 200 \text{ pF}^{(3)}$ | _ | _ | 0.25 | | | t <sub>TR_W</sub> | CC | Т | Transition time output pin weak configuration <sup>(4)</sup> | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 40 | _ | 120 | ns | | | | | | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 80 | _ | 240 | | | | | D | | C <sub>L</sub> = 200 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 320 | _ | 820 | | | | | | | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 V <sup>(5)</sup> | 50 | _ | 150 | | | | | | | $C_L = 50 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 V <sup>(5)</sup> | 100 | _ | 300 | | | | | | | $C_L = 200 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO}$ < 3.6 $V^{(5)}$ | 350 | _ | 1050 | | | tskew_w | СС | Т | Difference between rise and fall time | _ | _ | _ | 25 | % | | I <sub>DCMAX_W</sub> | СС | D | Maximum DC current | _ | _ | _ | 4 | mA | | T <sub>PHL/PLH</sub> | СС | D | Propagation delay | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 120 | ns | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 150 | | | | | | | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | | _ | 240 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>(5)</sup> | _ | _ | 300 | | <sup>1.</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0 4. Transition time maximum value is approximated by the following formula: 0 pF < $$C_L$$ < 50 pFt<sub>TR\_W</sub>(ns) = 22 ns + $C_L$ (pF) $\times$ 4.4 ns/pF 50 pF < $C_L$ < 200 pFt<sub>TR\_W</sub>(ns) = 50 ns + $C_L$ (pF) $\times$ 3.85 ns/pF 5. Only for $V_{DD\ HV\ IO\ JTAG}$ segment when $VSIO[VSIO\_IJ] = 0$ or $V_{DD\ HV\ IO\ FLEX}$ segment when $VSIO[VSIO\_IF] = 0$ . Table 21 shows the MEDIUM configuration output buffer electrical characteristics. <sup>2.</sup> All values need to be confirmed during device validation. C<sub>L</sub> is the sum of external capacitance. Device and package capacitances (C<sub>IN</sub>, defined in *Table 18*) are to be added to calculate total signal capacitance (C<sub>TOT</sub> = C<sub>L</sub> + C<sub>IN</sub>). Table 21. MEDIUM configuration output buffer electrical characteristics | Currella | -1 | _ | Devenuetes | Conditions <sup>(1)</sup> | | Value <sup>(2)</sup> | | 11:4:4 | |----------------------|----|---|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|--------| | Symbo | OI | С | Parameter | Conditions | Min | Тур | Max | Unit | | R <sub>OH_M</sub> | СС | Р | PMOS output impedance<br>MEDIUM configuration | $\begin{array}{l} 4.5~\mathrm{V} < \mathrm{V_{DD\_HV\_IO}} < 5.5~\mathrm{V} \\ \mathrm{Push~pull,~I_{OH}} < 2~\mathrm{mA} \end{array}$ | _ | _ | 270 | Ω | | R <sub>OL_M</sub> | СС | Р | NMOS output impedance<br>MEDIUM configuration | $4.5~\mathrm{V} < \mathrm{V_{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I_{OL}} < 2~\mathrm{mA}$ | _ | _ | 270 | Ω | | f <sub>MAX_M</sub> | СС | Т | Output frequency | $C_L = 25 \text{ pF}^{(3)}$ | _ | _ | 12 | MHz | | | | | MEDIUM configuration | $C_L = 50 \text{ pF}^{(4)}$ | _ | _ | 6 | | | | | D | | $C_L = 200 \text{ pF}^{(4)}$ | _ | _ | 1.5 | | | t <sub>TR_M</sub> | СС | Т | Transition time output pin MEDIUM configuration <sup>(4)</sup> | C <sub>L</sub> = 25 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 10 | _ | 30 | ns | | | | | | C <sub>L</sub> = 50 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 20 | _ | 60 | | | | | D | | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 60 | _ | 200 | | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 12 | _ | 42 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 24 | _ | 86 | | | | | | | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 70 | _ | 300 | | | t <sub>SKEW_M</sub> | СС | Т | Difference between rise and fall time | _ | _ | _ | 25 | % | | I <sub>DCMAX_M</sub> | СС | D | Maximum DC current | _ | _ | _ | 4 | mA | | T <sub>PHL/PLH</sub> | СС | D | Propagation delay | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 35 | ns | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 42 | | | | | | | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 70 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | _ | _ | 85 | | <sup>1.</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0 4. Transition time maximum value is approximated by the following formula: 0 pF < $$C_L$$ < 50 pFt<sub>TR\_M</sub>(ns) = 5.6 ns + $C_L$ (pF) $\times$ 1.11 ns/pF 50 pF < $C_L$ < 200 pFt<sub>TR\_M</sub>(ns) = 13 ns + $C_L$ (pF) $\times$ 0.96 ns/pF <sup>2.</sup> All values need to be confirmed during device validation. <sup>3.</sup> $C_L$ is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in *Table 18*) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ). 5. Only for $V_{DD\_HV\_IO\_JTAG}$ segment when $VSIO[VSIO\_IJ] = 0$ or $V_{DD\_HV\_IO\_FLEX}$ segment when $VSIO[VSIO\_IF] = 0$ Table 22 shows the STRONG configuration output buffer electrical characteristics. Table 22. STRONG configuration output buffer electrical characteristics | Cumb | | С | Dozometez | Conditions <sup>(1)</sup> | | Value <sup>(2)</sup> | | Unit | |----------------------|----|---|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|------| | Symbo | )I | C | Parameter | Conditions | Min | Тур | Max | Unit | | R <sub>OH_S</sub> | СС | Р | PMOS output impedance<br>STRONG configuration | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OH}} < 8~\mathrm{mA}$ | _ | _ | 70 | Ω | | R <sub>OL_S</sub> | СС | Р | NMOS output impedance<br>STRONG configuration | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ Push pull, $\text{I}_{\text{OL}} < 8 \text{ mA}$ | _ | _ | 70 | Ω | | f <sub>MAX_S</sub> | СС | Т | Output frequency | $C_L = 25 \text{ pF}^{(3)}$ | _ | _ | 40 | MHz | | | | | STRONG configuration | $C_L = 50 \text{ pF}^{(4)}$ | _ | _ | 20 | | | | | | | C <sub>L</sub> = 200 pF <sup>(4)</sup> | _ | _ | 5 | | | t <sub>TR_S</sub> | CC | Т | Transition time output pin STRONG configuration <sup>(4)</sup> | C <sub>L</sub> = 25 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 2.5 | _ | 10 | ns | | | | | | C <sub>L</sub> = 50 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 3.5 | _ | 16 | | | | | | | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V | 13 | _ | 50 | - | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 4 | _ | 15 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 6 | _ | 27 | | | | | | | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | 20 | _ | 83 | - | | I <sub>DCMAX_S</sub> | СС | D | Maximum DC current | _ | _ | _ | 10 | mA | | t <sub>skew_s </sub> | СС | Т | Difference between rise and fall time | _ | _ | _ | 25 | % | | T <sub>PHL/PLH</sub> | СС | D | Propagation delay | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 12 | ns | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 18 | | | | | | | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 20 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> <<br>3.6 V <sup>(5)</sup> | | _ | 36 | 1 | <sup>1.</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0 <sup>2.</sup> All values need to be confirmed during device validation. 3. $C_L$ is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in *Table 18*) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ). - 4. Transition time maximum value is approximated by the following formula: $t_{TR\_S}(ns) = 4.5 \text{ ns} + C_L(pF) \times 0.23 \text{ ns/pF}$ . - 5. Only for $V_{DD\_HV\_IO\_JTAG}$ segment when $VSIO[VSIO\_IJ] = 0$ or $V_{DD\_HV\_IO\_FLEX}$ segment when $VSIO[VSIO\_IF] = 0$ Table 23 shows the VERY STRONG configuration output buffer electrical characteristics. Table 23. VERY STRONG configuration output buffer electrical characteristics<sup>(1)</sup> | Symb | Symbol | | Doromotor | Conditions <sup>(2)</sup> | | Value <sup>(3)</sup> | | Unit | |----------------------|--------|---|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|----------------------|-----|------| | Symb | OI | С | Parameter | Conditions | Min | Тур | Max | Unit | | R <sub>OH_V</sub> | CC | Р | PMOS output impedance<br>VERY STRONG<br>configuration | $V_{\rm DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ I_{\rm OH} = 8\ {\rm mA}$ | _ | _ | 60 | Ω | | | | С | | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>VSIO[VSIO_xx] = 0,<br>$I_{OH} = 7 \text{ mA}^{(4)}$ | | _ | 85 | | | R <sub>OL_V</sub> | СС | Р | NMOS output impedance<br>VERY STRONG<br>configuration | $V_{\rm DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[V\bar{\rm S}IO\_xx] = 1, \ I_{\rm OL} = 8\ {\rm mA}$ | _ | _ | 60 | Ω | | | | С | | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%, \\ VSIO[VSIO\_xx] = 0, \\ I_{OL} = 7 \text{ mA}^{(4)}$ | _ | _ | 85 | | | f <sub>MAX_V</sub> | СС | Т | Output frequency<br>VERY STRONG<br>configuration | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ C_L = 25\ pF^{(5)}$ | | _ | 50 | MHz | | | | | | $V_{DD\ HV\ IO} = 3.3\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ C_L = 15\ pF^{(4),(5)}$ | _ | _ | 50 | | | t <sub>TR_V</sub> | CC | Т | 10–90% threshold transition time output pin VERY STRONG | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ C_L = 25\ pF^{(5)}$ | 1 | _ | 5.3 | ns | | | | | configuration | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%,$<br>$VSIO[V\bar{S}IO\_xx] = 1,$<br>$C_L = 50\ pF^{(\bar{5})}$ | 2.5 | _ | 12 | | | | | | | V <sub>DD HV IO</sub> = 5.0 V ± 10%,<br>VSIŌ[VŠIO_xx] = 1,<br>C <sub>L</sub> = 200 pF <sup>(5)</sup> | 11 | _ | 45 | | | t <sub>TR20-80</sub> | CC | D | 20–80% threshold transition time <sup>(6)</sup> output pin VERY STRONG | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ C_L = 25\ pF^{(5)}$ | 0.8 | _ | 4 | ns | | | | | configuration | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^{(5)}$ | 1 | _ | 5 | | | t <sub>TRTTL</sub> | CC | D | TTL threshold transition time <sup>(7)</sup> for output pin in VERY STRONG configuration | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$ $C_L = 25 \text{ pF}^{(5)}$ | 1 | _ | 5 | ns | Table 23. VERY STRONG configuration output buffer electrical characteristics<sup>(1)</sup>(Continued) | Symbo | ol. | С | Parameter | Conditions <sup>(2)</sup> | | Value <sup>(3)</sup> | | Unit | |-----------------------|------|---|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|----------------------|------|-------| | Syllibe | JI . | ) | Faiailletei | Conditions | Min | Тур | Max | Oilit | | Σt <sub>TR20-80</sub> | CC | D | Sum of transition time 20–<br>80% output pin VERY<br>STRONG configuration <sup>(8)</sup> | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%,$<br>VSIO[VSIO_xx] = 1,<br>$C_L = 25\ pF$ | _ | _ | 9 | ns | | | | | | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^{(5)}$ | _ | _ | 9 | | | tskew_v | CC | Т | Difference between rise and fall time at 20–80% | $V_{DD\ HV\ IO} = 5.0\ V \pm 10\%, \ VSIO[VSIO\_xx] = 1, \ C_L = 25\ pF^{(5)}$ | 0 | | 1 | ns | | T <sub>PHL/PLH</sub> | CC | D | Propagation delay | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 9 | ns | | | | | | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 10.5 | | | | | | | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.9 V | _ | _ | 15 | | | | | | | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V | _ | _ | 12 | | | I <sub>DCMAX_VS</sub> | СС | D | Maximum DC current | _ | _ | _ | 10 | mA | - 1. Refer to FlexRay section for parameter dedicated to this interface. - 2. All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0. - 3. All values need to be confirmed during device validation. - 4. Only available on the $\rm V_{DD\_HV\_IO\_JTAG}$ and $\rm V_{DD\_HV\_IO\_FLEX}$ segments. - C<sub>L</sub> is the sum of external capacitance. Add device and package capacitances (C<sub>IN</sub>, defined in *Table 18: I/O input DC electrical characteristics*) to calculate total signal capacitance (C<sub>TOT</sub> = C<sub>L</sub> + C<sub>IN</sub>). - 6. 20–80% transition time as per FlexRay standard. - 7. TTL transition time as for Ethernet standard. - 8. For specification per Electrical Physical Layer Specification 3.0.1, see the dCCTxD<sub>RISE25</sub>+dCCTxD<sub>FALL25</sub> (Sum of Rise and Fall time of TxD signal at the output pin) specification in *Table 63: TxD output characteristics* in *Section 3.19.4.2: TxD*. ## 3.10 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair. Table 24 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the I<sub>AVGSEG</sub> maximum value. In order to ensure device functionality, the sum of the dynamic and static currents of the I/O on a single segment should remain below the $I_{DYNSEG}$ maximum value. Pad mapping on each segment can be optimized using the pad usage information provided in the I/O Signal Description table. The sum of all pad usage ratios within a segment should remain below 100%. Note: In order to maintain the required input thresholds for the SENT interface, the sum of all I/O pad output percent IR drop as defined in the I/O Signal Description table, must be below 50 %. See the I/O Signal Description attachment. Note: The SPC574Kxx I/O Signal Description and Input Multiplexing Tables are contained in a Microsoft Excel<sup>®</sup> workbook file attached to this document. Locate the paperclip symbol on the left side of the PDF window, and click it. Double-click on the Excel file to open it and select the I/O Signal Description Table tab. Table 24. I/O consumption<sup>(1)</sup> | Symb | ام | С | Parameter | Conditions | | Value | | Unit | |----------------------|------|---|------------------------------------------|----------------------------------------------------------------------------|-----|-------|-----|-------| | Syllib | OI . | | Faranietei | Conditions | Min | Тур | Max | Ullit | | I <sub>RMS_SEG</sub> | SR | D | Sum of all the DC I/O current | V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 80 | mA | | | | | within a supply segment | V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 80 | | | I <sub>RMS_W</sub> | СС | D | RMS I/O current for WEAK configuration | C <sub>L</sub> = 25 pF, 2 MHz<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 1.1 | mA | | | | | | C <sub>L</sub> = 50 pF, 1 MHz<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 1.1 | | | | | | | C <sub>L</sub> = 25 pF, 2 MHz<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 0.6 | | | | | | | C <sub>L</sub> = 50 pF, 1 MHz<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 0.6 | | | I <sub>RMS_M</sub> | СС | D | RMS I/O current for MEDIUM configuration | C <sub>L</sub> = 25 pF, 12 MHz<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 4.7 | mA | | | | | | $C_L$ = 50 pF, 6 MHz<br>$V_{DD}$ = 5.0 V ± 10% | _ | _ | 4.8 | | | | | | | $C_L$ = 25 pF, 12 MHz<br>$V_{DD}$ = 3.3 V ± 10% | _ | | 2.6 | | | | | | | C <sub>L</sub> = 50 pF, 6 MHz<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 2.7 | | | I <sub>RMS_S</sub> | CC | D | RMS I/O current for STRONG configuration | $C_L = 25 \text{ pF}, 50 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 19 | mA | | | | | | $C_L$ = 50 pF, 25 MHz<br>$V_{DD}$ = 5.0 V ± 10% | _ | _ | 19 | | | | | | | C <sub>L</sub> = 25 pF, 50 MHz<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 10 | | | | | | | C <sub>L</sub> = 50 pF, 25 MHz<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 10 | | Table 24. I/O consumption<sup>(1)</sup>(Continued) | Cumb | ام | С | Doromotor | Conditions | | Value | | l lmi4 | |-----------------------------------|----|---|-----------------------------------------------|-----------------------------------------------------------------|-----|-------|------|--------| | Symb | OI | C | Parameter | Conditions | Min | Тур | Max | Unit | | I <sub>RMS_V</sub> | CC | D | RMS I/O current for VERY STRONG configuration | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 5.0V +/- 10% | _ | _ | 22 | mA | | | | | | C <sub>L</sub> = 50 pF, 25 MHz,<br>V <sub>DD</sub> = 5.0V ± 10% | _ | _ | 22 | | | | | | | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 3.3V ± 10% | _ | _ | 11 | | | | | | | $C_L$ = 25 pF, 25 MHz,<br>$V_{DD}$ = 3.3V ± 10% | _ | | 11 | | | I <sub>DYN_SEG</sub> | SR | D | | V <sub>DD</sub> = 5.0 V ± 10% | | _ | 195 | mA | | | | | current within a supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | | _ | 150 | | | I <sub>DYN_W</sub> <sup>(2)</sup> | СС | D | Dynamic I/O current for WEAK configuration | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 5.0 | mA | | | | | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 5.1 | | | | | | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 2.2 | | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 2.3 | | | I <sub>DYN_M</sub> | СС | D | Dynamic I/O current for MEDIUM configuration | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 15 | mA | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 15.5 | | | | | | | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 7.0 | | | | | | | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | 7.1 | | | I <sub>DYN_</sub> S | СС | D | Dynamic I/O current for STRONG configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 50 | mA | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 55 | | | | | | | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 22 | | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10% | | _ | 25 | | | | Symbol C | | _ | Parameter | Conditions | | | Unit | | |--|--------------------|----|---|---------------------------------------------------|-------------------------------------------------------------|-----|-----|------|----| | | | | | raidilletei | Conditions | Min | Тур | Max | | | | I <sub>DYN_V</sub> | СС | D | Dynamic I/O current for VERY STRONG configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 60 | mA | | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 5.0 V ± 10% | _ | _ | 64 | | | | | | | | C <sub>L</sub> = 25 pF,<br>V <sub>DD</sub> = 3.3 V ± 10% | | | 26 | | | | | | | | C <sub>L</sub> = 50 pF,<br>V <sub>DD</sub> = 3.3 V ± 10% | _ | _ | 29 | | Table 24. I/O consumption<sup>(1)</sup>(Continued) # 3.11 Reset pad (PORST, ESR0) electrical characteristics The device implements a dedicated bidirectional reset pin (PORST). Note: PORST pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is $4.7 \text{ k}\Omega$ . Figure 10. Start-up reset requirements <sup>1.</sup> I/O current consumption specifications for the 4.5 V <= $V_{DD\_HV\_IO}$ <= 5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V <= $V_{DD\_HV\_IO}$ <= 3.6 V. Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption. Figure 11 describes device behavior depending on supply signal on PORST: - 1. PORST low pulse amplitude is too low—it is filtered by input buffer hysteresis. Device remains in current state. - 2. PORST low pulse duration is too short—it is filtered by a low pass filter. Device remains in current state. - 3. PORST low pulse generates a reset: - a) PORST low but initially filtered during at least W<sub>FRST</sub>. Device remains initially in current state. - b) PORST potentially filtered until W<sub>NFRST</sub>. Device state is unknown: it may either be reset or remains in current state depending on other factors (temperature, voltage, device). - c) PORST asserted for longer than W<sub>NFRST</sub>. Device is under reset. Figure 11. Noise filtering on reset signal Table 25. Reset electrical characteristics | Com | | | Downwater | Conditions | | Value <sup>(1</sup> | ) | Unit | |---------------------|------|---|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|---------------------|-------------------------------|------| | Syr | nbol | | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | SR | Р | Input high level TTL<br>(Schmitt trigger) | _ | 2.0 | _ | V <sub>DD_HV_IO</sub><br>+0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level TTL (Schmitt trigger) | _ | -0.4 | _ | 0.8 | ٧ | | V <sub>HYS</sub> | СС | С | Input hysteresis TTL<br>(Schmitt trigger) | _ | 275 | _ | _ | mV | | V <sub>DD_POR</sub> | СС | D | Minimum supply for strong pull-down activation | _ | _ | _ | 1.2 | ٧ | | I <sub>OL_R</sub> | CC | Р | Strong pull-down current <sup>(2)</sup> | Device under power-on reset V <sub>DD_HV_IO</sub> = V <sub>DD_POR</sub> , V <sub>OL</sub> = 0.35 * V <sub>DD_HV_IO</sub> | 0.2 | _ | _ | mA | | | | | | Device under power-on<br>reset<br>3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V,<br>V <sub>OL</sub> > 1.0 V | 8 | _ | _ | | | I <sub>WPU</sub> | CC | Р | Weak pull-up current absolute value | ESR0 pin<br>V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub> | 23 | _ | 65 | μΑ | | | | С | | ESR0 pin<br>V <sub>IN</sub> = 0.49 * V <sub>DD_HV_IO</sub> | _ | _ | 82 | | | I <sub>WPD</sub> | CC | Р | Weak pull-down current absolute value | PORST pin<br>V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub> | 50 | _ | 130 | μΑ | | | | С | | PORST pin<br>V <sub>IN</sub> = 0.49 * V <sub>DD_HV_IO</sub> | 40 | _ | _ | | | W <sub>FRST</sub> | SR | Р | PORST and ESR0 input filtered pulse | _ | _ | _ | 500 | ns | | W <sub>NFRST</sub> | SR | Р | PORST and ESR0 input not filtered pulse | _ | 2000 | _ | _ | ns | | W <sub>FNMI</sub> | SR | Р | ESR1 input filtered pulse | | | _ | 15 | ns | | W <sub>NFNMI</sub> | SR | Р | ESR1 input not filtered pulse | _ | 400 | _ | _ | ns | An external 4.7 KOhm pull-up resistor is recommended to be used with the PORST and ESR0 pins for fast negation of the signals. PORST must be connected to an external power-on supply circuitry. Minimum requested circuitry is external pull-up to ensure device can exit reset. Note: No restrictions exist on reset signal slew rate apart from absolute maximum rating compliance. I<sub>OL, R</sub> applies to both PORST and ESR0: Strong pull-down is active on PHASE0 for PORST. Strong pull-down is active on PHASE1, PHASE2, and the beginning of PHASE3 for ESR0. #### **Oscillator and FMPLL** 3.12 #### 3.12.1 **FMPLL** Two frequency-modulated phase-locked loop (FMPLL) modules, the Reference PLL (PLL0) and the System PLL (PLL1) generate the system and auxiliary clocks from the main oscillator driver. Figure 12. PLL integration Table 26. PLL0 electrical characteristics | Symbol | | С | Parameter | Conditions | | Value | 1 | Unit | |-----------------------|----|---|----------------------------------------------------------------------------------|----------------------------------------------------|-----|-------|--------------------|-------| | Symbol | | C | Farameter | Conditions | Min | Тур | Max | Ullit | | f <sub>PLL0IN</sub> | SR | _ | PLL0 input clock <sup>(1),(2)</sup> | _ | 8 | _ | 44 | MHz | | $\Delta_{PLL0IN}$ | SR | _ | PLL0 input clock duty cycle <sup>(1)</sup> | _ | 40 | _ | 60 | % | | f <sub>PLL0VCO</sub> | СС | Р | PLL0 VCO frequency | _ | 600 | _ | 1250 | MHz | | f <sub>PLL0PHI</sub> | СС | D | PLL0 clock output frequency on PHI | _ | _ | _ | 400 | MHz | | f <sub>PLL0PHI1</sub> | СС | D | PLL0 clock output frequency on PHI1 | _ | _ | _ | 78 | MHz | | t <sub>PLL0LOCK</sub> | СС | Р | PLL0 lock time | _ | _ | _ | 110 | μs | | | СС | Т | PLL0_PHI0 single period<br>jitter<br>f <sub>PLL0IN</sub> = 20 MHz<br>(resonator) | f <sub>PLL0PHI0</sub> = 400 MHz, 6-<br>sigma pk-pk | _ | _ | 200 | ps | | APLLOPHI1SPJIT | CC | T | PLL0_PHI1 single period<br>jitter<br>f <sub>PLL0IN</sub> = 20 MHz<br>(resonator) | f <sub>PLL0PHI1</sub> = 40MHz, 6-<br>sigma pk-pk | _ | _ | 300 <sup>(3)</sup> | ps | Table 26. PLL0 electrical characteristics(Continued) | Symbol | | С | Parameter | Conditions | | | Unit | | |------------------------|----|---|------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|-------|-------| | | | ) | Farameter | Conditions | Min | Тур | Max | Oilit | | A <sub>PLL0LTJIT</sub> | CC | Т | PLL0 long-term jitter <sup>(3)</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO | 10 periods accumulated jitter (80 MHz equivalent frequency), 6-sigma pk-pk | _ | _ | ± 250 | ps | | | | | frequency = 800 MHz | 16 periods accumulated jitter (50 MHz equivalent frequency), 6-sigma pk-pk | _ | _ | ± 300 | ps | | | | | | long term jitter (< 1 MHz<br>equivalent frequency), 6-<br>sigma pk-pk | _ | _ | ± 500 | ps | | I <sub>PLL0</sub> | СС | С | PLL0 consumption | FINE LOCK state | _ | _ | 5 | mA | | f <sub>PLL0FREE</sub> | СС | D | VCO free running frequency | _ | 35 | _ | 400 | MHz | PLL0IN clock retrieved directly from either internal RC oscillator (IRCOSC) or external oscillator (XOSC) clock. Input characteristics are granted when using XOSC. Table 27. PLL1 electrical characteristics | Symbo | | С | Parameter | Conditions | | Unit | | | |-----------------------|----|---|--------------------------------------------|-----------------|-------|------|------|-------| | Symbol | • | C | raiametei | Conditions | Min | Тур | Max | Oilit | | f <sub>PLL1IN</sub> | SR | _ | PLL1 input clock <sup>(1)</sup> | _ | 38 | _ | 78 | MHz | | $\Delta_{PLL1IN}$ | SR | _ | PLL1 input clock duty cycle <sup>(1)</sup> | _ | 35 | _ | 65 | % | | f <sub>PLL1VCO</sub> | СС | Ρ | PLL1 VCO frequency | _ | 600 | _ | 1250 | MHz | | f <sub>PLL1PHI</sub> | СС | О | PLL1 output clock frequency on PHI | _ | 4.762 | _ | 160 | MHz | | t <sub>PLL1LOCK</sub> | CC | Р | PLL1 lock time | _ | _ | _ | 100 | μs | | f <sub>PLL1MOD</sub> | СС | Т | PLL1 modulation frequency | _ | _ | _ | 250 | KHz | | $ \delta_{PLL1MOD} $ | СС | Т | PLL1 modulation depth (when enabled) | Center spread | 0.25 | _ | 2 | % | | | | | | Down spread | 0.5 | _ | 4 | % | | I <sub>PLL1</sub> | СС | С | PLL1 consumption | FINE LOCK state | _ | _ | 6 | mA | | f <sub>PLL1FREE</sub> | СС | D | VCO free running frequency | _ | 35 | _ | 400 | MHz | PLL1IN clock retrieved directly from either internal PLL0 or external XOSC clock. Input characteristics are granted when using internal PLL0 or XOSC is used in functional mode. f<sub>PLL0IN</sub> frequency must be scaled down using PLLDIG\_PLL0DV[PREDIV] to ensure PFD input signal is in the range 8 MHz-20 MHz. VDD\_LV noise due to application in the range VDD\_LV = 1.25 V ± 5%, with frequency below PLL bandwidth (40 KHz) is filtered. #### 3.12.2 External oscillator (XOSC) Table 28. External Oscillator electrical specifications | Sympho | | С | Parameter | Con | ditions | V | alue | Unit | |----------------------|----|---|---------------------------------------------------------------------|------------------------------------------|---------------------------------------|------------------------|------------------------|------| | Symbo | )I | C | Parameter | Con | aitions | Min | Max | Unit | | f <sub>XTAL</sub> | CC | D | Crystal Frequency | | _ | 4 | 8 | MHz | | | | | Range <sup>(1)</sup> | | _ | >8 | 20 | | | | | | | | _ | >20 | 40 | | | t <sub>cst</sub> | СС | Т | Crystal start-up time (2),(3) | T <sub>J</sub> = | 150 °C | _ | 5 | ms | | trec | СС | | Crystal recovery time <sup>(4)</sup> | | _ | _ | 0.5 | ms | | V <sub>IHEXT</sub> | СС | D | EXTAL input high voltage (External Reference) | V <sub>REF</sub> = 0.28 * V <sub>E</sub> | DD_HV_IO_JTAG | V <sub>REF</sub> + 0.6 | _ | V | | V <sub>ILEXT</sub> | СС | D | EXTAL input low voltage <sup>(5)</sup> | V <sub>REF</sub> = 0.28 * V <sub>E</sub> | DD_HV_IO_JTAG | _ | V <sub>REF</sub> - 0.6 | V | | C <sub>S_EXTAL</sub> | СС | Т | Total on-chip stray capacitance on EXTAL pin <sup>(6)</sup> | ( | QFP | 6.0 | 8.0 | pF | | C <sub>S_XTAL</sub> | СС | Т | Total on-chip stray capacitance on XTAL pin <sup>(8)</sup> | ( | QFP | 6.0 | 8.0 | pF | | g <sub>m</sub> | СС | Р | Oscillator | $T_J = -40$ °C to | f <sub>XTAL</sub> ≤ <sub>8 MHz</sub> | 2.6 | 11.0 | mA/V | | | | С | Transconductance | 150 °C<br>4.5 V < V <sub>DD_HV</sub> | f <sub>XTAL</sub> ≤ <sub>20 MHz</sub> | 7.9 | 26.0 | | | | | С | | _IO < 5.5 V | f <sub>XTAL</sub> ≤ <sub>40 MHz</sub> | 10.4 | 34.0 | | | V <sub>EXTAL</sub> | СС | D | Oscillation Amplitude on the EXTAL pin after startup <sup>(7)</sup> | T <sub>J</sub> = -40 | °C to 150 °C | 0.5 | 1.8 | V | | V <sub>HYS</sub> | СС | D | Comparator Hysteresis | T <sub>J</sub> = | 150 °C | 0.1 | 1.0 | V | | I <sub>XTAL</sub> | СС | D | XTAL current <sup>(8)</sup> | T <sub>J</sub> = | 150 °C | _ | 14 | mA | - 1. The range is selectable by UTEST miscellaneous DCF clients XOSC\_LF\_EN and XOSC\_EN\_40 MHz. - 2. This value is determined by the crystal manufacturer and board design. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value. - 5. Applies to an external clock input and not to crystal mode. - 6. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S EXTAL</sub>/C<sub>S XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance. - 7. Amplitude on the EXTAL pin after startup is determined by the ALC block, i.e., the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over-driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions. - 8. I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation is typically in the 2-3 mA range and is dependent on the load and series resistance of the crystal. Test circuit is shown in *Figure 14*. The ALC block is the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid overdriving the crystal. Figure 13. Crystal/Resonator Connections Table 29. Selectable load capacitance | load_cap_sel[4:0] from DCF record | Capacitance offered on EXTAL/XTAL (Cx and Cy) <sup>(1),(2)</sup> (pF) | |-----------------------------------|-----------------------------------------------------------------------| | 00000 | 1.0 | | 00001 | 2.0 | | 00010 | 2.9 | | 00011 | 3.8 | | 00100 | 4.8 | | 00101 | 5.7 | | 00110 | 6.6 | | 00111 | 7.5 | | 01000 | 8.5 | | 01001 | 9.4 | | 01010 | 10.3 | | 01011 | 11.2 | | 01100 | 12.2 | | 01101 | 13.1 | | 01110 | 14.0 | | 01111 | 15.0 | | 10000–11111 <sup>(3)</sup> | Reserved | Values are determined from simulation across process corners and voltage and temperature variation. Capacitance values vary ±12% across process, 0.25% across voltage, and no variation across temperature. - Values in this table do not include the die and package capacitances given by Cs\_xtal/Cs\_extal in Table 28 (External Oscillator electrical specifications). - Configurations 10000–11111 should not be used. Configurations 10000–11100 result in same capacitances of configurations 00011–01111. Configurations 11101, 11110, and 11111 select maximum capacitances. Figure 14. Test circuit #### 3.12.3 Internal oscillator (IRCOSC) Table 30. Internal RC oscillator electrical specifications | Symbo | a I | С | Parameter | Conditions | , | ) | Unit | | |------------------------|-----|---|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|------|------------| | Symbo | JI | C | Parameter | Conditions | Min | Тур | Max | Ullit | | f <sub>Target</sub> | CC | D | IRCOSC target frequency | _ | | 16 | | MHz | | $\delta f_{var\_noT}$ | СС | Р | IRC frequency variation without temperature compensation | T <sub>J</sub> < 150 °C | -8 | | +8 | % | | δf <sub>var_T</sub> | СС | Т | IRC frequency variation with temperature compensation | T <sub>J</sub> < 150 °C | -1.5 | | +1.5 | % | | δf <sub>var_SW</sub> | _ | Т | IRC frequency accuracy after software trimming accuracy <sup>(1)</sup> | Trimming temperature | -0.5 | _ | +0.5 | % | | t <sub>start_noT</sub> | СС | Т | Startup time to reach within f <sub>var_noT</sub> | Factory trimming already applied | | | 5 | μs | | t <sub>start_T</sub> | СС | Т | Startup time to reach within f <sub>var_T</sub> | Factory trimming already applied | _ | _ | 120 | μs | | δf <sub>TC</sub> | CC | Т | RCOSC temperature coefficient without temperature compensation $T_J = -40 ^{\circ}\text{C}$ to 150 $^{\circ}\text{C}$ | 4.5 V < V <sub>DD_HV_ADV</sub> < 5.5 V<br>Stable supply, temperature<br>compensation disabled | -6.0 | | +6.0 | KHz/<br>°C | 1. The typical user trim step size $\delta f_{TRIM}$ = 0.35 %. ## 3.13 ADC specifications ## 3.13.1 ADC input description Figure 15 shows the input equivalent circuit for fast SARn channels. Figure 15. Input equivalent circuit (Fast SARn channels) Figure 16 shows the input equivalent circuit for SARB channels. INTERNAL CIRCUIT SCHEME Channel Extended Sampling Selection Switch Common mode switch Common mode $R_{SW}\!\!:$ Channel Selection Switch Impedance (two contributions $R_{SW1}$ and $R_{SW2})$ resistive ladder R<sub>AD</sub>: Sampling Switch Impedance $C_{P} \\:$ Pin Capacitance (three contributions, $C_{P1},\,C_{P2}$ and $C_{P3})$ C<sub>S</sub>: Sampling Capacitance $R_{\mbox{\scriptsize CMSW:}}$ Common mode switch R<sub>CML</sub>: Common mode resistive ladder The above figure can be used as approximation circuitry for external filtering definition. Figure 16. Input equivalent circuit (SARB channels) Table 31. ADC pin specification<sup>(1)</sup> | Symbol | | С | Parameter | Conditions | Va | lue | Unit | |-----------------------|----|---|------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-------| | Symbol | | C | raiametei | Conditions | Min | Max | Oilit | | I <sub>LK_INUD</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and | T <sub>J</sub> < 40 °C, no current injection on adjacent pin | _ | 70 | nA | | | | С | weak pull-down | T <sub>J</sub> < 150 °C, no current injection on adjacent pin | _ | 220 | | | I <sub>LK_INUSD</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and | T <sub>J</sub> < 40 °C, no current injection on adjacent pin | _ | 80 | nA | | | | С | strong pull-down | T <sub>J</sub> < 150 °C, no current injection on adjacent pin | _ | 250 | | | I <sub>LK_INREF</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and | T <sub>J</sub> < 40 °C, no current injection on adjacent pin | _ | 160 | nA | | | | С | weak pull-down and alternate reference | T <sub>J</sub> < 150 °C, no current injection on adjacent pin | _ | 400 | | | I <sub>LK_INOUT</sub> | CC | С | Input leakage current, two ADC channels input, GPIO output buffer with | T <sub>J</sub> < 40 °C, no current injection on adjacent pin | _ | 140 | nA | | | | С | weak pull-up and weak pull-down | T <sub>J</sub> < 150 °C, no current injection on adjacent pin | _ | 380 | | | I <sub>INJ</sub> | CC | T | Injection current on analog input preserving functionality | Applies to any analog pins | -3 | 3 | mA | | C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance <sup>(2)</sup> | _ | 1 | 2.2 | μF | Table 31. ADC pin specification<sup>(1)</sup>(Continued) | Symbol | | С | Parameter | Conditions | Va | lue | Unit | |------------------------------------|----|---|--------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|-------| | Symbol | | C | Farameter | Conditions | Min | Max | Oilit | | C <sub>P1</sub> | CC | D | Pad capacitance | _ | 0 | 10 | pF | | C <sub>P2</sub> | СС | D | Internal routing capacitance | SARn channels | 0 | 0.5 | pF | | | | D | | SARB channels | 0 | 1 | | | C <sub>P3</sub> | СС | D | nternal routing capacitance Only for SARB channels | | 0 | 1 | pF | | C <sub>S</sub> | CC | D | SAR ADC sampling capacitance — | | 6 | 8.5 | pF | | R <sub>SWn</sub> | СС | D | analog switches resistance SARn channels | | 0 | 1.1 | kΩ | | | | D | | SARB channels | 0 | 1.7 | | | R <sub>AD</sub> | СС | D | ADC input analog switches resistance | _ | 0 | 0.6 | kΩ | | R <sub>CMSW</sub> | СС | D | Common mode switch resistance | _ | 0 | 2.6 | kΩ | | R <sub>CMRL</sub> | CC | D | Common mode resistive ladder | _ | 0 | 3.5 | kΩ | | R <sub>SAFEPD</sub> <sup>(3)</sup> | СС | D | Discharge resistance for AN7/AN35 channels (strong pull-down for safety) | _ | 0 | 300 | Ω | | ΣI <sub>ADV</sub> | CC | Р | ADC pin supply consumption | All SAR and S/D ADC associated to the pin are enabled | _ | 31 | mA | | | | Т | | Static consumption (Power-down mode) | _ | 1 | | <sup>1.</sup> All specifications in this table valid for the full input voltage range for the analog inputs. <sup>2.</sup> For noise filtering, add a high frequency bypass capacitance of 0.1 $\mu\text{F}$ between $V_{DD\_HV\_ADV}$ and $V_{SS\_HV\_ADV}$ <sup>3.</sup> Safety pull-down is available for port pin PB[5] and PE[14]. It enables discharge of up to 100 nF from 5 V every 300 ms. # 3.13.2 SAR ADC electrical specification Table 32. ADC pin specification<sup>(1)</sup> | Comple ed | | _ | Downwater | Conditions | Va | lue | l lait | |------------------------------------|----|---|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|--------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | I <sub>LK_INUD</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and weak pull- | T <sub>j</sub> < 40 °C, no current injection on adjacent pin | _ | 70 | nA | | | | С | down | T <sub>j</sub> < 150 °C, no current injection on adjacent pin | _ | 220 | | | I <sub>LK_INUSD</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and strong pull- | T <sub>j</sub> < 40 °C, no current injection on adjacent pin | _ | 80 | nA | | | | С | down | T <sub>j</sub> < 150 °C, no current injection on adjacent pin | _ | 250 | | | I <sub>LK_INREF</sub> | CC | С | Input leakage current, two ADC channels input with weak pull-up and weak pull- | T <sub>j</sub> < 40 °C, no current injection on adjacent pin | _ | 160 | nA | | | | С | flown and alternate reference $T_j < 150 ^{\circ}\text{C}$ , no current injection on adjacent pin | | _ | 400 | | | I <sub>LK_INOUT</sub> | CC | С | nput leakage current, two ADC channels $T_j < 40$ °C, no current injection on adjacent pin | | _ | 140 | nA | | | | С | up and weak pull-down | T <sub>j</sub> < 150 °C, no current injection on adjacent pin | _ | 380 | | | I <sub>INJ</sub> | СС | Т | Injection current on analog input preserving functionality | Applies to any analog pins | -3 | 3 | mA | | C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance <sup>(2)</sup> | | 1 | 2.2 | μF | | C <sub>P1</sub> | CC | D | Pad capacitance | _ | 0 | 10 | pF | | C <sub>P2</sub> | CC | D | Internal routing capacitance | SARn channels | 0 | 0.5 | pF | | | | D | | SARB channels | 0 | 1 | | | C <sub>P3</sub> | CC | D | Internal routing capacitance | Only for SARB channels | 0 | 1 | pF | | C <sub>S</sub> | СС | D | SAR ADC sampling capacitance | _ | 6 | 8.5 | pF | | R <sub>SWn</sub> | СС | D | Analog switches resistance | SARn channels | 0 | 1.1 | kΩ | | | | D | | SARB channels | 0 | 1.7 | | | R <sub>AD</sub> | СС | D | ADC input analog switches resistance | _ | 0 | 0.6 | kΩ | | R <sub>CMSW</sub> | CC | D | Common mode switch resistance | _ | 0 | 2.6 | kΩ | | R <sub>CMRL</sub> | СС | D | Common mode resistive ladder | _ | 0 | 3.5 | kΩ | | R <sub>SAFEPD</sub> <sup>(3)</sup> | СС | D | Discharge resistance for AN7/AN35 channels (strong pull-down for safety) | _ | 0 | 300 | W | | Σl <sub>ADV</sub> | CC | Р | ADC pin supply consumption | All SAR and S/D ADC associated to the pin are enabled | _ | 31 | mA | | | | Т | | Static consumption (Power-down mode) | _ | 1 | | - 1. All specifications in this table valid for the full input voltage range for the analog inputs. - 2. For noise filtering, add a high frequency bypass capacitance of 0.1 $\mu F$ between $V_{DD\_HV\_ADV}$ and $V_{SS\_HV\_ADV}$ . - 3. Safety pull-down is available for port pin PB[5] and PE[14]. It enables discharge of up to 100 nF from 5 V every 300 ms. The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing. Table 33. SARn ADC electrical specification<sup>(1)</sup> | Symbol | | С | Parameter | Conditions | Va | lue | Unit | |------------------------|----|---|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------| | - Cyllibol | | • | i didiletei | Conditions | Min | Max | | | V <sub>ALTREF</sub> | SR | С | ADC alternate | V <sub>ALTREF</sub> < V <sub>DD_HV_IO_MAIN</sub> | 4.5 | 5.5 | V | | | | С | reference voltage | V <sub>ALTREF</sub> < V <sub>DD_HV_ADV</sub> | 4.0 | 5.9 | | | | | Р | | Extended range with reduce TUE V <sub>ALTREF</sub> < V <sub>DD_HV_IO_MAIN</sub> V <sub>ALTREF</sub> < V <sub>DD_HV_ADV</sub> | 2.0 | 5.9 | | | V <sub>IN</sub> | SR | D | ADC input signal | 0 < V <sub>IN</sub> < V <sub>DD_HV_IO_MAIN</sub> | V <sub>SS_HV_ADR</sub> | V <sub>DD_HV_ADR</sub> | V | | f <sub>ADCK</sub> | SR | Р | Clock frequency | T <sub>J</sub> < 150 °C | 7.5 | 14.6 | MHz | | t <sub>ADCPRECH</sub> | SR | Т | ADC precharge time | Fast SAR—fast precharge | 135 | _ | ns | | | | | | Fast SAR—full precharge | 270 | _ | | | | | | | Slow SAR (SARADC_B)—<br>fast precharge | 270 | _ | | | | | | | Slow SAR (SARADC_B)—<br>full precharge | 540 | _ | | | ΔV <sub>PRECH</sub> | SR | D | ADC Precharge voltage | Full precharge V <sub>PRECH</sub> = V <sub>DD_HV_ADR</sub> /2 T <sub>J</sub> < 150 °C | -0.25 | 0.25 | ٧ | | | | D | | Fast precharge V <sub>PRECH</sub> = V <sub>DD_HV_ADR</sub> /2 T <sub>J</sub> < 150 °C | -0.5 | 0.5 | V | | ΔV <sub>INTREF</sub> | CC | Р | Internal reference voltage precision | Applies to all internal reference points (Vss_Hv_ADR, 1/3 * Vdd_Hv_Adr, 2/3 * Vdd_Hv_Adr, Vdd_Hv_Adr) | -0.20 | 0.20 | V | | t <sub>ADCSAMPLE</sub> | SR | Р | ADC sample time <sup>(2)</sup> | Fast SAR – 12-bit configuration | 0.750 | _ | μs | | | | D | | Fast SAR – 10-bit configuration | 0.555 | _ | | | | | Р | | Slow SAR (SARADC_B) –<br>12-bit configuration | 1.500 | _ | | | | | D | | Slow SAR (SARADC_B) –<br>10-bit configuration | 0.833 | _ | | Table 33. SARn ADC electrical specification<sup>(1)</sup>(Continued) | | | | B | 0 | Va | alue | | |-------------------------------------------------|----|------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------|--------------------|--------------| | Symbol | | С | Parameter | Conditions | Min | Max | Unit | | t <sub>ADCEVAL</sub> | SR | Р | ADC evaluation time | 12-bit configuration (25 clock cycles) | 1.712 | _ | μs | | | | D | | 10-bit configuration (21 clock cycles) | 1.458 | _ | | | I <sub>ADCSAR,RE</sub><br>FH <sup>(3),(4)</sup> | CC | Т | ADC high reference current | Dynamic consumption $(t_{conv} = 5 \mu s^{(5)})$ | _ | 3.5 <sup>(6)</sup> | μA | | | | | | Dynamic consumption $(t_{conv} = 2.5 \ \mu s^6)$ | _ | 7 | | | | | | | Static consumption (Power Down mode) | _ | 4 | | | | | | | Bias Current <sup>(7)</sup> | _ | +2 | | | I <sub>ADCSAR_RE</sub> | CC | D | ADC low reference current | Run mode $t_{conv} \ge 5 \mu s$<br>$V_{DD\_HV\_ADR} \le 5.5 V$ | _ | 15 | μA | | | | | | Run mode $t_{conv}$ = 2.5 µs $V_{DD\_HV\_ADR}$ <= 5.5 V | _ | 30 | | | | | | | Power Down mode<br>V <sub>DD_HV_ADR</sub> <= 5.5 V | _ | 1 | | | I <sub>ADV_S</sub> | CC | Т | V <sub>DD_HV_ADV</sub> power supply current (each | Dynamic consumption (t <sub>conv</sub> = 5 μs) | _ | 4.0 | mA | | | | | ADC) | Dynamic consumption (t <sub>conv</sub> = 2.5 μs) | _ | 4.0 | | | TUE <sub>12</sub> | CC | T <sup>(8)</sup> | Total unadjusted error in 12-bit configuration <sup>(9)</sup> | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>V <sub>DD_HV_ADR</sub> > 4 V | -4 | 4 | LSB<br>(12b) | | | | Р | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>V <sub>DD_HV_ADR</sub> > 4 V | -6 | 6 | | | | | Т | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>4 V > V <sub>DD_HV_ADR</sub> > 2 V | -6 | 6 | | | | | Т | | T <sub>J</sub> < 150 °C,<br>4 V > V <sub>DD_HV_ADV</sub> > 3.5 V | <b>–12</b> | 12 | | | TUE <sub>10</sub> | CC | С | Total unadjusted error in 10-bit configuration | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR</sub> > 4 V | <b>-1</b> .5 | 1.5 | LSB<br>(10b) | | | | С | | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 4 V,<br>4 V > V <sub>DD_HV_ADR</sub> > 2 V | -2.0 | 2.0 | | Table 33. SARn ADC electrical specification<sup>(1)</sup>(Continued) | Symbol | ı | С | Parameter | Conditions | Va | alue | Unit | |--------------------|----|---|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------| | Symbol | l | C | Parameter | Conditions | Min | Max | - Ollit | | ΔTUE <sub>12</sub> | СС | D | TUE degradation due to $V_{DD\_HV\_ADR}$ offset with respect to $V_{DD\_HV\_ADV}$ | $\begin{array}{l} V_{IN} < V_{DD\_HV\_ADV} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [0:25 \text{ mV}] \end{array}$ | 0 | 0 | LSB<br>(12b) | | | | D | | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [25:50 \text{ mV}]$ | -2 | 2 | | | | | D | | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ & V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ & \in [50:75 \text{ mV}] \end{aligned}$ | -4 | 4 | | | | | D | | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [75:100 \text{ mV}]$ | -6 | 6 | | | | | D | | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [0:25 \text{ mV}] \end{aligned}$ | -2.5 | 2.5 | | | | | D | | $\begin{array}{l} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [25:50 \text{ mV}] \end{array}$ | -4 | 4 | | | | | D | | $\begin{split} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [50:75~mV] \end{split}$ | <b>-</b> 7 | 7 | | | | | D | | V <sub>DD_HV_ADV</sub> < V <sub>IN</sub> <<br>V <sub>DD_HV_ADR</sub><br>V <sub>DD_HV_ADR</sub> − V <sub>DD_HV_ADV</sub><br>∈ [75:100 mV] | -12 | 12 | | Table 33. SARn ADC electrical specification<sup>(1)</sup>(Continued) | Symphol | | С | Dovometer | Conditions | Va | alue | Unit | |----------------------|----|---|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|--------------| | Symbol | | C | Parameter | Conditions | Min | Max | — Unit | | ΔTUE <sub>10</sub> | CC | D | TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub> | $\begin{array}{l} V_{IN} < V_{DD\_HV\_ADV} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [0:25 \text{ mV}] \end{array}$ | 0 | 0 | LSB (10b) | | | | D | | $\begin{array}{l} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ \in [25:50 \text{ mV}] \end{array}$ | -0.5 | 0.5 | | | | | D | | $\begin{array}{l} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ \in [50:75 \text{ mV}] \end{array}$ | <b>–1</b> | 1 | | | | | D | | $\begin{array}{l} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ \in [75:100 \text{ mV}] \end{array}$ | <b>–1</b> .5 | 1.5 | | | | | D | | $\begin{split} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [0:25 \text{ mV}] \end{split}$ | <b>-1</b> | 1 | | | | | D | | $\begin{array}{l} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [25:50 \text{ mV}] \end{array}$ | <b>–</b> 1 | 1 | | | | | D | | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [50:75~mV] \end{aligned}$ | -2 | 2 | | | | | D | | $\begin{array}{l} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [75:100 \text{ mV}] \end{array}$ | -3 | 3 | | | DNL | СС | Р | Differential non-linearity | V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR</sub> > 4 V | -1 | 2 | LSB<br>(12b) | | ΣI <sub>ADR</sub> _S | СС | Р | ADC pin reference consumption (single pin) <sup>(10)</sup> | All SAR ADC associated to the pin enabled ( $t_{conv} = 5 \mu s$ ) | _ | 30 | μА | <sup>1.</sup> Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. - 4. Current parameter values are for a single ADC. - 5. Total consumption is given by the sum for all ADCs (associated to the reference pin) of their dynamic consumption and their static consumption. - 6. I<sub>ADCSAR REFH</sub> typical consumption 60 % of maximum value. <sup>2.</sup> Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Please refer to Figure 15 and Figure 16 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration. I<sub>ADCSAR REFH</sub> and I<sub>ADCSAR REFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion. - 7. Extra bias current is present only when BIAS is selected. - 8. Extended bench validation performed on 3 samples for each process corner. - This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to ± 6 LSB. 10. Consumption is given after power-up, when steady state is reached. Extra consumption up to 2 mA may be required during internal circuitry set-up. #### 3.13.3 S/D ADC electrical specification The SDn ADCs are Sigma Delta 16-bit analog-to-digital converters with 333 Ksps maximum output rate. Table 34. SDn ADC electrical specification<sup>(1)</sup> | Cymbal | | • | Doromotor | Conditions | Value | | Unit | | |--------------------------------------|----|---|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------|------------------------------|----------------------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Oill | | V <sub>IN</sub> | SR | Р | ADC input signal | _ | 0 | _ | V <sub>DD_HV_A</sub> | V | | V <sub>IN_PK2PK</sub> <sup>(2)</sup> | SR | D | Input range peak to peak | Single ended V <sub>INM</sub> = V <sub>SS_HV_ADR</sub> | V | V <sub>DD_HV_ADR</sub> /GAIN | | | | | | D | - VININA | Single ended V <sub>INM</sub> = 0.5*V <sub>DD_HV_ADR</sub> GAIN = 1 | ±0.5*V <sub>DD_HV_ADR</sub> | | | | | | | D | | Single ended $V_{INM} = 0.5*V_{DD\_HV\_ADR}$ GAIN = 2,4,8,16 | ±\ | $\pm V_{DD\_HV\_ADR}$ /GAIN | | | | | | D | Differential, ±V <sub>DD_HV_I</sub><br>0 < V <sub>IN</sub> < V <sub>DD_HV_I</sub> O_MAIN | | / <sub>DD_HV_AD</sub> | <sub>OR</sub> /GAIN | | | | f <sub>ADCD_M</sub> | SR | Р | S/D modulator Input<br>Clock | _ | 4 | 14.4 | 16 | MHz | | BW <sub>IN</sub> | SR | D | Input bandwith | SNR = 80 dB $f_{ADCD\_S}$ = 150 kHz | 0.01 | _ | 50 <sup>(4)</sup> | KHz | | | | D | | SNR = 74 dB<br>f <sub>ADCD_S</sub> = 333 kHz | 0.01 | _ | 111 <sup>(4)</sup> | | | f <sub>ADCD_S</sub> | SR | D | Output conversion rate | T <sub>J</sub> < 150 °C | _ | _ | 333 | ksps | | _ | СС | D | Oversampling ratio | Internal modulator | 24 | _ | 256 | _ | | | | | | External modulator | _ | | 256 | _ | | RESOLUTION | CC | D | S/D register resolution <sup>(5)</sup> | 2's complement notation | | 16 | | bit | | GAIN | SR | D | ADC gain | Defined via ADC_SD[PGA] register. Only integer powers of 2 are valid gain values. | 1 | _ | 16 | _ | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | Comple of | | С | C Boromotor | | Conditions | Value | | | Unit | | | | | | | | |---------------------|----|---|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------|-------------------|-----|----|------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---|-----|----|--| | Symbol | , | | Parameter Conditions | Min | Тур | Max | | | | | | | | | | | | $ \delta_{GAIN} $ | СС | С | Absolute value of the ADC gain | Before calibration (applies to gain setting = 1) | _ | _ | 1.5 | % | | | | | | | | | | | | D | error <sup>(6),(7)</sup> | After calibration, $\Delta V_{DD\_HV\_ADR}$ < 5% $\Delta V_{DD\_HV\_ADV}$ < 10% $\Delta T_J$ < 50 °C | _ | _ | 5 | mV | | | | | | | | | | | | | | | _ | _ | 7.5 | | | | | | | | | | | | | | | | | | | | | | | After calibration, $\Delta V_{DD\_HV\_ADR}$ < 5% $\Delta V_{DD\_HV\_ADV}$ < 10% $\Delta T_J$ < 150 °C | _ | _ | 10 | | | V <sub>OFFSET</sub> | СС | Р | Input Referred<br>Offset Error <sup>(6),(7),(8)</sup> | Before calibration (applies to all gain settings – 1, 2, 4, 8, 16) | _ | 10*<br>(1+1/gain) | 20 | mV | | | | | | | | | | | | | | | | | | D | | After calibration, $\Delta V_{DD\_HV\_ADR} < 10\%$ $\Delta T_J < 50~^{\circ}C$ | _ | _ | 5 | | | | | | | | | | | | | | | | After calibration, $\Delta V_{DD\_HV\_ADV}$ < 10% $\Delta T_J$ < 100 °C | | | 7.5 | | | | | | | | After calibration, $\Delta V_{DD\_HV\_ADV}$ < 10% $\Delta T_J$ < 150 °C | 0.5 | | 10 | | | | | | | | | | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | C: mah al | Symbol C | | Downwater | Canditiana | | Value | <b>)</b> | l l miá | |---------------------------------------|----------|---|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----------|---------| | Symbol | | | Parameter | Conditions | Min | Тур | Max | - Unit | | SNR <sub>DIFF150</sub> <sup>(9)</sup> | CC | T | Signal to noise ratio<br>in differential mode<br>150 ksps output<br>rate | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 1<br>T <sub>J</sub> < 150 °C | 80 | _ | _ | dBFS | | | | Т | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup> V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub> GAIN = 2 T <sub>J</sub> < 150 °C | 77 | | _ | | | | | Т | | $4.5 < V_{DD\_HV\_ADV} < 5.5^{(10),(11)}$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>GAIN = 4<br>$T_{J} < 150 °C$ | 74 | 1 | _ | | | | | Т | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C | 71 | 1 | _ | | | | | D | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 68 | 1 | _ | | | SNR <sub>DIFF333</sub> (12) | CC | Р | Signal to noise ratio<br>in differential mode<br>333 ksps output<br>rate | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 1<br>T <sub>J</sub> < 150 °C | 74 | _ | _ | dBFS | | | | Т | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 2<br>T <sub>J</sub> < 150 °C | 71 | _ | _ | | | | | T | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C | 68 | _ | _ | | | | | T | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C | 65 | _ | _ | | | | | D | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 62 | _ | _ | | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | | | С | | 0 | | Value | ı | 11.74 | |--------------------------------------|--------|---|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------| | Symbol | Symbol | | Parameter Conditions | Min | Тур | Max | Unit | | | SNR <sub>SE150</sub> <sup>(16)</sup> | CC | T | Signal to noise ratio<br>in single ended<br>mode 150 ksps<br>output rate | $4.5 < V_{DD\_HV\_ADV} < 5.5^{(10),(11)}$<br>$V_{DD\_HV\_ADR} = V_{DD\_HV\_ADV}$<br>$GAI\bar{N} = 1$<br>$T_J < 150 °C$ | 74 | _ | _ | dBFS | | | | Т | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 2<br>T <sub>J</sub> < 150 °C | 71 | _ | _ | | | | | | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C | 68 | _ | _ | | | | | | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11)</sup><br>V <sub>DD_HV_ADR</sub> = V <sub>DD_HV_ADV</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C | 65 | _ | _ | | | | | D | | 4.5 < V <sub>DD_HV_ADV</sub> < 5.5 <sup>(10),(11),</sup> V <sub>DD_HV_ADR</sub> =V <sub>DD_HV_ADV</sub> GAIN = 16 T <sub>J</sub> < 150 °C | 62 | _ | _ | | | SFDR | СС | Р | dynamic range | GAIN = 1 | 60 | _ | _ | dBc | | | | С | | GAIN = 2 | 60 | _ | _ | | | | | С | | GAIN = 4 | 60 | _ | | | | | | С | | GAIN = 8 | 60 | _ | | | | | | D | | GAIN = 16 | 60 | _ | _ | | | Z <sub>IN</sub> | CC | D | Input impedance <sup>(13)</sup> | GAIN = 1,<br>f <sub>ADCD_M</sub> = 16 MHz | 1.2 | 1.6 | 1.9 | ΜΩ | | | | | | GAIN = 16,<br>f <sub>ADCD_M</sub> = 16 MHz | 0.1 | _ | _ | | | | CC | D | Differential Input | GAIN = 1 | 1000 | 1250 | 1500 | kΩ | | | | | impedance | GAIN = 2 | 600 | 800 | 1000 | | | Z <sub>DIFF</sub> <sup>(14)</sup> | | | | GAIN = 4 | 300 | 400 | 500 | | | | | | | GAIN = 8 | 200 | 250 | 300 | | | | | | | GAIN = 16 | 200 | 250 | 300 | | | | CC | D | Common Mode | GAIN = 1 | 1400 | 1800 | 2200 | kΩ | | | | | Input impedance | GAIN = 2 | 1000 | 1300 | 1600 | | | Z <sub>CM</sub> <sup>(15)</sup> | | | | GAIN = 4 | 700 | 950 | 1150 | | | | | | | GAIN = 8 | 500 | 650 | 800 | | | | | | | GAIN = 16 | 500 | 650 | 800 | | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | Ob-al | | • | - | 0 | | Value | | | |-----------------------|----|---|-------------------------------------|----------------------------------------------------------|------|-------------------------------------------|------------------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max<br>180<br>12 | Unit | | R <sub>BIAS</sub> | CC | D | bias resistance | _ | 110 | 144 | 180 | kΩ | | ΔV <sub>INTCM</sub> | CC | D | Common mode input reference voltage | _ | -12 | | 12 | % | | V <sub>BIAS</sub> | СС | D | Bias voltage | _ | _ | V <sub>DD_HV</sub> _<br><sub>ADR</sub> /2 | _ | ٧ | | δV <sub>BIAS</sub> | СС | D | Bias voltage accuracy | _ | -2.5 | _ | +2.5 | % | | CMRR | SR | D | Common mode rejection ratio | _ | 54 | _ | _ | dB | | R <sub>Caaf</sub> | SR | D | Anti-aliasing filter | External series resistance | _ | _ | 20 | kΩ | | | CC | D | | Filter capacitances | 180 | _ | _ | pF | | f <sub>PASSBAND</sub> | СС | D | Pass band <sup>(16)</sup> | _ | 0.01 | _ | | KHz | | $\delta_{RIPPLE}$ | СС | D | Pass band ripple <sup>(17)</sup> | 0.333 * f <sub>ADCD_S</sub> | -1 | _ | 1 | % | | F <sub>rolloff</sub> | CC | D | Stop band | [0.5 * f <sub>ADCD_S</sub> , 1.0 * f <sub>ADCD_S</sub> ] | 40 | _ | _ | dB | | | | | attenuation | [1.0 * f <sub>ADCD_S</sub> , 1.5 * f <sub>ADCD_S</sub> ] | 45 | _ | _ | | | | | | | [1.5 * f <sub>ADCD_S</sub> , 2.0 * f <sub>ADCD_S</sub> ] | 50 | _ | _ | | | | | | | [2.0 * f <sub>ADCD_S</sub> , 2.5 * f <sub>ADCD_S</sub> ] | 55 | _ | _ | | | | | | | [2.5 * f <sub>ADCD_S</sub> , f <sub>ADCD_M</sub> /2] | 60 | _ | _ | | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | | | | | | Value | | ļ. | | |----------------------|----|---|---------------------------------------------------------------------|----------------------------------------------------|----------------------------------|-------------------------------|------------------------------------------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | $\delta_{GROUP}$ | СС | D | Group delay | Within pass band – Tclk is f <sub>ADCD_M</sub> / 2 | _ | _ | _ | _ | | | | | | OSR = 24 | _ | _ | 238.5 | Tclk | | | | | | OSR = 28 | _ | _ | 278 | | | | | | | OSR = 32 | _ | _ | 317.5 | | | | | | | OSR = 36 | _ | _ | 357 | | | | | | | OSR = 40 | _ | _ | 396.5 | | | | | | | OSR = 44 | _ | _ | 436 | | | | | | | OSR = 48 | _ | _ | 475.5 | | | | | | | OSR = 56 | _ | _ | 554.5 | | | | | | | OSR = 64 | _ | _ | 633.5 | | | | | | | OSR = 72 | _ | _ | 712.5 | | | | | | | OSR = 75 | _ | _ | 699 | | | | | | | OSR = 80 | _ | _ | 791.5 | | | | | | | OSR = 88 | _ | _ | 870.5 | | | | | | | OSR = 96 | _ | _ | 949.5 | | | | | | | OSR = 112 | _ | _ | 1107.5 | | | | | | | OSR = 128 | _ | _ | 1265.5 | | | | | | | OSR = 144 | _ | _ | 1423.5 | | | | | | | OSR = 160 | _ | _ | 1581.5 | | | | | | | OSR = 176 | | | 1739.5 | | | | | | | OSR = 192 | _ | _ | 1897.5 | | | | | | | OSR = 224 | | | 2213.5 | | | | | | | OSR = 256 | | 1 | 2529.5 | | | | | | | Distortion within pass band | -0.5/<br>f <sub>ADC</sub><br>D_S | | +0.5/<br>f <sub>ADCD_S</sub> | _ | | f <sub>HIGH</sub> | СС | D | High pass filter 3dB frequency | Enabled | _ | 10e-5*<br>f <sub>ADCD_S</sub> | _ | _ | | t <sub>STARTUP</sub> | СС | D | Start-up time from power down state | _ | _ | _ | 100 | μs | | t <sub>LATENCY</sub> | СС | D | Latency between input data and | HPF = ON | _ | _ | δ <sub>GROUP</sub> + f <sub>ADCD_S</sub> | _ | | | | | converted data<br>when input mux<br>does not change <sup>(18)</sup> | HPF = OFF | | _ | $\delta_{GROUP}$ | _ | Table 34. SDn ADC electrical specification<sup>(1)</sup>(Continued) | Symbol | | С | Parameter | Conditions | | Value | | Unit | |--------------------------|----|---|------------------------------------------------------|---------------------------------------------------------|-----|-------|----------------------------------------------------|-------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Oilit | | t <sub>SETTLING</sub> | CC | D | Settling time after mux change <sup>(19)</sup> | Analog inputs are muxed<br>HPF = ON | | _ | 2*δ <sub>GROUP</sub><br>+<br>3*f <sub>ADCD_S</sub> | _ | | | | | | HPF = OFF | _ | _ | 2*δ <sub>GROUP</sub><br>+<br>2*f <sub>ADCD_S</sub> | _ | | todrecovery | CC | D | Overdrive recovery time | After input comes within range from saturation HPF = ON | | _ | 2*δ <sub>GROUP</sub><br>+ f <sub>ADCD_S</sub> | _ | | | | | | HPF = OFF | | _ | $2*\delta_{GROUP}$ | _ | | C <sub>S_D</sub> | СС | D | S/D ADC sampling | GAIN = 1, 2, 4, 8 | | _ | 75*GAIN | fF | | | D | D | capacitance after sampling switch <sup>(19)</sup> | GAIN = 16 | _ | _ | 600 | fF | | IBIAS | CC | D | Bias consumption | At least 1 ADCD enabled | _ | _ | 3.5 | mA | | I <sub>ADV_D</sub> | СС | Т | | ADCD enabled | _ | _ | 3.5 | mA | | | | Р | supply current<br>(each ADC) | Sum of all ADCs + BIAS | _ | _ | 10.5 | | | Σl <sub>ADR_D</sub> | CC | Р | Sum of all ADC reference consumption <sup>(20)</sup> | ADCD enabled | _ | _ | 30 | μA | | I <sub>ADCS/D_REFH</sub> | СС | Т | S/D ADC<br>Reference | Dynamic consumption (Conversion) | _ | _ | 3.5 | μA | | | | Τ | High Current | Static consumption (Power-down mode and bias) | | _ | +10 | | - Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. - 2. For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be 'clipped'. - 3. $V_{INP}$ is the input voltage applied to the positive terminal of the SDADC. - 4. Maximum input of 166.67 kHz supported with reduced accuracy. See SNR specifications. - 5. When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. The gives an effective resolution of 15 bits. - 6. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device. - 7. Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to 0.5\*V<sub>DD\_HV\_ADR</sub> for *differential mode* and *single ended mode with negative input=0.5\*V<sub>DD\_HV\_ADR</sub>*. Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0". Both offset and Gain Calibration is guaranteed for ±5% variation of V<sub>DD\_HV\_ADR</sub>, ±10% variation of V<sub>DD\_HV\_ADV</sub>, and ± 50 °C temperature variation. - Conversion offset error must be divided by the applied gain factor (1, 2, 4, 8, or 16) to obtain the actual input referred offset error. - This parameter is guaranteed by bench validation with a small sample of devices across process variations, and tested in production to a value of 3 dB less. - 10. S/D ADC is functional in the range 3.6 V 4.5 V, SNR parameter degrades by 3 dB. Degraded SNR value based on simulation. - S/D ADC is functional in the range 3.0 4.5 V, SNR parameter degrades by 9 dB. Degraded SNR value based on simulation - 12. This parameter is guaranteed by bench validation with a small sample of devices across process variations. - Input impedance is valid over the full input frequency range. Input impedance is calculated in megaohms by the formula 25.6/(Gain \* f<sub>ADCD M</sub>). - 14. Impedance given at $F_{ADCD\_M}$ = 16MHz. Impedance is inversely proportional to frequency: $Z_{DIFF}(F_{ADCD\_M}) = 16MHz/F_{ADCD\_M}^*Z_{DIFF}$ - 15. Impedance given at $F_{ADCD\_M}$ = 16MHz. Impedance is inversely proportional to frequency: $Z_{CM}(F_{ADCD\_M})$ = 16MHz/ $F_{ADCD\_M}$ \* $Z_{CM}$ - 16. SNR values guaranteed only if external noise on the ADC input pin is attenuated by the required SNR value in the frequency range of f<sub>ADCD M</sub> f<sub>ADCD S</sub> to f<sub>ADCD M</sub> + f<sub>ADCD S</sub>, where f<sub>ADCD M</sub> is the input sampling frequency, and f<sub>ADCD S</sub> is the output sample frequency. A proper external input filter should be used to remove any interfering signals in this frequency range. - 17. The $\pm 1\%$ passband ripple specification is equivalent to 20 \* $\log_{10}$ (0.99) = 0.087 dB. - 18. Propagation of the information from the pin to the register CDR[CDATA] and flags SFR[DFEF], SFR[DFFF] is given by the different modules that need to be crossed: delta/sigma filters, high pass filter, fifo module, clock domain synchronizers. The time elapsed between data availability at pin and internal S/D module registers is given by the below formula: where fADCD\_S is the frequency of the sampling clock, fADCD\_M is the frequency of the modulator, and fPBRIDGEx\_CLK is the frequency of the peripheral bridge clock feeds to the ADC S/D module. The (~+1) symbol refers to the number of clock cycles uncertainty (from 0 to 1 clock cycle) to be added due to resynchronization of the signal during clock domain crossing. Some further latency may be added by the target module (core, DMA, interrupt) controller to process the data received from the ADC S/D module. - 19. This capacitance does not include pin capacitance, that can be considered together with external capacitance, before sampling switch. - 20. Consumption is given after power-up, when steady state is reached. Extra consumption up to 2 mA may be required during internal circuitry set-up. Figure 17. S/D impedance generic model $$\begin{split} & \text{Equation 1} & \quad I_{\text{INP}} = (V_{\text{INP}} - V_{\text{INM}})/2.Z_{\text{DIFF}} + (V_{\text{ICM}} - V_{\text{INT}})/Z_{\text{CM}} \\ & = (V_{\text{INP}} - V_{\text{ICM}})/Z_{\text{DIFF}} + (V_{\text{ICM}} - V_{\text{INT}})/Z_{\text{CM}} \end{split}$$ $$& \quad \text{Equation 2} & \quad I_{\text{INP}} = (V_{\text{INM}} - V_{\text{INP}})/2.Z_{\text{DIFF}} + (V_{\text{ICM}} - V_{\text{INT}})/Z_{\text{CM}} \\ & \quad = (V_{\text{INM}} - V_{\text{ICM}})/Z_{\text{DIFF}} + (V_{\text{ICM}} - V_{\text{INT}})/Z_{\text{CM}} \end{split}$$ #### 3.14 Temperature sensor The following table describes the temperature sensor electrical characteristics. Value **Symbol** C **Parameter Conditions** Unit Min Typ Max °C CC <del>-4</del>0 150 Temperature monitoring range CC mV/°C Т Sensitivity 5.18 T<sub>SENS</sub> °C CC $T_{.1} < 150 \, ^{\circ}C$ -3 $T_{ACC}$ Accuracy $V_{DD\_HV\_ADV}$ power supply CC 700 μΑ I<sub>TEMP\_SENS</sub> current Table 35. Temperature sensor electrical characteristics # 3.15 LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics The LFAST pad electrical characteristics apply to both the SIPI and high-speed debug serial interfaces on the device. The same LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables. # 3.15.1 LFAST interface timing diagrams Figure 18. LFAST and MSC/DSPI LVDS timing definition Ifast\_pwr\_down L tpD2NM\_TX Data Valid Data Valid Figure 19. Power-down exit time Figure 20. Rise/fall time ### 3.15.2 LFAST and MSC/DSPI LVDS interface electrical characteristics The following table contains the electrical characteristics for the LFAST interface. Table 36. LVDS pad startup and receiver electrical characteristics (1)(2) | Symbo | \l | С | Parameter | Conditions | | Unit | | | |------------------------|-----------------------------------------|---|---------------------------------------------------------------------|------------|-----|------|------|------| | Symbol | | | raiametei | Conditions | Min | Тур | Max | Oiii | | | STARTUP <sup>(3)</sup> , <sup>(4)</sup> | | | | | | | | | t <sub>STRT_BIAS</sub> | СС | Т | Bias current reference startup time <sup>(5)</sup> | _ | _ | 0.5 | 4 | μs | | t <sub>PD2NM_TX</sub> | СС | Т | Transmitter startup time (power down to normal mode) <sup>(6)</sup> | _ | _ | 0.4 | 2.75 | μs | Table 36. LVDS pad startup and receiver electrical characteristics<sup>(1)(2)</sup>(Continued) | | | • | B | 0 | | Value | | | |------------------------|----|---|---------------------------------------------------------------------|-----------------------------------------|--------------|-------|---------------------|------| | Symbo | )I | С | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>SM2NM_TX</sub> | CC | T | Transmitter startup time (sleep mode to normal mode) <sup>(7)</sup> | Not applicable to the MSC/DSPI LVDS pad | _ | 0.2 | 0.5 | μs | | t <sub>PD2NM_RX</sub> | СС | Т | Receiver startup time (power down to normal mode) <sup>(8)</sup> | _ | _ | 20 | 40 | ns | | t <sub>PD2SM_RX</sub> | CC | T | Receiver startup time (power down to sleep mode) <sup>(9)</sup> | Not applicable to the MSC/DSPI LVDS pad | _ | 20 | 50 | ns | | I <sub>LVDS_BIAS</sub> | СС | С | LVDS bias current consumption | Tx or Rx enabled | _ | _ | 0.95 | mA | | | | | TRANSMISSION LINE CHARACT | ERISTICS (PCB Trac | k) | | | | | Z <sub>0</sub> | SR | D | Transmission line characteristic impedance | _ | 47.5 | 50 | 52.5 | Ω | | Z <sub>DIFF</sub> | SR | D | Transmission line differential impedance | _ | 95 | 100 | 105 | Ω | | | | | RECEIVER | R | | • | • | | | V <sub>ICOM</sub> | SR | T | Common mode voltage | _ | 0.15<br>(10) | _ | 1.6 <sup>(11)</sup> | ٧ | | $ \Delta_{VI} $ | SR | Т | Differential input voltage <sup>(12)</sup> | _ | 100 | _ | _ | mV | | R <sub>IN</sub> | СС | D | Terminating resistance | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | 80 | 125 | 150 | Ω | | | | D | | V <sub>DD_HV_IO</sub> = 3.3 V ± 10% | 80 | 115 | 150 | Ω | | C <sub>IN</sub> | СС | D | Differential input capacitance <sup>(13)</sup> | _ | _ | 3.5 | 6.0 | pF | | I <sub>LVDS_RX</sub> | СС | С | Receiver DC current consumption | Enabled | _ | _ | 0.5 | mA | - The LVDS pad startup and receiver electrical characteristics in this table apply to both the LFAST & High-speed Debug (HSD) LVDS pad, and the MSC/DSPI LVDS pad except where noted in the conditions. - 2. All LVDS pad electrical characteristics are valid from -40 °C to 150 °C. - 3. All startup times are defined after a 2 peripheral bridge clock delay from writing to the corresponding enable bit in the LVDS control registers (LCR) of the LFAST and High-Speed Debug modules. The value of the LCR bits for the LFAST/HSD modules don't take effect until the corresponding SIUL2 MSCR ODC bits are set to LFAST LVDS mode. Startup times for MSC/DSPI LVDS are defined after 2 peripheral bridge clock delay after selecting MSC/DSPI LVDS in the corresponding SIUL2 MSCR ODC field. - Startup times are valid for the maximum external loads CL defined in both the LFAST/HSD and MSC/DSPI transmitter electrical characteristic tables. - Bias startup time is defined as the time taken by the current reference block to reach the settling bias current after being enabled. - Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods. - Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. - 8. Total receiver startup time from power down to normal mode is $t_{STRT\ BIAS} + t_{PD2NM\ RX} + 2$ peripheral bridge clock periods. - Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. - 10. Absolute min = 0.15 V (285 mV/2) = 0 V - 11. Absolute max = 1.6 V + (285 mV/2) = 1.743 V - 12. The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing. - 13. Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions. Table 37. LFAST transmitter electrical characteristics (1)(2) | Symbo | ı | С | Parameter | Conditions | | Value | | Unit | |----------------------|-----|---|---------------------------------------------------------------------------------------------|-------------------------------|------|-------|------|-------| | Symbo | VI. | ) | Faiailletei | Conditions | Min | Тур | Max | Oiiit | | f <sub>DATA</sub> | SR | D | Data rate | _ | _ | _ | 320 | Mbps | | V <sub>OS</sub> | CC | Р | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | lvodl | CC | Р | Differential output voltage swing (terminated) <sup>(3)(4)</sup> | _ | 110 | 171 | 285 | mV | | t <sub>TR</sub> | CC | | Rise/Fall time (absolute value of the differential output voltage swing) <sup>(3),(4)</sup> | _ | 0.26 | _ | 1.5 | ns | | C <sub>L</sub> | SR | D | External lumped differential load | V <sub>DD_HV_IO</sub> = 4.5 V | _ | _ | 12.0 | pF | | | | | capacitance <sup>(3)</sup> | V <sub>DD_HV_IO</sub> = 3.0 V | _ | _ | 8.5 | | | I <sub>LVDS_TX</sub> | CC | Т | Transmitter DC current consumption | Enabled | _ | _ | 3.2 | mA | The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values shown in Figure 21. - 2. All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 150 °C. - Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 21. - 4. Valid for maximum external load C<sub>L</sub>. Table 38. MSC/DSPI LVDS transmitter electrical characteristics (1)(2) | Symbol | С | Parameter | Conditions | | Value | | l lmi4 | | |----------------------|-----------|-----------|---------------------------------------------------------------------------------------------|-------------------------------|-------|-----|--------|------| | Symbol | ı | C | Parameter | Oonalions | Min | Тур | Max | Unit | | | Data Rate | | | | | | | | | f <sub>DATA</sub> | SR | D | Data rate | _ | _ | _ | 80 | Mbps | | V <sub>OS</sub> | СС | Р | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | lvodl | CC | Р | Differential output voltage swing (terminated) <sup>(3)(4)</sup> | _ | 150 | 214 | 400 | mV | | t <sub>TR</sub> | СС | T | Rise/Fall time (absolute value of the differential output voltage swing) <sup>(3),(4)</sup> | _ | 0.8 | _ | 4.0 | ns | | C <sub>L</sub> | SR | D | External lumped differential load | V <sub>DD_HV_IO</sub> = 4.5 V | _ | _ | 50 | pF | | | | | nacitance(3) | V <sub>DD_HV_IO</sub> = 3.0 V | _ | _ | 39 | | | I <sub>LVDS_TX</sub> | CC | Т | Transmitter DC current consumption | Enabled | _ | | 4.0 | mA | <sup>1.</sup> The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in *Figure 21*. <sup>2.</sup> All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 150 °C. - Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 21. - 4. Valid for maximum external load C<sub>L</sub>. Figure 21. LVDS pad external load diagram ### 3.15.3 LFAST PLL electrical characteristics The following table contains the electrical characteristics for the LFAST PLL. Table 39. LFAST PLL electrical characteristics<sup>(1)</sup> | Symbo | al. | C Parameter Conditions | | Value | | | Unit | | |---------------------|-----|------------------------|-------------------------------------------|------------|------------|---------|------|-------| | Syllibe | Ji | | raiametei | Conditions | Min | Nominal | Max | Oilit | | f <sub>RF_REF</sub> | SR | D | PLL reference clock frequency | _ | 10 | _ | 26 | MHz | | ERR <sub>REF</sub> | CC | | PLL input reference clock frequency error | | <b>–</b> 1 | _ | 1 | % | | DC <sub>REF</sub> | СС | D | PLL input reference clock duty cycle | _ | 45 | | 55 | % | | | Table 60. El Ao I i El Glocation Gildratico (Gottamaca) | | | | | | | | | | | |---------------------|---------------------------------------------------------|---|-------------------------------------------------|------------------------------------------------|------|--------------------|------|------|--|--|--| | Cymh | | С | Dozomotov | Canditions | | | Unit | | | | | | Symbo | וכ | | Parameter | Conditions | Min | Nominal | Max | Unit | | | | | PN | CC | D | Integrated phase noise (single side | f <sub>RF_REF</sub> = 20 MHz | _ | _ | -58 | dBc | | | | | | | D | band) | f <sub>RF_REF</sub> = 10 MHz | _ | _ | -64 | | | | | | f <sub>VCO</sub> | CC | D | PLL VCO frequency | _ | | 640 <sup>(2)</sup> | _ | MHz | | | | | t <sub>LOCK</sub> | CC | D | PLL phase lock <sup>(3)</sup> | _ | | _ | 40 | μs | | | | | $\Delta PER_{REF}$ | SR | Т | Input reference clock jitter (peak to peak) | Single period,<br>f <sub>RF_REF</sub> = 10 MHz | _ | _ | 300 | ps | | | | | | | Т | | Long term,<br>f <sub>RF_REF</sub> = 10 MHz | -500 | _ | 500 | ps | | | | | ΔPER <sub>EYE</sub> | СС | Т | Output Eye Jitter (peak to peak) <sup>(4)</sup> | _ | _ | _ | 400 | ps | | | | Table 39. LFAST PLL electrical characteristics<sup>(1)</sup>(Continued) - 1. The specifications in this table apply to both the interprocessor bus and debug LFAST interfaces. - 2. The 640 MHz frequency is achieved with a 10 MHz or 20 MHz reference clock. With a 26 MHz reference, the VCO frequency is 624 MHz. PLL lock with 640 MHz VCO frequency guaranteed by production testing. - 3. The time from the PLL enable bit register write to the start of phase locks is maximum 2 clock cycles of the peripheral bridge clock that is connected to the PLL on the device. - 4. Measured at the transmitter output across a 100 Ohm termination resistor on a device evaluation board. See Figure 21. ### 3.16 Aurora LVDS electrical characteristics The following table describes the Aurora LVDS electrical characteristics. Note: The Aurora interface is AC coupled, so there is no common-mode voltage specification. Table 40. Aurora LVDS electrical characteristics (1)(2) | Symbol | | С | Parameter | Conditions | | Value | | Unit | |-----------------------|----|---|---------------------------------------------------------------|-------------------------------------------------|-----|-------|------------------|------| | Symbol | | C | raiailletei | Conditions | Min | Тур | Max | | | Transmitter | | | | | | | | | | F <sub>TX</sub> | СС | D | Transmit Data Rate | _ | _ | | 1.25 | Gbps | | ΔV <sub>OD_LVDS</sub> | СС | Р | Differential output voltage swing (terminated) <sup>(3)</sup> | _ | 400 | 600 | 800 | mV | | t <sub>TR_LVDS</sub> | CC | Т | Rise/Fall time (10%–90% of swing) | _ | 60 | | _ | ps | | $R_{V\_L\_Tx}$ | SR | D | Differential Terminating resistance | _ | 81 | 100 | 120 | W | | T <sub>Loss</sub> | СС | D | Transmission Line Loss due to loading effects | _ | _ | _ | 6 <sup>(4)</sup> | dB | | | | | Transmission line character | istics (PCB track) | | | | | | L <sub>LINE</sub> | SR | D | Transmission line length | _ | _ | _ | 20 | cm | | Z <sub>LINE</sub> | SR | D | Transmission line characteristic impedance | _ | 45 | 50 | 55 | W | | C <sub>ac_clk</sub> | SR | D | Clock Receive Pin External AC<br>Coupling Capacitance | Values are nominal, valid for +/– 50% tolerance | 100 | _ | 270 | pF | | Cymbal | | | Parameter Conditions | | | Value | | | | |---------------------|----|---|------------------------------------------------|-------------------------------------------------|-----|-------|------|------|--| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | | C <sub>ac_tx</sub> | SR | D | Transmit Lane External AC Coupling Capacitance | Values are nominal, valid for +/- 50% tolerance | 250 | _ | 2000 | pF | | | | | | Receiver | | | | | | | | F <sub>RX</sub> | СС | D | Receive Clock Rate | T <sub>J</sub> = 150 °C | _ | _ | 1.25 | Gbps | | | ΔV <sub>I_L</sub> | SR | Р | Differential input voltage (peak to peak) | _ | 200 | _ | 1000 | mV | | | R <sub>V_L_Rx</sub> | СС | D | Differential Terminating resistance | _ | 81 | 100 | 120 | W | | Table 40. Aurora LVDS electrical characteristics<sup>(1)(2)</sup>(Continued) - 1. All Aurora electrical characteristics are valid from –40 °C to 150 °C, except where noted. - 2. All specifications valid for maximum transmit data rate F<sub>TX</sub>. - 3. The minimum value of 400 mV is only valid for differential terminating resistance ( $R_{V\_L}$ ) = 99 Ohm to 101 ohm. The differential output voltage swing tracks with the value of $R_{V\_L}$ . - 4. Transmission line loss maximum value is specified for the maximum drive level of the Aurora transmit pad. # 3.17 Power management: PMC, POR/LVD, sequencing The power management module monitors the different power supplies as well as generating the required internal supplies. The power management module is supplied by the $V_{DD\_HV\_PMC}$ supply, with redundant voltage references and monitors guaranteeing safe operation. ### 3.17.1 Power management integration Use the integration scheme provided below to ensure proper device function. C<sub>DECHV</sub> $C_{\mathsf{DECBV}}$ (regulator supply decoupling) (regulator supply decoupling) $V_{DD\_HV\_PMC}$ $V_{DD\_HV\_PMC}$ $V_{DD\_HV\_IO\_MAIN}$ V<sub>DD\_BV\_PMC</sub> (supplied via CDECREG4 (LV\_COR) V<sub>DD\_IO\_MAIN</sub>) V<sub>DD\_LV</sub>E $V_{DD\_LVn}$ COR/LV FLA Voltage Regulator $V_{DD\_LV}$ $V_{SS}$ **DEVICE** CDECREG3 (LV\_COR\LV\_PLL) $\mathsf{v}_{\mathsf{ss}}$ CDECREG1 (LV\_ **DEVICE** $V_{DD\_LV}$ $V_{SS}$ $V_{DD\ LV}$ C<sub>DECREG2</sub> (LV\_COR) C<sub>REG</sub> (LV\_COR) Note: The pins positions correspond to the pins positions in the pins package. Figure 22. Voltage regulator capacitance connection The internal voltage regulator requires external capacitance (C<sub>REGn</sub>) to be connected to the device to provide a stable low voltage digital supply to the device. Placed capacitances on the board as near as possible to the associated pins and limit the serial inductance of the board to less than 5 nH. Place a decoupling capacitor between each $V_{DD\_LV}$ supply pin and $V_{SS}$ ground plane to ensure stable voltage. Place the capacitor as near as possible to the $V_{DD\_LV}$ supply pin. ### 3.17.2 Main voltage regulator electrical characteristics The device implements an internal voltage regulator to generate the low voltage core supply $V_{DD\_LV}$ from the high voltage ballast supply $V_{DD\_BV\_PMC}$ , internally connected to $V_{DD\_HV\_IO\_MAIN}$ supply. The regulator itself is supplied by $V_{DD\_HV\_PMC}$ . Both high voltage supplies are common with $V_{DD\_HV\_IO}$ . Note: Refer to SPC574Kx\_IO\_Signal\_Table.xls table for details regarding power connectivity. The following supplies are involved: - HV—High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD\_HV\_PMC</sub>/V<sub>DD\_HV\_IO\_MAIN</sub> power pin. - BV—High voltage external power supply for internal ballast module. This must be provided externally through V<sub>DD HV PMC</sub>/V<sub>DD HV IO\_MAIN</sub> power pins. - LV—Low voltage internal power supply for core, PLL and Flash digital logic. This is generated by the internal voltage regulator but provided externally to allow connection to a stability capacitor. It is further split into three main domains to ensure noise isolation between critical LV modules: - LV\_COR—Low voltage supply for the core. It is also used to provide supply LV\_PLL through double bonding. - LV\_FLA—Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV COR through double bonding. - LV\_PLL—Low voltage supply for PLL0. It is shorted to LV\_COR through double bonding. **Table 41. Device Power Supply Integration** | Symbol | | С | Parameter | Conditions <sup>(1)</sup> | , | Value <sup>(2)</sup> | | Unit | |----------------------|----|---|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------|----------------------|--------------------|------| | Symbol | | C | Parameter | Conditions | Min | Тур | Max | Unit | | C <sub>REG</sub> | SR | D | Internal voltage regulator stability external capacitance | _ | 1.3 | 2 <sup>(3)</sup> | _ | μF | | R <sub>REG</sub> | SR | D | Stability capacitor equivalent serial resistance | Total resistance including board track | _ | _ | 50 | mΩ | | C <sub>DECREGn</sub> | SR | D | Internal voltage regulator decoupling external capacitance | V <sub>DD_LV</sub> /V <sub>SS</sub> pair | 30 | 100 | _ | nF | | R <sub>DECREGn</sub> | SR | D | Stability capacitor equivalent serial resistance | _ | | _ | 50 | mΩ | | C <sub>DECBV</sub> | SR | D | Relay capacitance for ballast power-up | _ | 3 | 4 <sup>(3)</sup> | _ | μF | | C <sub>DECHV</sub> | SR | D | Decoupling capacitance regulator supply | V <sub>DD_HV_IO_MAIN</sub> /V <sub>SS</sub> pair | 30 | 100 | _ | nF | | V <sub>MREG</sub> | СС | Р | Main regulator output voltage | Before trimming | 1.14 | 1.28 | 1.4 <sup>(4)</sup> | V | | | | Р | | After trimming | 1.14 | 1.28 | 1.32 | | | IDD <sub>MREG</sub> | SR | Р | Main regulator current provided to $V_{DD\_LV}$ domain | _ | _ | _ | 350 | mA | | IDD <sub>CLAMP</sub> | CC | D | Main regulator rush current sinked from VDD_HV_IO_MAIN domain during VDD_LV external capacitance loading | Power-up condition | 200 | _ | 1500 | mA | | ΔIDD <sub>MREG</sub> | SR | Т | Main regulator current variation | 20 μs observation window | <del>-</del> 60 | _ | 60 | mA | | I <sub>MREGINT</sub> | СС | D | Main regulator current | I <sub>MREG</sub> = 300 mA | _ | _ | 3.5 | mA | | | | D | consumption | I <sub>MREG</sub> = 0 mA | _ | _ | 2.2 | | | Symbol | | С | C Parameter | Conditions <sup>(1)</sup> | , | Unit | | | |---------------------|----|---|------------------------------------------------------------|----------------------------------|-----|------|-----|-------| | Symbol | | C | Faiametei | Conditions | Min | Тур | Max | Oiiit | | C <sub>DECFLA</sub> | SR | D | Decoupling capacitance for flash supply | V <sub>DD_HV_FLA</sub> /VSS pair | 100 | 220 | _ | nF | | C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance <sup>(5)</sup> | | 1 | 2.2 | _ | μF | Table 41. Device Power Supply Integration(Continued) - 1. $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 / 125 °C, unless otherwise specified. - 2. All values need to be confirmed during device validation. - 3. Recommended X7R or X5R ceramic –35 % / +20 % variation across process, temperature, voltage and after aging. - 4. At power-up condition before trimming. - 5. For noise filtering, add a high frequency bypass capacitance of 0.1 $\mu F$ between $V_{DD\_HV\_ADV}$ and $V_{SS\_HV\_ADV}$ . ## 3.17.3 Device voltage monitoring The LVD/HVDs and their associated levels for the device are given in the following table. The figure below illustrates the workings of voltage monitoring threshold. Figure 23. Voltage monitor threshold definition Table 42. Voltage monitor electrical characteristics<sup>(1)</sup> | Ob. al. | | _ | D | O a sa diki a sa a | | Value | | Unit | |--------------------------------------|----|---|---------------------------------------------------------------|-----------------------------------------------------------|------|-------|------|------| | Symbol | | С | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>PORUP_LV</sub> <sup>(2)</sup> | CC | D | LV supply power on reset | Rising voltage (power up) | 1040 | _ | 1180 | mV | | | | Р | threshold[ | Falling voltage (power down) <sup>(3)</sup> | 960 | _ | 1100 | | | | | | | Hysteresis on power-up | 50 | _ | _ | | | V <sub>LVD096</sub> | CC | Р | LV internal <sup>(4)</sup> supply low voltage monitoring | See note <sup>(5)</sup> | 960 | _ | 1100 | mV | | V <sub>LVD108</sub> | СС | Р | Core LV internal <sup>(4)</sup> supply low voltage monitoring | See note <sup>(6)</sup> | 1080 | _ | 1170 | mV | | V <sub>LVD112</sub> | CC | Р | LV external <sup>(7)</sup> supply low voltage monitoring | See note <sup>(5)</sup> | 1110 | _ | 1180 | mV | | V <sub>HVD140</sub> | CC | Р | LV external <sup>(7)</sup> supply high voltage monitoring | See note <sup>(8)</sup> | 1320 | _ | 1420 | mV | | VHVD145 | CC | Р | LV external <sup>(7)</sup> supply high voltage monitoring | See note <sup>(8)</sup> | 1390 | _ | 1480 | mV | | V <sub>PORUP_HV</sub> <sup>(2)</sup> | СС | Р | HV supply power on reset threshold <sup>(9)</sup> | Rising voltage (power up) on PMC/IO Main supply | 2850 | _ | 3210 | mV | | | | | | Rising voltage (power up)<br>on IO JTAG and Osc<br>supply | 2680 | _ | 2980 | | | | | | | Rising voltage (power up) on ADC supply | 2870 | _ | 3182 | | | | | | | Falling voltage (power down) <sup>(10)</sup> | 2710 | _ | 3000 | | | | | | | Hysteresis on power up <sup>(11)</sup> | 150 | _ | _ | | | V <sub>POR240</sub> | СС | Р | HV supply power-on reset voltage | Rising voltage | 2420 | _ | 2780 | mV | | | | | monitoring | Falling voltage | 2400 | _ | 2760 | | | V <sub>LVD270</sub> | СС | Р | HV supply low voltage monitoring | Rising voltage | 2750 | _ | 3000 | mV | | | | | | Falling voltage | 2700 | _ | 2950 | | | V <sub>LVD295</sub> | CC | Р | ADC supply low voltage | Rising voltage | _ | _ | 3120 | mV | | | | | monitoring | Falling voltage | 2920 | _ | 3100 | | | V <sub>LVD400</sub> | СС | Р | HV supply low voltage monitoring | Rising voltage | 4110 | | 4410 | mV | | | | | | Falling voltage | 3970 | _ | 4270 | | | V <sub>HVD600</sub> | СС | Р | HV supply high voltage | Rising voltage | 5560 | _ | 5960 | mV | | | | | monitoring | Falling voltage | 5500 | _ | 5900 | | | Symbol | | С | Parameter | Conditions | Value | | Unit | | |------------------------|----|---|--------------------------------------------------|------------|-------|-----|------|-------| | Symbol | | C | raiailletei | Conditions | Min | Тур | Max | Oilit | | t <sub>VDASSERT</sub> | СС | | Voltage detector threshold crossing assertion | _ | 0.1 | _ | 2 | μs | | t <sub>VDRELEASE</sub> | СС | D | Voltage detector threshold crossing de-assertion | _ | 5 | _ | 20 | μs | Table 42. Voltage monitor electrical characteristics<sup>(1)</sup>(Continued) - For V<sub>DD\_LV</sub> levels, a maximum of 30 mV IR drop is incurred from the pin to all sinks on the die. For other LVD, the IR drop is estimated by multiplying the supply current by 0.5 Ω. - V<sub>PORUP\_LV</sub> and V<sub>PORUP\_HV</sub> threshold are untrimmed values before completion of the power-up sequence. All other LVD/HVD thresholds are provided after trimming. - 3. Assume all of LVDs on LV supplies disabled - 4. LV internal supply levels are measured on device internal supply grid after internal voltage drop. - LVD is released after t<sub>VDRELEASE</sub> temporization when *upper* threshold is crossed, LVD is asserted t<sub>VDASSERT</sub> after detection when *lower* threshold is crossed. - This is combination of LVD108\_C, P, and F. Min is from min value of LVD108\_F, and P which is the lowest one. Max is the max value of LVD108\_C which is the highest one of three. - 7. LV external supply levels are measured on the die side of the package bond wire after package voltage drop. - HVD is released after t<sub>VDRELEASE</sub> temporization when *lower* threshold is crossed, HVD is asserted t<sub>VDASSERT</sub> after detection when *upper* threshold is crossed. HVD140 does not cause reset. - 9. This supply also needs to be below 5472 mV (untrimmed HVD600 min) - 10. Untrimmed LVD300\_A will be asserted first on power down. - 11. Hysteresis is implemented only between the VDD\_HV\_IO\_MAIN High voltage Supplies and the ADC high voltage supply. When these two supplies are shorted together, the hysteresis is as is shown in *Table 42*. If the supplies are not shorted (VDD\_IO\_MAIN and ADC high voltage supply), then there will be no hysteresis on the high voltage supplies. #### 3.17.4 Power up/down sequencing The following table shows the constraints and relationships for the different power supplies. Supply 2<sup>(1)</sup> $\mathsf{V}_{\mathsf{DD\_HV\_IO\_JTAG/}}$ ALTREFn<sup>(2)</sup> $V_{DDLV}$ $V_{DD\_HV\_IO}$ V<sub>DD HV ADR</sub> $\mathsf{V}_{\mathsf{DD}\;\mathsf{HV}\;\mathsf{ADV}}$ V<sub>DD\_HV\_IO\_FLEX</sub> $V_{DD\_LV}$ V<sub>DD HV</sub> IO JTAG/ V<sub>DD\_HV</sub> IO\_FLEX Supply 1(1) $V_{DD\_HV\_IO}$ V<sub>DD\_HV\_ADV</sub> 5<sub>mA</sub> $V_{DD\_HV\_ADR}$ $10 \text{ mA}^{(3)}$ $10 \text{ mA}^{(3)}$ **ALTREFn** Table 43. Device supply relation during power-up/power-down sequence Red cells: Supply 1 (row) can exceed Supply 2 (column), granted that external circuitry ensures current flowing from supply1 is less than absolute maximum rating current value provided. ALTREFn are the alternate references for the ADC that can be used in place of the default reference (V<sub>DD\_HV\_ADR\_\*</sub>). They are SARB.ALTREF and SAR2.ALTREF. 3. ADC performance is not guaranteed when ALTREFn, and V<sub>DD\_HV\_ADR</sub> supplies are above V<sub>DD\_HV\_O</sub>/V<sub>DD\_HV\_ADV</sub>. During power-up, all functional terminals are maintained in a known state as described in the following table. Table 44. Functional terminals state during power-up and reset | TERMINAL type <sup>(1)</sup> | POWER-UP <sup>(2)</sup><br>pad state | RESET pad state | DEFAULT<br>(3)<br>pad state | Comments | |------------------------------|--------------------------------------|-------------------------------|-------------------------------|--------------------------------------------------------------| | PORST | Strong pull-<br>down <sup>(4)</sup> | Weak pull-down | Weak pull-down | Power-on reset pad | | ESR0 <sup>(5)</sup> | Strong pull-down | Strong pull-down | Weak pull-up | Functional reset pad | | ESR1 | Weak pull-up | Weak pull-up | Weak pull-up | _ | | TEST_MODE | Weak pull-down | Weak pull-down <sup>(6)</sup> | Weak pull-down <sup>(6)</sup> | _ | | GPIO | Weak pull-up <sup>(4)</sup> | Weak pull-up | Weak pull-up | _ | | ANALOG | High impedance | High impedance | High impedance | _ | | ERROR[0] | High impedance | High impedance | High impedance | During functional reset, pad state can be overridden by FCCU | | TRST | High impedance | Weak pull-down | Weak pull-down | _ | | TCK | High impedance | Weak pull-down | Weak pull-down | _ | | TMS | Weak pull-up | Weak pull-up | Weak pull-up | _ | | TDI | Weak pull-up | Weak pull-up | Weak pull-up | _ | | TDO | High impedance | High impedance | High impedance | _ | <sup>1.</sup> Refer to pinout information for terminal type. # 3.18 Flash memory electrical characteristics Table 45 shows the estimated Program/Erase characteristics. POWER-UP state is guaranteed from V<sub>DD\_HV\_IO</sub> > V<sub>DD\_POR</sub> and maintained until supply crosses the power-on reset thresholds V<sub>PORUP\_LV</sub> for LV supply and V<sub>PORUP\_HV</sub> for high voltage supply. <sup>3.</sup> Before software configuration. <sup>4.</sup> Pull-down and pull-up strengths are provided in Table 19 (I/O pull-up/pull-down DC electrical characteristics) <sup>5.</sup> Unlike ESR0, ESR1 is provided as a normal GPIO and implements weak pull-up during power-up. <sup>6.</sup> An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering test mode if the package TESTMODE pin is not connected. It is recommended to connect the TESTMODE pin to V<sub>SS HV IO</sub> on the board for maximum robustness, but not required. The value of TESTMODE is latched at the negation of reset and has no affect afterward. The device will not exit functional reset with the TESTMODE pin asserted during power-up. The TESTMODE pin can be connected externally directly to ground without any other components. Table 45. Flash memory program and erase specifications (1) | | Table 45. Flash memor | Value | | | | | | | | | | |----------------------------|-------------------------------------------------------------------------------|--------------------|---|----------------------|--------------------|---|-------------------------------|-------|-----------------------------|---|------| | Symbol | Characteristics <sup>(2)</sup> | (0) | | Initi | al max | | Typical | | time<br>x <sup>(5)</sup> | | Unit | | | | Typ <sup>(3)</sup> | С | 25 °C <sup>(6)</sup> | All<br>temp<br>(7) | С | end of<br>life <sup>(4)</sup> | | <u>&lt;</u> 250 K<br>cycles | С | | | t <sub>dwprogram</sub> | Double Word (64 bits) program time [Packaged part] | 34 | С | 100 | _ | _ | 55 | 50 | 00 | С | μs | | t <sub>pprogram</sub> | Page (256 bits) program time | 60 | С | 200 | 1 | _ | 108 | 10 | 00 | С | μs | | t <sub>pprogrameep</sub> | Page (256 bits) program time<br>EEPROM (partition 2) [Packaged<br>part] | 69 | С | 220 | 1 | | 124 | 10 | 00 | С | μs | | t <sub>qprogram</sub> | Quad Page (1024 bits) program time | 204 | С | 1040 | 1200 | Р | 850 | 20 | 00 | С | μs | | t <sub>qprogrameep</sub> | Quad Page (1024 bits) program<br>time EEPROM (partition 2)<br>[Packaged part] | 234 | С | 1140 | 1320 | Р | 978 | 2000 | | С | μs | | t <sub>16kpperase</sub> | 16 KB block pre-program and erase time | 150 | С | 1000 | 1000 | Р | 330 | 5000 | _ | С | ms | | t <sub>32kpperase</sub> | 32 KB block pre-program and erase time | 200 | С | 1000 | 1000 | Р | 440 | 5000 | _ | С | ms | | t <sub>64kpperase</sub> | 64 KB block pre-program and erase time | 300 | С | 1000 | 1000 | Р | 660 | 5000 | _ | С | ms | | t <sub>256kpperase</sub> | 256 KB block pre-program and erase time | 900 | С | 2000 | 3000 | Р | 1100 | 15000 | | С | ms | | t <sub>16kprogram</sub> | 16 KB block program time | 27 | С | 45 | 50 | Р | 40 | 1000 | _ | С | ms | | t <sub>32kprogram</sub> | 32 KB block program time | 54 | С | 90 | 100 | Р | 80 | 2000 | _ | С | ms | | t <sub>64kprogram</sub> | 64 KB block program time | 108 | O | 175 | 200 | Р | 169 | 4000 | | С | ms | | t <sub>256kprogram</sub> | 256 KB block program time | 432 | O | 700 | 850 | Р | 634 | 17000 | 1 | С | ms | | t <sub>16kprogrameep</sub> | Program 16 KB EEPROM<br>(partition 2) [Packaged part] | 31 | С | 52 | 58 | Р | 64 | 10 | 00 | С | ms | | t <sub>16keraseeep</sub> | Erase 16 KB EEPROM (partition 2) [Packaged part] | 160 | С | 1000 | 1000 | Р | 500 | 5000 | | С | ms | | t <sub>tr</sub> | Program rate <sup>(8)</sup> | 1.73 | С | 2.24 | 3.40 | С | 1.9 | _ | | С | s/MB | | t <sub>pr</sub> | Erase rate <sup>(8)</sup> | 4.0 | С | 8.0 | 12.0 | С | 4.4 | _ | | С | s/MB | | t <sub>ffprogram</sub> | Full flash programming time <sup>(9)</sup> | 5 | С | 20 | 30 | Р | 5.8 | 32 | _ | С | s | | t <sub>fferase</sub> | Full flash erasing time <sup>(9)</sup> | 13 | С | 26 | 30 | Р | 14.2 | 40 | _ | С | s | | t <sub>ESRT</sub> | Erase suspend request rate <sup>(10)</sup> | 5.5 | Т | _ | _ | _ | _ | _ | | _ | ms | | t <sub>PSRT</sub> | Program suspend request rate <sup>(10)</sup> | 20 | Т | | _ | _ | _ | | | _ | μs | | t <sub>PSUS</sub> | Program suspend latency <sup>(11)</sup> | _ | _ | _ | _ | _ | _ | 1 | 0 | Т | μs | Value Lifetime **Initial** max max<sup>(5)</sup> Characteristics<sup>(2)</sup> **Typical** Symbol Unit Tvp<sup>(3)</sup> С end of C All life<sup>(4)</sup> < 1 k < 250 K 25 °C(6) C temp cycles cycles (7) Erase suspend latency<sup>(11)</sup> 20 μs t<sub>ESUS</sub> Array Integrity Check (2.5 MB, 25 T ms t<sub>AIC0S</sub> sequential)(12) Array Integrity Check (256 KB, 2.5 ms t<sub>AIC256KS</sub> sequential)(12) Array Integrity Check (2.5 MB, 2.5 s t<sub>AIC0P</sub> proprietary)(12) Margin Read (2.5 MB, 125 ms t<sub>MR0S</sub> sequential)<sup>(12)</sup> Margin Read (256 KB, 12.5 ms t<sub>MR256KS</sub> sequential)<sup>(12)</sup> Table 45. Flash memory program and erase specifications (1)(Continued) - 1. Characteristics are valid both for Data Flash and Code Flash, unless specified in the characteristics column. - 2. Actual hardware programming times; this does not include software overhead. - 3. Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. - Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested. - Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed. - 6. Initial factory condition: < 100 program/erase cycles, 20 °C < T<sub>J</sub> < 30 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing. - Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, –40 °C < T<sub>J</sub> < 150 °C junction temperature, and nominal (± 2%) supply voltages. These values are verified at production testing. - 8. Rate computed based on 256 K sectors. - 9. Only code sectors, not including EEPROM. - 10. Time between suspend resume and next suspend. Value stated actually represents minimum value specification. - 11. Timings guaranteed by design. - 12. AIC is done using system clock, thus all timing is dependant on system frequency and number of wait states. Timing in the table is calculated at max frequency. Table 46. Flash memory Life Specification | Symbol | Characteristics <sup>(1)</sup> | | Unit | | | | | | | | |---------------------|--------------------------------|-----|------|-----|---|---------|--|--|--|--| | | Characteristics | Min | С | Тур | С | Oilit | | | | | | N <sub>CER16K</sub> | 16 KB CODE Flash endurance | 10 | _ | 100 | _ | kcycles | | | | | | N <sub>CER32K</sub> | 32 KB CODE Flash endurance | 10 | _ | 100 | _ | kcycles | | | | | | N <sub>CER64K</sub> | 64 KB CODE Flash endurance | 10 | _ | 100 | _ | kcycles | | | | | Table 46. Flash memory Life Specification(Continued) | Symbol | Characteristics <sup>(1)</sup> | | Unit | | | | |----------------------|----------------------------------------------------------------|-----|------|-----|---|---------| | Symbol | Characteristics | Min | С | Тур | С | Oilit | | N <sub>CER256K</sub> | 256 KB CODE Flash endurance | 1 | _ | 100 | _ | kcycles | | N <sub>DER16K</sub> | 16 KB EEPROM Flash endurance | 250 | _ | _ | _ | kcycles | | t <sub>DR1k</sub> | Minimum data retention Blocks with 0 - 1,000 P/E cycles | 20 | _ | _ | _ | Years | | t <sub>DR10k</sub> | Minimum data retention Blocks with 1,001 - 10,000 P/E cycles | 20 | _ | _ | _ | Years | | t <sub>DR250k</sub> | Minimum data retention Blocks with 10,001 - 250,000 P/E cycles | 10 | _ | _ | _ | Years | <sup>1.</sup> Program and erase cycles supported across specified temperature specs. # 3.18.1 Flash read wait state and address pipeline control settings *Table 47* describes the recommended RWSC settings at various operating frequencies based on specified intrinsic flash access times of the Flash array at 150 °C. Table 47. Flash memory RWSC configuration | Platform Frequency | Minimum RWSC settings | |--------------------|-----------------------| | 0 – 25 MHz | 0 | | 25 – 50 MHz | 1 | | 50 – 80 MHz | 2 | | 80 – 110 MHz | 3 | | 110 – 140 MHz | 4 | | 140 – 160 MHz | 5 | # 3.19 AC specifications # 3.19.1 Debug and calibration interface timing ### 3.19.1.1 JTAG interface timing Table 48. JTAG pin AC electrical characteristics<sup>(1)(2)</sup> | # | Symbo | | С | Characteristic | Va | lue | Unit | |----|---------------------------------------|----|---|--------------------------------------------------------|-----|--------------------|------| | # | Symbo | 1 | C | Characteristic | Min | Max | Unit | | 1 | $t_{JCYC}$ | CC | D | TCK cycle time | 100 | _ | ns | | 2 | t <sub>JDC</sub> | СС | Т | TCK clock pulse width | 40 | 60 | % | | 3 | t <sub>TCKRISE</sub> | CC | D | TCK rise and fall times (40%–70%) | _ | 3 | ns | | 4 | t <sub>TMSS</sub> , t <sub>TDIS</sub> | СС | D | TMS, TDI data setup time | 5 | _ | ns | | 5 | t <sub>TMSH</sub> , t <sub>TDIH</sub> | СС | D | TMS, TDI data hold time | 5 | _ | ns | | 6 | t <sub>TDOV</sub> | CC | D | TCK low to TDO data valid | _ | 15 <sup>(3)</sup> | ns | | 7 | t <sub>TDOI</sub> | CC | D | TCK low to TDO data invalid | 0 | _ | ns | | 8 | t <sub>TDOHZ</sub> | CC | D | TCK low to TDO high impedance | _ | 15 | ns | | 9 | t <sub>JCMPPW</sub> | CC | D | JCOMP assertion time | 100 | _ | ns | | 10 | t <sub>JCMPS</sub> | CC | D | JCOMP setup time to TCK low | 40 | _ | ns | | 11 | t <sub>BSDV</sub> | CC | D | TCK falling edge to output valid | _ | 600 <sup>(4)</sup> | ns | | 12 | t <sub>BSDVZ</sub> | CC | D | TCK falling edge to output valid out of high impedance | _ | 600 | ns | | 13 | t <sub>BSDHZ</sub> | CC | D | TCK falling edge to output high impedance | _ | 600 | ns | | 14 | t <sub>BSDST</sub> | CC | D | Boundary scan input valid to TCK rising edge | 15 | _ | ns | | 15 | t <sub>BSDHT</sub> | CC | D | TCK rising edge to boundary scan input invalid | 15 | | ns | <sup>1.</sup> These specifications apply to JTAG boundary scan only. See *Table 49* for functional specifications. JTAG timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet. <sup>3.</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. <sup>4.</sup> Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay. Figure 24. JTAG test clock input timing Figure 25. JTAG test access port timing Figure 26. JTAG JCOMP timing Figure 27. JTAG boundary scan timing 3.19.1.2 Nexus interface timing Table 49. Nexus debug port timing<sup>(1)</sup> | # | Symbo | Symbol C Characteristic | | Va | lue | Unit | | |-------------------|---------------------|-------------------------|---|--------------------------------------------------------------------------------|-----------------------|------|---------------------------------| | # | Symbo | " | ) | Characteristic | | Max | Oilit | | 7 | t <sub>EVTIPW</sub> | CC | Р | EVTI pulse width | 4 | _ | t <sub>CYC</sub> <sup>(2)</sup> | | 8 | t <sub>EVTOPW</sub> | CC | Р | EVTO pulse width | 40 | _ | ns | | 9 | t <sub>TCYC</sub> | CC | D | TCK cycle time | 2 <sup>(3),</sup> (4) | _ | t <sub>CYC</sub> <sup>(2)</sup> | | 9 | t <sub>TCYC</sub> | CC | | Absolute minimum TCK cycle time <sup>(5)</sup> (TDO sampled on posedge of TCK) | 40 <sup>(6)</sup> | _ | ns | | 11 <sup>(7)</sup> | t <sub>NTDIS</sub> | CC | D | TDI/TDIC data setup time | 5 | | ns | | 12 | t <sub>NTDIH</sub> | CC | D | TDI/TDIC data hold time | 5 | _ | ns | | # | Symbo | Symbol C Characteristic | | Va | Unit | | | |-------------------|--------------------|-------------------------|---|------------------------------------------------------------------------------------------|------|-----|-------| | # | Symbo | ) I | C | Characteristic | | Max | Ollit | | 13 <sup>(8)</sup> | t <sub>NTMSS</sub> | СС | D | TMS/TMSC data setup time | 5 | _ | ns | | 14 | t <sub>NTMSH</sub> | СС | D | TMS/TMSC data hold time | 5 | _ | ns | | 15 <sup>(9)</sup> | | CC | D | TDO/TDOC propagation delay from falling edge of TCK <sup>(10)</sup> | | 16 | ns | | 16 | _ | СС | D | TDO/TDOC hold time with respect to TCK falling edge (minimum TDO/TDOC propagation delay) | 2.25 | _ | ns | Table 49. Nexus debug port timing<sup>(1)</sup>(Continued) - Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet. - 2. t<sub>CYC</sub> is system clock period. - 3. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here. - This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification. - This timing applies to TDI/TDIC, TDO/TDOC, TMS/TMSC pins; however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency. - This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used. - 7. TDIC represents the TDI bit frame of the scan packet in compact JTAG 2-wire mode. - 8. TMSC represents the TMS bit frame of the scan packet in compact JTAG 2-wire mode. - 9. TDOC represents the TDO bit frame of the scan packet in compact JTAG 2-wire mode. - 10. Timing includes TCK pad delay, clock tree delay, logic delay and TDO/TDOC output pad delay. Figure 28. Nexus event trigger and test clock timings Figure 29. Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing 3.19.1.3 Aurora LVDS interface timing Table 50. Aurora LVDS interface timing specifications | Symbol | | C Parameter | | | Unit | | | |------------------------|--------|-------------|-----------------------------------------|---|------|------|------| | Symbol | Symbol | | C Parameter | | Тур | Max | | | | | | Data Rate | | | | | | _ | SR | Т | Data rate | _ | _ | 1250 | Mbps | | | | | STARTUP | | | | | | t <sub>STRT_BIAS</sub> | СС | Т | Bias startup time <sup>(1)</sup> | _ | _ | 5 | μs | | t <sub>STRT_TX</sub> | СС | Т | Transmitter startup time <sup>(2)</sup> | _ | _ | 5 | μs | | t <sub>STRT_RX</sub> | CC | Т | Receiver startup time <sup>(3)</sup> | _ | _ | 4 | μs | Startup time is defined as the time taken by LVDS current reference block for settling bias current after its pwr\_down (power down) has been deasserted. LVDS functionality is guaranteed only after the startup time. 577 <sup>2.</sup> Startup time is defined as the time taken by LVDS transmitter for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. Startup time is defined as the time taken by LVDS receiver for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. # 3.19.1.4 Aurora debug port timing Table 51. Aurora debug port timing | # | Symbo | .1 | С | Characteristic | | Va | lue | Unit | |----|------------------------|-----|---|------------------------------------------|----------------|------|-------------------|------| | # | Symbo | ) i | | Gharacteristic | | Min | Max | Unit | | 1 | t <sub>REFCLK</sub> | CC | Т | Reference clock frequency | | 625 | 1250 | MHz | | 1a | t <sub>MCYC</sub> | CC | Т | Reference clock rise/fall time | | _ | 400 | ps | | 2 | t <sub>RCDC</sub> | CC | D | Reference clock duty cycle | | 45 | 55 | % | | 3 | $J_{RC}$ | CC | D | Reference clock jitter | | _ | 40 | ps | | 4 | t <sub>STABILITY</sub> | CC | D | Reference clock stability | | 50 | _ | PPM | | 5 | BER | CC | D | Bit error rate | Bit error rate | | 10 <sup>-12</sup> | _ | | 6 | $J_{D}$ | SR | D | Transmit lane deterministic jitter | | _ | 0.17 | OUI | | 7 | J <sub>T</sub> | SR | D | Transmit lane total jitter | | _ | 0.35 | OUI | | 8 | S <sub>O</sub> | CC | Т | Differential output skew | | _ | 20 | ps | | 9 | S <sub>MO</sub> | CC | Т | Lane to lane output skew | | _ | 1000 | ps | | 10 | OUI | CC | D | Aurora lane unit interval <sup>(1)</sup> | 625 Mbps | 1600 | 1600 | ps | | | | | D | | 1.25 Gbps | 800 | 800 | | <sup>1. ± 100</sup> PPM Figure 30. Aurora timings # 3.19.2 DSPI timing with CMOS and LVDS<sup>(a)</sup> pads DSPI channel frequency support is shown in *Table 52*. Timing specifications are shown in *Table 53*, *Table 54*, *Table 55*, *Table 56* and *Table 57*. Table 52. DSPI channel frequency support | | DSPI use mode | Max usable frequency (MHz) <sup>(1),(2)</sup> | |--------------------|---------------------------------------------------------|-----------------------------------------------| | CMOS (Master mode) | Full duplex – Classic timing ( <i>Table 53</i> ) | 17 | | | Full duplex – Modified timing ( <i>Table 54</i> ) | 30 | | | Output only mode (SCK/SOUT/PCS) (Table 53 and Table 54) | 30 | | | Output only mode TSB mode (SCK/SOUT/PCS) (Table 57) | 30 | a. DSPI in TSB mode with LVDS pads can be used to implement Micro Second Channel bus protocol. | Table 32. DOFT Chaille Heduelicy Subbolicollillued | Table 52 | 2. DSPI channel frequency support(Co | ntinued) | |----------------------------------------------------|----------|--------------------------------------|----------| |----------------------------------------------------|----------|--------------------------------------|----------| | | Max usable frequency (MHz) <sup>(1),(2)</sup> | | |--------------------|-----------------------------------------------------|----| | LVDS (Master mode) | 33 | | | | Output only mode TSB mode (SCK/SOUT/PCS) (Table 56) | 40 | | CMOS Slave mode | Full duplex (Table 58) | 16 | <sup>1.</sup> Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads. # 3.19.2.1 DSPI master mode full duplex timing with CMOS and LVDS pads ## 3.19.2.1.1 DSPI CMOS Master Mode - Classic Timing Table 53. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or $1^{(1)}$ | # | 0 | | | Ob a wa ata wia ti a | Cond | dition | Value <sup>(2</sup> | 2) | 11!4 | |---|------------------|----|---|----------------------|---------------------------|----------------------------|---------------------------------------|-----|------| | # | Symb | OI | С | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 1 | t <sub>SCK</sub> | СС | D | SCK cycle time | SCK drive streng | gth | | | | | | | | | | Very strong | 25 pF | 33.0 | _ | ns | | | | | | | Strong | 50 pF | 80.0 | _ | | | | | | | | Medium | 50 pF | 200.0 | _ | | | 2 | t <sub>CSC</sub> | СС | D | PCS to SCK delay | SCK and PCS d | rive strength | | | | | | | | | | Very strong | 25 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | ns | | | | | | | Strong | 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | | | | | | | | Medium | 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | | | | | | | | PCS medium and SCK strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 29$ | _ | | | 3 | t <sub>ASC</sub> | СС | D | After SCK delay | SCK and PCS d | rive strength | | | • | | | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | ns | | | | | | | Strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | | | | | | | Medium | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | | | | | | | PCS medium and SCK strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | <sup>2.</sup> Maximum usable frequency does not take into account external device propagation delay. Table 53. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or $1^{(1)}$ (Continued) | | | _ | | | Con | dition | Value | (2) | | |----|-------------------|----|---|--------------------------------|--------------------------|------------------------|--------------------------------------------------|--------------------------------------------------|------| | # | Symb | Ol | С | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 4 | t <sub>SDC</sub> | CC | D | SCK duty cycle <sup>(7)</sup> | SCK drive stren | gth | | 1 | | | | | | | | Very strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$ | ns | | | | | | | Strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$ | | | | | | | | Medium | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 | | | | | | | | PCS strobe | e timing | | | | | 5 | t <sub>PCSC</sub> | CC | D | PCSx to PCSS | drive strength | | | | | | | | | | time <sup>(8)</sup> | Strong | 25 pF | 16.0 | _ | ns | | 6 | t <sub>PASC</sub> | СС | D | PCSS to PCSx | PCS and PCSS | drive strength | | | | | | | | | time <sup>(8)</sup> | Strong | 25 pF | 16.0 | _ | ns | | | | | | | SIN setup | time | | 1 | | | 7 | t <sub>SUI</sub> | CC | D | SIN setup time to | SCK drive stren | gth | | | | | | | | | <u> </u> | Very strong | 25 pF | 25.0 | _ | ns | | | | | | | Strong | 50 pF | 31.0 | _ | | | | | | | | Medium | 50 pF | 52.0 | _ | | | | | | | | SIN hold | time | | | • | | 8 | t <sub>HI</sub> | CC | D | SIN hold time from | SCK drive stren | gth | | | | | | | | | SCK <sup>(9)</sup> | Very strong | 0 pF | -1.0 | _ | ns | | | | | | | Strong | 0 pF | -1.0 | _ | | | | | | | | Medium | 0 pF | -1.0 | _ | | | | | | | SOU | T data valid time | (after SCK edge) | ) | | | | 9 | t <sub>SUO</sub> | CC | D | SOUT data valid | SOUT and SCK | drive strength | | | | | | | | | time from SCK <sup>(10)</sup> | Very strong | 25 pF | _ | 7.0 | ns | | | | | | | Strong | 50 pF | _ | 8.0 | | | | | | | | Medium | 50 pF | _ | 16.0 | | | | | | | SOU | T data hold time | (after SCK edge) | 1 | | | | 10 | t <sub>HO</sub> | СС | D | SOUT data hold | SOUT and SCK | drive strength | | | | | | | | | time after SCK <sup>(10)</sup> | Very strong | 25 pF | -7.7 | _ | ns | | | | | | | Strong | 50 pF | -11.0 | _ | | | | | | | | Medium | 50 pF | -15.0 | _ | | <sup>1.</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads. <sup>2.</sup> All timing values for output signals in this table are measured to 50% of the output voltage. <sup>3.</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 4. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 5. $t_{SYS}$ is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min $t_{SYS}$ = 10 ns). - 6. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 8. PCSx and PCSS using same pad configuration. - 9. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - 10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 31. DSPI CMOS master mode – classic timing, CPHA = 0 Figure 32. DSPI CMOS master mode – classic timing, CPHA = 1 Figure 33. DSPI PCS strobe (PCSS) timing (master mode) ## 3.19.2.1.2 DSPI CMOS Master Mode - Modified Timing Table 54. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or $1^{(1)}$ | 4 | # Symbol | | I C | Characteristic | Condition | | Value <sup>(2</sup> | Unit | | |---|------------------|----|-----|----------------|--------------------------|------------------------|---------------------|------|------| | # | | | | Onaracteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Jiii | | 1 | t <sub>SCK</sub> | CC | D | SCK cycle time | SCK drive strength | | | | | | | | | | | Very strong | Very strong 25 pF | | _ | ns | | | | | | | Strong | 50 pF | 80.0 | _ | | | | | | | | Medium | 50 pF | 200.0 | _ | | Table 54. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or $1^{(1)}$ (Continued) | ш. | Comple | -1 | • | Chavastavistis | Con | dition | Value <sup>(2</sup> | 2) | 11:4 | |----|-------------------|-----|---|----------------------------------|---------------------------------|----------------------------|------------------------------------------------------------|--------------------------------------------------|------| | # | Symb | 101 | С | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 2 | $t_{CSC}$ | CC | D | PCS to SCK delay | SCK and PCS drive strength | | | | | | | | | | | Very strong | 25 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | ns | | | | | | | Strong | 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | - | | | | | | | Medium | 50 pF | $(N^{(4)} \times t_{SYS}^{(5)}) - 16$ | _ | | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | (N <sup>(4)</sup> × t <sub>SYS</sub> <sup>(5)</sup> ) – 29 | _ | | | 3 | t <sub>ASC</sub> | СС | D | After SCK delay | SCK and PCS | drive strength | | | | | | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | ns | | | | | | | Strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | | | | | | | Medium | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF | $(M^{(6)} \times t_{SYS}^{(5)}) - 35$ | _ | | | 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle <sup>(7)</sup> | SCK drive stre | ngth | | | • | | | | | | | Very strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | | | Strong | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$ | | | | | | | | Medium | 0 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | $^{1}/_{2}t_{SCK} + 5$ | | | | | | | | PCS strobe | timing | | | | | 5 | t <sub>PCSC</sub> | СС | D | PCSx to PCSS | PCS and PCSS drive strength | | | | | | | | | | time <sup>(8)</sup> | Strong | 25 pF | 16.0 | _ | ns | | 6 | t <sub>PASC</sub> | СС | D | PCSS to PCSx time <sup>(8)</sup> | PCS and PCS | S drive strength | | | | | | | | | ume <sup>(e)</sup> | Strong | 25 pF | 16.0 | _ | ns | | | | | | | SIN setup | time | | | | Table 54. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or 1<sup>(1)</sup>(Continued) | щ | Oh | | • | 01 | Cond | dition | Value <sup>(2</sup> | 2) | 11 | |---|------------------|----|---|-------------------------------------------|--------------------------|------------------------|-------------------------------------------------------------------|---------------------------|------| | # | Symb | Ol | С | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 7 | t <sub>SUI</sub> | CC | D | SIN setup time to | SCK drive stre | ngth | | | | | | | | | SCK<br>CPHA = 0 <sup>(9)</sup> | Very strong | 25 pF | $25 - (P^{(10)} \times t_{SYS}^{(5)})$ | _ | ns | | | | | | | Strong | 50 pF | $31 - (P^{(10)} \times t_{SYS}^{(5)})$ | _ | | | | | | | | Medium | 50 pF | $52 - (P^{(10)} \times t_{SYS}^{(5)})$ | _ | | | | | | | SIN setup time to | SCK drive stre | ngth | | | | | | | | | SCK<br>CPHA = 1 <sup>(9)</sup> | Very strong | 25 pF | 25.0 | _ | ns | | | | | | | Strong | 50 pF | 31.0 | _ | | | | | | | | Medium | 50 pF | 52.0 | _ | | | | | | | | SIN hold t | ime | | | | | 8 | t <sub>HI</sub> | CC | D | SIN hold time from | SCK drive stre | ngth | | | | | | | | | SCK<br>CPHA = 0 <sup>(9)</sup> | Very strong | 0 pF | -<br>1 + (P <sup>(9)</sup> × t <sub>SYS</sub> <sup>(4)</sup><br>) | _ | ns | | | | | | | Strong | 0 pF | -<br>1 + (P <sup>(9)</sup> × t <sub>SYS</sub> <sup>(4)</sup><br>) | _ | | | | | | | | Medium | 0 pF | 1 + (P <sup>(9)</sup> × t <sub>SYS</sub> <sup>(4)</sup> | _ | | | | | | | SIN hold time from | SCK drive stre | ngth | | | | | | | | | SCK<br>CPHA = 1 <sup>(9)</sup> | Very strong | 0 pF | -1.0 | _ | ns | | | | | | 0.1 | Strong | 0 pF | -1.0 | _ | | | | | | | | Medium | 0 pF | -1.0 | _ | | | | | | | SOUT | data valid time ( | after SCK edge | ) | | | | 9 | t <sub>SUO</sub> | СС | D | SOUT data valid | SOUT and SCI | K drive strength | | | | | | | | | time from SCK<br>CPHA = 0 <sup>(10)</sup> | Very strong | 25 pF | _ | $7.0 + t_{SYS}^{(5)}$ | ns | | | | | | | Strong | 50 pF | _ | $8.0 + t_{SYS}^{(5)}$ | | | | | | | | Medium | 50 pF | _ | 16.0 + t <sub>SYS</sub> ( | | | | | | | SOUT and SCI | K drive strength | | | | | | | | | | time from SCK<br>CPHA = 1 <sup>(10)</sup> | Very strong | 25 pF | _ | 7.0 | ns | | | | | | | Strong | 50 pF | _ | 8.0 | | | | | | | | Medium | 50 pF | _ | 16.0 | | Table 54. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or $1^{(1)}$ (Continued) | | | | | | ` | , | | | | | |----|-----------------------|--------|---|--------------------------------------------|-----------------------------|-----------------------------------------|-----------------------------------------|-----|--------|--| | # | Common | Symbol | | Charactaristic | Cone | dition | Value <sup>(2</sup> | 2) | — Unit | | | # | Syllid | 101 | С | Characteristic | Pad drive <sup>(3)</sup> | Load (C <sub>L</sub> ) | Min | Max | Offic | | | | | | | | | | | | | | | 10 | 10 t <sub>HO</sub> CC | | D | SOUT data hold | SOUT and SC | K drive strength | | | | | | | | | | time after SCK<br>CPHA = 0 <sup>(11)</sup> | Very strong | 25 pF | $-7.7 + t_{SYS}^{(5)}$ | _ | ns | | | | | | | | Strong | 50 pF | -11.0 + t <sub>SYS</sub> <sup>(5)</sup> | _ | | | | | | | | Medium | 50 pF | -15.0 + t <sub>SYS</sub> <sup>(5)</sup> | _ | | | | | | | | | SOUT data hold | SOUT and SCK drive strength | | | | | | | | | | | time after SCK<br>CPHA = 1 <sup>(11)</sup> | Very strong | 25 pF | -7.7 | _ | ns | | | | | | | | Strong | 50 pF | -11.0 | _ | | | | | | | | | Medium | 50 pF | -15.0 | _ | | | - 1. All output timing is worst case and includes the mismatching of rise and fall times of the output pads. - 2. All timing values for output signals in this table are measured to 50% of the output voltage. - 3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 4. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 5. $t_{SYS}$ is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min $t_{SYS} = 10$ ns). - 6. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 8. PCSx and PCSS using same pad configuration. - 9. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - 10. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to - 11. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 34. DSPI CMOS master mode – modified timing, CPHA = 0 Figure 35. DSPI CMOS master mode – modified timing, CPHA = 1 PCSS tpasc PASC PCSx Figure 36. DSPI PCS strobe (PCSS) timing (master mode) # 3.19.2.1.3 DSPI LVDS Master Mode - Modified Timing Table 55. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1 | # | Currel | ! | С | Characteristic | Con | dition | Value | (1) | Unit | |---|------------------|-----|--------------------------------------|--------------------------------|-----------------|-----------------------------------|--------------------------------------------------|-------------------------------------------------|------| | # | Symb | JOI | | Characteristic | Pad drive | Load | Min | Max | Unit | | 1 | t <sub>SCK</sub> | CC | D | SCK cycle time | LVDS | 15 pF<br>to 25 pF<br>differential | 30.0 | _ | ns | | 2 | t <sub>CSC</sub> | СС | D | PCS to SCK | PCS drive strer | ngth | | | | | | | | | delay<br>(LVDS SCK) | Very strong | 25 pF | $(N^{(2)} \times t_{SYS}^{(3)}) - 10$ | _ | ns | | | | | | | Strong | 50 pF | $(N^{(2)} \times t_{SYS}^{(3)}) - 10$ | _ | ns | | | | | | | Medium | 50 pF | $(N^{(2)} \times t_{SYS}^{(3)}) - 32$ | _ | ns | | 3 | t <sub>ASC</sub> | СС | D | After SCK delay<br>(LVDS SCK) | Very strong | PCS = 0 pF<br>SCK = 25 pF | $(M^{(4)} \times t_{SYS}^{(3)}) - 8$ | _ | ns | | | | | | | Strong | PCS = 0 pF<br>SCK = 25 pF | $(M^{(4)} \times t_{SYS}^{(3)}) - 8$ | _ | ns | | | | | | | Medium | PCS = 0 pF<br>SCK = 25 pF | $(M^{(4)} \times t_{SYS}^{(3)}) - 8$ | _ | ns | | 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle <sup>(5)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> +2 | ns | | 7 | t <sub>SUI</sub> | СС | D | | | SIN setup tir | me | | | | | | | | SIN setup time to | SCK drive strer | ngth | | | | | | | | | SCK<br>CPHA = 0 <sup>(6)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | $(P^{(7)} \times t_{SYS}^{(3)})$ | _ | ns | | | | | SIN setup time to SCK drive strength | | ngth | | | | | | | | | | SCK<br>CPHA = 1 <sup>(6)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | 23 | _ | ns | Table 55. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1(Continued) | | 0 | | | | Cond | dition | Value | (1) | 11.2 | | |----|------------------|-----|---|-------------------------------------------|-----------------------------|-----------------------------------|-------------------------------------------------------------|---------------------------------------|------|--| | # | Symb | 001 | С | Characteristic | Pad drive | Load | Min | Max | Unit | | | 8 | t <sub>HI</sub> | CC | D | | | SIN Hold Tin | ne | | | | | | | | | SIN hold time | SCK drive stren | igth | | | | | | | | | | from SCK<br>CPHA = 0 <sup>(6)</sup> | LVDS | 0 pF differential | - 1 + (P <sup>(7)</sup> × t <sub>SYS</sub> <sup>(3)</sup> ) | _ | ns | | | | | | | SIN hold time | SCK drive stren | igth | | | | | | | | | | from SCK<br>CPHA = 1 <sup>(6)</sup> | LVDS | 0 pF differential | <b>–1</b> | _ | ns | | | 9 | t <sub>SUO</sub> | СС | D | | SOUT d | ata valid time (af | fter SCK edge) | • | | | | | | | | | SOUT and SCK drive strength | | | | | | | | | | | time from SCK<br>CPHA = 0 <sup>(8)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | _ | 7.0 + t <sub>SYS</sub> <sup>(3)</sup> | ns | | | | | | | | SOUT and SCK | drive strength | | | | | | | | | | time from SCK<br>CPHA = 1 <sup>(8)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | _ | 7.0 | ns | | | 10 | t <sub>HO</sub> | СС | D | | SOUT o | lata hold time (af | ter SCK edge) | | | | | | | | | SOUT data hold | SOUT and SCK | drive strength | | | | | | | | | | time after SCK<br>CPHA = 0 <sup>(8)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | $-7.5 + t_{SYS}^{(3)}$ | _ | ns | | | | | | | | SOUT and SCK | drive strength | | | | | | | | | | time after SCK<br>CPHA = 1 <sup>(8)</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | -7.5 | _ | ns | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 3. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). - 4. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 6. Input timing assumes an input slew rate of 1 ns (10% 90%) and LVDS differential voltage = ±100 mV. - P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. - SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 37. DSPI LVDS master mode – modified timing, CPHA = 0 ## 3.19.2.1.4 DSPI Master Mode - Output Only Table 56. DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock $^{(1)(2)}$ | # | Symi | hol | С | Characteristic | Condit | tion | Val | lue | Unit | |---|------------------|-----|---|------------------------------------------------------------------|-----------------------|-----------------------------------|--------------------------------------------------|--------------------------------------------------|-------| | π | Syllin | boi | ) | Characteristic | Pad drive | Load | Min | Max | Oiiit | | 1 | t <sub>SCK</sub> | CC | D | SCK cycle time | LVDS | 15 pF<br>to 50 pF<br>differential | 25.0 | | ns | | 2 | t <sub>CSV</sub> | CC | D | PCS valid after | Very strong | 25 pF | _ | 6.0 | ns | | | | | | SCK <sup>(3)</sup><br>(SCK with 50 pF<br>differential load cap.) | Strong | 50 pF | _ | 10.5 | ns | | 3 | t <sub>CSH</sub> | СС | D | PCS hold after | Very strong | 0 pF | -4.0 | _ | ns | | | | | | SCK <sup>(3)</sup><br>(SCK with 50 pF<br>differential load cap.) | Strong | 0 pF | -4.0 | | ns | | 4 | t <sub>SDC</sub> | CC | D | SCK duty cycle<br>(SCK with 50 pF<br>differential load cap.) | LVDS | 15 pF<br>to 50 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | | SOUT data | valid time (after So | CK edge) | | | | | 5 | t <sub>SUO</sub> | СС | D | SOUT data valid | SOUT and SCK dr | ive strength | | | | | | | | | time from SCK <sup>(4)</sup> | LVDS | 15 pF<br>to 50 pF<br>differential | _ | 3.5 | ns | | | | | | SOUT data | a hold time (after S0 | CK edge) | | | | | 6 | t <sub>HO</sub> | СС | D | SOUT data hold time | SOUT and SCK dr | ive strength | | | | | | | | | after SCK <sup>(4)</sup> | LVDS | 15 pF<br>to 50 pF<br>differential | -3.5 | _ | ns | <sup>1.</sup> All DSPI timing specifications apply to pins when using LVDS pads for SCK and SOUT and CMOS pad for PCS with pad driver strength as defined. Timing may degrade for weaker output drivers. <sup>2.</sup> TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. <sup>3.</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. <sup>4.</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Table 57. DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK $clock^{(1)(2)}$ | | Comm | امط | ^ | Characteristic | Con | dition | Valu | ıe <sup>(3)</sup> | 11:4 | |---|------------------|-----|---|-------------------------------------|---------------------------------|----------------------------|------------------------|------------------------|------| | # | Sym | DOI | С | Characteristic | Pad drive <sup>(4)</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 1 | t <sub>SCK</sub> | CC | D | SCK cycle time | SCK drive stre | ngth | | | | | | | | | | Very strong | 25 pF | 33.0 | _ | ns | | | | | | | Strong | 50 pF | 80.0 | _ | ns | | | | | | | Medium | 50 pF | 200.0 | _ | ns | | 2 | t <sub>CSV</sub> | СС | D | PCS valid after SCK <sup>(5)</sup> | SCK and PCS | drive strength | | | | | | | | | | Very strong | 25 pF | 7 | _ | ns | | | | | | | Strong | 50 pF | 8 | _ | ns | | | | | | | Medium | 50 pF | 16 | _ | ns | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | 29 | _ | ns | | 3 | t <sub>CSH</sub> | CC | D | PCS hold after SCK <sup>(5)</sup> | SCK and PCS | drive strength | | | | | | | | | | Very strong | PCS = 0 pF<br>SCK = 50 pF | -14 | _ | ns | | | | | | | Strong | PCS = 0 pF<br>SCK = 50 pF | -14 | _ | ns | | | | | | | Medium | PCS = 0 pF<br>SCK = 50 pF | <del>-</del> 33 | _ | ns | | | | | | | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF | <del>-</del> 35 | _ | ns | | 4 | t <sub>SDC</sub> | CC | D | SCK duty cycle <sup>(6)</sup> | SCK drive stre | ngth | | | | | | | | | | Very strong | 0 pF | $^{1}/_{2}t_{SCK} - 2$ | $^{1}/_{2}t_{SCK} + 2$ | ns | | | | | | | Strong | 0 pF | $^{1}/_{2}t_{SCK} - 2$ | $^{1}/_{2}t_{SCK} + 2$ | ns | | | | | | | Medium | 0 pF | $^{1}/_{2}t_{SCK} - 5$ | $^{1}/_{2}t_{SCK} + 5$ | ns | | | | | | SOUT data v | alid time (after S | SCK edge) | | | | | 9 | $t_{\text{SUO}}$ | CC | D | | SOUT and SC | K drive strength | | | • | | | | | | from SCK<br>CPHA = 1 <sup>(7)</sup> | Very strong | 25 pF | _ | 7.0 | ns | | | | | | | Strong | 50 pF | _ | 8.0 | ns | | | | | | | Medium | 50 pF | _ | 16.0 | ns | | | | T | | CK edge) | | | | | | | 1 | $t_{HO}$ | CC | D | SOUT data hold time after SCK | | K drive strength | | | | | | | | | CPHA = 1 <sup>(7)</sup> | Very strong | 25 pF | -7.7 | _ | ns | | | | | | | Strong | 50 pF | -11.0 | _ | ns | | | | | | | Medium | 50 pF | -15.0 | _ | ns | <sup>1.</sup> TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. Electrical characteristics SPC574Kx - 2. All output timing is worst case and includes the mismatching of rise and fall times of the output pads. - 3. All timing values for output signals in this table are measured to 50% of the output voltage. - Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. - t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 39. DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = 1, CHPA = 1 ## 3.19.2.2 Slave Mode timing Table 58. DSPI CMOS Slave timing - Modified Transfer Format (MTFE = 0/1)<sup>(1)</sup> | # | Cyml | hal | С | Charactaristic | Cond | ition | Min | May | Unit | |---|------------------|-----|---|---------------------------------------------------------------------|----------------|-------|-----|-----|------| | # | Syml | 001 | C | Characteristic | Pad Drive | Load | Min | Max | Unit | | 1 | t <sub>SCK</sub> | CC | D | SCK Cycle Time <sup>(2)</sup> | _ | _ | 62 | _ | ns | | 2 | t <sub>CSC</sub> | SR | D | SS to SCK Delay <sup>(2)</sup> | _ | _ | 16 | _ | ns | | 3 | t <sub>ASC</sub> | SR | D | SCK to SS Delay <sup>(2)</sup> | _ | _ | 16 | _ | ns | | 4 | t <sub>SDC</sub> | | D | SCK Duty Cycle <sup>(2)</sup> | _ | _ | 30 | _ | ns | | 5 | t <sub>A</sub> | СС | D | Slave Access Time <sup>(2),(3),(4)</sup> (SS active to SOUT driven) | Very<br>Strong | 25 pF | _ | 50 | ns | | | | | | | Strong | 50 pF | _ | 50 | ns | | | | | | | Medium | 50 pF | _ | 60 | ns | | 6 | t <sub>DIS</sub> | СС | D | Slave SOUT Disable<br>Time <sup>(2),(3),(4)</sup> | Very<br>Strong | 25 pF | _ | 5 | ns | | | | | | (SS inactive to SOUT High-Z or invalid) | Strong | 50 pF | _ | 5 | ns | | | | | | | Medium | 50 pF | _ | 10 | ns | Table 58. DSPI CMOS Slave timing - Modified Transfer Format (MTFE = 0/1)<sup>(1)</sup>(Continued) | # | # Symbol | | С | Characteristic | Cond | ition | Min | Max | Unit | |----|------------------|-----|---|------------------------------------------------------------|----------------|-------|-------|-----|-------| | π | Synn | JOI | ) | Characteristic | Pad Drive | Load | Willi | Mux | Oilit | | 9 | t <sub>SUI</sub> | CC | D | Data Setup Time for Inputs <sup>(2)</sup> | _ | _ | 10 | _ | ns | | 10 | t <sub>HI</sub> | CC | D | Data Hold Time for Inputs <sup>(2)</sup> | _ | _ | 10 | _ | ns | | 11 | t <sub>SUO</sub> | СС | D | SOUT Valid Time <sup>(2),(3),(4)</sup><br>(after SCK edge) | Very<br>Strong | 25 pF | _ | 30 | ns | | | | | | | Strong | 50 pF | | 30 | ns | | | | | | | Medium | 50 pF | _ | 50 | ns | | 12 | t <sub>HO</sub> | СС | D | SOUT Hold Time <sup>(2),(3),(4)</sup> (after SCK edge) | Very<br>Strong | 25 pF | 2.5 | _ | ns | | | | | | [ | Strong | 50 pF | 2.5 | _ | ns | | | | | | | Medium | 50 pF | 2.5 | _ | ns | - 1. DSPI slave operation is only supported for a single master and single slave on the device. Timing is valid for that case only. - 2. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - 3. All timing values for output signals in this table, are measured to 50% of the output voltage. - 4. All output timing is worst case and includes the mismatching of rise and fall times of the output pads. Figure 40. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1)—CPHA = 0 $t_{\mathsf{ASC}}$ t<sub>CSC</sub> SS SCK Input (CPOL=0) $t_{SDC}$ SCK Input (CPOL=1) $t_{SUO}$ $t_{DIS}$ First Data Data Last Data SOUT t<sub>SUI</sub> $t_{\text{HI}}$ Data Last Data SIN First Data Electrical characteristics SPC574Kx Figure 41. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1)—CPHA = 1 ## 3.19.3 FEC timing The FEC provides RMII in the eLQFP176 and FusionQuad<sup>®</sup> packages. RMII signals can be configured for either CMOS or TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. ## 3.19.3.1 RMII serial management channel timing (MDIO and MDC) The FEC functions correctly with a maximum MDC frequency of 2.5 MHz. Value<sup>(3)</sup> С **Symbol** Characteristic Unit Min Max M10 CC MDC falling edge to MDIO output invalid -10 D ns (minimum propagation delay) M11 CC D MDC falling edge to MDIO output valid (max 25 ns prop delay) M12 CC D MDIO (input) to MDC rising edge setup 10 ns M13 CC MDIO (input) to MDC rising edge hold D 10 ns M14 MDC pulse width high 40% 60% MDC period CC D M15 40% 60% CC D MDC pulse width low MDC period Table 59. RMII serial management channel timing<sup>(1)(2)</sup> All timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels. <sup>2.</sup> RMII timing is valid only up to a maximum of 150 °C junction temperature. Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and need not be subtracted from the 25 pF value. Care should be taken to align external load on MDIO and MDC. Figure 42. RMII serial management channel timing diagram ## 3.19.3.2 RMII receive signal timing (RXD[1:0], CRS\_DV) The receiver functions correctly up to a REF\_CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency, which is half that of the REF\_CLK frequency. | Occupato al | | С | Characteristic | Va | lue | Unit | |-------------|----|---|-----------------------------------|-----|-----|----------------| | Symbol | | C | Characteristic | Min | Max | Onit | | R1 | CC | D | RXD[1:0], CRS_DV to REF_CLK setup | 4 | _ | ns | | R2 | СС | D | REF_CLK to RXD[1:0], CRS_DV hold | 2 | _ | ns | | R3 | СС | D | REF_CLK pulse width high | 35% | 65% | REF_CLK period | | R4 | СС | D | REF_CLK pulse width low | 35% | 65% | REF_CLK period | Table 60. RMII receive signal timing<sup>(1)(2)</sup> - 1. All timing specifications are referenced from REF\_CLK = 1.4 $\,\mathrm{V}$ to the valid input levels, 0.8 $\,\mathrm{V}$ and 2.0 $\,\mathrm{V}$ . - 2. RMII timing is valid only up to a maximum of 150 $^{\rm o}{\rm C}$ junction temperature. Electrical characteristics SPC574Kx Figure 43. RMII receive signal timing diagram ## 3.19.3.3 RMII transmit signal timing (TXD[1:0], TX\_EN) The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency. The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. This options allows the use of non-compliant RMII PHYs. | Symbol | | С | Chavastavistia | Valu | ne <sub>(3)</sub> | Unit | |--------|----|---|------------------------------------|------|-------------------|----------------| | | | C | Characteristic | Min | Max | Oilit | | R5 | CC | D | REF_CLK to TXD[1:0], TX_EN invalid | 2 | _ | ns | | R6 | СС | D | REF_CLK to TXD[1:0], TX_EN valid | _ | 16 | ns | | R7 | СС | D | REF_CLK pulse width high | 35% | 65% | REF_CLK period | | R8 | СС | D | REF_CLK pulse width low | 35% | 65% | REF_CLK period | Table 61. RMII transmit signal timing<sup>(1)(2)</sup> <sup>1.</sup> RMII timing is valid only up to a maximum of 150 °C junction temperature. CL = 25pF, VDD\_HV\_IO\_FLEX = 3.3V +/- 5% and CMOS levels are required for the REF\_CLK input. For CL = 15pF, VDD\_HV\_IO\_FLEX = 3.3V +/- 10%, CMOS or TTL levels for the REF\_CLK input. C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value. REF\_CLK (input) RS TXD[1:0] (outputs) TX\_EN R8 Figure 44. RMII transmit signal timing diagram ## 3.19.4 FlexRay timing This section provides the FlexRay Interface timing characteristics for the input and output signals. These are recommended numbers as per the FlexRay EPL v3.0 specification, and subject to change per the final timing analysis of the device. ## 3.19.4.1 TxEN Figure 45. TxEN signal Table 62. TxEN output characteristics<sup>(1)</sup> | Symbol | | С | Characteristic | | Value | | |---------------------------|----|---|--------------------------------|---|-------|------| | Symbol | | O | Onaracteristic | | Max | Unit | | dCCTxEN <sub>RISE25</sub> | CC | D | Rise time of TxEN signal at CC | _ | 9 | ns | | dCCTxEN <sub>FALL25</sub> | CC | D | Fall time of TxEN signal at CC | | 9 | ns | Electrical characteristics SPC574Kx Table 62. TxEN output characteristics<sup>(1)</sup>(Continued) | Symbol | | С | Characteristic | Va | Unit | | |-----------------------|----|---|----------------------------------------------------------------------------------------|----|------|------| | | | C | Gilalacteristic | | Max | Oill | | dCCTxEN <sub>01</sub> | CC | D | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge | _ | 25 | ns | | dCCTxEN <sub>10</sub> | CC | D | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _ | 25 | ns | <sup>1.</sup> TxEN pin load maximum 25 pF Figure 46. TxEN signal propagation delays #### 3.19.4.2 **TxD** Figure 47. TxD signal Table 63. TxD output characteristics<sup>(1)(2)</sup> | Symbol | | C Characteristic | | | Value | | | |----------------------------------------------------|----|------------------|----------------------------------------------------------------------------------------|-------|------------------|------|--| | Symbol | | ) | Gilalacteristic | Min | Max | Unit | | | dCCTxAsym | СС | D | Asymmetry of sending CC at 25 pF load (= dCCTxD <sub>50%</sub> - 100 ns) | -2.45 | 2.45 | ns | | | dCCTxD <sub>RISE25</sub> +dCCTxD <sub>FALL25</sub> | CC | D | | | 9 <sup>(5)</sup> | ns | | | | | D | output pin <sup>(3),(4)</sup> | _ | 9 <sup>(6)</sup> | | | | dCCTxD <sub>01</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge | _ | 25 | ns | | | dCCTxD <sub>10</sub> | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _ | 25 | ns | | - 1. TxD pin load maximum 25 pF. - 2. Specifications valid according to FlexRay EPL 3.0.1 standard with 20%–80% levels and a 10pF load at the end of a 50 Ohm, 1 ns stripline. Please refer to the Very Strong I/O pad specifications. - 3. Pad configured as VERY STRONG. - 4. Sum of transition time simulation is performed according to Electrical Physical Layer Specification 3.0.1 and the entire - sum of transition time simulation is performed according to Electrical Physical Layer Specifical temperature range of the device has been taken into account. 5. $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%$ , Transmission line Z = 50 ohms, $t_{delay} = 1 \text{ ns}$ , $C_L = 10 \text{ pF}$ 6. $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%$ , Transmission line Z = 50 ohms, $t_{delay} = 0.6 \text{ ns}$ , $C_L = 10 \text{ pF}$ Electrical characteristics SPC574Kx Figure 48. TxD Signal propagation delays 3.19.4.3 RxD Table 64. RxD input characteristics<sup>(1)</sup> | Symbol | | C | C Characteristic | | Value | | | |----------------------|----|----------------|-----------------------------------------------------------------------------|-------|-------|------|--| | Symbol | | Similationidae | | Min | Max | Unit | | | C_CCRxD | СС | D | Input capacitance on RxD pin | _ | 7 | pF | | | uCCLogic_1 | СС | D | Threshold for detecting logic high | 35 | 70 | % | | | uCCLogic_0 | СС | D | Threshold for detecting logic low | 30 | 65 | % | | | dCCRxD <sub>01</sub> | CC | D | Sum of delay from actual input to the D input of the first FF, rising edge | _ | 10 | ns | | | dCCRxD <sub>10</sub> | СС | D | Sum of delay from actual input to the D input of the first FF, falling edge | _ | 10 | ns | | | dCCRxAsymAccept15 | СС | D | Acceptance of asymmetry at receiving CC with 15 pF load | -31.5 | 44 | ns | | | dCCRxAsymAccept25 | CC | D | Acceptance of asymmetry at receiving CC with 25 pF load | -30.5 | 43 | ns | | <sup>1.</sup> FlexRay RxD timing is valid for CMOS input levels, hysteresis disabled, and 4.5 V $\leq$ V<sub>DD\_HV\_IO</sub> $\leq$ 5.5 V. ## 3.19.5 **PSI5** timing The following table describes the PSI5 timing. | Symbo | | С | Parameter | | Value | Unit | | | | |-----------------------|----|---|-------------------------------------------------------------------------------------------|-----|---------------------------------------|-----------------------|--|--|--| | Symbo | ! | | Farameter | Min | Max | Oille | | | | | t <sub>MSG_DLY</sub> | CC | D | Delay from last bit of frame (CRC0) to assertion of new message received interrupt | _ | 3 | μs | | | | | tsync_dly | СС | D | Delay from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin | _ | 2 | μs | | | | | t <sub>MSG_JIT</sub> | СС | D | Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt | _ | 1 | cycles <sup>(1)</sup> | | | | | t <sub>SYNC_JIT</sub> | СС | D | Delay jitter from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin | _ | ±(1 PSI5_1µs_CLK +<br>1 PBRIDGEn_CLK) | cycles | | | | Table 65. PSI5 timing #### **UART** timing 3.19.6 UART channel frequency support is shown in the following table. Table 66. UART frequency support | LINFlexD clock frequency<br>LIN_CLK (MHz) | Oversampling rate | Voting scheme | Max usable frequency<br>(Mbaud) | |-------------------------------------------|-------------------|-----------------------------------------|---------------------------------| | 80 | 16 | 3:1 majority voting | 5 | | | 8 | | 10 | | | 6 | Limited voting on one | 13.33 | | | 5 | sample with configurable sampling point | 16 | | | 4 | | 20 | | 100 | 16 | 3:1 majority voting | 6.25 | | | 8 | | 12.5 | | | 6 | Limited voting on one | 16.67 | | | 5 | sample with configurable sampling point | 20 | | | 4 | ] | 25 | #### I<sup>2</sup>C timing 3.19.7 The I<sup>2</sup>C AC timing specifications are provided in the following tables. Table 67. I<sup>2</sup>C input timing specifications — SCL and SDA<sup>(1)</sup> | No | No. Symbol C | | _ | Parameter | Va | lue | Unit | | |------|--------------|----|---|---------------------------|----|-----|---------------------------------|--| | 140. | | | ) | i diameter | | Max | Onit | | | 1 | _ | CC | D | Start condition hold time | 2 | _ | PER_CLK<br>Cycle <sup>(2)</sup> | | | 2 | | CC | D | Clock low time | 8 | - | PER_CLK Cycle | | <sup>1.</sup> Measured in PSI5 clock cycles (PBRIDGEn\_CLK on the device). Minimum PSI5 clock period is 20 ns. Electrical characteristics SPC574Kx | No | No. Symbol C | | • | C Parameter | | lue | Unit | | |-----|--------------|----|---|----------------------------------------------------------------|-----|-----|---------------|--| | NO. | | | C | Parameter | Min | Max | Offic | | | 3 | _ | CC | D | Bus free time between Start and Stop condition | 4.7 | _ | μs | | | 4 | _ | СС | D | Data hold time | 0.0 | _ | ns | | | 5 | _ | СС | D | Clock high time | 4 | _ | PER_CLK Cycle | | | 6 | _ | СС | D | Data setup time | 0.0 | _ | ns | | | 7 | _ | СС | D | Start condition setup time (for repeated start condition only) | 2 | _ | PER_CLK Cycle | | | 8 | _ | СС | D | Stop condition setup time | 2 | _ | PER_CLK Cycle | | I<sup>2</sup>C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% – 90%). Table 68. I<sup>2</sup>C output timing specifications — SCL and SDA<sup>(1)(2)(3)(4)</sup> | No | No. Symbol | | С | Parameter | Va | lue | Unit | |------|------------|----|---|----------------------------------------------------------------|-----|-----|---------------------------------| | 140. | | | ) | i arameter | Min | Max | Offic | | 1 | _ | CC | D | Start condition hold time | 6 | _ | PER_CLK<br>Cycle <sup>(5)</sup> | | 2 | _ | СС | D | Clock low time | 10 | _ | PER_CLK Cycle | | 3 | _ | СС | D | Bus free time between Start and Stop condition | 4.7 | _ | μs | | 4 | _ | СС | D | Data hold time | 7 | _ | PER_CLK Cycle | | 5 | _ | СС | D | Clock high time | 10 | _ | PER_CLK Cycle | | 6 | _ | СС | D | Data setup time | 2 | _ | PER_CLK Cycle | | 7 | _ | CC | D | Start condition setup time (for repeated start condition only) | 20 | _ | PER_CLK Cycle | | 8 | _ | CC | D | Stop condition setup time | 10 | _ | PER_CLK Cycle | <sup>1.</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads. 5. PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail. <sup>2.</sup> PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail. Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value. <sup>3.</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speedsand may cause incorrect operation. <sup>4.</sup> Programming the IBFD register (I<sup>2</sup>C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I<sup>2</sup>C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register. Figure 49. I<sup>2</sup>C input/output timing ## 3.19.8 GPIO delay timing The GPIO delay timing specification is provided in the following table. Table 69. GPIO delay timing | Symbol | | _ | Parameter | | Value | Unit | |----------|----|---|---------------------------------------------------|---|-------|-------| | | | | Farameter | | Max | Offic | | IO_delay | CC | D | Delay from MSCR bit update to pad function enable | 5 | 25 | ns | # 4 Package characteristics The following table lists the case numbers for each available package for the device. Table 70. Package case numbers | Package Type | Device Type | Package reference | |--------------|-------------|-------------------| | eTQFP144 | Production | 7386636 | | FQ172 | Emulation | 8153717 | | eLQFP176 | Production | 8391697 | | FQ216 | Emulation | 8338897 | # 4.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. ## 4.2 eTQFP144 case drawing Figure 50. eTQFP144 – STMicroelectronics package mechanical drawing (1 of 2) Figure 51. eTQFP144 – STMicroelectronics package mechanical drawing (2 of 2) | | Dimensions | | | | | | | | |--------------------|------------|-------------|-------|-----------------------|-------|-------|--|--| | Symbol | | Millimeters | | Inches <sup>(1)</sup> | | | | | | | Min | Тур | Max | Min | Тур | Max | | | | А | _ | _ | 1.20 | _ | _ | 0.047 | | | | A1 | 0.05 | _ | 0.15 | 0.002 | _ | 0.006 | | | | A2 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | | | D | 21.80 | 22.00 | 22.20 | 0.858 | 0.866 | 0.874 | | | | D1 | 19.80 | 20.00 | 20.20 | 0.780 | 0.787 | 0.795 | | | | D2 <sup>(2)</sup> | _ | 7.35 | _ | _ | 0.289 | _ | | | | D3 | _ | 17.50 | _ | _ | 0.689 | _ | | | | E | 21.80 | 22.00 | 22.20 | 0.858 | 0.866 | 0.874 | | | | E1 | 19.80 | 20.00 | 20.20 | 0.780 | 0.787 | 0.795 | | | | E2 | _ | 7.35 | _ | _ | 0.289 | _ | | | | E3 <sup>(2)</sup> | _ | 17.50 | _ | _ | 0.689 | _ | | | | е | _ | 0.50 | _ | _ | 0.020 | _ | | | | L <sup>(3)</sup> | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | L1 | _ | 1.00 | _ | _ | 0.039 | _ | | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | | ccc <sup>(4)</sup> | | 0.08 | | | 0.003 | | | | <sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to four decimal digits. <sup>2.</sup> The size of exposed pad is variable depending of leadframe design pad size. <sup>3.</sup> L dimension is measured at gauge plane at 0.25 above the seating plane. <sup>4.</sup> Tolerance ## 4.3 eLQFP176 case drawing Figure 52. eLQFP176 - STMicroelectronics package mechanical drawing (1 of 2) Figure 53. eLQFP176 - STMicroelectronics package mechanical drawing (2 of 2) | | Dimensions | | | | | | | | | |--------------------|------------|-------------|-------|-----------------------|-------|-------|--|--|--| | Symbol | | Millimeters | | Inches <sup>(1)</sup> | | | | | | | | Min | Тур | Max | Min | Тур | Max | | | | | А | _ | _ | 1.60 | _ | _ | 0.063 | | | | | A1 | 0.05 | _ | 0.15 | 0.002 | _ | 0.006 | | | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | | | | D | 25.80 | 26.00 | 26.20 | 1.016 | 1.024 | 1.032 | | | | | D1 | 23.90 | 24.00 | 24.10 | 0.941 | 0.945 | 0.949 | | | | | D2 <sup>(2)</sup> | _ | 7.35 | _ | _ | 0.289 | _ | | | | | D3 | _ | 21.500 | _ | _ | 0.847 | _ | | | | | E | 25.80 | 26.00 | 26.20 | 1.016 | 1.024 | 1.032 | | | | | E1 | 23.90 | 24.00 | 24.10 | 0.941 | 0.945 | 0.949 | | | | | E2 <sup>(2)</sup> | _ | 7.35 | _ | _ | 0.289 | _ | | | | | E3 | _ | 21.50 | _ | _ | 0.847 | _ | | | | | е | _ | 0.50 | _ | _ | 0.020 | _ | | | | | L <sup>(3)</sup> | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | | L1 | _ | 1.00 | _ | _ | 0.039 | _ | | | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | | | ccc <sup>(4)</sup> | | 0.080 | | | 0.003 | • | | | | <sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to four decimal digits. # 4.4 FusionQuad<sup>®</sup> case drawing <sup>2.</sup> The size of exposed pad is variable depending of leadframe design pad size. <sup>3.</sup> L dimension is measured at gauge plane at 0.25 above the seating plane. <sup>4.</sup> Tolerance 127/160 Figure 54. FusionQuad<sup>®</sup> QFP172 package mechanical drawing (1 of 2) ## Figure 55. FusionQuad® QFP172 package mechanical drawing (2 of 2) #### **MECHANICAL OUTLINE ASSEMBLY** #### NOTES: ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5-1982 DATUM PLANE H LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE. DATUMS A-B AND D TO BE DETERMINED AT CENTERLINE BETWEEN LEADS WHERE LEADS EXIT PLASTIC BODY AT DATUM PLANE H. 4 TO BE DETERMINED AT SEATING PLANE C. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.254 MM ON D1 AND E1 DIMENSIONS. 'N' IS THE NUMBER OF TERMINALS FOR PERIPHERAL LEADS, AND 'M' IS THE NUMBER OF TERMINALS FOR BOTTOM LANDS ON BOTTOM SURFACE OF PACKAGE BODY. THE BOTTOM LANDS ARE IDENTIFIED BY ALPHANUMERICS | A1~A#. THESE DIMENSIONS TO BE DETERMINED AT DATUM PLANE H THE TOP OF PACKAGE MAY BE SMALLER THAN THE BOTTOM OF PACKAGE BY 0.15 MM. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. - 10. CONTROLLING DIMENSION | MILLIMETERS. - 11. MAXIMUM ALLOWABLE DIE THICKNESS TO BE ASSEMBLED IN THIS PACKAGE FAMILY IS 0.38 MM. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 13. DIMENSIONS D2 AND E2 REPRESENT THE SIZE OF THE EXPOSED PAD. THE ACTUAL DIMENSIONS ARE DETERMINED BY EACH INDIVIDUAL LEADFRAME DRAWING. THE EXPOSED PAD SIZE TOLERANCE IS - 14. EXPOSED PAD SHALL BE COPLANAR WITH BOTTOM OF PACKAGE WITHIN 0.05 MM. - 15. UNILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - MECHANICAL CONNECT TABS ARE COUNTED FOR GROUND (VSS) SIGNAL PINS. THOSE ARE INCLUDED INTO PACKAGÉ TOTAL PIN COUNTS. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP. 18 THESE DIMENSIONS APPLY TO ALL 4 SYMMETRIC LOCATIONS GATE PROTRUSION HEIGHT OR CHIP OUT DEPTH | 0.049 MM MAX #### ALL DIMENSIONS IN MILLIMETERS | | VARIATIONS | | | | | | | | |----------|------------|-----------|------|------|--|--|--|--| | SYMBOL | | NOTE | | | | | | | | STIVIBOL | MIN | NOM | MAX | NOTE | | | | | | Α | _ | _ | 1.20 | | | | | | | A1 | 0.05 | 0.10 | 0.15 | | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | | A3 | -0.05 | 0.00 | 0.05 | | | | | | | A4 | | 0.152 REF | | | | | | | | D | | 22.00 BSC | | 4 | | | | | | D1 | | 20.00 BSC | | 5 | | | | | | D2 | | 17.50 BSC | | | | | | | | D3 | 8.32 | 8.42 | 8.52 | | | | | | | E | | 22.00 BSC | | 4 | | | | | | E1 | | 20.00 BSC | | 5 | | | | | | E2 | | 17.50 BSC | | | | | | | | E3 | 8.20 | 8.30 | 9.40 | | | | | | | E4 | | 10.00 REF | | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | | N | 144 | | | 6 | | | | | | е | 0.50 BSC | | | | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | | C.C.C | | | | | | | | | | d.d.d | | d 0.08 | | | | | | | | PITCH VARIATIONS | | | | | | | | |------------------|------|----------|------|------|--|--|--| | SYMBOL | | FUSION | | | | | | | STINIBOL | MIN | NOM | MAX | NOTE | | | | | eT | | 0.50 BSC | | | | | | | eC | | 18 | | | | | | | М | 28 | | | 6 | | | | | La | 0.30 | 0.40 | 0.50 | | | | | | f | 0.17 | 0.22 | 0.27 | | | | | | 999 | _ | 0.08 | _ | | | | | THE FusionQuad PACKAGE IS A REGISTERED TRADEMARK OF AMKOR TECHNOLOGIES. THE FusionQuad PACKAGE IS ASSEMBLED BY AMKOR TECHNOLOGIES. 129/160 Figure 56. FusionQuad® QFP216 package mechanical drawing (1 of 2) ## Figure 57. FusionQuad® QFP216 package mechanical drawing (2 of 2) #### MECHANICAL OUTLINE ASSEMBLY #### NOTES: ALL DIMENSIONING AND TOLERANCING CONFORM 1. TO ANSI Y14.5-1982 DATUM PLANE H LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE. DATUMS A-B AND D TO BE DETERMINED AT CENTERLINE BETWEEN LEADS WHERE LEADS EXIT PLASTIC BODY AT DATUM PLANE H. TO BE DETERMINED AT SEATING PLANE C. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.254 MM ON D1 AND E1 DIMENSIONS. 'N' IS THE NUMBER OF TERMINALS FOR PERIPHERAL LEADS, AND 'M' IS THE NUMBER OF TERMINALS FOR PERIPHERAL LEADS, AND 'M' IS THE NUMBER OF TERMINALS FOR BOTTOM LANDS ON BOTTOM SURFACE OF PACKAGE BODY. THE BOTTOM LANDS ARE IDENTIFIED BY ALPHANUMERICS | A1~A#. THESE DIMENSIONS TO BE DETERMINED AT DATUM THE TOP OF PACKAGE MAY BE SMALLER THAN THE BOTTOM OF PACKAGE BY 0.15 MM. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. - 10. CONTROLLING DIMENSION | MILLIMETERS. - MAXIMUM ALLOWABLE DIE THICKNESS TO BE ASSEMBLED IN THIS PACKAGE FAMILY IS 0.38 MM. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - DIMENSIONS D2 AND E2 REPRESENT THE SIZE OF THE EXPOSED PAD. THE ACTUAL DIMENSIONS ARE DETERMINED BY EACH INDIVIDUAL LEADFRAME DRAWING. THE EXPOSED PAD SIZE TOLERANCE IS 0.10 MAX. - EXPOSED PAD SHALL BE COPLANAR WITH BOTTOM OF PACKAGE WITHIN 0.05 MM. - UNILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. - MECHANICAL CONNECT TABS ARE COUNTED FOR GROUND (VSS) SIGNAL PINS. THOSE ARE INCLUDED INTO PACKAGÉ TOTAL PIN COUNTS. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP. 18 THESE DIMENSIONS APPLY TO ALL 4 SYMMETRIC LOCATIONS ### ALL DIMENSIONS IN MILLIMETERS | | VARIATIONS | | | | | | | | | |---------|------------|-----------|------|------|--|--|--|--|--| | SYMBOL | | NOTE | | | | | | | | | STWIDOL | MIN | NOM | MAX | NOTE | | | | | | | Α | _ | _ | 1.20 | | | | | | | | A1 | 0.00 | 0.051 | 0.10 | | | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | | | D | | 26.00 BSC | | 4 | | | | | | | D1 | | 24.00 BSC | | 5 | | | | | | | D2 | | 17.50 BSC | | | | | | | | | D3 | 9.58 | 9.68 | 9.78 | | | | | | | | Е | | 26.00 BSC | | | | | | | | | E1 | | 24.00 BSC | | 5 | | | | | | | E2 | | 21.00 BSC | | | | | | | | | E3 | 9.40 | 9.50 | 9.60 | | | | | | | | E4 | | 11.20 REF | | | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | | | N | | 6 | | | | | | | | | е | 0.50 BSC | | | | | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | | | C.C.C | | | | | | | | | | | d.d.d | | 0.08 | | | | | | | | | PITCH VARIATIONS | | | | | | | | |------------------|------|----------------|----------|------|--|--|--| | SYMBOL | | FUSION | | NOTE | | | | | STIVIBUL | MIN | NOM | MAX | NOIE | | | | | eT | | 0.50 BSC | | | | | | | eC | | 0.39 BSC | 0.39 BSC | | | | | | M | 40 | | | 6 | | | | | La | 0.30 | 0.40 | 0.50 | | | | | | f | 0.17 | 0.17 0.22 0.27 | | | | | | | 999 | _ | 0.08 | _ | | | | | THE FusionQuad PACKAGE IS A REGISTERED TRADEMARK OF AMKOR TECHNOLOGIES. THE FusionQuad PACKAGE IS ASSEMBLED BY AMKOR TECHNOLOGIES. ## 4.5 Thermal characteristics The following tables describe the thermal characteristics of the device. Table 71. Thermal characteristics for eTQFP144<sup>(1)</sup> | Symbol | | С | Parameter | Conditions | Value | | Unit | |-------------------------|----|---|--------------------------------------------------------|----------------------------------------|-------|-----|------| | | | | Faranneter | Conditions | Min | Max | Onit | | $R_{\theta JA}$ | СС | D | Junction-to-ambient, natural convection <sup>(2)</sup> | Four layer board—2s2p | 26 | 29 | °C/W | | $R_{\theta JMA}$ | CC | D | Junction-to-moving-air, ambient <sup>(2)</sup> | At 200 ft./min., four layer board—2s2p | 19 | 23 | °C/W | | $R_{\theta JB}$ | СС | D | Junction-to-board <sup>(3)</sup> | _ | 12 | 16 | °C/W | | $R_{\theta JCtop}$ | СС | D | Junction-to-case top <sup>(4)</sup> | _ | 10 | 13 | °C/W | | R <sub>0</sub> JCbottom | СС | D | Junction-to-case bottom <sup>(5)</sup> | _ | 1.5 | 4 | °C/W | | $\Psi_{JT}$ | СС | D | Junction-to-package top <sup>(6)</sup> | Natural convection | 3 | 5 | °C/W | | P <sub>d</sub> | СС | D | Device power dissipation | Maximum power and voltage condition | _ | 2 | W | <sup>1.</sup> The lower number in the ranges specified in the 'Value' column are based on simulation; actual data may vary in the given range. The specified characteristics are subject to change per final device design and characterization. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance. - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. | Symbol | | С | Parameter | Conditions | Value | | Unit | |-----------------------|--------|---|--------------------------------------------------------|-------------------------------------------|-------|-----|-------| | Зуппоп | Зушьог | | Farameter | Conditions | Min | Max | Oilit | | $R_{\theta JA}$ | CC | D | Junction-to-ambient, natural convection <sup>(2)</sup> | Four layer board—2s2p | 25 | 28 | °C/W | | $R_{\theta JMA}$ | СС | D | Junction-to-moving-air, ambient <sup>(2)</sup> | At 200 ft./min., four layer<br>board—2s2p | 18 | 22 | °C/W | | $R_{\theta JB}$ | СС | D | Junction-to-board <sup>(3)</sup> | _ | 12 | 16 | °C/W | | $R_{\theta JCtop}$ | CC | D | Junction-to-case top <sup>(4)</sup> | _ | 12 | 15 | °C/W | | $R_{\theta JCbottom}$ | CC | D | Junction-to-case bottom <sup>(5)</sup> | _ | 1.5 | 3.5 | °C/W | | $\Psi_{JT}$ | СС | D | Junction-to-package top <sup>(6)</sup> | Natural convection | 3 | 4.5 | °C/W | | P <sub>d</sub> | СС | D | Device power dissipation | Maximum power and voltage condition | _ | 2 | W | Table 72. Thermal characteristics for eLQFP176<sup>(1)</sup> - The lower number in the ranges specified in the 'Value' column are based on simulation; actual data may vary in the given range. The specified characteristics are subject to change per final device design and characterization. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance. - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. ## 4.5.1 General notes for specifications at maximum junction temperature An estimation of the chip junction temperature, $T_J$ , can be obtained from the equation: Equation 3 $$T_J = T_A + (R_{\theta JA} * P_D)$$ where: $T_A$ = ambient temperature for the package (°C) R<sub>θ,JA</sub> = junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the: - Construction of the application board (number of planes) - Effective size of the board which cools the component - Quality of the thermal and electrical connections to the planes - Power dissipated by adjacent components Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced. As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has: - One oz. (35 micron nominal thickness) internal planes - Components are well separated - Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup> The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: ## Equation 4 $T_J = T_B + (R_{\theta JB} * P_D)$ where: T<sub>B</sub> = board temperature for the package perimeter (°C) R<sub>0,JB</sub> = junction-to-board thermal resistance (°C/W) per JESD51-8 $P_D$ = power dissipation in the package (W) When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes. The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance: ### Equation 5 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ where: $R_{\theta,JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta,IC}$ = junction-to-case thermal resistance (°C/W) R<sub>θCA</sub> = case to ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required. A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request. To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter $(\Psi_{JT})$ to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation: ### Equation 6 $T_J = T_T + (\Psi_{JT} \times P_D)$ where: $T_T$ = thermocouple temperature on top of the package (°C) Ψ<sub>JT</sub> = thermal characterization parameter (°C/W) $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire. When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation: ## Equation 7 $T_J = T_B + (\Psi_{JPB} \times P_D)$ where: T<sub>B</sub>= thermocouple temperature on bottom of the package (°C) $\Psi_{PB}$ = thermal characterization parameter (°C/W) P<sub>D</sub> = power dissipation in the package (W) 47/ # 5 Ordering information Example code: SPC57 4 K 72 E5 C 6 F A R Product identifier Core Product Memory Package Temperature Frequency Custom Reserved Packing vers. Y = Tray R = Tape and Reel 0 = No Options 1 = Up to ASIL-D SEooC 8 = add. computing e20022 core with DSF F = All Options 6 = 160 MHz C = 125 °C Ta E5 = eTQFP144 E7 = et\_QFP176 70 = 2 MB 72 = 2.5 MB K = SPC574Kx family 4 = Single computing e20024 core SPC57 = Power Architecture in 55 nm Figure 58. Product code structure - Order on 2M-Byte part numbers can be entered upon ST's acceptance conditioned by volumes. Please contact your ST sales office to ask for the availability of a particular commercial product. - 2. Features (e.g. flash, RAM or peripherals) not included in the commercial product cannot be used. ST cannot be called to take any liability for features used outside the commercial product. Revision history SPC574Kx # 6 Revision history Table 74. Revision history | Revision D | ate | Description of changes | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 28 0 | ct 2011 | Initial release | | | g 2012 | Editorial and formatting changes throughout SPCS74Kxx Microcontroller Data Sheet title page: added chip part numbers Harmonized package naming Section 1.3, Device feature summary: modified title (was "Device comparison") Replaced "Family comparison" table with Table 2 (MPC5744K/SPC574Kx device feature summary) Updated Figure 1 (Block diagram) Updated Figure 2 (Periphery allocation) Section 1.5, Feature overview: Updated BAF feature description Updated BAF feature description Updated BAF feature description Replaced instance of "K2" with "MPC5744K/SPC574K72" Figure 0: Modified names of pins 10, 23, A15, A22, and 125 Replaced "A1-A28 are the additional FQ172 FQ pins" with "V <sub>SS</sub> " in the middle box Added notes 3 and 4 Figure 4 (176-pin QFP and 216-pin FQ configuration (top view)): Changed name of pin A23, A40, 153, and 154 Replaced "A1-A47" are the additional FQ172 FQ pins" with "V <sub>SS</sub> " in the middle box Added notes 3 and 4 Removed Table "Power supply and reference pins" and added reference to the JPC5744M IO Signal Table xisx Table 3 (System pins): updated TESTMODE pin description Table 4 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDSF pin descriptions): updated pin number column header Table 5 (LVDSF pin descriptions): updated pin number column header Table 5 (LVDSF pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDS pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 5 (LVDSM pin descriptions): updated pin number column header Table 6 (Albeolute maximum ratings) Updated Section 3.1, Introduction Following note removed: "All parameter values in this document are tested with nominal supply voltage values | SPC574Kx Revision history Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 30 Aug 2012 | Table 15 (Unbiased temperature profile – Packaged parts): replaced instance of "–40 to – | | (cont'd) | Ü | 60 °C" with "–40 to 60 °C" | | , , | | Updated Table 12 (Device operating conditions) | | | | Updated Table 16 (DC electrical specifications): | | | | <ul> <li>Updated the max values</li> </ul> | | | | – Added condition values in I <sub>DDAPP</sub> row | | | | <ul> <li>Added second condition in T<sub>J</sub> &lt; 165 °C to I<sub>DDAPP</sub> row</li> </ul> | | | | <ul><li>Removed I<sub>INACT_D</sub> and TA (T<sub>L</sub> to T<sub>H</sub>) rows</li></ul> | | | | Revised Section 3.9, I/O pad specification | | | | Updated Section 3.9.1, I/O input DC characteristics | | | | Table 18 (I/O input DC electrical characteristics): | | | | - Added cross reference for SENT requirement to note 5 | | | | - Footnote moved to header of "INPUT CHARACTERISTICS" section: "For LFAST, | | | | microsecond bus and LVDS input characteristics, refer to dedicated communication module chapters." | | | | Updated Section 3.9.2, I/O output DC characteristics | | | | Added Section 3.10, I/O pad current specification | | | | Table 19 (I/O pull-up/pull-down DC electrical characteristics): | | | | - I <sub>WPU</sub> parameter description changed: "Weak pull-up/down current absolute value" | | | | (was "Weak pull-up current absolute value") | | | | $ I_{WPU} $ specification condition changed: $V_{DD}$ $_{POR}$ < $V_{DD}$ $_{HV}$ $_{IO}$ < 3.0 V (was | | | | V <sub>DD POR</sub> < V <sub>DD</sub> < 3.0 V) | | | | Table 21 (MEDIUM configuration output buffer electrical characteristics) | | | | <ul><li>New specification: I<sub>DCMAX_M</sub> (Maximum DC current)</li></ul> | | | | Table 20 (WEAK configuration output buffer electrical characteristics) | | | | <ul><li>New specification: I<sub>DCMAX_W</sub> (Maximum DC current)</li></ul> | | | | Updated Table 22 (STRONG configuration output buffer electrical characteristics) | | | | Updated Table 23 (VERY STRONG configuration output buffer electrical characteristics) | | | | Updated Section 3.11, Reset pad (PORST, ESR0) electrical characteristics: | | | | - replaced instance of "bidirectional RESET pin" with "bidirectional reset pin (PORST)" | | | | - inserted note "PORST pin does not require active control. It is possible to implement an | | | | external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 kohm" | | | | - replaced instances of "PORST" with "PORST" (overlined) | | | | - replaced instances of "V <sub>DDPOR</sub> " with "V <sub>DD POR</sub> " | | | | Table 25 (Reset electrical characteristics): | | | | New specification: W <sub>FNMI</sub> (ESR1 input filtered pulse) | | | | - W <sub>NFNMI</sub> (ESR1 input not filtered pulse) | | | | - IWPU and IWPD parameter rows moved to rows following IOL_R | | | | Table 26 (PLL0 electrical characteristics): | | | | – Note added to ΔPLL0PHI1SPJIT row | | | | – Updated "conditions" in rows $ \Delta_{PLL0PHI0SPJIT} $ , $ \Delta_{PLL0PHI1SPJIT} $ , and $ \Delta_{PLL0LTJIT} $ | | | | Figure 3.12 (Oscillator and FMPLL): | | | | <ul> <li>Clarification: V<sub>ESR0</sub> is also described by V<sub>PORST</sub> behavior shown in illustration.</li> </ul> | | | | Table 27 (PLL1 electrical characteristics): modified title (was "FMPLL1 electrical | | | | characteristics") | | | | - Δ <sub>TUE12</sub> (TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub> ) | | | | (V <sub>IN</sub> < V <sub>DD_HV_ADV</sub> ; V <sub>DD_HV_ADR</sub> − V <sub>DD_HV_ADV</sub> ∈ [0:25 mV]): Max value changed to | | | | ±0.0 (was ±1.0) | | | | - TUE12 (Total unadjusted error in 12-bit configuration): Footnote added to "P" parameter | | | | (T <sub>J</sub> < 150 °C; V <sub>DD_HV_ADV</sub> > 4 V; V <sub>DD_HV_ADR_S</sub> > 4 V): values are subject to change after characterization | | | | Replaced the characteristics value from "P" to "T" for t <sub>PLL1JIT row</sub> | | | | Tropidood the characteristics value from 1 to 1 for tPLL1JII fow | Revision history SPC574Kx Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>(cont'd) | <b>Date</b> 30 Aug 2012 | Updated Table 28 (External Oscillator electrical specifications) Updated Table 29 (Selectable load capacitance) Updated Table 26 (SARn ADC electrical specification) Updated Table 34 (SDn ADC electrical specification) Revised Section 3.13, ADC specifications Figure 19 (Power-down exit time): replaced symbol "Tsu" with "tpD2NM_TX" Table 35 (Temperature sensor electrical characteristics): - Following symbols added: Tsens, Tacc, Itemp sens - Following sentence removed from footnote: "All values above are comprehended in the IP test plan for 100% testing, except Power." - Footnote deleted: "Temperature sensor continues to function between 150 °C and 165 °C but accuracy is degraded" | | | | Table 37 (LFAST interface electrical characteristics): removed redundant footnote Replaced section "DigRF electrical characteristics" with Section 3.15, LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics Updated Table 39 (LFAST PLL electrical characteristics) Updated Table 40 (Aurora LVDS electrical characteristics) Specification change: R <sub>V_L</sub> (Terminating resistance): min value is 81 ohm (was 90); max value is 120 ohm (was 110). Footnote added to ΔV <sub>OD_LVDS</sub> (Differential output voltage swing (terminated)): "The minimum value of 400 mV is only valid for differential terminating resistance (R <sub>V_L</sub> ) = 99 ohm to 101 ohm. The differential output voltage swing tracks with the value Date R <sub>V_L</sub> ." | | | | <ul> <li>Updated and renamed specification f<sub>RX</sub> Receive Clock Rate (was Receive Data Rate)</li> <li>Specification description changed from " ΔV<sub>I_L</sub> (Differential input voltage)" to "Differential input voltage (peak to peak)".</li> <li>Clarification: The maximum value of T<sub>Loss</sub> (Transmission Line Loss due to loading effects) is specified for the maximum drive level of the Aurora transmit pad.</li> <li>Note added: "The Aurora interface is AC coupled, so there is no common-mode voltage specification."</li> <li>Footnote (applies to entire table) updated: "All Aurora electrical characteristics are valid from –40 °C to 165 °C, except where noted"</li> <li>Reorganized subsections of Section 3.17, Power management: PMC, POR/LVD, sequencing</li> <li>Table 41 (Device Power Supply Integration):</li> </ul> | | | | - Replaced "TBD" with "—" in Typ column - Removed V <sub>SREG</sub> , I <sub>SREG</sub> , I <sub>LPREGINT</sub> Updated <i>Table 42 (Voltage monitor electrical characteristics) Table 43 (Device supply relation during power-up/power-down sequence)</i> : - Replaced "V <sub>DD_HV_PMC</sub> " with V <sub>DD_HV_IO_JTAG</sub> /V <sub>DD_HV_IO_FLEX</sub> - Replaced "V <sub>DD_HV_PMU</sub> " with V <sub>DD_HV_IO_JTAG</sub> /V <sub>DD_HV_IO_FLEX</sub> - Replaced V <sub>DD_HV_ADR</sub> row value from 2 mA to 5 mA Changed instance of "Supply 1" to "Supply 2" in column header row | | | | <ul> <li>Table 44 (Functional terminals state during power-up and reset):</li> <li>Changed "Power-up pad state" column value from "High impedance" to "weak pull-up" in TDI row</li> <li>Updated pad states in TMS row</li> <li>Section 3.17.3, Device voltage monitoring: added introductory text</li> <li>Updated Table 44 (Flash memory program and erase specifications (pending silicon characterization))</li> <li>Revised Section 3.19.2, DSPI Timing with CMOS and LVDS Pads</li> <li>Table 48 (JTAG pin AC electrical characteristics):</li> <li>Changed all parameters from "C" to "D"</li> <li>Specification change: t<sub>TCYC</sub> (TCK cycle time) is 100 ns (was 40 ns). Boundary scan frequency is limited to 10 MHz or less.</li> </ul> | SPC574Kx Revision history Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Date<br>30 Aug 2012 | Updated Table 49 (Nexus debug port timing) Table 50 (Aurora LVDS interface timing specifications): Specification change: Data rate Typ is undefined (was 1200) Specification change: Data rate max is 1250 Mbps (was Typ + 0.1%) Table 51 (Aurora debug port timing): Specification change: I <sub>REFCLK</sub> (Reference clock frequency) max value is 1250 MHz (was 1200) Specification change: OUI (Aurora lane unit interval) is now specified by data rate — Characteristic vs. Requirement change: J <sub>D</sub> (Transmit lane deterministic jitter) is "SR" (was "CC") — Characteristic vs. Requirement change: J <sub>D</sub> (Transmit lane total jitter) is "SR" (was "CC") — Characteristic vs. Requirement change: J <sub>T</sub> (Transmit lane total jitter) is "SR" (was "CC") — Characteristic vs. Requirement change: J <sub>T</sub> (Transmit lane total jitter) is "SR" (was "CC") — Characteristic vs. Requirement change: J <sub>T</sub> (Transmit lane total jitter) is "SR" (was "CC") — Characteristic vs. Requirement change: J <sub>T</sub> (Transmit lane total jitter) is "SR" (was "CC") — Characteristic vs. Requirement channel timing): — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: SR/CC (system requirement or controller characteristic) — Column added: Classification (parameters are guaranteed by design) Table 67 (MII transmit signal timing): — Column added: SR/CC (system requirement or controller characteristic) — Column added: Classification (parameters are guaranteed by design) Table 68 (MII async inputs signal timing): — Column added: Cl | Revision history SPC574Kx Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|-------------|-----------------------------------------------------------------------------------------------------------------------| | 3 | 31 Jan 2014 | Table 2 (MPC5744K/SPC574Kx device feature summary): | | | | - MCAN is updated to M_CAN | | | | <ul><li>TTCAN is updated to M_TTCAN</li></ul> | | | | - SIPI / LFAST interprocessor bus is updated to Zipwire (SIPI/LFAST) interprocessor bus. | | | | <ul><li>Instances of ADC (SD) changed from 3 to 2</li><li>removed row PSI5-S</li></ul> | | | | - removed footnote <i>The main computational shell</i> | | | | - Replaced "4 $\times$ 256 bit" with "2 $\times$ 4 $\times$ 256-bit" for Flash memory fetch accelerator | | | | Figure 1 (Block diagram): | | | | - AIPS Bridge is updated to Peripheral Bridge | | | | <ul> <li>LFAST &amp; SIPI is updated to Zipwire LFAST &amp; SIPI.</li> <li>DMACHMUX updated to read DMAMUX</li> </ul> | | | | - changed LFAST & SIPI module name to Zipwire LFAST & SIPI | | | | - improved figure quality; changed "PBRIDGE_0" and "PBRIDGE_1" to "PBRIDGE_A" | | | | and "PBRIDGE_B" respectively | | | | Figure 2 (Periphery allocation): | | | | - PLL_DIG is updated to PLLDIG | | | | <ul><li>OSC is updated to XOSC</li><li>RCOSC is updated to IRCOSC</li></ul> | | | | Replaced single block DMAMUX with blocks DMACHMUX 0 to DMACHMUX 3 | | | | - SENT SRX_0 is updated to SRX_0 | | | | - SENT SRX_1 is updated to SRX_1 | | | | – Removed <i>PSI5_S</i> block from peripheral cluster B | | | | - Removed the instance of SD ADC_2 | | | | - Updated DMACHMUX_0, DMACHMUX_1, DMACHMUX_2, and DMACHMUX_3 to | | | | DMAMUX_0, DMAMUX_1, DMAMUX_2, and DMAMUX_3 respectively. - changed "PBRIDGE 0" to "PBRIDGE A" | | | | - changed "PBRIDGE 1" to "PBRIDGE B" | | | | - changed Successive Approximation Register Analog-to-Digital Converter instances | | | | from "SAR ADCx" to "SARADCx". | | | | Figure 3 (144-pin QFP and 172-pin FQ configuration (top view)): | | | | <ul><li>Pin A18 is now LVDS Test In+.</li><li>Pin A19 is now LVDS Test In</li></ul> | | | | Pin 133 is now <i>PC[15]</i> . | | | | Reworded note 2. | | | | - Replaced "eLQFP144" with "eLQFP144" (ST_Specific) | | | | Figure 4 (176-pin QFP and 216-pin FQ configuration (top view)): | | | | - Pin A27 is now LVDS Test In+. | | | | <ul><li>Pin A28 is now LVDS Test In</li><li>Reworded note 2.</li></ul> | | | | Section 1.5, Feature overview: | | | | Updated text "3 separate 16-bit Sigma-Delta analog converters" to read "2 separate 16- | | | | bit Sigma-Delta analog converters" | | | | Replaced "2 main CPUs" to "One main processor core and one checker core" | | | | Table 5 (LVDSF pin descriptions): | | | | - Replaced all instances of "N.C" with "—" | | | | <ul> <li>Removed table footnote</li> </ul> | SPC574Kx Revision history Table 74. Revision history(Continued) | Povision | Data | Table 74. Revision history(Continued) | |---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | Date | Description of changes | | 3<br>(cont'd) | 31 Jan 2014 | Table 6 (Absolute maximum ratings): - Parameter classification for <i>Cycle</i> is now " <i>T</i> " - In footnote: 1.32 – 1.375 <i>V</i> range allowed periodically changed 1.275 <i>V</i> to 1.288 <i>V</i> - Added "V <sub>DD_HV_IO_BD"</sub> - Removed "V <sub>DD_HV_IO_JTAG"</sub> - Removed T <sub>J</sub> | | | | <ul> <li>Removed table footnote "Three Screen done, 1 minute each. No change in device parameters during characterization of at least 10 devices at 30 minutes exposure of 150 KeV at maximum 5 mm" from t<sub>XRAY</sub></li> <li>Added V<sub>DD_HV_ADV to VIN</sub></li> <li>Added footnotes "V<sub>DD_HV_IO</sub>/V<sub>SS_HV_IO</sub> refers to supply pins and corresponding grounds: V<sub>DD_HV_IO_MAIN</sub>, V<sub>DD_HV_IO_FLEX</sub>, V<sub>DD_HV_IO_JTAG</sub>, V<sub>DD_HV_OSC</sub>, V<sub>DD_HV_FLA</sub>" and "Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameters I<sub>INJD</sub> and I<sub>INJA</sub>)" to "Relative to</li> </ul> | | | | V <sub>SS_HV_IO"</sub> and "Relative to V <sub>DD_HV_IO"</sub> in VIN | | | | Table 8 (Radiated emissions testing specification,): Splited "BISS radiated emissions limit" column into four rows to have clear figures for each function | | | | Table 10 (RF immunity—Direct Power Injection (DPI) test specifications): Changed the location of the table and placed it above Section 3.6, Operating conditions | | | | Table 11 (ESD ratings): - Classification parameter for ESD for Human Body Model is now T | | | | Table 12 (Device operating conditions): - In row V <sub>DD_HV_ADV</sub> Low Voltage Detector symbol changed to LVD295 - V <sub>DDSTBY</sub> added new footnote: The VDDSTBY pin should be connected to ground or an HV I/O supply in the application when the standby RAM feature is not used. When connected to an HV I/O supply, there will be leakage on the VDDSTBY pin, which is given in the DC electrical specifications. - Changed VRAMP to V <sub>RAMP_LV</sub> , changed parameter to 'slew rate on core power supply | | | | <ul> <li>pins.</li> <li>Add V<sub>RAMP HV</sub> specification, parameter "Slew rate on HV power supply pins", max value 100 √V/ms.</li> <li>Add a second VRAMP specification V<sub>RAMP HV</sub>, parameter "Slew rate on HV power</li> </ul> | | | | supply pins", max value 500 V/ms. – Moved V <sub>REF_BG_T</sub> , V <sub>REF_BG_TC</sub> and V <sub>REF_BG_LR</sub> specifications from ADC pin specification table to Device operating conditions table. | | | | <ul> <li>V<sub>DD_HV_IO_FLEXE</sub> added specification.</li> <li>V<sub>REF_BG_T</sub>, V<sub>REF_BG_TC</sub>, and V<sub>REF_BG_LR</sub> moved to the DC electrical specifications table.</li> </ul> | | | | <ul> <li>V<sub>STBY_BO</sub> and V<sub>DD_LV_STBY_SW</sub> moved to the DC electrical specifications table.</li> <li>In rows f<sub>SYS</sub> and T<sub>J</sub> removed 165 °C content</li> <li>In row f<sub>SYS</sub> changed the first value in the Conditions column to -40 °C</li> </ul> | | | | – Added $f_{LBIST}$ – Added note " $V_{DD\_HV\_IO\_JTAG}$ supply is shorted with $V_{DD\_HV\_OSC}$ supply within package" to $V_{DD\_HV\_IO\_JTAG}$ – Added $V_{IN}$ | Revision history SPC574Kx Table 74. Revision history(Continued) | Revision | Dato | Description of changes | |---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Revision<br>3<br>(cont'd) | Date 31 Jan 2014 | Table 16 (DC electrical specifications): In row I <sub>DDAPP</sub> Condition f <sub>SYS</sub> changed to 160 MHz, Condition T <sub>J</sub> changed to 144 °C, Max Value changed to 260. Footnote fMAX as specifiedapplication specific pattern changed to application with maximum consumption Footnote fMAX as specifiedwith active flash changed to Application with maximum consumptionwith active flash Parameter classification of "I <sub>DDPE</sub> " changed to "C". Parameter classification of "G" changed to "T". Parameter classification of "I <sub>SPIKE</sub> " changed to "T". Parameter classification of "I <sub>SP</sub> " changed to "D". 3 new parameters "I <sub>DD_MAIN_CORE_AC</sub> ", "I <sub>DD_CHKR_CORE_AC</sub> " and "I <sub>DD_HV_IO_BD</sub> " added. Parameter "I <sub>DD_BD</sub> " updated to "I <sub>DD_LV_BD</sub> ". Also modified Parameter description, added new condition "T <sub>J</sub> = 150/165 C" and value. Added note "Moving window, measured on application specific pattern" to "I <sub>SPIKE</sub> ". Description of parameter "ISR" modified from "Current variation during power up/down" to "Current variation during boot/shut-down". Added note "Current variation is considered during boot or during shut-down sequence. Progressive clock switching should be use to guarantee low current variation. This does not include current requested for the loading of the capacitances on the VDD_LV domain. Please refer to Power management section, Iclamp specification" to the max value of I <sub>SR</sub> . Moved I <sub>DD_HV_IO_BD</sub> before I <sub>DD_LV_BD</sub> Updated the parameter, conditions column of I <sub>DDAR</sub> and replaced the max value "10" with "30" Added I <sub>DD_FF</sub> V <sub>REF_BG_T</sub> V <sub>REF_BG_TC</sub> , and V <sub>REF_BG_LR</sub> Updated Table footnote 4 and 8 Section 3.17.2, Main voltage regulator electrical characteristics: Updated the section Table 18 (I/O input DC electrical characteristics): V <sub>IHTTL</sub> condition is 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V V <sub>ILTTL</sub> condition is 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V V <sub>IHTC</sub> condition is 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V V <sub>IHCMOS_H</sub> condition is 2.7 V < V <sub>DD_HV_IO</sub> < 5.0 V v D <sub>D</sub> HV_IO < 5.0 V v D <sub>D</sub> HV_IO < 5.0 V v D <sub>D</sub> HV_IO < 5.0 V v D <sub>D</sub> H | | | | <ul> <li>Progressive clock switching should be use to guarantee low current variation. This does not include current requested for the loading of the capacitances on the VDD_LV domain. Please refer to Power management section, Iclamp specification" to the max value of I<sub>SR</sub>.</li> <li>Moved I<sub>DD_HV_IO_BD</sub> before I<sub>DD_LV_BD</sub></li> <li>Updated the parameter, conditions column of I<sub>DDAR</sub> and replaced the max value "10" with "30"</li> <li>Added I<sub>DDOFF</sub>, V<sub>REF_BG_T</sub>, V<sub>REF_BG_TC</sub>, and V<sub>REF_BG_LR</sub></li> <li>Updated Table footnote 4 and 8</li> <li>Section 3.17.2, Main voltage regulator electrical characteristics: Updated the section</li> <li>Table 18 (I/O input DC electrical characteristics): <ul> <li>V<sub>IHTTL</sub> condition is 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V</li> <li>V<sub>ILTTL</sub> condition is 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V</li> <li>V<sub>HYSTTL</sub> condition is 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V</li> <li>V<sub>IHCMOS_H</sub> condition is 2.7 V &lt; V<sub>DD_HV_IO</sub> &lt; 3.0 V and 4.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 4.5 V</li> <li>V<sub>IHCMOS</sub> condition is 2.7 V &lt; V<sub>DD_HV_IO</sub> &lt; 3.0 V and 4.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 4.5 V</li> </ul> </li> </ul> | | | | <ul> <li>V<sub>ILCMOS</sub><sub>H</sub> condition is 2.7 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 3.0 V and 4.0 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 4.5 V</li> <li>V<sub>ILCMOS</sub> condition is 2.7 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 3.0 V and 4.0 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 4.5 V</li> <li>V<sub>HYSCMOS</sub> condition is 2.7 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 3.0 V and 4.0 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 4.5 V</li> <li>Updated the conditions and values for parameter I<sub>LKG</sub></li> <li>The conditions "3.0 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 3.6 V and 4.5 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 5.5 V" split into 2 rows for the parameters V<sub>IHCMOS</sub><sub>H</sub>, V<sub>IHCMOS</sub>, V<sub>ILCMOS</sub><sub>H</sub>, V<sub>ILCMOS</sub> and V<sub>HYSCMOS</sub>.</li> <li>Added reference of Note 6 to V<sub>IHTTL</sub>, V<sub>ILTTL</sub>, and V<sub>HYSTTL</sub>.</li> <li>V<sub>DDE</sub> replaced by V<sub>DD</sub><sub>HV</sub><sub>IO</sub>.</li> <li>V<sub>DRFTAUT</sub> specification, conditions column, added "4.5 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 5.5 V".</li> <li>V<sub>DRFTCMOS</sub> specification, added 3.0 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 3.6 V and 4.5 V &lt; V<sub>DD</sub><sub>HV</sub><sub>IO</sub> &lt; 5.5 V conditions.</li> <li>I<sub>LKG</sub><sub>EBI</sub> specification: changed "2.5 uA" Max value to "1 uA" and added condition "0.1*V<sub>DD</sub><sub>HV</sub><vin<0.9*v<sub>DD<sub>HV</sub>,Tj &lt; 150 °C, 4.5V<v<sub>DD<sub>HV</sub>&lt;5.5V'. Added second ILKG_EBI spec with conditions: "Tj &lt; 150 °C, 4.5V &lt; V<sub>DD</sub><sub>HV</sub> &lt; 5.5V' and Parameter "Digital input leakage for EBI pad, Vin = 10%/90%." Value is max 1.5 uA</v<sub></vin<0.9*v<sub></li> <li>Replaced "C" with "P" for I<sub>LKG</sub></li> </ul> | SPC574Kx Revision history Table 74. Revision history(Continued) | Daniel | Defe | Table 74. Revision history(Continued) | |---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | Date | Description of changes | | 3<br>(cont'd) | 31 Jan 2014 | Table 19 (I/O pull-up/pull-down DC electrical characteristics): - I <sub>WPU</sub> Parameter is Weak pull-up current absolute value - I <sub>WPU</sub> (P) condition is $V_{IN} < V_{IH} = 0.69^*V_{DD_{IHV_IO}}$ , 4.5 V < $V_{DD_{IHV_IO}} < 5.5$ V - I <sub>WPU</sub> (P) min is 23 μA, max is — - Removed: I <sub>WPU</sub> (T) at $V_{IN} > 0$ , 3.0 V < $V_{DD_{IHV_IO}} < 4.0$ V - Added: I <sub>WPU</sub> (T) at $V_{IN} > V_{IL} = 0.49^*V_{DDE}$ , 4.5 V < $V_{DD} < 5.5$ V - Added: I <sub>WPU</sub> (P) condition is $V_{IN} > V_{IL} = 1.1$ V (TTL), 4.5 V < $V_{DD} < 5.5$ V - Added: I <sub>WPU</sub> (P) condition is $V_{IN} > V_{IL} = 0.69^*V_{DDE}$ , 4.5 V < $V_{DD} < 5.5$ V - I <sub>WPD</sub> (P) omin. is —, max is 130 μA - Removed: I <sub>WPD</sub> (T) at $V_{IN} = V_{DD_{IHV_IO}}$ , 3.0 V < $V_{DD_I} = V_{IO} < 4.0$ V - Added: I <sub>WPD</sub> (T) at $V_{IN} < V_{IL} = 0.49^*V_{DDE}$ , 4.5 V < $V_{DD} < 5.5$ V - Added: I <sub>WPD</sub> (T) at $V_{IN} < V_{IL} = 0.49^*V_{DD_{IN}}$ , 4.5 V < $V_{DD} < 5.5$ V - Added: I <sub>WPD</sub> (T) at $V_{IN} < V_{IL} = 0.49^*V_{DD_{IN}}$ , 4.5 V < $V_{DD} < 5.5$ V - Added: I <sub>WPD</sub> (T) at $V_{IN} < V_{IL} = 0.49^*V_{DD_{IN}}$ , 5.5 V - Added: I <sub>WPD</sub> (T) at $V_{IN} < V_{IL} = 0.49^*V_{DD_{IN}}$ , 6.5 V - Replaced $V_{IN} > V_{IN} = V_{IN} = 0.00^*$ (TIL), 4.5 V < $V_{IN} = 0.00^*$ (TIL), 4.5 V - Replaced $V_{IN} > V_{IN} = 0.00^*$ (TIL), 4.5 V - Removed: I <sub>WPD</sub> (TIL) (TIL | | | | <ul> <li>Added footnotes: All VDD_HV_IO and Only for VDD_HV_IO_JTAG</li> <li>Added new parameter "Propagation delay".</li> <li>Table 22 (STRONG configuration output buffer electrical characteristics):</li> <li>R<sub>OH_S</sub> condition is 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V, Push pull, I<sub>OH</sub> &lt; 8 mA;</li> <li>R<sub>OL_S</sub> condition is 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V, Push pull</li> <li>I<sub>OH</sub> &lt; 8 mA; t<sub>TR_S</sub> condition changed to C<sub>L</sub> = 50 pF, 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V</li> <li>t<sub>TR_S</sub> condition changed to C<sub>L</sub> = 200 pF, 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V</li> <li>t<sub>TR_S</sub> condition C<sub>L</sub> = 25 pF, 4.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V changed to C<sub>L</sub> = 50 pF, 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.9 V</li> <li>Added footnotes: All VDD_HV_IO conditions for 4.5V to 5.9V and Only for VDD_HV_IO_JTAG segment</li> <li>Added new parameter "Propagation delay"</li> <li>Table 23 (VERY STRONG configuration output buffer electrical characteristics):</li> <li>In rows R<sub>OH_V</sub> and R<sub>OL_V</sub>: Conditions for C Parameter changed to VSIO[VSIO_xx] = 1, Push pull, I<sub>OH</sub> &lt; 7 mA, Value Min is 30, TYP is 50, Max is 75.</li> <li>In row f<sub>SYS</sub>: Conditions for C Parameter changed to VSIO[VSIO_xx] = 1, C<sub>L</sub> = 15 pF</li> <li>Added footnote: All VDD_HV_IO conditions for 4.5V to 5.9V</li> </ul> | Revision history SPC574Kx Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>(cont'd) | 31 Jan 2014 | – Removed the parameter $I_{DCMAX\_V}$ from the table.<br>– Added new parameter "Propagation delay".<br>– Updated the rows pertaining to $R_{OH\_V}$ , $R_{OL\_V}$ , $t_{TR\_V}$ , $t_{TR_20-80}$ , $\Sigma t_{TR_20-80}$ , and $ t_{SKEW\_V} $ | | | | <ul> <li>Section 3.10, I/O pad current specification:</li> <li>In Note: In order to ensureremain below 10%. changed tobelow 50%</li> <li>Changed the first note: from "In order to ensure correct functionality for SENT, the sum of all pad usage ratio within the SENT segment should remain below 50%." to "In order to maintain the required input thresholds for the SENT interface, the sum of all I/O pad output percent IR drop as defined in the I/O Signal Description table, must be below 100%. See the I/O Signal Description attachment."</li> <li>In second note, changed must be below "100%" to must be below "50 %.</li> </ul> | | | | Table 24 (I/O consumption): - Removed footnote: Data based on simulation results - Removed all VSIO conditions (VSIO[VSIO_xx] = 1 and VSIO[VSIO_xx] = 0) from conditions column and added footnote to I/O consumption table title: "I/O current consumption specifications for the 4.5 V <= V <sub>DD_HV_IO</sub> <= 5.5 V range are valid for VSIO_[VSIO_xx] = 1, and VSIO[VSIO_xx] = 0 for 3.0 V <= V <sub>DD_HV_IO</sub> <= 3.6 V. | | | | Table 25 (Reset electrical characteristics): - Parameter classification of "V <sub>DD_POR</sub> " changed from "C" to "D" - Iwpu parameter, changed Min value from "25" to "23" and Max value from "100" to "82" uA. | | | | <ul> <li> Iwpp parameter, changed Min value from "25" to "40" and Max value from "100" to "130" uA.</li> <li> New "conditions" added for parameters " Iwpp " and " Iwpp ".</li> </ul> | | | | Removed "Device under power-on reset 3.0 V < VDD_HV_IO < 5.5 V, VOL > 0.9 V" under I <sub>OL_R</sub> | | | | Table 26 (PLL0 electrical characteristics): - Added rows f <sub>PLL0PHI</sub> and f <sub>PLL0PHI0</sub> - In footnote: PLL0IN clock retrieved the second sentence now reads Input characteristics are granted when using XOSC. - Parameter "t <sub>PLL0LOCK</sub> " max value changed from "100-110" to "110". | | | | Table 27 (PLL1 electrical characteristics): – Changed f <sub>PLL1PHI</sub> Max Value to 160 | | | | Table 28 (External Oscillator electrical specifications): - Removed "(External Reference)" from parameter column of V <sub>ILEXT</sub> and added notes "This parameter is guaranteed by design rather than 100% tested" and "Applies to an external clock input and not to | | | | crystal mode" — Removed notes "C <sub>S_EXTAL</sub> /C <sub>S_XTAL</sub> have typical values of 7.5 pF in the QFP packages of the device" and "C <sub>S_EXTAL</sub> /C <sub>S_XTAL</sub> have typical values of 6.0 pF for bare die devices" — Updated the mIn and max values of QFP and Bare Die and removed notes from them under C <sub>S_EXTAL</sub> and C <sub>S_XTAL</sub> | | | | – Updated the min and max values of $V_{HYS}$ and $max$ values of IXTAL – Replaced "T $_J$ = 150 °C" with "T $_J$ = -40 °C to 150 °C" and replaced "T $_J$ = 165 °C" with "T $_J$ = -40 °C to 165 °C" for $g_m$ | | | | – Added row V <sub>EXTAL</sub> | Table 74. Revision history(Continued) | | | Table 74. Revision history(Continued) | |----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | Date | Description of changes | | 3 | 31 Jan 2014 | Table 29 (Selectable load capacitance): | | (cont'd) | | - Updated the table | | | | - Changed column 2 heading to Capacitance offered on EXTAL/XTAL (Cx and Cy) | | | | Added Figure 13 (Crystal/Resonator Connections) | | | | Table 30 (Internal RC oscillator electrical specifications). | | | | <ul> <li>Added note "IRC software trimmed accuracy is performed with the CMU_0 clock</li> </ul> | | | | monitor, using the XOSC as a reference. Software trim must be repeated as the device | | | | operating temperature varies in order to maintain the specified accuracy" to $\delta f_{var\_T}$ – The minimum and maximum value of parameter " $\delta f_{var\_SW}$ " changed from "-1" and "+1" | | | | to "-0.5" and "+0.5" respectively. | | | | Table 32 (ADC pin specification): | | | | – Added row C <sub>HV ADC</sub> | | | | – Added footnote: For noise filtering, add | | | | – For parameter $V_{REF\_BG\_TC}$ , the condition $V_{DD\_HV\_ADV}$ updated from "5 V ± 10%" to "5 V". | | | | – For parameter $V_{REF\_BG\_TC}$ , the condition " $T_J$ =150 °C to 165 °C" updated to " $T_J$ = –40 °C to 165 °C". | | | | – For parameter $V_{REF\_BG\_TC}$ , the condition $V_{DD\_HV\_ADV}$ updated from "5 V ± 10%" to "5 V". | | | | – For parameter $V_{REF\_BG\_TC}$ , the condition " $T_J$ =150 °C to 165 °C" updated to " $T_J$ = –40 °C to 165 °C". | | | | <ul><li>Changed all "Tj &lt; 40 °C" to "Ta &lt; 25 °C"</li></ul> | | | | − Changed all "Tj < 150 °C" to "Ta < 125 °C" | | | | <ul> <li>Moved V<sub>REF_BG_T</sub>, V<sub>REF_BG_TC</sub> and V<sub>REF_BG_LR</sub> specifications from ADC pin<br/>specification table to Device operating table.</li> </ul> | | | | <ul> <li>Removed I<sub>BG</sub> specification as it is already provided in the dc electrical table.</li> </ul> | | | | Table 26 (SARn ADC electrical specification): | | | | – In row V <sub>IN</sub> , set Parameter Classification as <i>D</i> . | | | | <ul> <li>In row I<sub>ADCREFH</sub>, added Bias Current condition.</li> </ul> | | | | All negative values moved to the Min Value column for parameter "ΔTUE <sub>12</sub> ". | | | | <ul> <li>Added new condition for "ΔV<sub>PRECH</sub>" - "V<sub>PRECH</sub> = V<sub>DD_HV_ADR</sub>/2 T<sub>J</sub> &lt; 150 °C</li> <li>CTRn[PRECHG] &gt; 2"</li> </ul> | | | | - I <sub>ADCREFL</sub> specification: added V <sub>DD HV ADR S</sub> <= 5.5 V to all modes in condition column. | | | | - All negative values moved to the Min Value column for parameter "ΔTUE <sub>12</sub> " | | | | Replaced the conditions column of VALTREF "V <sub>ALTREF</sub> < V <sub>DD_HV_IO_MAIN</sub> " with | | | | "VALTREF < VDD_HV_IO_MAIN | | | | Valtref < V <sub>DD_HV_ADV</sub> " | | | | Table 34 (SDn ADC electrical specification): | | | | - In row V <sub>OFFSET</sub> , added 3 <i>after calibration</i> conditions. | | | | - In row SNR <sub>SE150</sub> for Gain=2, 4 and 8 conditions, set Parameter Classification to T | | | | - In row Z <sub>IN</sub> conditions are now: GAIN = 1, f <sub>ADCD_M</sub> = 16MHz; GAIN = 16, f <sub>ADCD_M</sub> = 16MHz | | | | – In row $t_{LATENCY}$ Max Value is now $2*\delta_{GROUP}$ + $6/f_{ADCD\_S}$ – Added row $I_{BIAS}$ . | | | | Added footnote: extended bench validation | | | | - Split footnote S/D ADC degrades by 9 dB into 2 footnotes: | | | | S/D ADC degrades by 3 dB S/D ADC degrades by 9 dB | | | | S/D ADC degrades by 9 dB | Table 74. Revision history(Continued) | | | Table 74. Revision history(Continued) | |---------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | Date | Description of changes | | Revision 3 (cont'd) | Date 31 Jan 2014 | Updated footnote <i>The 640 MHz frequency is achieved</i> - f <sub>ADCD_M</sub> specification, removed footnote "V <sub>INM</sub> is the input voltage applied to the negative terminal of the SDADC." - f <sub>ADCD_M</sub> specification, changed parameter from "S/D clock" to "S/D modulator input clock" - Changed f <sub>ADCD_M</sub> Min from "—" to "4". - RESOLUTION specification, added footnote "When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. The gives an effective resolution of 15 bits." - [δ <sub>GAIN</sub> ] specification, changed Max value from "0.1" % to "5" mV, "0.25" % to "7.5" mV, and "0.5" % to "10" mV. - Common mode rejection ratio parameter change symbol from "—" to "V <sub>cmrr</sub> " - Anti-aliasing filter parameter, changed symbol "—" to "R <sub>Caaf</sub> " - Stop band attenuation parameter, changed symbol "—" to "F <sub>rolloff</sub> ". - For tLATENCY, tSETTLING, and tODRECOVERY specifications, changed max from 2 * &GROUP to "2 * &GROUP + 7 * f <sub>ADCD_S</sub> ". - Changed footnote 1 "0.873" dB to "0.087" dB. - Changed footnote 11" 0.873" dB to "0.087" dB. - Changed footnote from "The ±1% passband ripple specification is equivalent to 20 * log₁₀ (0.99) = 0.87 dB. "to "The ±1% passband ripple specification is equivalent to 20 * log₁₀ (0.99) = 0.87 dB. - t <sub>ATARTUP</sub> renamed as t <sub>FOMERUP</sub> - t <sub>ATARTUP</sub> renamed as t <sub>STARTUP</sub> - A new parameter t <sub>LATENCY</sub> added - Max value of δ <sub>GROUP</sub> modified for all values of OSR - new condition and max value added for t <sub>STARTUP</sub> t <sub>LATENCY</sub> , t <sub>SETTLING</sub> and t <sub>ODRECOVERY</sub> . - t <sub>FOMERUP</sub> renamed as t <sub>STARTUP</sub> . - t <sub>STARTUP</sub> row removed. - Maximum value of parameter "GAIN" changed from "Latency between input data and converted data" to "Latency between input data and converted data when input mux does not change". - Max value of δ <sub>GROUP</sub> with *δ <sub>GROUP</sub> in the max column of t <sub>LATENCY</sub> - Tomax value of δ <sub>GROUP</sub> with *δ <sub>GROUP</sub> in the max column of t <sub>LATENCY</sub> - For max value of δ <sub>GROUP</sub> with *δ <sub>GROUP</sub> in the max column of t <sub>LATENCY</sub> - For max value of *GROUP with *GROUP in | | | | <ul> <li>Table 36 (LVDS pad startup and receiver electrical characteristics):</li> <li>– Δ<sub>VI</sub> specification, Differential input voltage parameter, added footnote 12 "The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing."</li> <li>– max value of t<sub>STRT_BIAS</sub> changed from 0.8 μs to 4 μs</li> <li>– max value of t<sub>PD2NM_TX</sub> changed from 0.55 μs to 2.75 μs</li> </ul> | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>(cont'd) | 31 Jan 2014 | Table 37 (LFAST transmitter electrical characteristics): - C <sub>L</sub> (External lumped differential load capacitance) is 10.0 pF - In row VOD removed the delta symbol removed "+/-" from each value - Updated t <sub>TR</sub> Parameter description - C <sub>L</sub> specification, changed max CL for V <sub>DD_HV_IO</sub> = 4.5 V from "10" to "12" pF. VOD changed Min value "100" to "110" | | | | Table 38 (MSC/DSPI LVDS transmitter electrical characteristics): - C <sub>L</sub> (External lumped differential load capacitance) is 50 pF - In row VOD removed the delta symbol removed "+/-" from each value - Updated t <sub>TR</sub> Parameter description | | | | Table 39 (LFAST PLL electrical characteristics): - f <sub>VCO</sub> (PLL VCO frequency) nominal value is 640 MHz | | | | Table 40 (Aurora LVDS electrical characteristics): In row Transmitter Differential Terminating resistance changed symbol to R <sub>V_L_Tx</sub> . In row C <sub>AC</sub> Parameter changed to Clock Receive Pin External AC Coupling Capacitance; Min Value changed to 100 pF Max Value changed to 270 pF | | | | <ul> <li>In row Receiver Differential Terminating resistance</li> <li>changed symbol to R<sub>V_L_Rx</sub></li> <li>removed condition V<sub>DD_HV_IO_BD</sub> = 5 V±10%</li> <li>Unit of measurement of F<sub>RX</sub> changed from "GHz" to "Gbps".</li> <li>Removed V<sub>DD_HV_IO_BD</sub> and V<sub>DD_LV</sub> specifications as they are supplied in the device operating conditions table.</li> <li>Changed "C<sub>AC</sub>"specification name to "C<sub>ac_clk</sub>".</li> <li>Added specification "C<sub>ac_x</sub>".</li> </ul> | | | | Figure 22 (Voltage regulator capacitance connection): The following note "The pins positions correspond to the pins positions in the pins package" is added. | | | | Table 41 (Device Power Supply Integration): - Changed table name to Device Power Supply Integration - Added Parameter Classification C column - Added new parameter "IDD <sub>CLAMP</sub> ". - Minimum capacitance of parameters "C <sub>DECREGN</sub> ", "C <sub>DECHV</sub> " and "C <sub>DECFLA</sub> " changed from 10 nF to 30 nF - Replaced "—" with "VDD_LV/VSS pair" in the conditions column of C <sub>DECREGN</sub> - Replaced "Decoupling capacitance ballast" with "Relay capacitance for ballast power-up" in the parameter column of C <sub>DECBV</sub> and replaced "V <sub>DD_HV_PMC</sub> /V <sub>SS</sub> pair" with "—" in the conditions column - Replaced "domain loading" with "external capacitance loading" in the parameter column | | | | of I <sub>DDCLAMP</sub> and updated the min and max values. – In I <sub>MREGINT</sub> removed note "By simulation" and changed C from "T" to "D" – Changed the min and typ values of C <sub>DECFLA</sub> | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | · · · | | 3<br>(cont'd) | 31 Jan 2014 | Table 42 (Voltage monitor electrical characteristics): - V <sub>LVD108</sub> specification, changed Min value from "1080" to "1120" - V <sub>LVD108</sub> specification, changed Max value from "1140" to "1170" - V <sub>LVD108</sub> Changed Parameter name "LV internal supply low voltage monitoring" to "Core LV internal supply low voltage monitoring" and added note to conditions "This is combination of LVD108_C, P, and F. Min is from min value of LVD108_F, and P which is the lowest one. Max is the max value of LVD108_C which is the highest one of three." - V <sub>PORUP_LV</sub> Falling voltage (power down) condition, added footnote "assume all of LVDs on LV supplies disabled". - Added "HVD140 does not cause reset" at end of footnote "HVD is released after t <sub>VDRELEASE</sub> temporization when lower threshold is crossed, HVD is asserted tVDASSERT after detection when upper threshold is crossed." - V <sub>LVD295</sub> Rising voltage condition changed Max value "3100" to "3120". - V <sub>LVD295</sub> Falling voltage condition changed Min value "2950" to "2920" and Max value "3080" to "3100". - V <sub>HVD360</sub> Rising voltage condition changed Min value "3420" to "3435" and Max value "3610" to "3650". - V <sub>HVD360</sub> Falling voltage condition changed Min value "3400" to "3415". Table 44 (Functional terminals state during power-up and reset): - Replaced "Weak pull-down" with "Weak pull-up" for ESR1 in Power-up, reset, and default states | | | | <ul> <li>Replaced "ERROR" with "ERROR[0]"</li> <li>Updated note 6</li> <li>ESR1 POWER-UP Pad State changed to Weak pull-down.</li> </ul> | | | | Table 45 (Flash memory program and erase specifications): Updated the values. | | | | Table 46 (Flash memory Life Specification): Replaced "K" with "k" in the unit column | | | | Section 3.18.1, Flash read wait state and address pipeline control settings: Added this section | | | | Moved I <sup>2</sup> C AC timing specification after section "UART timing" Moved "UART timing" section after "PSI5 timing" | | | | Table 48 (K2 Flash memory program and erase specifications(pending silicon characterization)) - Complete rework of table and contents. - In row t <sub>dwprogram</sub> : • removed Initial max parameter classification • Lifetime max changed to 650 | | | | <ul> <li>In row t<sub>pprogra</sub>:</li> <li>Initial max parameter classification removed</li> <li>Added row t<sub>pprogrameep</sub> [KGD]</li> <li>In row t<sub>qprogram</sub>:</li> <li>Typical end of life changed to 396</li> <li>Added row t<sub>qprogrameep</sub> [KGD]</li> </ul> | Table 74. Revision history(Continued) | 3 (cont'd) - Differentiated rows t <sub>16kprogrameep</sub> with [KGD] and [Packaged part] - In row t <sub>16kprogrameep</sub> [Packaged part]: • Typ value changed to 31 • Initial max 25 °C changed to 40 • Initial max All temp changed to 58 • Typical end of life changed to 64 - In row t <sub>16kprogrameep</sub> [KGD]: • Typ value changed to 40.5 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Initial max 25 °C changed to 52.5 | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>(cont'd) | 31 Jan 2014 | Figure 41 (DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1)—CPHA = 1): Changed figure title "(DSPI Slave Mode - Modified transfer format timing (MFTE = 1) — CPHA = 1)" to "(DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1) — CPHA = 1) | | | | Figure 59 (144 LQFP-EP package mechanical drawing (1 of 3)), Figure 60 (144 LQFP-EP package mechanical drawing (2 of 3)), Figure 61 (144 LQFP-EP package mechanical drawing (3 of 3)): Updated the figures. | | | | Figure 69 (172-pin FusionQuad <sup>®</sup> TQFP (1 of 4)), Figure 70 (172-pin FusionQuad <sup>®</sup> TQFP (2 of 4)): Updated the figures. Added 2 new figures: Figure 71 (172-pin FusionQuad <sup>®</sup> TQFP (3 of 4)), Figure 72 (172-pin FusionQuad <sup>®</sup> TQFP (4 of 4)). | | | | In <cross refs="">Equation 7 description, <math display="inline">T_T</math> updated to <math display="inline">T_B</math> and <math display="inline">\Psi_{JT}</math> updated to <math display="inline">\Psi_{PB}</math> as mentioned in the equation.</cross> | | | | <ul> <li>Table 59 (RMII serial management channel timing):</li> <li>Added note "RMII timing is valid only up to a maximum of 150 °C junction temperature" and applied K2 tag</li> <li>Added note "Output parameters are valid for CL = 25 pF, where CL is the external load to the device. The internal package capacitance is accounted for, and does not need</li> </ul> | | | | to be subtracted from the 25 pF value" to the value column and applied K2 tag Table 60 (RMII receive signal timing): Added note "RMII timing is valid only up to a maximum of 150 °C junction temperature" | | | | Table 61 (RMII transmit signal timing): - R6 (REF_CLK to TXD[1:0], TX_EN valid) Max Value changed to 16 ns. - Added footnote: Output parameters are valid for - Added note "RMII timing is valid only up to a maximum of 150 °C junction temperature" - Updated table footnotes | | | | Table 64 (RxD input characteristics): Added footnote 1 "FlexRay RxD timing is valid for all input levels and hysteresis disabled." | | | | Table 71 (Thermal characteristics for eTQFP144): – All table Min and Max values revised. | | | | Table 84 (Thermal characteristics for FQ172(144/28) FusionQuad <sup>®</sup> package <sup>,</sup> ): – All table Min and Max values revised. | | | | Table 72 (Thermal characteristics for eLQFP176): – All table Min and Max values revised. | | | | Table 86 (Thermal characteristics for FQ216(176/40) FusionQuad <sup>®</sup> package·): – All table Min and Max values revised. | | | | Section 4, Package characteristics: Added Table 70 (Package case numbers) | Table 74. Revision history(Continued) | Revision | Date | Table 74. Revision history(Continued) Description of changes | |----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 19 Dec 2014 | Section 1.1, Document overview: – Added note. | | | | Table 2 (MPC5744K/SPC574Kx device feature summary): Replaced "SIMD" with "LSP" in I/O processor. Added cache row to I/O processor. Added 140 MHz to Main processor frequency. Added 70 MHz to I/O processor frequency. Replaced "2 x 4 x 256-bit" with "2 x 2 x 256-bit" in Flash memory fetch accelerator. Replaced M_CAN/M_TTCAN with CAN (M_CAN/M_TTCAN) 3 (2/1)x. Replaced 2/1 with 3 (2/1). Added RMII to Ethernet. Replaced "365 sources" with "360 sources" in Interrupt controller Removed 1.2 V from External power supplies. Moved notes from 144 LQFP-EP/eTQFP1445 and 176 LQFP-EP/eLQFP176 to 172-pin FusionQuad® and 216-pin FusionQuad® in Packages. | | | | Figure 1 (Block diagram): - Changed "Calibration Bus" to "Calibration Interface". | | | | Figure 2 (Periphery allocation): - Replaced SRX_0 with SENT_SRX_0 and SRX_1 with SENT_SRX_1. | | | | Section 1.5, Feature overview: Replaced SIUL with SIUL2. - Removed "UART" from "UART Serial Boot Mode Protocol". - Replaced "Boot Assist Module (BAM)" with "Boot Assist Flash (BAF)". - Removed LIN from UART / LIN. - Removed FlexRay. | | | | Figure 3 (144-pin QFP and 172-pin FQ configuration (top view)): - Replaced VDD_LV_BD with NC/VDD_LV_BD and added a note on pin 10. - Removed FQ from the second note. | | | | Figure 4 (176-pin QFP and 216-pin FQ configuration (top view)): – Added note on pins 10 and 154. – Replaced VDD_LV_BD with NC/VDD_LV_BD and added a note on pin 10. | | | | Section 2.2.1, Power supply and reference voltage pins: – Added a note. | | | | Table 4 (LVDSM pin descriptions): - Changed the signals of the port pins PA[8], PA[7], PA[9], and PA[5] in "Debug LFAST" functional block. | | | | Section 3.2, Parameter classification: - Removed note. | | | | Table 6 (Absolute maximum ratings): – In Notes, Changed T <sub>J</sub> = 165 °C to 125 °C. – Changed the classification of T <sub>STG</sub> from "C" to "T". – Changed the classification of STORAGE from "C" to "—". – Added note to V <sub>DD_HV_ADV</sub> . | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>(cont'd) | 19 Dec 2014 | Table 9 (Conducted emissions testing specifications): - Replaced EXTCLK with SYSCLK in External clock. | | | | <ul> <li>Table 12 (Device operating conditions):</li> <li>In footnote ("The PMC supply voltage"), replaced cross-reference to PMC operating conditions and external regulators supply voltage table, which has been removed, with a text reference to the V<sub>DD_HV_PMC</sub> specification.</li> <li>Removed V<sub>DD_HV_IO_FLEXE</sub>.</li> <li>For V<sub>DD_HV_FLA</sub> replaced "SR" with "CC".</li> <li>Replaced "P" with "C" in T<sub>J</sub> for 165 °C.</li> <li>For V<sub>DD_HV_IO_JTAG</sub> replaced "P" with "C" and added another row for "P".</li> <li>For V<sub>DD_HV_ADV</sub>, replaced "D" with "P" and replaced "P" with "C".</li> <li>For V<sub>DD_HV_ADR</sub> replaced "P" with "C" and added another row for "P" (SD ADC supply reference voltage).</li> <li>For V<sub>DD_HV_ADR</sub> replaced "P" with "C" and added another row for "P" (SARADC reference).</li> </ul> | | | | <ul> <li>Removed V<sub>RAMP_LV</sub>.</li> <li>Table 13 (Emulation (buddy) device operating conditions):</li> <li>Replaced "P" with "C" in T<sub>J_BD</sub> for 165 °C.</li> <li>Removed V<sub>RAMP_BD</sub>.</li> <li>Added V<sub>RAMP_LV_BD</sub> and V<sub>RAMP_HV_BD</sub>.</li> </ul> | | | | Table 16 (DC electrical specifications): - For I <sub>DDAPP</sub> replaced "T <sub>J</sub> < 144 °C" with "T <sub>J</sub> < 142 °C". - For I <sub>DDAPP</sub> replaced "T <sub>J</sub> < 165 °C" with "f <sub>SYS</sub> = 140 MHz, T <sub>J</sub> < 165 °C". - For I <sub>DD_MAIN_CORE_AC</sub> replaced "200 MHz" with "f <sub>SYS</sub> = 160 MHz". - For I <sub>DD_CHKR_CORE_AC</sub> replaced "160 MHz" with "f <sub>SYS</sub> = 160 MHz". - For I <sub>DDAR</sub> replaced "At 55 °C" with "T <sub>J</sub> = 165 °C". - For I <sub>DDOFF</sub> replaced "P" with "T". - For V <sub>REF_BG_LR</sub> replaced all "P" with all "T". - Removed note from maximum value of T <sub>J</sub> = 150 °C condition. - Replaced I <sub>DDAPP</sub> with I <sub>DDMAX</sub> in the note below the table. | | | | Section 3.17.2, Main voltage regulator electrical characteristics: – Added text "internally connected to VDD_HV_IO_MAIN supply" to the first line. Section 3.18.1, Flash read wait state and address pipeline control settings: – Replaced C55FMC with Flash. | | | | Table 18 (I/O input DC electrical characteristics): - For I <sub>LKG_MED</sub> added 4.5 V < V <sub>DD_HV</sub> < 5.5 V V <sub>SS_HV</sub> < V <sub>IN</sub> < V <sub>DD_HV</sub> in the "conditions" column. - For V <sub>ILAUT</sub> replaced maximum value "2.2" with "2.1" and added a note to it. - For V <sub>HYSAUT</sub> replaced minimum value "0.5" with "0.4" and added a note to it | | | | Table 19 (I/O pull-up/pull-down DC electrical characteristics): - I <sub>WPU</sub> , I <sub>WPD</sub> : revised these specifications. | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | i i | | 4<br>(cont'd) | 19 Dec 2014 | Figure 9 (I/O output DC electrical characteristics definition): - Updated the figure. t <sub>PD10-90</sub> (rising edge) replaced by t <sub>PLH</sub> (rising edge) and t <sub>PD10-90</sub> (falling edge) replaced by t <sub>PHL</sub> (falling edge). Added 50% dotted line. | | | | Table 20 (WEAK configuration output buffer electrical characteristics): - Replaced the minimum value of R <sub>OH_W</sub> with "520" from "560". | | | | Table 22 (STRONG configuration output buffer electrical characteristics): – Added t <sub>SKEW_S</sub> parameter. | | | | Table 23 (VERY STRONG configuration output buffer electrical characteristics): – Added I <sub>DCMAX_VS</sub> specification. | | | | Table 25 (Reset electrical characteristics): - For V <sub>HYS</sub> , replaced minimum value "300" with "275". - For W <sub>FNMI</sub> , replaced maximum value "20" with "15". | | | | Table 26 (PLL0 electrical characteristics): | | | | - In f <sub>PLL0IN</sub> added a second note to parameter column. | | | | Table 27 (PLL1 electrical characteristics): - Removed t <sub>PLL1,JIT</sub> . | | | | - Updated all the minimum and maximum values of g <sub>m</sub> . - Removed note 6 from below the table. | | | | Table 28 (External Oscillator electrical specifications): – In g <sub>m</sub> , changed the minimum and maximum frequencies. | | | | Table 30 (Internal RC oscillator electrical specifications): – Moved the footnote from $\delta f_{var\_T to} \delta f_{var\_SW}$ . – Updated the description of $\delta f_{var\_SW}$ . – Removed I <sub>AVDD5</sub> . – Removed I <sub>DVDD12</sub> . | | | | Table 26 (SARn ADC electrical specification): – Added ΔTUE10. | | | | <ul> <li>For V<sub>ALTREF</sub> replaced "P" with "C" and added another row for "P".</li> <li>For I<sub>ADV_S</sub>, reorganised the notes and added a note to "Power Down mode".</li> <li>Changed the minimum and maximum value of DNL.</li> <li>Removed INL.</li> </ul> | | | | – Revised condition entries for $t_{\text{ADCPRECH}}$ and $\Delta V_{\text{PRECH.}}$ | | | | Table 34 (SDn ADC electrical specification): - Updated SNRse150. | | | | <ul> <li>In V<sub>cmrr</sub> specification: changed min value to 54 dB (was 20 dB).</li> <li>Replaced "V<sub>cmrr</sub>" with "CMRR".</li> <li>δ<sub>GROUP</sub> specification: changed OSR = 75 max value to 699 Tclk (was 646), changed OSR = 96 max value to 949.5 Tclk (was 946.4).</li> </ul> | | | | Voffset") and added footnote ("Conversion offset error must be"). OSR = 96 max value to 949.5 Tck (was 946.4). - Voffset" Changed parameter name to "Input Referred Offset Error" (was "Conversion Offset") and added footnote ("Conversion offset error must be"). | | | | | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>(cont'd) | 19 Dec 2014 | <ul> <li>The maximum value changed from "15" to "16" for the maximum value for GAIN.</li> <li>Added note to t<sub>LATENCY</sub> and t<sub>SETTLING</sub>.</li> <li>SNR<sub>SE150</sub> specification: changed footnote to "This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to a value of 6 dB less" (was 2 dB less).</li> </ul> | | | | Removed the Table : Electrical specifications. | | | | Table 42 (Voltage monitor electrical characteristics): - Changed the minimum and maximum value of VLVD108. - Updated the minimum and maximum value of VPORUP_HV. | | | | Table 47 (Flash memory RWSC configuration): - Replaced "40 – 160 MHz" with "140 – 160 MHz" in the Platform Frequency column. | | | | Table 52 (DSPI channel frequency support): – Added CMOS Slave mode. | | | | Table 64 (RxD input characteristics): – Revised footnote ("FlexRay RxD timing is valid"). | | | | Section 3.19.8, GPIO delay timing: – Added this section. | | | | Table 65 (Order codes): - Replaced EMU574K72K5-AA, EMU574K72K7-AA with EMU574K72K5-BB and EMU574K72K7-BB respectively. - Removed figure "Emulation device code structure EMU574M72K5-AA". | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 30 March 2015 | Following are the changes: | | | | Table 6 (Absolute maximum ratings): In the classification column, replaced all "C" with "D". | | | | Table 12 (Device operating conditions): For V <sub>DD_LV</sub> , replaced "D" with "P" and "P" with "D" in the respective rows of the classification column. | | | | Replaced V <sub>DD_HV_ADR with</sub> V <sub>DD_HV_ADR_D</sub> , and V <sub>SS_HV_ADR</sub> with V <sub>SS_HV_ADR_D</sub> . | | | | Table 13 (Emulation (buddy) device operating conditions): Replaced "C" with "T" in the classification column of "Data trace frequency". | | | | Table 16 (DC electrical specifications): Replaced "C" with "T" in the classification column of 165 °C parameters. Replaced maximum value of "350" with "450" for I <sub>DD</sub> parameter. Replaced maximum value of "370" with "470" for I <sub>DDPE</sub> parameter.Replaced maximum values of "260" with "340" and "280" with "360" for I <sub>DDAPP</sub> parameter.Updated I <sub>DDAR</sub> . Added note to I <sub>SPIKE</sub> . | | | | Table 18 (I/O input DC electrical characteristics): | | | | Updated note in maximum value of V <sub>IHAUT</sub> .Replaced 4.0 with 3.6 in note below the table: "3.0 V < V <sub>DD_HV_IO</sub> < 4.0 V" | | | | Table 19 (I/O pull-up/pull-down DC electrical characteristics): Added maximum value of "65" to $ I_{WPU} $ . Added maximum value of "50" to $ I_{WPD} $ . Added condition for $R_{WPU}$ and $R_{WPD}$ . | | | | | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>(cont'd) | 30 March 2015 | Table 25 (Reset electrical characteristics): Replaced "P" with "C" in the classification column of $I_{OL\_R}$ parameter. Replaced "12" with "8" in the minimum value of $I_{OL\_R}$ parameter. Updated $ I_{WPU} $ and $ I_{WPD} $ parameters. Added "C" classification to the second row of $I_{OL\_R}$ . | | | | Table 26 (PLL0 electrical characteristics): Added f <sub>PLL0FREE</sub> parameter. | | | | Table 27 (PLL1 electrical characteristics): Added f <sub>PLL1FREE</sub> parameter. | | | | Table 28 (External Oscillator electrical specifications): Updated the classification and condition values of g <sub>m</sub> . Removed the first note. | | | | Table 32 (ADC pin specification):<br>Added ΣI <sub>ADV</sub> parameter. | | | | Table 26 (SARn ADC electrical specification): Replaced "C" with "T" in the first row of the classification column of $I_{ADCREFH}$ parameter and added a footnote to the maximum value. Updated $I_{ADV\_S}$ parameter. Added parameter $\Sigma I_{ADR\_S}$ . | | | | Table 34 (SDn ADC electrical specification): Replaced "P" with "T" in the classification column of $I_{ADV\_D}$ parameter and . Replaced maximum value of "15" with "30" for $\Sigma I_{ADR\_D}$ parameter, and added a footnote to the parameter column. | | | | Added I <sub>ADCS/D_REFH</sub> parameter. | | | | Table 35 (Temperature sensor electrical characteristics): Replaced "P" with "C" in the first row of classification column of T <sub>ACC</sub> parameter. Replaced "P" with "T" in the first row of classification column of T <sub>SENS</sub> parameter. | | | | Table 37 (LFAST transmitter electrical characteristics): Replaced "C" with "T" in the classification column of I <sub>LVDS_TX</sub> parameter. | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |---------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>(cont'd) | 30 March 2015 | Table 39 (LFAST PLL electrical characteristics): Replaced "P" with "T" in the classification column of f <sub>VCO</sub> parameter and updated note 2. | | | | Table 38 (MSC/DSPI LVDS transmitter electrical characteristics): Replaced "C" with "T" in the classification column of I <sub>LVDS_TX</sub> parameter. | | | | Table 40 (Aurora LVDS electrical characteristics): For ΔV <sub>OD_LVDS</sub> parameter, removed the "±" from the values. | | | | Table 41 (Device Power Supply Integration): Replaced maximum value of "300" with "350" for IDD <sub>MREG</sub> parameter. | | | | Table 59 (RMII serial management channel timing): For M10 parameter, replaced the minimum value of "0" with "-10". For M13 parameter, replaced the minimum value of "-10" with "10". Updated the third footnote. | | | | Table 64 (RxD input characteristics): Removed "Automotive and" from table footnote. | | | | Table 71 (Thermal characteristics for eTQFP144): Added P <sub>d</sub> parameter. | | | | Table 72 (Thermal characteristics for eLQFP176): Added P <sub>d</sub> parameter. | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 01 July 2015 | Following are the changes: | | | | Removed all KGD related information and "T <sub>J</sub> = 165 °C". | | | | Table 2 (MPC5744K/SPC574Kx device feature summary): | | | | Removed 140 MHz from Main processor frequency. Removed 70 MHz from I/O processor frequency. | | | | Table 12 (Device operating conditions): | | | | Updated $V_{DD\_LV}$ . Changed the description of $T_J$ to "Junction Temperature" and description of $T_A$ to "Ambient temperature". | | | | Table 22 (STRONG configuration output buffer electrical characteristics): Updated the minimum values of t <sub>TR_S</sub> . | | | | Table 23 (VERY STRONG configuration output buffer electrical characteristics): Updated the minimum values of t <sub>TR_V</sub> . | | | | Table 25 (Reset electrical characteristics): Replaced the minimum value of "11" with "8" for I <sub>OL_R parameter</sub> . | | | | Table 28 (External Oscillator electrical specifications): For V <sub>EXTAL</sub> , replaced the maximum values of "1.6" with "1.8". Removed the second row. | | | | Table 26 (SARn ADC electrical specification): Updated the minimum and maximum values of V <sub>ALTREF</sub> parameter. | | | | Added I <sub>ADCSAR_REFH</sub> and I <sub>ADCSAR_REFL</sub> . Removed table footnote "Values are subject to change (possibly improved to ±2 LSB) after characterization." | | | | Table 34 (SDn ADC electrical specification): Updated the minimum, typical, and maximum values of $Z_{IN}$ for GAIN = 1. | | | | Table 35 (Temperature sensor electrical characteristics): | | | | Removed the second row of T <sub>ACC</sub> parameter. | | | | Table 36 (LVDS pad startup and receiver electrical characteristics): Removed V <sub>HYS</sub> parameter. | | | | Replaced "P" with "T" in the classification column of $ \Delta_{VI} $ parameter. | | | | Table 41 (Device Power Supply Integration): Replaced minimum value of "1.20" with "1.14" for V <sub>MREG</sub> parameter (After trimming). | | | | Table 45 (Flash memory program and erase specifications), Table 46 (Flash memory Life Specification), and Table 47 (Flash memory RWSC configuration): — Removed texts "pending silicon characterization" and "pending silicon Qualification" from table headings. | | | | Table 42 (Voltage monitor electrical characteristics): Replaced minimum value of "1400" with "1390" for V <sub>HVD145</sub> parameter. | | | | Table 43 (Device supply relation during power-up/power-down sequence): In the third note below the table, added V <sub>DD_HV_ADR</sub> supply. | Table 74. Revision history(Continued) | Revision | Date | Description of changes | |----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 28 July 2017 | RPNs "SPC574K70E5, SPC574K72E5" on the cover page updated to "SPC574Kx" | | | | RPN "SPC574Kxx" updated to "SPC574Kx" throughout the document | | | | Updated attached I/O excel sheet "SPC574Kx_IO_Signal_Table.xlsx" | | | | Table 2: MPC5744K/SPC574Kx device feature summary: | | | | - "CAN (M_CAN/M_TTCAN)" updated to "M_CAN (ISO CAN-FD/TTCAN)" | | | | - Footnote added for 5V External power supply. | | | | Section 1.5: Feature overview: | | | | - Reworded the Boot Assist Flash feature. | | | | <ul> <li>- "6 separate 12 bit SAR analog converters" updated to "1 supervisor 12-bit SAR analog converter and 4 separate fast 12-bit SAR analog converters"</li> </ul> | | | | - Added feature "One Ethernet controllerIEEE 802.3-2008" | | | | - Reworded feature MCAN | | | | Reworded feature Power supply voltage | | | | Table 34: SDn ADC electrical specification: | | | | – Added new parameters "Z <sub>DIFF</sub> ", "Z <sub>CM</sub> ", "R <sub>BIAS</sub> " and "ΔV <sub>INTCM</sub> " | | | | – Values of parameter "R <sub>BIAS</sub> " updated | | | | Added Figure 17: S/D impedance generic model | | | | Figure 81: Product code structure: | | | | - From custom version, "2 = FlexRay" removed | | | | - From Frequency, "4 = 120MHz" removed | | | | Added footnote "Order on 2M-Byte part numbers" | | | | - Added footnote "Features (eg., flash, RAM" | ## **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved 477 ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## STMicroelectronics: SPC574K72E5C6FAY SPC574K72E5C6FAR SPC574K72E7C6FAY