### STL4LN80K5



# N-channel 800 V, 2.1 Ω typ., 3 A MDmesh™ K5 Power MOSFET in a PowerFLAT™ 5x6 VHV package

Datasheet - preliminary data



Figure 1: Internal schematic diagram



#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-----------------|--------------------------|----------------|
| STL4LN80K5 | 800 V           | 2.6 Ω                    | 3 A            |

- Industry's lowest R<sub>DS(on)</sub> \* area
- Industry's best FoM (figure of merit)
- Ultra low-gate charge
- 100% avalanche tested
- Zener-protected

### **Applications**

• Switching applications

### **Description**

This very high voltage N-channel Power MOSFET is designed using MDmesh™ K5 technology based on an innovative proprietary vertical structure. The result is a dramatic reduction in on-resistance and ultra-low gate charge for applications requiring superior power density and high efficiency.

**Table 1: Device summary** 

| Order code | Marking | Package            | Packing       |
|------------|---------|--------------------|---------------|
| STL4LN80K5 | 4LN80K5 | PowerFLAT™ 5x6 VHV | Tape and reel |

Contents STL4LN80K5

### Contents

| 1 | Electrical ratings         |                                        |    |  |  |
|---|----------------------------|----------------------------------------|----|--|--|
| 2 | Electrical characteristics |                                        |    |  |  |
| 3 | Test cir                   | cuits                                  | 6  |  |  |
| 4 | Packag                     | e information                          | 7  |  |  |
|   | 4.1                        | PowerFLAT™ 5x6 VHV package information | 8  |  |  |
|   | 4.2                        | PowerFLAT™ 5x6 packing information     | 11 |  |  |
| 5 | Revisio                    | n history                              | 13 |  |  |

STL4LN80K5 Electrical ratings

## 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                             | Value       | Unit |  |
|--------------------------------|-------------------------------------------------------|-------------|------|--|
| $V_{GS}$                       | Gate-source voltage                                   | ± 30        | V    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 3           | Α    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 1.9         | Α    |  |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 12          | Α    |  |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 38          | W    |  |
| dv/dt (2)                      | Peak diode recovery voltage slope                     | 15          | V/ns |  |
| dv/dt (3)                      | MOSFET dv/dt ruggedness                               | 50          |      |  |
| T <sub>j</sub>                 | Operating junction temperature                        | 55 to 150   | °C   |  |
| T <sub>stg</sub>               | Storage temperature                                   | - 55 to 150 |      |  |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                        | Value | Unit |  |
|-------------------------------------|----------------------------------|-------|------|--|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 3.3   | °C/W |  |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 59    | °C/W |  |

#### Notes

**Table 4: Avalanche characteristics** 

| Symbol          | Symbol Parameter                                                                                        |  | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------|--|------|
| I <sub>AR</sub> | I <sub>AR</sub> Avalanche current, repetitive or not repetitive (pulse width limited by Tjmax)          |  | Α    |
| E <sub>AS</sub> | $E_{AS}$ Single pulse avalanche energy (starting Tj = 25 °C, $I_D = I_{AR}$ , $V_{DD} = 50 \text{ V}$ ) |  | mJ   |

 $<sup>^{(1)}</sup>$ Pulse width limited by safe operating area

 $<sup>^{(2)}</sup>I_{SD} \leq 3$  A, dv/dt  $\leq$  100 A/ $\mu$ s; V $_{DS}$  peak < V $_{(BR)DSS}$ 

 $<sup>^{(3)}</sup>V_{DS} \le 640 \text{ V}$ 

 $<sup>^{(1)}</sup>$ When mounted on FR-4 board of 1 inch², 2 oz Cu

Electrical characteristics STL4LN80K5

### 2 Electrical characteristics

T<sub>C</sub> = 25 °C unless otherwise specified

Table 5: On/off-state

| Symbol               | Parameter                         | Test conditions                                                            | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_{D} = 1 \text{ mA}$                               | 800  |      |      | V    |
|                      |                                   | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}$                             |      |      | 1    | μΑ   |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}$<br>$T_{C} = 125 \text{ °C}$ |      |      | 50   | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                          |      |      | ±10  | μΑ   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                                       | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.2 A                             |      | 2.1  | 2.6  | Ω    |

Table 6: Dynamic

| Symbol                  | Parameter                     | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------|-------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>        | Input capacitance             |                                                                   | -    | 110  | ı    | pF   |
| Coss                    | Output capacitance            | $V_{DS} = 100 \text{ V, f} = 1 \text{ MHz, V}_{GS} = 0 \text{ V}$ | -    | 9.5  | ı    | pF   |
| C <sub>rss</sub>        | Reverse transfer capacitance  | $V_{DS} = 100 \text{ V}, T = 1 \text{ MHz}, V_{GS} = 0 \text{ V}$ | -    | 0.4  | ı    | pF   |
| Coss(eq) <sup>(1)</sup> | Equivalent output capacitance | $V_{DS} = 0$ to 640 V, $V_{GS} = 0$ V                             | -    | TBD  | 1    | pF   |
| Rg                      | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                                   | 1    | 18   | ı    | Ω    |
| $Q_g$                   | Total gate charge             | V <sub>DD</sub> = 640 V, I <sub>D</sub> = 2 A                     | -    | 4    | -    | nC   |
| $Q_gs$                  | Gate-source charge            | V <sub>GS</sub> = 10 V,                                           | -    | TBD  | -    | nC   |
| $Q_{gd}$                | Gate-drain charge             | see Figure 3: "Gate charge test circuit"                          | -    | TBD  | -    | nC   |

#### Notes:

**Table 7: Switching times** 

| Symbol              | Parameter              | Test conditions                                                                                          | Min. | Тур. | Max. | Unit |
|---------------------|------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on<br>delay time  | $V_{DD}$ = 400 V, $I_{D}$ = 1.6 A, $R_{G}$ = 4.7 $\Omega$                                                | -    | TBD  | -    | ns   |
| t <sub>r</sub>      | Rise time              | $V_{GS} = 10 \text{ V}$                                                                                  | -    | TBD  | -    | ns   |
| t <sub>d(off)</sub> | Turn-off<br>delay time | (See Figure 2: "Switching times test circuit for resistive load"and Figure 7: "Switching time waveform") | 1    | TBD  | 1    | ns   |
| t <sub>f</sub>      | Fall time              |                                                                                                          | ı    | TBD  | -    | ns   |

 $<sup>^{(1)}</sup>C_{oss\ eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                                                                        | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                                                                        | -    |      | 3    | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                                                                        | -    |      | 12   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $I_{SD} = 3 \text{ A}, V_{GS} = 0 \text{ V}$                                                                                           | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 3 A, di/dt = 100 A/μs,                                                                                               | -    | TBD  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, (see Figure 4: "Test circuit for inductive load switching and diode recovery times")                           | -    | TBD  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                                        | -    | TBD  |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 3 A, di/dt = 100 A/μs,                                                                                               | -    | TBD  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C<br>(Figure 4: "Test circuit for inductive load<br>switching and diode recovery times") | -    | TBD  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      |                                                                                                                                        | -    | TBD  |      | Α    |

#### Notes:

Table 9: Gate source-Zener diode

| Symbol        | Parameter                     | Test condition                  | Min. | Тур. | Max. | Unit. |
|---------------|-------------------------------|---------------------------------|------|------|------|-------|
| $V_{(BR)GS0}$ | Gate-source breakdown voltage | $I_{GS}$ = ± 1mA, $I_{D}$ = 0 A | 30   | -    | -    | V     |

The built-in back-to-back Zener diodes have specifically been designed to enhance the device's ESD capability. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area

<sup>&</sup>lt;sup>(2)</sup>Pulsed: pulse duration = 300 µs, duty cycle 1.5%

Test circuits STL4LN80K5

AM01468v1

### 3 Test circuits









577

STL4LN80K5 Package information

## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 PowerFLAT™ 5x6 VHV package information

Figure 8: PowerFLAT™ 5x6 VHV Package outline



Table 10: PowerFLAT™ 5x6 VHV package mechanical data

| Dim  | mm   |      |      |  |  |
|------|------|------|------|--|--|
| Dim. | Min. | Тур. | Max. |  |  |
| A    | 0.80 |      | 1.00 |  |  |
| A1   | 0.02 |      | 0.05 |  |  |
| A2   |      | 0.25 |      |  |  |
| b    | 0.30 |      | 0.50 |  |  |
| D    | 5.00 | 5.20 | 5.40 |  |  |
| E    | 5.95 | 6.15 | 6.35 |  |  |
| D2   | 4.30 | 4.40 | 4.50 |  |  |
| E2   | 2.40 | 2.50 | 2.60 |  |  |
| е    |      | 1.27 |      |  |  |
| L    | 0.50 | 0.55 | 0.60 |  |  |
| K    | 2.60 | 2.70 | 2.80 |  |  |





STL4LN80K5 Package information

## 4.2 PowerFLAT™ 5x6 packing information

Figure 10: PowerFLAT™ 5x6 tape (dimensions are in mm)



Figure 11: PowerFLAT™ 5x6 package orientation in carrier tape



Figure 12: PowerFLAT™ 5x6 reel PART NO. A 330 (+0/-4.0) ESD LOGO All dimensions are in millimeters CORE DETAIL 8234350\_Reel\_rev\_C

DocID027815 Rev 1

STL4LN80K5 Revision history

## 5 Revision history

Table 11: Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 29-May-2015 | 1        | First release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics: STL4LN80K5