# Automotive 38 V, 2 A synchronous step-down switching regulator with 30 μA quiescent current #### **Features** - AEC-Q100 qualified - 2 A DC output current - 4 V to 38 V operating input voltage - · Low consumption mode or low noise mode - 30 $\mu$ A I<sub>Q</sub> at light-load (LCM V<sub>OUT</sub> = 3.3 V) - 8 μA I<sub>O-SHTDWN</sub> - Adjustable f<sub>SW</sub> (250 kHz 2 MHz) - Fixed output voltage (3.3 V and 5 V) or adjustable from 0.85 V to $V_{IN}$ - · Embedded output voltage supervisor - Synchronization - · Adjustable soft-start time - · Internal current limiting - Overvoltage protection - · Output voltage sequencing - · Peak current mode architecture - $R_{DS(on) HS} = 180 \text{ m}\Omega$ , $R_{DS(on) LS} = 150 \text{ m}\Omega$ - Thermal shutdown #### Product status link A6986H #### **Applications** - Designed for automotive systems - Battery powered applications - · Car body applications (LCM) - · Car audio and low noise applications (LNM) #### **Description** The A6986H automotive grade device is a step-down monolithic switching regulator able to deliver up to 2 A DC. The output voltage adjustability ranges from 0.85 V to VIN. The 100% duty cycle capability and the wide input voltage range meet the cold crank and load dump specifications for automotive systems. The "low consumption mode" (LCM) is designed for applications active during car parking, so it maximizes the efficiency at light-load with controlled output voltage ripple. The "low noise mode" (LNM) makes the switching frequency constant and minimizes the output voltage ripple overload current range, meeting the low noise application specification like car audio. The output voltage supervisor manages the reset phase for any digital load ( $\mu$ C, FPGA). The RST open collector output can also implement output voltage sequencing during the power-up phase. The synchronous rectification, designed for high efficiency at medium - heavy load, and the high switching frequency capability make the size of the application compact. Pulse by pulse current sensing on both power elements implements an effective constant current protection. • GND # 1 Application schematic →>>uC RST 4 SYNCH RST VBIAS • VOUT VCC 10uH ₹ 240k FSW 10uF 1uF A6986H MLF FB SS/INH 75k **-₩**-COMP SGND PGND PGND 470nF 68nF EP 10nF **≱** 82k Figure 1. Application schematic DS12861 - Rev 3 page 2/71 # 2 Pin settings ### 2.1 Pin connection RST 16 **VBIAS** VCC 2 VIN 15 3 14 LX SS/INH **EXPOSED** SYNCH/ISKIP [ 4 LX 13 PAD TO SGND+PGND FSW [ 5 12 **PGND** MLF 6 11 **PGND** COMP [ 7 10 **SGND** 8 Figure 2. Pin connection (top view) # 2.2 Pin description DELAY [ Table 1. Pin description 9 VOUT | N° | Pin | Description | |----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RST | The RST open collector output is driven low when the output voltage is out of regulation. The RST is released after an adjustable time DELAY once the output voltage is over the active delay threshold. | | 2 | VCC | Connect a ceramic capacitor (≥ 470 nF) to filter internal voltage reference. This pin supplies the embedded analog circuitry. | | 3 | SS/ĪNH | An open collector stage can disable the device clamping this pin to GND ( $\overline{\text{INH}}$ mode). An internal current generator (4 $\mu$ A typ.) charges the external capacitor to implement the soft-start. | | 4 | SYNCH/ ISKP | The pin features master / slave synchronization in LNM (see Section 5.8.1 ) and skip current level selection in LCM (see Section 5.8.2 ). In LNM, leave this pin floating when it is not used. | | 5 | FSW | A pull-up resistor (E24 series only) to VCC or pull down to GND selects the switching frequency. Pin strapping is active only before the soft-start phase to minimize the IC consumption. | | 6 | MLF | A pull-up resistor (E24 series only) to VCC or pull-down to GND selects the low consumption mode/low noise mode and the active RST threshold. Pin strapping is active only before the soft-start phase to minimize the IC consumption. | | 7 | COMP | Output of the error amplifier. The designed compensation network is connected at this pin. | | 8 | DELAY | An external capacitor connected to this pin sets the time DELAY to assert the rising edge of the RST o.c. after the output voltage is over the reset threshold. If this pin is left floating, RST is like a Power Good. | | 9 | VOUT | Output voltage sensing | | 10 | SGND | Signal GND | | 11 | PGND | Power GND | | 12 | PGND | Power GND | DS12861 - Rev 3 page 3/71 | N° | Pin | Description | |----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | LX | Switching node | | 14 | LX | Switching node | | 15 | VIN | DC input voltage | | 16 | VBIAS | Typically connected to the regulated output voltage. An external voltage reference can be used to supply part of the analog circuitry to increase the efficiency at light-load. Connect to GND if not used. | | - | Exposed pad | Exposed pad must be connected to SGND, PGND | DS12861 - Rev 3 page 4/71 # 2.3 Maximum ratings Stressing the device above the rating listed in Table 2 may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 2. Absolute maximum ratings | Symbol | Description | Min. | Max. | Unit | |-----------------------------------|-------------------------------------|------------|------------------------|------| | V <sub>IN</sub> | | -0.3 | 40 | V | | DELAY | See Table 1. Pin description | -0.3 | VCC+ 0.3 | V | | PGND | | SGND - 0.3 | SGND + 0.3 | V | | SGND | | - | - | V | | V <sub>CC</sub> | | -0.3 | (VIN+ 0.3) or (max. 4) | V | | SS /ĪNH | | -0.3 | VIN+ 0.3 | V | | MLF | | -0.3 | VCC+ 0.3 | V | | COMP | | -0.3 | VCC+ 0.3 | V | | VOUT | | -0.3 | 10 | V | | FSW | | -0.3 | VCC+ 0.3 | V | | SYNCH | | -0.3 | VIN+ 0.3 | V | | V <sub>BIAS</sub> | | -0.3 | (VIN+ 0.3) or (max. 6) | V | | RST | | -0.3 | VIN+ 0.3 | V | | LX | | -0.3 | VIN+ 0.3 | V | | T <sub>J</sub> | Operating temperature range | -40 | 150 | °C | | T <sub>STG</sub> | Storage temperature range | - | -65 to 150 | °C | | T <sub>LEAD</sub> | Lead temperature (soldering 10 s.) | - | 260 | °C | | I <sub>HS</sub> , I <sub>LS</sub> | High-side / low-side switch current | - | 2 | Α | DS12861 - Rev 3 page 5/71 # 2.4 Thermal data Table 3. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------|-------|------| | R <sub>thJA</sub> | Thermal resistance junction ambient (device soldered on the STMicroelectronics demoboard) | 40 | °C/W | | R <sub>thJC</sub> | Thermal resistance junction to exposed pad for board design (not suggested to estimate $T_J$ from power losses) | 5 | °C/W | # 2.5 ESD protection Table 4. ESD protection | Symbol | Parameter | Test conditions | Value | Unit | |--------|-------------------------|---------------------|-------|------| | ESD | | НВМ | ± 2 | kV | | | ESD protection voltgage | CDM corner pins | ± 750 | V | | | | CDM non-corner pins | ± 500 | | DS12861 - Rev 3 page 6/71 # 3 Electrical characteristics Table 5. Electrical characteristics $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | Symbol | Parameter | Test conditions | Note | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------------------|----------------------------------------------------|--------|-------------|-------------|------------|--------| | V <sub>IN</sub> | Operating input voltage range | - | - | 4 | - | 38 | | | V <sub>IN_H</sub> | V <sub>CC</sub> UVLO rising threshold | - | - | 2.7 | - | 3.5 | V | | V <sub>IN_L</sub> | V <sub>CC</sub> UVLO falling threshold | - | - | 2.4 | - | 3.5 | | | | | Duty cycle < 20% | - | 2.55 | - | - | | | l <sub>PK</sub> | Peak current limit | Duty cycle = 100% closed loop operation | - | 2.1 | - | - | A | | I <sub>VY</sub> | Valley current limit | - | - | 2.7 | - | - | | | I <sub>SKIPH</sub> | Programmable skip current | LCM, V <sub>SYNCH</sub> = GND | (1) | | 0.6 | 0.8 | | | I <sub>SKIPL</sub> | limit | LCM, V <sub>SYNCH</sub> = VCC | (2) | - | 0.2 | - | - | | I <sub>VY_SNK</sub> | Reverse current limit | LNM or V <sub>OUT</sub> overvoltage | - | 0.8 | 1 | 2 | - | | R <sub>DS(on) HS</sub> | High-side RDSON | I <sub>SW</sub> =1 A | - | - | 0.18 | 0.36 | | | R <sub>DS(on) LS</sub> | Low-side RDSON | I <sub>SW</sub> =1 A | - | - | 0.15 | 0.30 | Ω | | $f_{SW}$ | Selected switching frequency | FSW pinstrapping before SS | - | See Table 6 | | | | | I <sub>FSW</sub> | FSW biasing current | SS ended | - | - | 0 | 500 | nA | | LCM/LNM | Low noise mode / low consumption mode selection | MLF pinstrapping before SS | - | See Ta | ble 7, Tabl | e 8 and Ta | able 9 | | I <sub>MLF</sub> | MLF biasing current | SS ended | - | - | 0 | 500 | nA | | D | Duty cycle | - | (2) | 0 | - | 100 | % | | T <sub>ON MIN</sub> | Minimum on-time | - | - | - | 80 | - | ns | | | | VCC regulator | | | | | | | 1/00 | LDO system to self- ma | V <sub>BIAS</sub> = GND (no switchover) | - | 2.9 | 3.3 | 3.6 | | | VCC | LDO output voltage | V <sub>BIAS</sub> = 5 V (switchover) | - | 2.9 | 3.3 | 3.6 | | | swo | V <sub>BIAS</sub> threshold | Switch internal supply from $V_{IN}$ to $V_{BIAS}$ | - | 2.85 | - | 3.2 | V | | 3,,, | (3 V< V <sub>BIAS</sub> <5.5 V) | Switch internal supply from $V_{BIAS}$ to $V_{IN}$ | - 2.78 | | - 3.15 | | | | | | Power consumption | | | | | | | I <sub>SHTDWN</sub> | Shutdown current from V <sub>IN</sub> | VSS/INH =GND | - | 4 | 8 | 15 | μA | DS12861 - Rev 3 page 7/71 | Symbol | Parameter | Test conditions | Note | Min. | Тур. | Max. | Unit | | |------------------------|-----------------------------------------|-----------------------------------------------------------------|------|-------|------|-------|------|--| | | | LCM -SWO | | | | | | | | | | $V_{REF}$ < $V_{FB}$ < $V_{OVP}$ (SLEEP) | (3) | 4 | 10 | 15 | | | | | | $V_{BIAS} = 3.3 V$ | | | | | | | | | | LCM -NO SWO | | | | | μA | | | | | $V_{REF}$ < $V_{FB}$ < $V_{OVP}$ (SLEEP) | (3) | 35 | 70 | 120 | | | | | | $V_{BIAS} = GND$ | | | | | | | | I <sub>Q OPVIN</sub> | Quiescent current from V <sub>IN</sub> | LNM -SWO | | | | | | | | | | V <sub>FB</sub> = GND (NO SLEEP) | - | 0.5 | 1.5 | 5 | | | | | | $V_{BIAS} = 3.3 V$ | | | | | | | | | | LNM -NO SWO | | | | | mA | | | | | V <sub>FB</sub> = GND (NO SLEEP) | _ | 2 | 2.8 | 6 | | | | | | $V_{BIAS} = GND$ | | | | | | | | | | LCM -SWO | | | | | | | | | | V <sub>REF</sub> < V <sub>FB</sub> < V <sub>OVP</sub> (SLEEP) | (3) | 25 | 50 | 115 | μA | | | I <sub>Q OPVBIAS</sub> | Quiescent current from | $V_{BIAS} = 3.3 V$ | | | | | | | | | V <sub>BIAS</sub> | LNM -SWO | | | | | | | | | | V <sub>FB</sub> = GND (NO SLEEP) | _ | 0.5 | 1.2 | 5 | mA | | | | | $V_{BIAS} = 3.3 V$ | | | | | | | | V <sub>INH</sub> | VSS threshold | Soft-start SS rising | _ | 200 | 460 | 700 | | | | V <sub>INH HYST</sub> | | | | | 100 | | mV | | | VINH HYST | VSS hysteresis | -<br>V <sub>SS</sub> <v<sub>INH OR</v<sub> | - | - | 100 | 140 | | | | | C charrier a surrent | | (2) | - | 1 | - | | | | I <sub>SS CH</sub> | C <sub>SS</sub> charging current | t <t<sub>SS SETUP OR V<sub>EA</sub>+&gt;V<sub>FB</sub></t<sub> | (0) | | | | μA | | | | | t>T <sub>SS SETUP</sub> AND V <sub>EA</sub> + <v<sub>FB</v<sub> | (2) | - | 4 | - | | | | V <sub>SS START</sub> | Start of internal error amplifier ramp | - | - | 0.995 | 1.1 | 1.150 | V | | | SS <sub>GAIN</sub> | SS/INH to internal error amplifier gain | - | - | - | 3 | - | - | | | | | Error amplifier | | | | | | | | | | 3.3 V (A6986H3V3) | - | 3.25 | 3.3 | 3.35 | | | | $V_{OUT}$ | Voltage feedback | 5 V (A6986H5V) | - | 4.925 | 5.0 | 5.075 | V | | | | | A6986H | - | 0.841 | 0.85 | 0.859 | † | | | | | 3.3 V (A6986H3V3) | - | 4 | 6 | 8.5 | | | | I <sub>VOUT</sub> | VOUT biasing current | 5 V (A6986H5V) | - | 7.5 | 10 | 13.5 | μA | | | | | A6986H | - | - | 50 | 500 | nA | | | A <sub>V</sub> | Error amplifier gain | - | (2) | - | 100 | - | dB | | | | | - | - | ±6 | ±12 | ±25 | | | | I <sub>COMP</sub> | EA output current capability | | (4) | ±4 | _ | _ | μA | | DS12861 - Rev 3 page 8/71 | Symbol | Parameter | Test conditions | Note | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------|--------|------------|-------------|-------| | | | Inner current loop | | | | | | | 9cs | Current sense transconductance (V <sub>COMP</sub> to inductor current gain) | I <sub>pk</sub> = 1 A | (2) | - | 2.5 | - | A/V | | V <sub>PP</sub> *g <sub>CS</sub> | Slope compensation | - | (5) | 0.45 | 0.75 | 1 | Α | | | | Overvoltage protection | | | | | | | V <sub>OVP</sub> | Overvoltage trip (V <sub>OVP</sub> /V <sub>REF</sub> ) | - | - | 1.15 | 1.2 | 1.25 | - | | V <sub>OVP HYST</sub> | Overvoltage hysteresis | - | - | 0.5 | 2 | 5 | % | | | Sync | chronization(fanout: 6 slave devic | es typ.) | | | | | | f <sub>SYNCH</sub> | 0 1 1 1 1 | LNM; FSW=VCC | - | 275 | | 1400 (2) | | | | Synchronization frequency | LNM; FSW=GND | | 475 | | 2200 (2) | kHz | | V <sub>SYN TH</sub> | SYNCH input threshold | LNM,SYNCH rising | - | 0.70 | - | 1.2 | V | | I <sub>SYN</sub> | SYNCH pull-down current | LNM, V <sub>SYN</sub> =1.2 V | - | | 0.7 | - | mA | | M | High level output | LNM,5 mA sinking load | - | 1.40 | - | - | ., | | V <sub>SYN OUT</sub> | Low level output | LNM,0.7 mA sourcing load | - | - | - | 0.6 | V | | | | Reset | | | | | | | V <sub>THR</sub> | Selected RST threshold | MLF pinstrapping before SS | - | See Ta | ble 7, Tab | le 8 and Ta | ble 9 | | V <sub>THR HYST</sub> | RST hysteresis | - | (2) | - | 2 | - | % | | $V_{RST}$ | RST open collector output | V <sub>IN</sub> >V <sub>INH</sub> AND V <sub>FB</sub> < V <sub>TH</sub> 4 mA<br>sinking load | - | - | - | 0.4 | V | | | | 2 <v<sub>IN&lt; V<sub>INH</sub> 4 mA sinking load</v<sub> | - | - | - | 0.8 | | | | | Delay | | | | | | | $V_{THD}$ | RST open collector released as soon as V <sub>DELAY</sub> > V <sub>THD</sub> | V <sub>FB</sub> > V <sub>THR</sub> | - | 1.19 | 1.234 | 1.258 | V | | I <sub>D CH</sub> | C <sub>DELAY</sub> charging current | V <sub>FB</sub> > V <sub>THR</sub> | - | 1 | 2 | 3 | μA | | | | Thermal shutdown | | | ! | | | | T <sub>SHDWN</sub> | Thermal shutdown temperature | - | (2) | - | 165 | - | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | - | (2) | - | 30 | - | C | - 1. Parameter tested in static condition during testing phase. Parameter value may change over dynamic application conditions. - 2. Not tested in production. - 3. LCM enables SLEEP mode at light-load. - 4. $T_J = -40 \, ^{\circ}C$ . - 5. Measured at $f_{SW} = 250 \text{ kHz}$ . DS12861 - Rev 3 page 9/71 Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | Symbol | R <sub>VCC</sub> (E24 series) | R <sub>GND</sub> (E24 series) | Tj | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. | Unit | |----------|-------------------------------|-------------------------------|---------|----------------------|----------------------|----------------------|-------| | | 0 Ω | NC | (1) | 225 | 250 | 275 | | | | 1.8 Ω | NC | | - | 285 | - | | | | 3.3 kΩ | NC | (1)(2) | - | 330 | - | | | | 5.6 kΩ | NC | (1)(2) | - | 380 | - | | | | 10 kΩ | NC | | - | 435 | - | | | | NC | 0 Ω | (3) | 450 | 500 | 550 | | | | 18 kΩ | NC | | - | 575 | - | | | <b>f</b> | 33 kΩ | NC | (1) (3) | - | 660 | - | 1,11= | | $f_{SW}$ | 56 kΩ | NC | (1)(0) | - | 755 | - | kHz | | | NC | 1.8 kΩ | | - | 870 | - | | | | NC | 3.3 kΩ | (3) | 900 | 1000 | 1100 | | | | NC | 5.6 kΩ | | - | 1150 | - | | | | NC | 10 kΩ | (2) (3) | - | 1310 | - | | | | NC | 18 kΩ | | - | 1500 | - | | | | NC | 33 kΩ | (3) | 1575 | 1750 | 1925 | | | | NC | 56 kΩ | (3) | 1800 | 2000 | 2200 | | - 1. Synchronization as slave in LNM between 275 kHz and 1400 kHz. - 2. Not tested in production - 3. Synchronization as slave in LNM between 475 kHz and 2200 kHz Table 7. LNM/ LCM selection (A6986H3V3) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | Symbol | R <sub>VCC</sub> (E24 1%) | R <sub>GND</sub> (E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub> (tgt.<br>value) | V <sub>RST</sub> min. | V <sub>RST</sub> typ. | V <sub>RST</sub> max. | Unit | |------------------|---------------------------|---------------------------|----------------|----------------------------------------------------|-----------------------|-----------------------|-----------------------|-------| | | 0 Ω | NC | | 93% | 3.008 | 3.069 | 3.130 | | | | 8.2 kΩ | NC | LCM | 80% | 2.587 | 2.640 | 2.693 | | | | 18 kΩ | NC | | 87% | 2.814 | 2.871 | 2.928 | | | V <sub>RST</sub> | 39 kΩ | NC | | 96% | 3.105 | 3.168 | 3.231 | V | | VRST | NC | 0 Ω | | 93% | 3.008 | 3.069 | 3.130 | \ \ \ | | | NC | 8.2 kΩ | LNM | 80% | 2.587 | 2.640 | 2.693 | | | | NC | 18 kΩ | LINIVI | 87% | 2.814 | 2.871 | 2.928 | | | | NC | 39 kΩ | | 96% | 3.105 | 3.168 | 3.231 | | DS12861 - Rev 3 page 10/71 Table 8. LNM/ LCM selection (A6986H5V) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | Symbol | R <sub>VCC</sub> (E24 1%) | R <sub>GND</sub> (E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub> (tgt.<br>value) | V <sub>RST</sub> min. | V <sub>RST</sub> typ. | V <sub>RST</sub> max. | Unit | |------------------|---------------------------|---------------------------|----------------|----------------------------------------------------|-----------------------|-----------------------|-----------------------|-------| | | 0 Ω | NC | LCM | 93% | 4.557 | 4.650 | 4743 | | | | 8.2 kΩ | NC | | 80% | 3920 | 4000 | 4080 | | | | 18 kΩ | NC | | 87% | 4263 | 4350 | 4437 | | | V <sub>RST</sub> | 39 kΩ | NC | | 96% | 4704 | 4800 | 4896 | V | | VRST | NC | 0 Ω | | 93% | 4557 | 4650 | 4743 | \ \ \ | | | NC | 8.2 kΩ | LNIM | 80% | 3920 | 4000 | 4080 | | | | NC | 18 kΩ | LNM | 87% | 4263 | 4350 | 4437 | | | | NC | 39 kΩ | | 96% | 4704 | 4800 | 4896 | | Table 9. LNM/ LCM selection (A6986H) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | Symbol | R <sub>VCC</sub> (E24 1%) | R <sub>GND</sub> (E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub> (tgt.<br>value) | V <sub>RST</sub> min. | V <sub>RST</sub> typ. | V <sub>RST</sub> max. | Unit | |------------------|---------------------------|---------------------------|----------------|----------------------------------------------------|-----------------------|-----------------------|-----------------------|------| | | 0 Ω | NC | LCM | 93% | 0.779 | 0.791 | 0.802 | | | | 8.2 kΩ ±1% | NC | | 80% | 0.670 | 0.680 | 0.690 | | | | 18 kΩ ±1% | NC | | 87% | 0.728 | 0.740 | 0.751 | | | V | 39 kΩ ±1% | NC | | 96% | 0.804 | 0.816 | 0.828 | V | | V <sub>RST</sub> | NC | 0 Ω | | 93% | 0.779 | 0.791 | 0.802 | V | | | NC | 8.2 kΩ ±1% | LANG | 80% | 0.670 | 0.680 | 0.690 | | | , | NC | 18 kΩ ±1% | LNM | 87% | 0.728 | 0.740 | 0.751 | | | | NC | 39 kΩ ±1% | | 96% | 0.804 | 0.816 | 0.828 | | DS12861 - Rev 3 page 11/71 ## 4 Parameters over the temperature range The 100% of the population in the production flow is tested at three different ambient temperatures (-40 °C, +25 °C, +135 °C) to guarantee the datasheet parameters inside the junction temperature range (-40 °C, +135 °C). The device operation is guaranteed when the junction temperature is inside the (-40 °C, +150 °C) temperature range. The designer can estimate the silicon temperature increase respect to the ambient temperature evaluating the internal power losses generated during the device operation. However the embedded thermal protection disables the switching activity to protect the device in case the junction temperature reaches the $T_{SHTDWN}(+165 \, ^{\circ}\text{C} \, \text{typ.})$ temperature. All the datasheet parameters can be guaranteed to a maximum junction temperature of +135 °C to avoid triggering the thermal shutdown protection during the testing phase because of self-heating. DS12861 - Rev 3 page 12/71 ## 5 Functional description The A6986H device is based on a "peak current mode", constant frequency control. As a consequence, the intersection between the error amplifier output and the sensed inductor current generates the PWM control signal to drive the power switch. The device features LNM (low noise mode) that is forced PWM control, or LCM (low consumption mode) to increase the efficiency at light-load. The main internal blocks shown in the block diagram in Figure 3. Internal block diagram are: - Embedded power elements. Thanks to the P-channel MOSFET as high-side switch the device features lowdropout operation - A fully integrated sawtooth oscillator with adjustable frequency - A transconductance error amplifier - An internal feedback divider G<sub>DIV INT</sub> - The high-side current sense amplifier to sense the inductor current - A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements - The soft-start blocks to ramp the error amplifier reference voltage and so decreases the inrush current at power-up. The SS/INH pin inhibits the device when driven low - The switchover capability of the internal regulator to supply a portion of the quiescent current when the V<sub>BIAS</sub> pin is connected to an external output voltage - The synchronization circuitry to manage master / slave operation and the synchronization to an external clock - The current limitation circuit to implement the constant current protection, sensing pulse by pulse high-side / low-side switch current. In case of heavy short-circuit the current protection is fold back to decrease the stress of the external components - A circuit to implement the thermal protection function - The OVP circuitry to discharge the output capacitor in case of overvoltage event - MLF pin strapping sets the LNM/LCM mode and the thresholds of the RST comparator - FSW pinstrapping sets the switching frequency - The RST open collector output Figure 3. Internal block diagram DS12861 - Rev 3 page 13/71 #### 5.1 Power supply and voltage reference The internal regulator block consists of a start-up circuit, the voltage pre-regulator that provides current to all the blocks and the bandgap voltage reference. The starter supplies the start-up current when the input voltage goes high and the device is enabled (SS/INH pin over the inhibits threshold). The pre-regulator block supplies the bandgap cell and the rest of the circuitry with a regulated voltage that has a very low supply voltage noise sensitivity. #### Switchover feature The switchover scheme of the pre-regulator block features to derive the main contribution of the supply current for the internal circuitry from an external voltage (3 V < $V_{BIAS}$ <5.5 V is typically connected to the regulated output voltage). This helps to decrease the equivalent quiescent current seen at $V_{IN}$ . (Please refer to Section 5.9 Switchover feature). #### 5.2 Voltage monitor An internal block continuously senses the $V_{CC}$ , $V_{BIAS}$ and $V_{BG}$ . If the monitored voltages are good, the regulator starts operating. There is also a hysteresis on the $V_{CC}$ (UVLO). Figure 4. Internal circuit #### 5.3 Soft-start and inhibit The soft-start and inhibit features are multiplexed on the same pin. An internal current source charges the external soft-start capacitor to implement a voltage ramp on the SS/ $\overline{\text{INH}}$ pin. The device is inhibited as long as the SS/ $\overline{\text{INH}}$ pin voltage is lower than the V<sub>INH</sub> threshold and the soft-start takes place when SS/ $\overline{\text{INH}}$ pin crosses V<sub>SS</sub> START. (See Figure 5. Soft-start phase). The internal current generator sources 1 mA typ. current when the voltage of the VCC pin crosses the UVLO threshold. The current increases to 4 $\mu$ A typ. as soon as the SS/INH voltage is higher than the V<sub>INH</sub> threshold. This feature helps to decrease the current consumption in inhibit mode. An external open collector can be used to set the inhibit operation clamping the SS/INH voltage below V<sub>INH</sub> threshold. The start-up feature minimizes the inrush current and decreases the stress of the power components during the power-up phase. The ramp implemented on the reference of the error amplifier has a gain three times higher $(SS_{GAIN})$ than the external ramp present at $SS/\overline{INH}$ pin. DS12861 - Rev 3 page 14/71 Figure 5. Soft-start phase The $C_{SS}$ is dimensioned accordingly with Eq. (1) : $$C_{SS} = SS_{GAIN} \cdot \frac{I_{SSCH} \cdot T_{SS}}{V_{FB}} = 3 \cdot \frac{4\mu A \cdot T_{SS}}{0.85V} \tag{1}$$ where $T_{SS}$ is the soft-start time, $I_{SS\ CH}$ the charging current and $V_{FB}$ the reference of the error amplifier. The soft-start block supports the precharged output capacitor. DS12861 - Rev 3 page 15/71 Figure 6. Soft-start phase with precharged C<sub>OUT</sub> During normal operation a new soft-start cycle takes place in case of: - Thermal shutdown event - UVLO event - The device is driven in INH mode The soft-start capacitor is discharged with a 0.6 mA typ. current capability for 1 ms time max. For complete and proper capacitor discharge in case of fault conditions, a maximum C<sub>SS</sub> = 67 nF value is suggested. The application example in Figure 7. Enable the device with external voltage step shows how to enable the A6986H and perform the soft-start phase driven by an external voltage step, for example the signal from the ignition switch in automotive applications. Figure 7. Enable the device with external voltage step DS12861 - Rev 3 page 16/71 The maximum capacitor value has to be limited to guarantee the device can discharge it in case of thermal shutdown and UVLO events (see Figure 9), so restart the switching activity ramping the error amplifier reference voltage $$C_{SS} < \frac{-1ms}{R_{SS\_EQ} \cdot In(1 - \frac{V_{SS\_FINAL} - 0.9V}{600\mu A - R_{SS\_EQ}})}$$ (2) where: $$R_{SS\_EQ} = \frac{R_{UP} \cdot R_{DWN}}{R_{UP} + R_{DWN}} \qquad V_{SS\_FINAL} = (V_{STEP} - V_{DIODE}) \cdot \frac{R_{DWN}}{R_{UP} + R_{DWN}}$$ (3) The optional diode prevents the device from disabling if the external source drops to ground. $R_{UP}$ value is selected in order to make the capacitor charge at first approximation independent from the internal current generator (4 $\mu$ A typ. current capability, see Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.), so: $$\frac{V_{STEP} - V_{DIODE} - V_{SS}}{R_{UP}} \gg I_{SS} \quad CHARGE \equiv 4\mu A \tag{4}$$ where $$V_{SS END} = V_{SS START} + \frac{V_{FB}}{SS_{GAIN}}$$ (5) represents the SS/ $\overline{\text{INH}}$ voltage correspondent to the end of the ramp on the error amplifier (see Figure 5. Soft-start phase); refer to Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. for $V_{SS\ START}$ , $V_{FB}$ and $SS_{GAIN}$ parameters. As a consequence the voltage across the soft-start capacitor can be written as: $$V_{SS}(t) = V_{SS} F_{INAL} \cdot \frac{1}{1 - e^{-\frac{t}{C_{SS} \cdot R_{SS} EQ}}}$$ (6) $R_{SS\_DOWN}$ is selected to guarantee the device stays in inhibit mode when the internal generator sources 1 $\mu$ A typ. out of the SS/INH pin and $V_{STEP}$ is not present: $$R_{DWN} \cdot I_{SSINHIBIT} \equiv R_{DWN} \cdot 1\mu A \ll V_{INH} \equiv 200mV$$ (7) SO $$R_{DWN} < 100k\Omega \tag{8}$$ R<sub>UP</sub> and R<sub>DWN</sub> are selected to guarantee: $$V_{SS\ FINAL} \cong 2V > V_{SS\ END} \tag{9}$$ The time to ramp the internal voltage reference can be calculated as follows $$T_{SS} = C_{SS} \cdot R_{SS\_EQ} \cdot In(\frac{V_{SS\_FINAL} - V_{SS\_START}}{V_{SS\_FINAL} - V_{SS\_END}})$$ $$\tag{10}$$ that is the equivalent soft-start time to ramp the output voltage. Figure 8. External soft-start network $V_{STEP}$ driven shows the soft-start phase with the following component selection: $R_{UP}$ = 180 k $\Omega$ , $R_{DWN}$ = 33 k $\Omega$ , $C_{SS}$ = 200 nF, the 1N4148 is a small signal diode and $V_{STEP}$ = 13 V. DS12861 - Rev 3 page 17/71 Figure 8. External soft-start network V<sub>STEP</sub> driven The circuit in Figure 7. Enable the device with external voltage step introduces a time delay between $V_{STEP}$ and the switching activity that can be calculated as: $$T_{SS} = C_{SS} \cdot R_{SS\_EQ} \cdot In(\frac{V_{SS\_FINAL}}{V_{SS\_FINAL} - V_{SS\_START}}) \tag{11}$$ Figure 9. External soft-start after UVLO or thermal shutdown shows how the device discharges the soft-start capacitor after an UVLO or thermal shutdown event in order to restart the switching activity ramping the error amplifier reference voltage. Figure 9. External soft-start after UVLO or thermal shutdown DS12861 - Rev 3 page 18/71 #### 5.3.1 Ratiometric startup The ratiometric start-up is implemented sharing the same soft-start capacitor for a set of the A6986H devices Figure 10. Ratiometric startup As a consequence all the internal current generators charge in parallel the external capacitor. The capacitor value is dimensioned accordingly, as per equation below: $$C_{SS} = n_{A6986H} \cdot SS_{GAIN} \cdot \frac{I_{SSCH} \cdot T_{SS}}{V_{FB}} = n_{A6986H} \cdot 3 \cdot \frac{4\mu A \cdot T_{SS}}{0.85V}$$ (12) where $n_{A6986H}$ represents the number of devices connected in parallel. For better tracking of the different output voltages the synchronization of the set of regulators is suggested. Figure 11. Ratiometric startup operation DS12861 - Rev 3 page 19/71 #### 5.3.2 Output voltage sequencing The A6986H device implements sequencing connecting the RST pin of the master device to the SS/INH of the slave. The slave is inhibited as long as the master output voltage is outside regulation so implementing the sequencing, see Figure 12. Output voltage sequencing. Figure 12. Output voltage sequencing High flexibility is achieved thanks to the programmable RST thresholds (Table 7. LNM/ LCM selection (A6986H3V3) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. and Table 8. LNM/ LCM selection (A6986H5V) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) and programmable delay time. To minimize the component count the DELAY pin capacitor can be also omitted so the pin works as a normal Power Good. #### 5.4 Error amplifier The voltage error amplifier is the core of the loop regulation. It is a transconductance operational amplifier whose non inverting input is connected to the internal voltage reference (0.85 V), while the inverting input (FB) is connected to the external divider or directly to the output voltage. Table 10. Uncompensated error amplifier characteristics | Description | Value | |--------------------|--------| | Transconductance | 155 μS | | Low frequency gain | 100 dB | The error amplifier output is compared with the inductor current sense information to perform PWM control. The error amplifier also determines the burst operation at light-load when the LCM is active. #### 5.5 Output voltage line regulation The regulator features an enhanced line regulation thanks to the peak current mode architecture. Figure 13. $V_{OUT}$ = 3.3 V line regulation shows negligible output voltage variation (normalized to the value measured at $V_{IN}$ = 12 V) over the entire input voltage range for the A6986H with $V_{OUT}$ = 3.3V. DS12861 - Rev 3 page 20/71 Figure 13. V<sub>OUT</sub> = 3.3 V line regulation # 5.6 Output voltage load regulation Figure 14. VOUT = 3.3 V load regulation shows negligible output voltage variation (normalized to the value measured at $I_{OUT} = 0 \text{ A}$ ) over the entire output current range for the A6986H with $V_{OUT} = 3.3 \text{ V}$ , measured on the A6986H evaluation board (see Section 8 Application board). Figure 14. VOUT = 3.3 V load regulation DS12861 - Rev 3 page 21/71 ### 5.7 High-side switch resistance vs. input voltage Figure 15. Normalized $R_{DS(on),HS}$ variation shows the high-side switch $R_{DS(on)}$ variation over the entire input voltage operating range normalized at the value measured at $V_{IN}$ = 12 V (see Table 5. Electrical characteristics $T_{J}$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.). Figure 15. Normalized R<sub>DS(on),HS</sub> variation ### 5.8 Light-load operation The MLF pinstrapping during the power-up phase determines the light-load operation (refer to Table 7. LNM/ LCM selection (A6986H3V3) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. and Table 8. LNM/ LCM selection (A6986H5V) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.). #### 5.8.1 Low noise mode (LNM) The low noise mode implements a forced PWM operation over the different loading conditions. The LNM features a constant switching frequency to minimize the noise in the final application and a constant voltage ripple at fixed $V_{IN}$ . The regulator in steady loading condition never skips pulses and it operates in continuous conduction mode (CCM) over the different loading conditions, thus making this operation mode ideal for noise sensitive applications. DS12861 - Rev 3 page 22/71 Figure 16. Low noise mode operation Typical applications for the LNM operation are car audio and sensors. #### 5.8.2 Low consumption mode (LCM) The low consumption mode maximizes the efficiency at light-load. The regulator prevents the switching activity whenever the switch peak current request is lower than the $I_{SKIP}$ threshold. As a consequence the A6986H device works in bursts and it minimizes the quiescent current request in the meantime between the switching operation. In LCM operation, the pin SYNCH/ISKIP level dynamically defines the $I_{SKIP}$ current threshold (see Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) as shown in Table 11. $I_{SKIP}$ programmable current threshold. SYNCH / ISKIP (pin 4) I<sub>SKIP</sub> current threshold Low ISKIP<sub>H</sub> = 0.6 A typical High ISKIP<sub>L</sub> = 0.2 A typical Table 11. I<sub>SKIP</sub> programmable current threshold The I<sub>SKIP</sub> programmability helps to optimize the performance in terms of the output voltage ripple or efficiency at the light-load, that are parameters which disagree each other by definition. A lower skip current level minimizes the voltage ripple but increases the switching activity (time between bursts gets closer) since less energy per burst is transferred to the output voltage at the given load. On the other side, a higher skip level reduces the switching activity and improves the efficiency at the light-load but worsen the voltage ripple. No difference in terms of the voltage ripple and conversion efficiency for the medium and high load current level, that is when the device operates in the discontinuous or continuous mode (DCM vs. CCM). The A6986H allows changing the skip current threshold level while the device is switching in order to adapt the pulse skipping operation to the loading condition. The time needed to detect and implement this transition is negligible with respect to the switching period. DS12861 - Rev 3 page 23/71 When the A6986H is configured in the low consumption mode, the SYNCH/ISKIP pin operates as a logic gate input pin with an internal pull-down (4.5 $\mu$ A typ.) guaranteeing the I<sub>SKIPH</sub> operation when leaving the pin floating. Table 12. SYNCH/ISKIP pin voltage thresholds and driving current reports the V<sub>SYNCH/ISKIP</sub> thresholds and the minimum current needed to drive the pin. Parameter Value V<sub>SKIP\_TH\_L\_MAX</sub> 0.65 V V<sub>SKIP\_TH\_H\_MIN</sub> 1.6 V I<sub>SYNCH/ISKIP DRIVING MIN</sub> ± 10 μA Table 12. SYNCH/ISKIP pin voltage thresholds and driving current Figure 17. A6986H skip current level transition at $I_{LOAD}$ = 150 mA with L = 10 $\mu$ H shows a skip current threshold transition at $I_{LOAD}$ = 150 mA measured on the A6986H - $V_{OUT}$ = 3.3 V with fsw = 500 kHz and L = 10 $\mu$ H: - When V(SYNCH/ISKIP) < V<sub>SKIP\_TH\_L\_MAX</sub>, the A6986H operates in the pulse skipping mode minimizing current consumption - When V(SYNCH/ISKIP) > V<sub>SKIP\_TH\_H\_MIN</sub>, the A6986H operates in the continuous conduction mode minimizing the output voltage ripple Figure 17. A6986H skip current level transition at $I_{LOAD}$ = 150 mA with L = 10 $\mu$ H Figure 18. Light-load efficiency comparison at different $I_{SKIP}$ - linear scale and Figure 19. Light-load efficiency comparison at different $I_{SKIP}$ - log scale report the efficiency measurements to highlight the $ISKIP_H$ and $ISKIP_L$ efficiency gap at the light-load also in comparison with the LNM operation. The same efficiency at the medium / high load is confirmed at different ISKIP levels. DS12861 - Rev 3 page 24/71 Figure 18. Light-load efficiency comparison at different I<sub>SKIP</sub> - linear scale Figure 19. Light-load efficiency comparison at different I<sub>SKIP</sub> - log scale VIN=13.5V; VOUT=3.3 V; fsw=500kHz Figure 20. LCM operation with ISKIP<sub>H</sub> = 600 mA typ. at zero load and Figure 21. LCM operation with ISKIP<sub>L</sub> = 200 mA typ. at zero load show the LCM operation at the different ISKIP level. Figure 20. LCM operation with $ISKIP_H = 600 \text{ mA}$ typ. at zero load shows the $ISKIP_H = 600 \text{ mA}$ typ. and so 50 mV output voltage ripple. Figure 21. LCM operation with ISKIP<sub>L</sub> = 200 mA typ. at zero load shows the ISKIP<sub>L</sub> = 200 mA typ. and so less than 20 mV output voltage ripple. DS12861 - Rev 3 page 25/71 Figure 20. LCM operation with ISKIP $_{\rm H}$ = 600 mA typ. at zero load DS12861 - Rev 3 page 26/71 The LCM operation satisfies the requirements of the unswitched car body applications (KL30). These applications are directly connected to the battery and are operating when the engine is disabled. The typical load when the car is parked is represented by a CAN transceiver and a microcontroller in sleep mode (total load is around 20 - 30 $\mu$ A). As soon as the transceiver recognizes a valid word in the bus, it awakes the $\mu$ C and the rest of the application. The typical input current request of the module when the car is parked is 100 $\mu$ A typ. to prevent the battery discharge over the parking time. In order to minimize the regulator quiescent current request from the input voltage, the VBIAS pin can be connected to an external voltage source in the range 3 V < V<sub>BIAS</sub> < 5.5 V (see Section 5.1 Power supply and voltage reference). Given the energy stored in the inductor during a burst, the voltage ripple depends on the capacitor value: $$V_{OUT\ RIPPLE} = \frac{\Delta Q_{IL}}{C_{OUT}} = \frac{\int_0^{T_{BURST}} (i_L(t) \cdot dt)}{C_{OUT}} \tag{13}$$ DS12861 - Rev 3 page 27/71 Figure 23. LCM operation over loading condition (part 2-pulse skipping) DS12861 - Rev 3 page 28/71 Figure 25. LCM operation over loading condition (part 4-CCM) #### 5.8.3 Quiescent current in LCM with switchover The current absorbed from the input voltage in the low consumption mode while regulating the output voltage at the zero output load depends on the input voltage value and the selected skip current level, as shown in Figure 26. Quiescent current at $V_{OUT}$ = 3.3 V and zero output load and Figure 27. Quiescent current at $V_{OUT}$ = 5 V and zero output load Figure 26. Quiescent current at V<sub>OUT</sub> = 3.3 V and zero output load When $V_{IN}$ is adequately higher than $V_{OUT}$ (see Figure 26. Quiescent current at $V_{OUT}$ = 3.3 V and zero output load ) the device works in the bursts mode operation, minimizing the power consumption over the entire input voltage (see Section 5.8.2 Low consumption mode (LCM)). DS12861 - Rev 3 page 29/71 Figure 27. Quiescent current at V<sub>OUT</sub> = 5 V and zero output load When $V_{IN}$ approaches $V_{OUT}$ (see Figure 27. Quiescent current at $V_{OUT} = 5$ V and zero output load and zoomed Figure 28. Quiescent current at $V_{IN}$ while regulating $V_{OUT} = 5$ V at zero output load) the device increases the switching activity towards the continuous conduction mode operation for the internal slope contribution effect on the programmed skip current threshold. As a consequence the quiescent current increases. When VIN is lower than VOUT (see Figure 28. Quiescent current at $V_{IN}$ while regulating $V_{OUT} = 5$ V at zero output load), the device enters in the low-dropout operation with the high-side always switched on. In this operating condition, all the internal circuit blocks are active and the quiescent current corresponds to what measured in the low noise mode operation (see $I_{Q OP VIN}$ and $I_{Q OP VBIAS}$ in Table 5. Electrical characteristics $T_{J} = -40$ to 135 °C, $V_{IN} = 12$ V unless otherwise specified. given $V_{FB} = GND$ ). Figure 28. Quiescent current at $V_{IN}$ while regulating $V_{OUT} = 5 V$ at zero output load DS12861 - Rev 3 page 30/71 #### 5.9 Switchover feature The switchover maximizes the efficiency at the light-load that is crucial for LCM applications. The switchover operation features to derive the main contribution of the supply current for the internal circuitry from an external voltage (3 V < $V_{BIAS}$ < 5.5 V is typically connected to the regulated output voltage). This helps to decrease the equivalent quiescent current seen at $V_{IN}$ . In case the regulator output voltage is not compatible with the $V_{BIAS}$ input voltage range, it is possible to use an auxiliary voltage source for the switchover operation. The external auxiliary voltage source must always respect the condition 3 V < $V_{AUX}$ < 5.5 V, and must be derived from the A6986H power supply (VIN - pin 15) for proper power sequencing of the internal circuits. #### 5.9.1 LCM The LCM operation satisfies the high efficiency requirements of the battery powered applications. In case the $V_{BIAS}$ pin is connected to the regulated output voltage ( $V_{OUT}$ ), the total current drawn from the input voltage can be calculated as: $$I_{QVIN} = I_{QOPVIN} + \frac{1}{\eta_{A6986H}} \cdot \frac{v_{BIAS}}{v_{IN}} \cdot I_{QOPVBIAS} \tag{14} \label{eq:14}$$ where $I_{Q \ OP \ VIN}$ , $I_{Q \ OP \ VBIAS}$ are defined in Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. and $\eta_{A6986H}$ is the efficiency of the conversion in the working point. #### 5.9.2 LNM Eq. (14) is also valid when the device works in LNM and it can increase the efficiency at the medium load since the regulator always operates in the continuous conduction mode. #### 5.10 Overcurrent protection The current protection circuitry features a constant current protection, so the device limits the maximum peak current (see Table 5. Electrical characteristics $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) in overcurrent condition. The A6986H device implements a pulse by pulse current sensing on both power elements (high-side and low-side switches) for effective current protection over the duty cycle range. The high-side current sensing is called "peak" the low-side sensing "valley". The internal noise generated during the switching activity makes the current sensing circuitry ineffective for a minimum conduction time of the power element. This time is called "masking time" because the information from the analog circuitry is masked by the logic to prevent an erroneous detection of the overcurrent event. As a consequence, the peak current protection is disabled for a masking time after the high-side switch is turned on, the valley for a masking time after the low-side switch is turned on. In other words, the peak current protection can be ineffective at extremely low duty cycles, the valley current protection at extremely high duty cycles. The A6986H device assures an effective overcurrent protection sensing the current flowing in both power elements. In case one of the two current sensing circuitry is ineffective because of the masking time, the device is protected sensing the current on the opposite switch. Thus, the combination of the "peak" and "valley" current limits assures the effectiveness of the overcurrent protection even in extreme duty cycle conditions. The valley current threshold is designed higher than the peak to guarantee a proper operation. In case the current diverges because of the high-side masking time, the low-side power element is turned on until the switch current level drops below the valley current sense threshold. The low-side operation is able to prevent the high-side turn on, so the device can skip pulses decreasing the switching frequency. DS12861 - Rev 3 page 31/71 Figure 29. Valley current sense operation in overcurrent condition Figure 29. Valley current sense operation in overcurrent condition shows the switching frequency reduction during the valley current sense operation in case of extremely low duty cycle ( $V_{IN}$ = 12 V, $f_{SW}$ = 2 MHz short-circuit condition). In a worst case scenario (like Figure 29. Valley current sense operation in overcurrent condition) of the overcurrent protection the switch current is limited to: $$I_{MAX} = I_{VALLEYTH} + \frac{V_{IN} - V_{OUT}}{L} \cdot T_{MASKHS} \tag{15}$$ where $I_{VALLEY\_TH}$ is the current threshold of the valley sensing circuitry (see Table 5. Electrical characteristics $T_J = -40$ to 135 °C, $V_{IN} = 12$ V unless otherwise specified.) and $T_{MASK\_HS}$ is the masking time of the high-side switch 100 ns typ.). In most of the overcurrent conditions the conduction time of the high-side switch is higher than the masking time and so the peak current protection limits the switch current. $$I_{MAX} = I_{PEAK\_TH} \tag{16}$$ DS12861 - Rev 3 page 32/71 Figure 30. Peak current sense operation in overcurrent condition The DC current flowing in the load in overcurrent condition is: $$I_{DCOC}(V_{OUT}) = I_{MAX} - \frac{I_{RIPPLE}(V_{OUT})}{2} = I_{MAX} - (\frac{V_{IN} - V_{OUT}}{2 \cdot L} \cdot T_{ON})$$ $$\tag{17}$$ #### 5.11 OCP and switchover feature Output capacitor discharging the current flowing to ground during heavy short-circuit events is only limited by parasitic elements like the output capacitor ESR and short-circuit impedance. Due to parasitic inductance of the short-circuit impedance, negative output voltage oscillations can be generated with huge discharging current levels (see Figure 12. Output voltage sequencing). DS12861 - Rev 3 page 33/71 Figure 31. Output voltage oscillations during heavy short-circuit DS12861 - Rev 3 page 34/71 The V<sub>BIAS</sub> pin absolute maximum ratings (see Table 2. Absolute maximum ratings) must be satisfied over the different dynamic conditions. If the V<sub>BIAS</sub> is connected to GND there are no issues (see Figure 31. Output voltage oscillations during heavy short-circuit and Figure 32. Zoomed waveforms). A small resistor value (few ohms) in series with the $V_{BIAS}$ can help to limit the pin negative voltage (see Figure 33. $V_{BIAS}$ in heavy short-circuit event) during heavy short-circuit events if it is connected to the regulated output voltage. Figure 33. V<sub>BIAS</sub> in heavy short-circuit event #### 5.12 Overvoltage protection The overvoltage protection monitors the VOUT pin and enables the low-side MOSFET to discharge the output capacitor if the output voltage is 20% over the nominal value. This is a second level protection and should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance determined by the compensation network should guarantee an output voltage regulation within the overvoltage threshold even during the worst case scenario in term of load transitions. The protection is reliable and also able to operate even during normal load transitions for a system whose dynamic performance is not in line with the load dynamic request. As a consequence the output voltage regulation would be affected. Figure 34. Overvoltage operation shows the overvoltage operation during a negative steep load transient for a system configured in low consumption mode and designed with a not optimized compensation network. This can be considered as an example for a system with dynamic performance not in line with the load request. The A6986H device implements a 1 A typ. negative current limitation to limit the maximum reversed switch current during the overvoltage operation. Moreover, the overvoltage protection also activates the internal pull-down on RST pin. Once OVP is deactivated, the A6986H releases the RST pin after the delay programmed by DELAY capacitor (6 ms in Figure 34. Overvoltage operation). DS12861 - Rev 3 page 35/71 Figure 34. Overvoltage operation #### 5.13 Thermal shutdown The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (165 °C typical). The thermal sensing element is close to the power elements, ensuring fast and accurate temperature detection. A hysteresis of approximately 30 °C prevents the device from turning ON and OFF continuously. When the thermal protection runs away a new soft-start cycle will take place. DS12861 - Rev 3 page 36/71 ## 6 Closing the loop Current sense HS switch LC filter Resistor divider Courrent sense Switch Courrent sense Resistor divider Resistor divider Resistor divider Resistor divider FB Resistor divider Courrent sense Resistor divider Resistor divider Resistor divider Courrent sense Resistor divider Resistor divider Resistor divider Figure 35. Block diagram of the loop ### 6.1 G<sub>CO</sub>(s) control to output transfer function The accurate control to output transfer function for a buck peak current mode converter can be written as: $$G_{CO}(s) = R_{LOAD} \cdot g_{CS} \cdot \frac{1}{1 + \frac{R_{LOAD} \cdot T_{SW}}{L} \cdot [m_C \cdot (1 - D) - 0.5]} \cdot \frac{1 + \frac{S}{\omega_Z}}{1 + \frac{S}{\omega_p}} \cdot F_H(s)$$ $$(18)$$ where $R_{LOAD}$ represents the load resistance, $g_{CS}$ the equivalent sensing transconductance of the current sense circuitry, $w_p$ the single pole introduced by the power stage and $w_z$ the zero given by the ESR of the output capacitor. F<sub>H</sub>(s) accounts the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency. $$\omega_Z = \frac{1}{ESR \cdot C_{OUT}} \tag{19}$$ $$\omega_p = \frac{1}{R_{LOAD} \cdot C_{OUT}} + \frac{m_c \cdot (1 - D) - 0.5}{L \cdot C_{OUT} \cdot f_{SW}} \tag{20}$$ where: $$m_{C} = 1 + \frac{S_{e}}{S_{n}}$$ $$S_{e} = V_{PP} \cdot g_{CS} \cdot f_{SW}$$ $$S_{n} = \frac{V_{IN} - V_{OUT}}{L}$$ (21) $S_n$ represents the on time slope of the sensed inductor current, Se the on time slope of the external ramp ( $V_{PP}$ peak-to-peak amplitude) that implements the slope compensation to avoid sub-harmonic oscillations at duty cycle over 50%. $S_e$ can be calculated from the parameter $V_{PP} \times g_{CS}$ given in Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. . DS12861 - Rev 3 page 37/71 The sampling effect contribution $F_H(s)$ is: $$F_H(s) = \frac{1}{1 + \frac{s}{\omega_n \cdot Q_p + \frac{S^2}{\omega_n^2}}}$$ (22) where: $$Q_p = \frac{\omega_n = \pi \cdot f_{SW}}{\pi \cdot [m_C \cdot (1 - D) - 0.5]}$$ (23) ### 6.2 Error amplifier compensation network The typical compensation network required to stabilize the system is shown in Figure 36. Transconductance embedded error amplifier: Figure 36. Transconductance embedded error amplifier $R_C$ and $C_C$ introduce a pole and a zero in the open loop gain. $C_P$ does not significantly affect system stability but it is useful to reduce the noise at the output of the error amplifier. The transfer function of the error amplifier and its compensation network is: $$A_{0}(s) = \frac{A_{V0} \cdot (1 + s \cdot R_{C} \cdot C_{c})}{s^{2} \cdot R_{0} \cdot (C_{0} + C_{p}) \cdot R_{C} \cdot C_{c} + s \cdot (R_{0} \cdot C_{c} + R_{0} \cdot (C_{0} + C_{p}) + R_{c} \cdot C_{c}) + 1}$$ (24) Where $A_{vo} = G_m \cdot R_o$ The poles of this transfer function are (if $C_c >> C_0 + C_P$ ): $$f_{PLF} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot C_C} \tag{25}$$ DS12861 - Rev 3 page 38/71 $$f_{PHF} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot (C_0 + C_p)} \tag{26}$$ whereas the zero is defined as: $$f_Z = \frac{1}{2 \cdot \pi \cdot R_C \cdot C_C} \tag{27}$$ ### 6.3 Voltage divider The contribution of the internal voltage divider for fixed output voltage devices is: $$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} = \frac{V_{FB}}{V_{OUT}} = \frac{0.85}{3.3} = 0.2575$$ $A6986H3V$ $$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} = \frac{V_{FB}}{V_{OUT}} = \frac{0.85}{5} = 0.17$$ $A698HF5V$ (28) while for the adjustable output part number A6986H is: $$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} \qquad A6986H \tag{29}$$ A small signal capacitor in parallel to the upper resistor (see Figure 37. Leading network example) of the voltage divider implements a leading network ( $f_{zero} < f_{pole}$ ), sometimes necessary to improve the system phase margin: -≫uC RST SYNCH RST VBIAS • VOUT vcc FSW R1 A6986H MLF FB SS/INH SGND PGND PGND 12 signal GND GND Figure 37. Leading network example The Laplace transformer of the leading network is: $$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} \cdot \frac{(1 + s + R_1 \cdot C_{R1})}{(1 + s \cdot \frac{R_1 \cdot R_2}{R_1 + R_2} \cdot C_{R1})}$$ (30) where $$f_{Z} = \frac{1}{2 \cdot \pi \cdot R_{1} \cdot C_{R1}}$$ $$f_{p} = \frac{1}{2 \cdot \pi \cdot \frac{R_{1} \cdot R_{2}}{R_{1} + R_{2}} \cdot C_{R1}}$$ $$f_{Z} < f_{p}$$ (31) DS12861 - Rev 3 page 39/71 #### 6.4 **Total loop gain** In summary, the open loop gain can be expressed as: $$G_{(s)} = G_{DIV}(s) \cdot G_{CO}(s) \cdot A_0(s) \tag{32}$$ example 1: $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $R_{OUT}$ = 1.67 $\Omega$ Selecting the A6986H with $V_{OUT}$ =3.3 V, $f_{SW}$ = 500 kHz, L = 10 $\mu$ H, $C_{OUT}$ = 20 $\mu$ F and ESR = 3 $m\Omega$ , $R_{C}$ = 75 $k\Omega$ , C<sub>C</sub> = 330 pF, C<sub>P</sub> = 2.2 pF (please refer to Table 19. A6986H 3V3 demonstration board BOM), the gain and phase bode diagrams are plotted respectively in Figure 38. Module plot and Figure 39. Phase plot. Figure 38. Module plot BW = 55 kHZphase margin = 60 ° Figure 39. Phase plot The blue solid trace represents the transfer function including the sampling effect term (see Eq. (22)), the dotted blue trace neglects the contribution. DS12861 - Rev 3 page 40/71 ### 6.5 Compensation network design The maximum bandwidth of the system can be designed up to $f_{SW}/6$ up to 150 kHz maximum to guarantee a valid small signal model. $$R_C = \frac{2 \cdot \pi \cdot BW \cdot C_{OUT} \cdot V_{OUT}}{0.85V \cdot g_{CS} \cdot g_m} \frac{1}{TYP}$$ (33) where: $$f_{POLE} = \frac{\omega_p}{2 \cdot \pi} \tag{34}$$ $\omega_p$ is defined by Eq. (20), gCS represents the current sense transconductance (see Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) and $g_{m \ TYP}$ the error amplifier transconductance. $$C_C = \frac{5}{2 \cdot \pi \cdot R_C \cdot BW} \tag{35}$$ #### Example 2: Considering $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 6.8 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $f_{SW}$ = 500 kHz, $I_{OUT}$ = 1 A. The maximum system bandwidth is 80 kHz. Assuming to design the compensation network to achieve a system bandwidth of 70 kHz: $$f_{POLE} = 2.7 \text{ kHz} \tag{36}$$ $$R_{LOAD} = \frac{V_{OUT}}{I_{OUT}} = 3.3\Omega \tag{37}$$ so accordingly with Eq. (33) and Eq. (35): $$R_C = 48.5k\Omega \approx 47k\Omega \tag{38}$$ $$C_C = 237pF \approx 270pF \tag{39}$$ The gain and phase bode diagrams are plotted respectively in Figure 40. Magnitude plot for example 2 and Figure 41. Phase plot for example 2. Figure 40. Magnitude plot for example 2 DS12861 - Rev 3 page 41/71 Figure 41. Phase plot for example 2 DS12861 - Rev 3 page 42/71 ## 7 Application notes ### 7.1 Output voltage adjustment The error amplifier reference voltage is 0.85 V typical. The output voltage is adjusted accordingly as per equation below: (see Figure 42. A6986H application circuit). $$V_{OUT} = 0.85 \cdot (1 + \frac{R_1}{R_2}) \tag{40}$$ $C_{r1}$ capacitor is sometimes useful to increase the small signal phase margin (please refer to Section 6.5 Compensation network design). Figure 42. A6986H application circuit ## 7.2 Switching frequency A resistor connected to the FSW pin features the selection of the switching frequency. The pinstrapping is performed at power-up, before the soft-start takes place. The FSW pin is pinstrapped and then driven floating in order to minimize the quiescent current from VIN. Please refer to Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. to identify the pull-up / pull-down resistor value. $f_{SW}$ = 250 kHz / $f_{SW}$ = 500 kHz preferred codifications do not require any external resistor. ### 7.3 MLF pin A resistor connected to the MLF pin features the selection of the between low noise mode / low consumption mode and the different RST thresholds. The pinstrapping is performed at power-up, before the soft-start takes place. The FSW pin is pinstrapped and then driven floating in order to minimize the quiescent current from VIN. Please refer to Table 7. LNM/ LCM selection (A6986H3V3) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified., Table 8. LNM/ LCM selection (A6986H5V) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. and Table 9. LNM/ LCM selection (A6986H) $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. to identify the pull-up / pull-down resistor value. (LNM, RST threshold 93%) / (LCM, RST threshold 93%) preferred 7.4 Voltage supervisor codifications don't require any external resistor. The embedded voltage supervisor (composed of the RST and the DELAY pins) monitors the regulated output voltage and keeps the RST open collector output in low impedance as long as the $V_{OUT}$ is out of regulation. In order to ensure a proper reset of digital devices with a valid power supply, the device can delay the RST assertion with a programmable time. DS12861 - Rev 3 page 43/71 Figure 43. Voltage supervisor operation The comparator monitoring the FB voltage has four different programmable thresholds (80%, 87%, 93%, 96% nominal output voltage) for high flexibility (see Section 7.3 MLF pin, Table 7. LNM/ LCM selection (A6986H3V3) T $_J$ = -40 to 135 °C, V $_{IN}$ = 12 V unless otherwise specified., Table 8. LNM/ LCM selection (A6986H5V) T $_J$ = -40 to 135 °C, V $_{IN}$ = 12 V unless otherwise specified., and Table 9. LNM/ LCM selection (A6986H) T $_J$ = -40 to 135 °C, V $_{IN}$ = 12 V unless otherwise specified.). When the RST comparator detects the output voltage is in regulation, a 2 mA internal current source starts to charge an external capacitor to implement a voltage ramp on the DELAY pin. The RST open collector is then released as soon as $V_{DELAY} = 1.234 \text{ V}$ (see Figure 43. Voltage supervisor operation). The $C_{DELAY}$ is dimensioned as follows: $$C_{DELAY} = \frac{I_{SSCH} \cdot T_{DELAY}}{V_{DELAY}} = \frac{2\mu A \cdot T_{DELAY}}{1.234V} \tag{41}$$ The maximum suggested capacitor value is 270 nF. The A6986H also activates internal pull-down on RST pin in case overvoltage protection is triggered. As soon as the output voltage goes below OVP threshold (20% typ.), the 2 $\mu$ A internal current source starts to charge an external capacitor to implement a voltage ramp on the DELAY pin. The RST open collector is then released as soon as $V_{DELAY} = 1.234 \text{ V}$ (see figure below). DS12861 - Rev 3 page 44/71 Figure 44. Voltage supervisor operation during OVP ## 7.5 Synchronization (LNM) The synchronization feature helps the hardware designer to prevent beating frequency noise that is an issue when multiple switching regulators populate the same application board. #### 7.5.1 Embedded master - slave synchronization The A6986H synchronization circuitry features the same switching frequency for a set of regulators simply connecting their SYNCH pin together, so preventing beating noise. The master device provides the synchronization signal to the others since the SYNCH pin is I/O able to deliver or recognize a frequency signal. For proper synchronization of multiple regulators, all of them have to be configured with the same switching frequency (see Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.), so the same resistor connected at the FSW pin. In order to minimize the RMS current flowing through the input filter, the A6986H device provides a phase shift of 180° between the master and the SLAVES. If more than two devices are synchronized, all slaves will have a common 180° phase shift with respect to the master. Considering two synchronized A6986H which regulate the same output voltage (i.e.: operating with the same duty cycle), the input filter RMS current is optimized and is calculated as: $$I_{RMS} = \begin{cases} \frac{I_{OUT}}{2} \cdot \sqrt{2D \cdot (1 - 2D)} & if D < 0.5 \\ \\ \frac{I_{OUT}}{2} \cdot \sqrt{(2D - 1) \cdot (2 - 2D)} & if D > 0.5 \end{cases}$$ (42) The graphical representation of the input RMS current of the input filter in the case of two devices with 0° phase shift (synchronized to an external signal) or 180° phase shift (synchronized connecting their SYNCH pins) regulating the same output voltage is provided in the figure below. To dimension the proper input capacitor please refer to Section 7.6.1 Input capacitor selection). DS12861 - Rev 3 page 45/71 Figure 45. Input RMS current Figure 46. Two regulators not synchronized shows two not synchronized regulators with unconnected SYNCH pin. Figure 46. Two regulators not synchronized Figure 47. Two regulators synchronized shows the same regulators working synchronized having the SYNCH pins connected. The MASTER regulator (LX\_reg2 trace) delivers the synchronization signal to the SLAVE device (LX\_reg1). The SLAVE regulator works in phase with the synchronization signal, which is out of phase with the MASTER switching operation. DS12861 - Rev 3 page 46/71 Figure 47. Two regulators synchronized #### 7.5.2 External synchronization signal Multiple A6986H can be synchronized to an external frequency signal fed to the SYNCH pin. In this case the regulator set is phased to the reference and all the devices will work with 0° phase shift. The minimum synchronization pulse width is 100 ns and the frequency range of the synchronization signal is: - [275 kHz 1.4 MHz] if f<sub>SW PROGRAMMED</sub> < 500 kHz</li> - [475 kHz 2.2 MHz] if $f_{SW\_PROGRAMMED} \ge 500$ kHz (see Figure 48. Synchronization pulse definition). Figure 48. Synchronization pulse definition 275 kHz < $$f_{SYNCHRO}$$ < 1.4 MHz if $f_{SW\_PROGRAMMED}$ < 500 kHz typ 475 kHz < $f_{SYNCHRO}$ < 2.2 MHz if $f_{SW\_PROGRAMMED}$ $\geq$ 500 kHz typ Since the internal slope compensation contribution that is required to prevent subharmonic oscillations in peak current mode architecture depends on the oscillator frequency, it is important to select the same oscillator frequency for all regulators (all of them operate as SLAVE) as close as possible to the frequency of the reference signal (please refer to Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.). As a consequence all the regulators have the same resistor value connected to the FSW pin, so the slope compensation is optimized accordingly with the frequency of the synchronization signal. The slope compensation contribution is latched at power-up and so fixed during the device operation. DS12861 - Rev 3 page 47/71 The A6986H normally operates in the MASTER mode, driving the SYNCH line at the selected oscillator frequency as shown in Figure 49. A6986H synchronization driving capability and Figure 46. Two regulators not synchronized. In the SLAVE mode the A6986H sets the internal oscillator at 250 kHz typ. (see Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) and drives the line accordingly. Figure 49. A6986H synchronization driving capability In order to safely guarantee that each regulator recognizes itself in SLAVE mode when synchronized, the external master must drive the SYNCH pin with a clock signal frequency higher than the maximum oscillator spread of the selected line in Table 6. $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified for at least 10 internal clock cycles. Once recognized as SLAVE the synchronization range is: - 275 1.4 MHz if f<sub>SW</sub> < 500 kHz</li> - 475 kHz 2.2 MHz if f<sub>SW</sub> >=500 kHz example 1: selecting $R_{FSW}$ = 0 $\Omega$ to VCC Table 13. Example of oscillator frequency selection | Symbol | R <sub>VCC</sub> (E24 series) | R <sub>GND</sub> (E24 series) | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. | |----------|-------------------------------|-------------------------------|----------------------|----------------------|----------------------| | $f_{SW}$ | NC | 0 Ω | 225 | 250 | 275 | the device enters in slave mode after 10 pulses at frequency higher than 275 kHz and so it is able to synchronize to a clock signal in the range 275 kHz - 1.4 MHz (see Figure 48. Synchronization pulse definition). Example 2: selecting RFSW = $0 \Omega$ to GND Table 14. Example of oscillator frequency selection (2) | Symbol | R <sub>VCC</sub> (E24 series) | R <sub>GND</sub> (E24 series) | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. | |-----------------|-------------------------------|-------------------------------|----------------------|----------------------|----------------------| | f <sub>SW</sub> | NC | 0 Ω | 450 | 500 | 550 | DS12861 - Rev 3 page 48/71 The device enters in slave mode after 10 pulses at frequency higher than 550 kHz and so it is able to synchronize to a clock signal in the range 475 kHz - 2.2 MHz (see Figure 48. Synchronization pulse definition). As anticipated above, in SLAVE mode the internal oscillator operates at 250 kHz typ. but the slope compensation is dimensioned accordingly with FSW resistors so it is important to limit the switching operation around a working point close to the selected oscillator frequency (FSW resistor). As a consequence, to guarantee the full output current capability and to prevent the subharmonic oscillations, the MASTER may limit the driving frequency range within $\pm$ 5% of the selected frequency. A wider frequency range may generate subharmonic oscillation for duty > 50% or limit the peak current capability (see IPK parameter in Table 5. Electrical characteristics $T_J$ = -40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified.) since the internal slope compensation signal may be saturated. The device keeps operating in slave mode as far as the master is able to drive the SYNCH pin faster than 275 kHz, otherwise the A6986H goes back into MASTER mode at the programmed RFSW oscillator frequency after successfully driving one pulse 250 kHz typ. (see Figure 50. Slave-to-master mode transition) in the SYNCH line. Figure 50. Slave-to-master mode transition The external master can force a latched SLAVE mode driving the SYNCH pin low at power-up, before the soft-start begins the switching activity. So the oscillator frequency is 250 kHz typ. fixed until a new UVLO event is triggered regardless FSW resistor value, that otherwise counts to design the slope compensation. The same considerations above are also valid. The master driving capability must be able to provide the proper signal levels at the SYNCH pin (see Table 5. Electrical characteristics $T_J = -40$ to 135 °C, $V_{IN} = 12$ V unless otherwise specified.): - Low level < V<sub>SYN THL</sub> = 0.7 V sinking 5 mA - High level > V<sub>SYN THH</sub> = 1.2 V sourcing 0.7 mA DS12861 - Rev 3 page 49/71 V<sub>CCM</sub> 5 mA V<sub>SYN\_TH\_H</sub> R<sub>L</sub> 0.7 mA V<sub>SYN\_TH\_L</sub> Figure 51. Master driving capability to synchronize the A6986H ### 7.6 Design of the power components #### 7.6.1 Input capacitor selection The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so its RMS current capability must be selected accordingly with the application conditions. Internal losses of the input filter depends on the ESR value so usually low ESR capacitors (like multilayer ceramic capacitors) have higher RMS current capability. On the other hand, given the RMS current value, lower ESR input filter has lower losses and so contributes to higher conversion efficiency. The maximum RMS input current flowing through the capacitor can be calculated as: $$I_{RMS} = I_{OUT} \cdot \sqrt{\left(1 - \frac{D}{\eta}\right) \cdot \frac{\overline{D}}{\eta}} \tag{43}$$ Where $I_{OUT}$ is the maximum DC output current, D is the duty cycles, $\eta$ is the efficiency. This function has a maximum at D = 0.5 and, considering h = 1, it is equal to $I_{OUT}/2$ . In a specific application the range of possible duty cycles has to be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as: $$D_{MAX} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INMIN} + \Delta V_{LOWSIDE} - V_{INMIN} + \Delta V_{HIGHSIDE}} \tag{44}$$ $$D_{MIN} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INMAX} + \Delta V_{LOWSIDE} - V_{INMIN} + \Delta V_{HIGHSIDE}} \tag{45}$$ Where $DV_{HIGH\_SIDE}$ and $DV_{LOW\_SIDE}$ are the voltage drops across the embedded switches. The peak-to-peak voltage across the input filter can be calculated as follows: $$C_{IN} = \frac{I_{OUT}}{V_{PP} \cdot f_{SW}} \cdot (1 - \frac{D}{\eta}) \cdot \frac{D}{\eta} + ESR \cdot (I_{OUT} + \Delta I_L)$$ (46) In case of negligible ESR (MLCC capacitor) the equation of $C_{IN}$ as a function of the target $V_{PP}$ can be written as follows: $$C_{IN} = \frac{I_{OUT}}{V_{PP} \cdot f_{SW}} \cdot (1 - \frac{D}{\eta}) \cdot \frac{D}{\eta} \tag{47}$$ Considering $\eta=1$ this function has its maximum in D = 0.5: $$C_{INMIN} = \frac{I_{OUT}}{4 \cdot V_{PPMAX} \cdot f_{SW}} \tag{48}$$ Typically $C_{IN}$ is dimensioned to keep the maximum peak-peak voltage across the input filter in the order of 5% $V_{IN\_MAX}$ . DS12861 - Rev 3 page 50/71 | <b>Table</b> | <b>15</b> . | Input | capacitor | s | |--------------|-------------|-------|-----------|---| | | | | | _ | | Manufacturer | Series | Size | Cap value (μF) | Rated voltage (V) | |--------------|-----------------|------|----------------|-------------------| | TDK | C3225X7S1H106M | 1210 | 10 | 50 | | TDK | C3216X5R1H106M | 1206 | - | - | | Taiyo Yuden | UMK325BJ106MM-T | 1210 | - | - | #### 7.6.2 Inductor selection The inductor current ripple flowing into the output capacitor determines the output voltage ripple (please refer to Section 7.6.3 Output capacitor selection). Usually the inductor value is selected in order to keep the current ripple lower than 20% - 40% of the output current over the input voltage range. The inductance value can be calculated by equation below: $$\Delta I_L = \frac{V_{IN} - V_{OUT}}{L} \cdot T_{ON} = \frac{V_{OUT}}{L} \cdot T_{OFF}$$ (49) Where $T_{ON}$ and $T_{OFF}$ are the on and off time of the internal power switch. The maximum current ripple, at fixed $V_{OUT}$ , is obtained at maximum $T_{OFF}$ that is at minimum duty cycle (see Section 7.6.1 Input capacitor selection to calculate minimum duty). So fixing $\Delta I_L$ = 20% to 40% of the maximum output current, the minimum inductance value can be calculated: $$L_{MIN} = \frac{V_{OUT}}{\Delta I_{LMAX}} \cdot \frac{1 - D_{MIN}}{f_{SW}} \tag{50}$$ where $f_{SW}$ is the switching frequency $1/(T_{ON} + T_{OFF})$ . For example for $V_{OUT}$ = 3.3 V, $V_{IN}$ = 12 V, $I_{OUT}$ = 2 A and $F_{SW}$ = 500 kHz the minimum inductance value to have $\Delta I_L$ = 30% of $I_{OUT}$ is about 8.2 $\mu$ H. The peak current through the inductor is given by: $$I_{L, PK} = I_{OUT} + \frac{\Delta I_L}{2} \tag{51}$$ So if the inductor value decreases, the peak current (that has to be lower than the current limit of the device) increases. The higher is the inductor value, the higher is the average output current that can be delivered, without reaching the current limit. In the table below, some inductor part numbers are listed. **Table 16. Inductors** | Manufacturer | Series | Inductor value (µH) | Saturation current (A) | |--------------|---------|---------------------|------------------------| | Coilcraft | XAL50xx | 2.2 to 22 | 6.5 to 2.7 | | | XAL60xx | 2.2 (0 22 | 12.5 to 4 | #### 7.6.3 Output capacitor selection The triangular shape current ripple (with zero average value) flowing into the output capacitor gives the output voltage ripple, that depends on the capacitor value and the equivalent resistive component (ESR). As a consequence the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements. The voltage ripple equation can be calculated as: $$\Delta V_{OUT} = ESR \cdot \Delta I_{LMAX} + \frac{\Delta I_{LMAX}}{8 \cdot C_{OUT} \cdot f_{SW}}$$ (52) Usually the resistive component of the ripple can be neglected if the selected output capacitor is a multi layer ceramic capacitor (MLCC). The output capacitor is important also for loop stability: it determines the main pole and the zero due to its ESR. (See Section 6 Closing the loop to consider its effect in the system stability). DS12861 - Rev 3 page 51/71 For example with $V_{OUT}$ = 3.3 V, $V_{IN}$ = 12 V, $f_{SW}$ = 500 kHz, $\Delta I_L$ = 0.6 A, (resulting by the inductor value) and $C_{OUT}$ = 20 $\mu F$ MLCC : $$\frac{\Delta V_{OUT}}{V_{OUT}} \cong \frac{1}{V_{OUT}} \cdot \frac{\Delta I_{LMAX}}{C_{OUT} \cdot f_{SW}} = (\frac{1}{3.3} \cdot \frac{0.6}{8 \cdot 20 \mu F \cdot 500 kHz}) = \frac{7.5 mV}{3.3} = 0.23\%$$ (53) The output capacitor value has a key role to sustain the output voltage during a steep load transient. When the load transient slew rate exceeds the system bandwidth, the output capacitor provides the current to the load. In case the final application specifies high slew rate load transient, the system bandwidth must be maximized and the output capacitor has to sustain the output voltage for time response shorter than the loop response time. In Table 17. Output capacitors some capacitor series are listed. **Table 17. Output capacitors** | Manufacturer | Series | Cap value (μF) | Rated voltage (V) | ESR (mΩ) | |--------------|---------|----------------|-------------------|----------| | MURATA | GRM32 | 22 to 100 | 6.3 to 25 | <5 | | WORATA | GRM31 | 10 to 47 | 6.3 to 25 | <5 | | PANASONIC | ECJ | 10 to 22 | 6.3 | <5 | | PANASONIC | EEFCD | 10 to 68 | 6.3 | 15 to 55 | | SANYO | TPA/B/C | 100 to 470 | 4 to 16 | 40 to 80 | | TDK | C3225 | 22 to 100 | 6.3 | <5 | DS12861 - Rev 3 page 52/71 ## 8 Application board R6 The reference evaluation board schematic is shown in the figure below. Figure 52. Evaluation board schematic The additional input filter (C16, L3, C15, L2, C14) limits the conducted emission on the power supply (refer to Section 10.1 HTSSOP16 package information). Reference Part number Description Manufacturer 10 μF - 1206 - 50 V - X5R -C1, C9, C10 CGA5L3X5R1H106K TDK 10% $1 \mu F - 0805 - 50 V - X7R -$ TDK C2 CGA4J3X7R1H105K 10% С3 470 nF - 10 V - 0603 See Table 19. A6986H 3V3 demonstration board BOM, Table 20. A6986H 5V C4,C7,C8 demonstration board BOM, and Table 21. A6986H adj. demonstration board BOM 68 nF - 10 V - 0603 C5 10 nF - 10 V - 0603 C6 4.7 µF - 1206 - 50 V - X7R -TDK C14, C15, C16 CGA5L3X7R1H475K 10% C11, C13, C13A Not mounted R1, R4 $0 \Omega - 0603$ 1 MΩ - 1%- 0603 Table 18. Bill of material (communal parts) DS12861 - Rev 3 page 53/71 | Reference | Part number | Description | Manufacturer | |-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | R7, R8, R9 | | See Table 19. A6986H 3V3<br>demonstration board BOM,<br>Table 20. A6986H 5V<br>demonstration board BOM,<br>and Table 21. A6986H adj.<br>demonstration board BOM | | | R11 | | 10 Ω - 1% - 0603 | | | R2, R3, R5, R10 | | Not mounted | | | L1 | XAL5050-103MEC | 10 μΗ | Coilcraft | | L2 | XAL4030-472MEC | 4.7 µH | Coilcraft | | L3 | MPZ2012S221A | EMC bead | TDK | | J1 | Open | | | | J2 | Closed | Switchover disabled | | | J3 | | See Table 19. A6986H 3V3<br>demonstration board BOM,<br>Table 20. A6986H 5V<br>demonstration board BOM,<br>and Table 21. A6986H adj.<br>demonstration board BOM | | | J4 | Open | | | | J5 | Open | To adjust the ISKIP current level in LCM operation. Leave open in LNM | | | U1 | A6986H x- | See Table 19. A6986H 3V3<br>demonstration board BOM,<br>Table 20. A6986H 5V<br>demonstration board BOM,<br>and Table 21. A6986H adj.<br>demonstration board BOM | STM | Table 19. A6986H 3V3 demonstration board BOM | Reference | Part number | Description | Manufacturer | |-----------|-------------|------------------------|--------------| | R7 | | 0 R - 0603 | | | R9, C7 | | Not mounted | | | R8 | - | 75 kΩ - 1% - 0603 | | | C8 | - | 330 pF - 10 V - 0603 | | | C4 | - | 2.2 pF - 10 V - 0603 | | | J3 | Open | | | | U1 | A6986H 3V3 | 3.3 V internal divider | STM | DS12861 - Rev 3 page 54/71 Table 20. A6986H 5V demonstration board BOM | Reference | Part number | Description | Manufacturer | |-----------|-------------|----------------------|--------------| | R7 | | 0 R - 0603 | | | R9, C7 | | Not mounted | | | R7 | - | 0 Ω -0603 | | | R8 | - | 100 kΩ - 1% - 0603 | | | C8 | - | 330 pF - 10 V - 0603 | | | C4 | | 2.2 pF - 10 V - 0603 | | | J3 | Open | | | | U1 | A6986H 5V | 5 V internal divider | STM | Table 21. A6986H adj. demonstration board BOM | Reference | Part number | Description | Manufacturer | |-----------|-------------|--------------------------------------------|--------------| | R7 | | 240 kΩ - 1% - 0603 | | | C7 | | Not mounted | | | R9 | - | 82 kΩ - 1% - 0603 | | | R8 | - | 75 kΩ - 1% - 0603 | | | C8 | - | 330 pF - 10 V - 0603 | | | C4 | | 2.2 pF - 10 V - 0603 | | | J3 | Open | | | | U1 | A6986H | External divider (V <sub>OUT</sub> =3.3 V) | STM | Figure 53. Magnitude bode plot and Figure 54. Phase margin bode plot show the magnitude and phase margin Bode plots related to the BOM of Table 21. A6986H adj. demonstration board BOM. The small signal dynamic performance in this configuration is: $$BW = 55kHz$$ $phase \quad margin = 60 \circ$ (54) DS12861 - Rev 3 page 55/71 Figure 53. Magnitude bode plot DS12861 - Rev 3 page 56/71 Figure 55. Top layer Figure 56. Bottom layer DS12861 - Rev 3 page 57/71 ## 9 Efficency curves Figure 57. Efficiency: $V_{IN}$ = 13.5 V - $V_{OUT}$ = 3.3 V - $f_{sw}$ = 500 kHz Figure 58. Efficiency: $V_{IN}$ = 13.5 V - $V_{OUT}$ = 3.3 V - $f_{sw}$ = 500 kHz (log scale) DS12861 - Rev 3 page 58/71 Figure 59. Efficiency: $V_{IN}$ = 13.5 V - $V_{OUT}$ = 5 V - $f_{sw}$ = 500 kHz DS12861 - Rev 3 page 59/71 Figure 62. Efficiency: $V_{IN}$ = 24 V - $V_{OUT}$ = 3.3 V - $f_{sw}$ = 500 kHz (log scale) DS12861 - Rev 3 page 60/71 Figure 63. Efficiency: $V_{IN}$ = 24 V - $V_{OUT}$ = 5 V - $f_{sw}$ = 500 kHz DS12861 - Rev 3 page 61/71 ## 10 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 10.1 HTSSOP16 package information Figure 65. HTSSOP16 package outline DS12861 - Rev 3 page 62/71 Table 22. HTSSOP16 mechanical data | Symbol | | mm | | |----------|------|------|------| | Syllibol | Min. | Тур. | Max. | | А | | | 1.20 | | A1 | | | 0.15 | | A2 | 0.80 | 1.00 | 1.05 | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 4.90 | 5.00 | 5.10 | | D1 | 2.8 | 3 | 3.2 | | E | 6.20 | 6.40 | 6.60 | | E1 | 4.30 | 4.40 | 4.50 | | E2 | 2.8 | 3 | 3.2 | | е | | 0.65 | | | L | 0.45 | 0.60 | 0.75 | | L1 | | 1.00 | | | K | 0.00 | | 8.00 | | aaa | | | 0.10 | DS12861 - Rev 3 page 63/71 # 11 Ordering information Table 23. Ordering information | Part number | Package | Packing | |-------------|----------|---------------| | A6986H3V3 | HTSSOP16 | Tube | | A6986H3V3TR | | Tape and reel | | A6986H5V | | Tube | | A6986H5VTR | | Tape and reel | | A6986H | | Tube | | A6986HTR | | Tape and reel | DS12861 - Rev 3 page 64/71 ## **Revision history** Table 24. Document revision history | Date | Version | Changes | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------| | 26-Mar-2019 | 1 | Initial release. | | 28-Jan-2020 | 2 | Updated $I_{Q OPVIN}$ unit value in Table 5. Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified. | | 31-Aug-2020 | 3 | Updated Section 2.5 ESD protection. | DS12861 - Rev 3 page 65/71 ## **Contents** | 1 | Appl | ication | schematic | 2 | |---|-------|-----------|------------------------------------------|----| | 2 | Pin s | ettings | 5 | 3 | | | 2.1 | Pin cor | nnection | 3 | | | 2.2 | Pin des | scription | 3 | | | 2.3 | Maxim | um ratings | 5 | | | 2.4 | Therma | al data | 6 | | | 2.5 | ESD pr | rotection | 6 | | 3 | Elect | trical ch | naracteristics | 7 | | 4 | Para | meters | over the temperature range | 12 | | 5 | Fund | tional c | description | 13 | | | 5.1 | Power | supply and voltage reference | 14 | | | 5.2 | Voltage | e monitor | 14 | | | 5.3 | Soft-sta | art and inhibit | 14 | | | | 5.3.1 | Ratiometric startup | 19 | | | | 5.3.2 | Output voltage sequencing | 20 | | | 5.4 | Error a | mplifier | 20 | | | 5.5 | Output | voltage line regulation | 20 | | | 5.6 | Output | voltage load regulation | 21 | | | 5.7 | High-si | ide switch resistance vs. input voltage | 22 | | | 5.8 | Light-lo | oad operation | 22 | | | | 5.8.1 | Low noise mode (LNM) | 22 | | | | 5.8.2 | Low consumption mode (LCM) | 23 | | | | 5.8.3 | Quiescent current in LCM with switchover | 29 | | | 5.9 | Switch | over feature | 31 | | | | 5.9.1 | LCM | 31 | | | | 5.9.2 | LNM | 31 | | | 5.10 | Overcu | urrent protection | 31 | | | 5.11 | OCP a | nd switchover feature | 33 | | | 5.12 | Overvo | oltage protection | 35 | | | 5.13 | Therm | nal shutdown | 36 | |-----|---------|--------------------|-----------------------------------------|----| | 6 | Clos | ing the | e loop | 37 | | | 6.1 | G <sub>CO</sub> (s | s) control to output transfer function | 37 | | | 6.2 | Error a | amplifier compensation network | 38 | | | 6.3 | Voltag | je divider | 39 | | | 6.4 | Total lo | oop gain | 40 | | | 6.5 | Compe | ensation network design | 41 | | 7 | Appl | ication | notes | 43 | | | 7.1 | Output | t voltage adjustment | 43 | | | 7.2 | Switch | ning frequency | 43 | | | 7.3 | MLF p | pin | 43 | | | 7.4 | Voltag | e supervisor | 43 | | | 7.5 | Synch | ronization (LNM) | 45 | | | | 7.5.1 | Embedded master - slave synchronization | 45 | | | | 7.5.2 | External synchronization signal | 47 | | | 7.6 | Desigr | n of the power components | 50 | | | | 7.6.1 | Input capacitor selection | 50 | | | | 7.6.2 | Inductor selection | 51 | | | | 7.6.3 | Output capacitor selection | 51 | | 8 | Appl | ication | board | 53 | | 9 | Effic | ency c | urves | 58 | | 10 | Pack | age inf | formation | 62 | | | 10.1 | HTSS | OP16 package information | 62 | | 11 | Orde | ring in | formation | 64 | | Rev | ision I | history | , | 65 | ## **List of tables** | Table 1. | Pin description | . 3 | |-----------|-----------------------------------------------------------------------------------------------------------------|-----| | Table 2. | Absolute maximum ratings | . 5 | | Table 3. | Thermal data | . 6 | | Table 4. | ESD protection | . 6 | | Table 5. | Electrical characteristics $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified | . 7 | | Table 6. | $f_{SW}$ selection $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified | 10 | | Table 7. | LNM/ LCM selection (A6986H3V3) $T_J$ = - 40 to 135 °C, $V_{IN}$ = 12 V unless otherwise specified | 10 | | Table 8. | LNM/ LCM selection (A6986H5V) T <sub>J</sub> = -40 to 135 °C, V <sub>IN</sub> = 12 V unless otherwise specified | 11 | | Table 9. | LNM/ LCM selection (A6986H) T <sub>J</sub> = - 40 to 135 °C, V <sub>IN</sub> = 12 V unless otherwise specified | 11 | | Table 10. | Uncompensated error amplifier characteristics | 20 | | Table 11. | I <sub>SKIP</sub> programmable current threshold | 23 | | Table 12. | SYNCH/ISKIP pin voltage thresholds and driving current | 24 | | Table 13. | Example of oscillator frequency selection | 48 | | Table 14. | Example of oscillator frequency selection (2) | 48 | | Table 15. | Input capacitors | 51 | | Table 16. | Inductors | 51 | | Table 17. | Output capacitors | 52 | | Table 18. | Bill of material (communal parts) | | | Table 19. | A6986H 3V3 demonstration board BOM | | | Table 20. | A6986H 5V demonstration board BOM | 55 | | Table 21. | A6986H adj. demonstration board BOM | 55 | | Table 22. | HTSSOP16 mechanical data | | | Table 23. | Ordering information | | | Table 24. | Document revision history | 65 | DS12861 - Rev 3 page 68/71 # **List of figures** | Figure 1. | Application schematic | | |--------------------------|--------------------------------------------------------------------------------------------------|----| | Figure 2. | Pin connection (top view) | | | Figure 3. | Internal block diagram | | | Figure 4. | Internal circuit | | | Figure 5. | Soft-start phase | | | Figure 6. | Soft-start phase with precharged C <sub>OUT</sub> | 16 | | Figure 7. | Enable the device with external voltage step | 16 | | Figure 8. | External soft-start network V <sub>STEP</sub> driven | 18 | | Figure 9. | External soft-start after UVLO or thermal shutdown | 18 | | Figure 10. | Ratiometric startup | 19 | | Figure 11. | Ratiometric startup operation | 19 | | Figure 12. | Output voltage sequencing | 20 | | Figure 13. | V <sub>OUT</sub> = 3.3 V line regulation | 21 | | Figure 14. | VOUT = 3.3 V load regulation | 21 | | Figure 15. | Normalized R <sub>DS(on),HS</sub> variation | 22 | | Figure 16. | Low noise mode operation | 23 | | Figure 17. | A6986H skip current level transition at I <sub>LOAD</sub> = 150 mA with L = 10 µH | 24 | | Figure 18. | Light-load efficiency comparison at different I <sub>SKIP</sub> - linear scale | 25 | | Figure 19. | Light-load efficiency comparison at different I <sub>SKIP</sub> - log scale | | | Figure 20. | LCM operation with ISKIP <sub>H</sub> = 600 mA typ. at zero load | | | Figure 21. | LCM operation with ISKIP <sub>1</sub> = 200 mA typ. at zero load | | | Figure 22. | LCM operation over loading condition (part 1) | | | Figure 23. | LCM operation over loading condition (part 2-pulse skipping) | | | Figure 24. | LCM operation over loading condition (part 3-pulse skipping) | | | Figure 25. | LCM operation over loading condition (part 4-CCM) | | | Figure 26. | Quiescent current at V <sub>OUT</sub> = 3.3 V and zero output load | | | Figure 27. | Quiescent current at V <sub>OUT</sub> = 5 V and zero output load | | | Figure 28. | Quiescent current at V <sub>IN</sub> while regulating V <sub>OUT</sub> = 5 V at zero output load | | | | Valley current sense operation in overcurrent condition | | | Figure 29.<br>Figure 30. | Peak current sense operation in overcurrent condition | | | Figure 30.<br>Figure 31. | Output voltage oscillations during heavy short-circuit | | | Figure 31. | Zoomed waveforms | | | Figure 32. | V <sub>BIAS</sub> in heavy short-circuit event | | | Figure 34. | Overvoltage operation | | | Figure 34.<br>Figure 35. | Block diagram of the loop. | | | Figure 35.<br>Figure 36. | Transconductance embedded error amplifier | | | Figure 37. | Leading network example | | | Figure 37. | Module plot | | | Figure 39. | Phase plot | | | Figure 40. | Magnitude plot for example 2 | | | Figure 41. | Phase plot for example 2 | | | Figure 42. | A6986H application circuit | | | Figure 43. | Voltage supervisor operation | | | Figure 44. | Voltage supervisor operation during OVP | | | Figure 45. | Input RMS current. | | | Figure 46. | Two regulators not synchronized. | | | Figure 47. | Two regulators synchronized | | | Figure 48. | Synchronization pulse definition | | | Figure 49. | A6986H synchronization driving capability | | | Figure 50. | Slave-to-master mode transition | | ### A6986H List of figures | Figure 51. | Master driving capability to synchronize the A6986H | . 50 | |------------|---------------------------------------------------------------------------------------------------------|------| | Figure 52. | Evaluation board schematic | . 53 | | Figure 53. | Magnitude bode plot | . 56 | | Figure 54. | Phase margin bode plot | . 56 | | Figure 55. | Top layer | . 57 | | Figure 56. | Bottom layer | . 57 | | Figure 57. | Efficiency: V <sub>IN</sub> = 13.5 V - V <sub>OUT</sub> = 3.3 V - f <sub>sw</sub> = 500 kHz | . 58 | | Figure 58. | Efficiency: V <sub>IN</sub> = 13.5 V - V <sub>OUT</sub> = 3.3 V - f <sub>sw</sub> = 500 kHz (log scale) | . 58 | | Figure 59. | Efficiency: V <sub>IN</sub> = 13.5 V - V <sub>OUT</sub> = 5 V - f <sub>sw</sub> = 500 kHz | . 59 | | Figure 60. | Efficiency: V <sub>IN</sub> = 13.5 V - V <sub>OUT</sub> = 5 V - f <sub>sw</sub> = 500 kHz (log scale) | . 59 | | Figure 61. | Efficiency: V <sub>IN</sub> = 24 V - V <sub>OUT</sub> = 3.3 V - f <sub>sw</sub> = 500 kHz | . 60 | | Figure 62. | Efficiency: V <sub>IN</sub> = 24 V - V <sub>OUT</sub> = 3.3 V - f <sub>sw</sub> = 500 kHz (log scale) | . 60 | | Figure 63. | Efficiency: V <sub>IN</sub> = 24 V - V <sub>OUT</sub> = 5 V - f <sub>sw</sub> = 500 kHz | . 61 | | Figure 64. | Efficiency: V <sub>IN</sub> = 24 V - V <sub>OUT</sub> = 5 V - f <sub>sw</sub> = 500 kHz (log scale) | . 61 | | Figure 65 | HTSSOP16 package outline | 60 | DS12861 - Rev 3 page 70/71 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS12861 - Rev 3 page 71/71 # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## STMicroelectronics: A6986H5V A6986HTR A6986H3V3 A6986H A6986H3V3TR A6986H5VTR