## Si873x Data Sheet #### Low Input Current LED Emulator, Logic Output Isolators The Si873x isolators are pin-compatible, single-channel, drop-in replacements for popular optocouplers with data rates up to 15 Mbps. These devices isolate high-speed digital signals and offer performance, reliability, and flexibility advantages not available with optocoupler solutions. The Si873x series is based on Silicon Labs' proprietary CMOS isolation technology for low-power and high-speed operation and are resistant to the wear-out effects found in optocouplers that degrade performance with increasing temperature, forward current, and device age. As a result, the Si873x series offer longer service life and dramatically higher reliability compared to optocouplers. Ordering options include logic output with and without output enable options. #### **Applications** - · Industrial automation systems - · Motor controls and drives - Isolated switch mode power supplies - · Isolated data acquisition - · Test and measurement equipment #### Safety Regulatory Approvals - · UL 1577 recognized - Up to 2500 V<sub>RMS</sub> for 1 minute - CSA component notice 5 A approval - VDE certification conformity - VDE0884-10 (basic/reinforced insulation) - · CQC certification approval - GB4943.1 #### **KEY FEATURES** - · High Speed: dc to 15 Mbps - · 2.5 to 5.5 V logic output - Pin-compatible, drop-in upgrades for popular high-speed digital optocouplers - Performance and reliability advantages vs. optocouplers: - Resistant to temperature, age and forward current effects - 10x lower FIT rate for longer service life - Lower power and forward input diode current - · 1 channel diode emulator input - · Propagation delay 30 ns - 10 kV surge withstand capability - · AEC-Q100 qualified - Wide operating temperature range: 40 to +125 °C - RoHS-compliant packages: SOIC-8 (Narrow body) ## 1. Ordering Guide Table 1.1. Si873x Ordering Guide<sup>1, 2, 3, 4</sup> | | | Ordering | Options | | | |-------------------------------|-----------------------------------|----------------------------------------------------------|----------------------|--------------------------------------------|--------------| | Ordering Part<br>Number (OPN) | Input/Output<br>Configuration | Data Rate<br>Cross Reference | Insulation<br>Rating | Enable Pin/<br>Output State<br>when Active | Package Type | | Logic Output | | | | | | | Si8735BC-IS | High CMTI<br>Non-inverting Output | 15 Mbps<br>HCPL-0201 | 3.75 kVrms | No, N/A | SOIC-8 | | Si8736BC-IS | High CMTI<br>Inverting Output | 15 Mbps<br>ACPL-061L, HCPL-0600,<br>HCPL-0601, HCPL-0611 | 3.75 kVrms | Yes, High | SOIC-8 | #### Note: - 1. All packages are RoHS-compliant with peak solder reflow temperatures of 260 °C according to the JEDEC industry standard classifications. - 2. "Si" and "SI" are used interchangeably. - 3. AEC-Q100 qualified. - 4. An "R" at the end of the part number denotes Tape and Reel packaging option. # **Table of Contents** | 1. | Ordering Guide | . 2 | |----|--------------------------------------------------------|------| | 2. | Application Information | . 4 | | | 2.1 Theory of Operation | . 4 | | 3. | Functional Description | . 5 | | | 3.1 Device Behavior | . 5 | | | 3.2 Device Startup | . 5 | | | 3.3 Under Voltage Lockout (UVLO) | . 6 | | 4. | Applications | . 7 | | | 4.1 Input Circuit Design | . 7 | | | 4.2 Output Circuit Design and Power Supply Connections | . 8 | | 5. | Electrical Specifications | . 9 | | 6. | Pin Descriptions (SOIC-8) | .16 | | 7. | Pin Descriptions (SOIC-8) with Output Enable | . 17 | | 8. | Package Outline: 8-Pin Narrow Body SOIC | . 18 | | 9. | Land Pattern: 8-Pin Narrow Body SOIC | .20 | | 10 | D. Top Markings | 21 | | | 10.1 Top Marking: 8-Pin Narrow Body SOIC | | | 11 | I. Revision History | 22 | #### 2. Application Information #### 2.1 Theory of Operation The Si873x are pin-compatible, single-channel, drop-in replacements for popular optocouplers with data rates up to 15 Mbps. The operation of an Si873x channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for the Si873x is shown in the figure below. Figure 2.1. Simplified Channel Diagram #### 3. Functional Description #### 3.1 Device Behavior Truth tables for the Si873x are summarized in the table below. Table 3.1. Si873x Truth Table Summary | Input | Enable | Output | |-------|------------------------|--------| | | Si8735 (Non-inverting) | | | OFF | N/A | LOW | | ON | N/A | HIGH | | | Si8736 (Inverting) | | | OFF | HIGH | HIGH | | ON | HIGH | LOW | | X | LOW | HIGH | **Note:** This truth table assumes VDD is powered (VDD> UVLO). If VDD is below UVLO, see 3.3 Under Voltage Lockout (UVLO) for more information. When VDD < UVLO, the output state is not guaranteed. In this condition, the output level is determined by external circuity connected to the output. #### 3.2 Device Startup During startup-up, for the Si873x, Output $V_O$ is high until $V_{DD}$ rises above the UVLO+ threshold for a minimum time period of $t_{START}$ . Following this, the output is low when the current flowing from anode to cathode is > $I_{F(ON)}$ . Device startup, normal operation, and shutdown behavior for the Si873x is shown in the figure below. Note that the figure below assumes that Enable is asserted and that the outputs are operating in their normal operating condition (inverting for the Si8736). See the table above for more details on the Enable function. Figure 3.1. Si8736 Operating Behavior (I<sub>F</sub> > I<sub>F(MIN)</sub> when $V_F > V_{F(MIN)}$ ) #### 3.3 Under Voltage Lockout (UVLO) The UVLO circuit unconditionally drives $V_O$ to its default state when $V_{DD}$ is below the lockout threshold. Referring to the figure below, upon power up, the Si873x is maintained in UVLO until VDD rises above VDD<sub>UV+</sub>. During power down, the Si873x enters UVLO when VDD falls below the UVLO threshold plus hysteresis (i.e., VDD < VDD<sub>UV+</sub> – VDD<sub>HYS</sub>). Figure 3.2. Si873x UVLO Response ## 4. Applications The following sections detail the input and output circuits necessary for proper operation of the Si873x family. #### 4.1 Input Circuit Design Opto coupler manufacturers typically recommend the circuits shown in the figures below. These circuits are specifically designed to improve opto-coupler input common-mode rejection and increase noise immunity. Figure 4.1. Si873x Input Circuit Figure 4.2. High CMR Si873x Input Circuit The optically-coupled circuit of Figure 4.1 Si873x Input Circuit on page 7 turns the LED on when the control input is high. However, internal capacitive coupling from the LED to the power and ground conductors can momentarily force the LED into its off state when the anode and cathode inputs are subjected to a high common-mode transient. The circuit shown in Figure 4.2 High CMR Si873x Input Circuit on page 7 addresses this issue by using a value of R1 sufficiently low to overdrive the LED, ensuring it remains on during an input common-mode transient. Q1 shorts the LED off in the low output state, again increasing common-mode transient immunity. Some opto coupler applications recommend reverse-biasing the LED when the control input is off to prevent coupled noise from energizing the LED. The Si873x input circuit requires less current and has twice the off-state noise margin compared to opto couplers. However, high CMR opto coupler designs that overdrive the LED (see Figure 4.2 High CMR Si873x Input Circuit on page 7) may require increasing the value of R1 to limit input current $I_F$ to its maximum rating when using the Si873x. In addition, there is no benefit in driving the Si873x input diode into reverse bias when in the off state. Consequently, opto coupler circuits using this technique should either leave the negative bias circuitry unpopulated or modify the circuitry (e.g., add a clamp diode or current limiting resistor) to ensure that the anode pin of the Si873x is no more than -0.3 V with respect to the cathode when reverse-biased. New designs should consider the input circuit configurations of Figure 4.3 Si873x Other Input Circuit Configurations on page 8, which are more efficient than those of the figures above. As shown, S1 and S2 represent any suitable switch, such as a BJT or MOS-FET, analog transmission gate, processor I/O, etc. Also, note that the Si873x input can be driven from the I/O port of any MCU or FPGA capable of sourcing a minimum of 6 mA (see Figure 4.3 Si873x Other Input Circuit Configurations on page 8C). Additionally, note that the Si873x propagation delay and output drive do not significantly change for values of I<sub>F</sub> between I<sub>F(MIN)</sub> and I<sub>F(MAX)</sub>. Figure 4.3. Si873x Other Input Circuit Configurations #### 4.2 Output Circuit Design and Power Supply Connections GND can be biased at, above, or below ground as long as the voltage on $V_{DD}$ with respect to GND is a maximum of 5.5 V. $V_{DD}$ decoupling capacitors should be placed as close to the package pins as possible. The optimum values for these capacitors depend on load current and the distance between the chip and its power source. It is recommended that 0.1 and 1 $\mu$ F bypass capacitors be used to reduce high-frequency noise and maximize performance. Opto replacement applications should limit their supply voltages to 5.5 V or less. ## 5. Electrical Specifications **Table 5.1. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | V <sub>DD</sub> Supply Voltage | $V_{DD}$ | 2.5 | _ | 5.5 | V | | Input Current | I <sub>F(ON)</sub> | 1 | 2.2 | 15 | mA | | | (See Figure 5.1 Diode<br>Emulator Model and I-<br>V Curve on page 11) | | | | | | Operating Temperature (Ambient) | T <sub>A</sub> | -40 | _ | 125 | °C | **Table 5.2. Electrical Characteristics** $V_{DD}$ =5 V; GND=0 V; $T_A$ =–40 to +125 °C; typical specs at 25 °C | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------------------------------------------------------|-----------------------|-----------------------|------|------| | DC Parameters | | | | | | | | Supply Voltage | V <sub>DD</sub> | (V <sub>DD</sub> –GND) | 2.5 | _ | 5.5 | V | | Supply Current | I <sub>DD</sub> | Output high or low<br>(V <sub>DD</sub> = 2.5 to 5.5 V) | _ | 1.5 | _ | mA | | Input Current Threshold | I <sub>F(TH)</sub> | | _ | 0.68 | _ | mA | | Input Current<br>Hysteresis | I <sub>HYS</sub> | | _ | 0.18 | _ | mA | | Input Forward Voltage (OFF) | V <sub>F(OFF)</sub> | Measured at ANODE with respect to CATH-ODE. | _ | _ | 1 | V | | Input Forward Voltage (ON) | V <sub>F(ON)</sub> | Measured at ANODE with respect to CATH-ODE. | 1.4 | _ | 2.8 | V | | Input Capacitance | Cı | f = 100 kHz, | _ | 15 | _ | pF | | | | V <sub>F</sub> = 0 V, | _ | 15 | _ | pF | | | | V <sub>F</sub> = 2 V | | | | | | Logic Low Output<br>Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA | _ | 0.2 | 0.4 | V | | Logic High Output<br>Voltage | V <sub>OH</sub> | I <sub>OH</sub> = –4 mA | V <sub>DD</sub> - 0.4 | V <sub>DD</sub> - 0.2 | _ | V | | Output Impedance | Z <sub>O</sub> | | _ | 50 | _ | Ω | | Enable High Min | V <sub>EH</sub> | | V <sub>DD</sub> - 0.4 | _ | _ | V | | Enable Low Max | V <sub>EL</sub> | | _ | _ | 0.4 | V | | Enable High Current Draw | I <sub>EH</sub> | V <sub>DD</sub> = V <sub>EH</sub> = 5 V | _ | 0 | _ | μA | | Enable Low Current Draw | I <sub>EL</sub> | V <sub>DD</sub> = 5 V, V <sub>EL</sub> = 0 V | _ | -30 | 0 | μA | | UVLO Threshold + | VDD <sub>UV+</sub> | See Figure 3.2 Si873x UVLO Response on page 6. V <sub>DD</sub> rising | _ | 2.2 | 2.35 | V | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------------------| | UVLO Threshold – | VDD <sub>UV</sub> _ | See Figure 3.2 Si873x UVLO Response on page 6. V <sub>DD</sub> falling | _ | 2 | 2.25 | V | | UVLO lockout<br>hysteresis | VDD <sub>HYS</sub> | | 50 | 100 | _ | mV | | AC Switching Parameters (V <sub>E</sub> | <sub>DD</sub> = 5 V, C <sub>L</sub> | = 15 pF) | | | | | | Maximum Data Rate | F <sub>DATA</sub> | | DC | _ | 15 | M <sub>BPS</sub> | | Minimum Pulse Width | MPW | | 66 | _ | _ | ns | | Propagation Delay (Low-to-<br>High) | t <sub>PLH</sub> | C <sub>L</sub> = 15 pF | 5 | _ | 50 | ns | | Propagation Delay (High-to-<br>Low) | t <sub>PHL</sub> | C <sub>L</sub> = 15 pF | 1.5 | _ | 50 | ns | | Pulse Width Distortion | PWD | t <sub>PLH</sub> — t <sub>PHL</sub> | _ | _ | 25 | ns | | Propagation Delay Skew | t <sub>PSK(p-p)</sub> | t <sub>PSK(P-P)</sub> is the magnitude of the difference in prop delays between different units operating at same supply voltage, load, and ambient temp. | _ | _ | 25 | ns | | Rise Time* | t <sub>R</sub> | C <sub>L</sub> = 15 pF | _ | 2.5 | 4 | ns | | Fall Time* | t <sub>F</sub> | C <sub>L</sub> = 15 pF | _ | 2.5 | 4 | ns | | Device Startup Time | t <sub>START</sub> | | _ | _ | 40 | μs | | Common Mode<br>Transient Immunity | CMTI | Output = low or high V <sub>CM</sub> = 1500 V (See Figure 5.2 Common Mode Transient Immunity Characterization Circuit on page 12) I <sub>F</sub> = 2.2 mA | _ | 25 | _ | kV/μs | Note: Guaranteed by design and/or characterization Figure 5.1. Diode Emulator Model and I-V Curve Figure 5.2. Common Mode Transient Immunity Characterization Circuit Table 5.3. Regulatory Information #### **CSA (Pending)** The Si873x is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873. #### **VDE** The Si873x is certified according to VDE0884. For more details, see File 5006301-4880-0001. VDE0884-10: Up to 630 V<sub>peak</sub> for reinforced insulation working voltage. #### **UL (Pending)** The Si873x is certified under UL1577 component recognition program. For more details, see File E257455. Rated up to 2500 $V_{\mbox{\scriptsize RMS}}$ isolation voltage for basic protection. #### CQC (Pending) The Si873x is certified under GB4943.1-2011. For more details, see certificate "pending" yet TBD. Rated up to 130 $V_{RMS}$ reinforced insulation working voltage; up to 600 $V_{RMS}$ basic insulation working voltage. **Note:** Regulatory Certifications apply to 2.5 kV<sub>RMS</sub> rated devices which are production tested to 3.0 kV<sub>RMS</sub> for 1 sec. For more information, see 1. Ordering Guide. Table 5.4. Insulation and Safety-Related Specifications | Parameter | Symbol | Test Condition | Value SOIC-8 | Unit | |-----------------------------------------------|-----------------|----------------|------------------|------| | Nominal Air Gap (Clearance) | L(IO1) | | 4.7 min | mm | | Nominal External Tracking<br>(Creepage) | L(IO2) | | 3.9 min | mm | | Minimum Internal Gap<br>(Internal Clearance) | | | 0.016 | mm | | Tracking Resistance<br>(Proof Tracking Index) | PTI | IEC60112 | 600 | V | | Erosion Depth | ED | | 0.031 | mm | | Resistance (Input-Output)* | R <sub>IO</sub> | | 10 <sup>12</sup> | Ω | | Capacitance (Input-Output)* | C <sub>IO</sub> | f = 1 MHz | 1 | pF | **Note:** To determine resistance and capacitance, the Si873x is converted into a 2-terminal device. Pins 1–4 are shorted together to form the first terminal, and pins 5–8 are shorted together to form the second terminal. The parameters are then measured between these two terminals. Table 5.5. IEC 60664-1 (VDE 0884) Ratings | Parameter | Test Condition | Specification SOIC-8 | |-----------------------|----------------------------------------------|----------------------| | Basic Isolation Group | Material Group | I | | Installation | Rated Mains Voltages < 150 V <sub>RMS</sub> | I-IV | | Classification | Rated Mains Voltages < 300 V <sub>RMS</sub> | I-IV | | | Rated Mains Voltages < 450 V <sub>RMS</sub> | 1-111 | | | Rated Mains Voltages < 600 V <sub>RMS</sub> | 1-111 | | | Rated Mains Voltages < 1000 V <sub>RMS</sub> | I-II | Table 5.6. IEC 60747-5-2 (VDE 0884-10) Insulation Characteristics | Parameter | Symbol | Test Condition | Characteristic<br>SOIC-8 | Unit | |-------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------|--------------------------|--------| | Maximum Working<br>Insulation Voltage | $V_{IORM}$ | | 630 | V peak | | Input to Output Test<br>Voltage | V <sub>PR</sub> | Method b1 $(V_{IORM} \times 1.875 = V_{PR}, 100\%$ Production Test, $t_m = 1$ sec, Partial Discharge < 5 pC) | 1181 | V peak | | Transient Overvoltage | V <sub>IOTM</sub> | t = 60 sec | 6000 | V peak | | Pollution Degree<br>(DIN VDE 0110, Table 1) | | | 2 | | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | | >10 <sup>9</sup> | Ω | **Note:** This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The Si873x provides a climate classification of 40/125/21. Table 5.7. IEC Safety Limiting Values | Parameter | Symbol | Test Condition | Max SOIC-8 | Unit | |------------------|----------------|-----------------------------------------------------------------------------------------------------------------|------------|------| | Case Temperature | T <sub>S</sub> | | 140 | °C | | Input Current | I <sub>S</sub> | θ <sub>JA</sub> = 110 °C/W (SOIC-8),<br>V <sub>F</sub> = 2.8 V, T <sub>J</sub> = 140 °C, T <sub>A</sub> = 25 °C | 370 | mA | | Output Power | P <sub>S</sub> | | 1 | W | Maximum value allowed in the event of a failure; also see the thermal derating curve in Figures Figure 5.3 (SOIC-8) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE0884-10 on page 14, Figure 2.1 Simplified Channel Diagram on page 4, and Figure 3.1 Si8736 Operating Behavior ( $I_F > I_{F(MIN)}$ ) when $V_F > V_{F(MIN)}$ ) on page 5. **Table 5.8. Thermal Characteristics** | Parameter | Symbol | Typical SOIC-8 | Unit | |---------------------------------------|---------------|----------------|------| | IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ | 110 | °C/W | Figure 5.3. (SOIC-8) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE0884-10 Table 5.9. Absolute Maximum Ratings | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------|---------------------|------|----------------------|-----------------| | Storage Temperature | T <sub>STG</sub> | -65 | +150 | °C | | Operating Temperature | T <sub>A</sub> | -40 | +125 | °C | | Junction Temperature | TJ | _ | +140 | °C | | Average Forward Input Current | I <sub>F(AVG)</sub> | _ | 30 | mA | | Peak Transient Input Current (< 1 µs pulse width, 300 pps) | I <sub>FTR</sub> | _ | 1 | А | | Reverse Input Voltage | V <sub>R</sub> | _ | 0.3 | V | | Supply Voltage | V <sub>DD</sub> | -0.5 | 7 | V | | Output Voltage | V <sub>OUT</sub> | -0.5 | V <sub>DD</sub> +0.5 | V | | Enable Voltage | V <sub>EOUT</sub> | -0.5 | V <sub>DD</sub> +0.5 | V | | Output Source or Sink Current | Io | _ | 22 | mA | | Input Power Dissipation | P <sub>I</sub> | _ | 90 | mW | | Output Power Dissipation | Po | _ | 163 | mW | | Total Power Dissipation | P <sub>T</sub> | _ | 253 | mW | | Lead Solder Temperature (10 s) | | _ | 260 | °C | | HBM Rating ESD | | 3500 | _ | kV | | Machine Model ESD | | 250 | _ | V | | CDM | | 2000 | _ | kV | | Maximum Isolation Voltage (1 s) SOIC-8 | | _ | 4500 | V <sub>RM</sub> | **Note:** Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions specified in the operational sections of this data sheet. ## 6. Pin Descriptions (SOIC-8) Figure 6.1. Pin Configuration Table 6.1. Pin Descriptions (SOIC-8, DIP8) | Pin | Name | Description | |-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC* | No connect. | | 2 | ANODE | Anode of LED emulator. $V_0$ follows the signal applied to this input with respect to the CATHODE input. | | 3 | CATHODE | Cathode of LED emulator. V <sub>O</sub> follows the signal applied to ANODE with respect to this input. | | 4 | NC* | No connect. | | 5 | GND | Ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | 6 | NC* | No connect. | | 7 | V <sub>O</sub> | Output signal. | | 8 | V <sub>DD</sub> | Output-side power supply input referenced to GND (5.5 V max). | **Note:** No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. ## 7. Pin Descriptions (SOIC-8) with Output Enable # **SOIC-8 with Output Enable Industry Standard Pinout** Figure 7.1. Pin Configuration Table 7.1. Pin Descriptions (SOIC-8, DIP8) with Output Enable | Pin | Name | Description | |-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC* | No connect. | | 2 | ANODE | Anode of LED emulator. V <sub>O</sub> follows the signal applied to this input with respect to the CATHODE input. | | 3 | CATHODE | Cathode of LED emulator. V <sub>O</sub> follows the signal applied to ANODE with respect to this input. | | 4 | NC* | No connect. | | 5 | GND | Ground reference for V <sub>DD</sub> . This terminal is typically connected to ground but may be tied to a negative or positive voltage. | | 6 | Vo | Output signal. | | 7 | EN | Output enable. Tied to V <sub>DD</sub> to enable output. | | 8 | V <sub>DD</sub> | Output-side power supply input referenced to GND (5.5 V max). | **Note:** No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. #### 8. Package Outline: 8-Pin Narrow Body SOIC Figure 8.1 8-Pin Narrow Body SOIC Package on page 18 illustrates the package details for the Si873x in an 8-pin narrow-body SOIC package. Table 8.1 8-Pin Narrow Body SOIC Package Diagram Dimensions on page 18 lists the values for the dimensions shown in the illustration. Figure 8.1. 8-Pin Narrow Body SOIC Package Table 8.1. 8-Pin Narrow Body SOIC Package Diagram Dimensions | Symbol | Millimeters | | |--------|-------------|----------| | | Min | Max | | А | 1.35 | 1.75 | | A1 | 0.10 | 0.25 | | A2 | 1.40 REF | 1.55 REF | | В | 0.33 | 0.51 | | С | 0.19 | 0.25 | | D | 4.80 | 5.00 | | Symbol | Millimeters | | |--------|-------------|------| | | Min | Max | | E | 3.80 | 4.00 | | е | 1.27 BSC | | | Н | 5.80 | 6.20 | | h | 0.25 | 0.50 | | L | 0.40 | 1.27 | | | 0° | 8° | #### 9. Land Pattern: 8-Pin Narrow Body SOIC The figure below illustrates the recommended land pattern details for the Si873x in an 8-pin narrow-body SOIC. The table below lists the values for the dimensions shown in the illustration. Figure 9.1. 8-Pin Narrow Body SOIC Land Pattern Table 9.1. 8-Pin Narrow Body SOIC Land Pattern Dimensions | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | <sup>1.</sup> This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion). <sup>2.</sup> All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. ## 10. Top Markings #### 10.1 Top Marking: 8-Pin Narrow Body SOIC The figure below illustrates the top markings for the Si873x in an SOIC8 package. The table explains the top marks shown in the illustration. Table 10.1. SOIC8 Top Marking Explanation | | Customer Part Number | Si87 = Base name of product series | |-----------------|-------------------------------|-----------------------------------------------------------| | | | W = Isolator product series (1 or 2) | | | | X = Output configuration | | | | 5/9 = no enable | | | | 6 = enable, output high when active | | Line 1 Marking | | 7/8 = enable, output Hi-z when active | | Line 1 Marking: | | 0 = enable, output low when active | | | | S = Performance Grade: | | | | A = 15 Mbps, 20 kV/µs minimum CMTI | | | | B = 15 Mbps, 35 kV/µs minimum CMTI | | | | V = Insulation rating | | | | C = 3.75 kV | | Line 2 Marking: | RTTTTT = Mfg Code | Manufacturing Code from the Assembly Purchase Order form. | | · | | "R" indicates revision. | | | Circle = 43 mils Diameter | "a4" Dh Eroo Sumhal | | Line 2 Marking | Left-Justified | "e4" Pb-Free Symbol | | Line 3 Marking: | g: YY = Year WW = Work Week | Assigned by the Assembly House. Corresponds to the year | | | | and work week of the mold date. | | | | | ## 11. Revision History #### Revision 1.0 March, 2018 · Initial revision. Products www.silabs.com/products Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Silicon Laboratories: SI8735BC-IS SI8735BC-ISR SI8736BC-IS SI8736BC-ISR