

# **MOSFET** – Power, Single, P-Channel, TSOP-6 -60 V, -2.9 A

# **NTGS5120P, NVGS5120P**

#### **Features**

- 60 V BVds, Low R<sub>DS(on)</sub> in TSOP-6 Package
- 4.5 V Gate Rating
- NVGS Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- High Side Load Switch
- Power Switch for Printers, Communication Equipment

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated)

| Paran                                                             | Symbol                | Value                 | Unit                                 |               |    |
|-------------------------------------------------------------------|-----------------------|-----------------------|--------------------------------------|---------------|----|
| Drain-to-Source Voltage                                           |                       |                       | V <sub>DSS</sub>                     | -60           | V  |
| Gate-to-Source Voltage                                            | е                     |                       | V <sub>GS</sub>                      | ±20           | V  |
| Continuous Drain                                                  | Steady A              |                       | I <sub>D</sub>                       | -2.5          |    |
| Current (Note 1)                                                  | State                 | T <sub>A</sub> = 85°C |                                      | -2.0          | Α  |
|                                                                   | t ≤ 5 s               | T <sub>A</sub> = 25°C |                                      | -2.9          |    |
| Power Dissipation                                                 | Steady                |                       | $P_{D}$                              | 1.1           |    |
| (Note 1)                                                          | State                 | T <sub>A</sub> = 25°C |                                      |               | W  |
|                                                                   | t ≤ 5 s               |                       |                                      | 1.4           |    |
| Continuous Drain                                                  | T <sub>A</sub> = 25°C |                       | I <sub>D</sub>                       | -1.8          | ^  |
| Current (Note 2)                                                  | Steady                | T <sub>A</sub> = 85°C | 1                                    | -1.3          | Α  |
| Power Dissipation (Note 2)                                        | State                 | T <sub>A</sub> = 25°C | P <sub>D</sub>                       | 0.6           | W  |
| Pulsed Drain Current                                              | t <sub>p</sub> = 10 μ | s                     | I <sub>DM</sub>                      | -20           | Α  |
| Operating Junction and Storage Temperature                        |                       |                       | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150 | °C |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                       |                       | TL                                   | 260           | °C |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces)
- 2. Surface-mounted on FR4 board using the minimum recommended pad size.

1

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 60.1/                | 111 mΩ @ –10 V          | 004                |  |
| -60 V                | 142 mΩ @ -4.5 V         | –2.9 A             |  |

# P-Channel



### MARKING DIAGRAM



TSOP-6 CASE 318G STYLE 1



XX = Device Code
M = Date Code
Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information ion page 5 of this data sheet.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol        | Value | Unit |
|---------------------------------------------|---------------|-------|------|
| Junction-to-Ambient - Steady State (Note 3) | $R_{	hetaJA}$ | 102   |      |
| Junction-to-Ambient - t = 5 s (Note 3)      | $R_{	hetaJA}$ | 77.6  | °C/W |
| Junction-to-Ambient - Steady State (Note 4) | $R_{	hetaJA}$ | 200   |      |

<sup>3.</sup> Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces)
4. Surface-mounted on FR4 board using the minimum recommended pad size.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                          | Symbol               | Test Condition                                                                            |                           | Min  | Тур   | Max  | Unit |
|------------------------------------|----------------------|-------------------------------------------------------------------------------------------|---------------------------|------|-------|------|------|
| OFF CHARACTERISTICS                | •                    | •                                                                                         |                           | •    |       |      | •    |
| Drain-to-Source Breakdown Voltage  | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub>                                                     | = –250 μΑ                 | -60  |       |      | V    |
| Zero Gate Voltage Drain Current    | I <sub>DSS</sub>     | $V_{GS} = 0 \text{ V},$ $T_{J} = 25^{\circ}\text{C}$                                      |                           |      |       | -1.0 | μΑ   |
|                                    |                      | $V_{DS} = -48 \text{ V}$                                                                  | T <sub>J</sub> = 125°C    |      |       | -5.0 |      |
| Gate-to-Source Leakage Current     | I <sub>GSS</sub>     | $V_{DS} = 0 V, V_{G}$                                                                     | <sub>S</sub> = ±12 V      |      |       | ±100 | nA   |
|                                    |                      | V <sub>DS</sub> = 0 V, V <sub>G</sub>                                                     | <sub>S</sub> = ±20 V      |      |       | ±200 | nA   |
| ON CHARACTERISTICS (Note 5)        |                      |                                                                                           |                           |      |       |      |      |
| Gate Threshold Voltage             | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}, I_{D}$                                                                  | = -250 μΑ                 | -1.0 |       | -3.0 | V    |
| Drain-to-Source On Resistance      | R <sub>DS(on)</sub>  | V <sub>GS</sub> = −10 V, I                                                                | <sub>D</sub> = -2.9 A     |      | 72    | 111  | mΩ   |
|                                    |                      | $V_{GS} = -4.5 \text{ V},$                                                                | <sub>D</sub> = -2.5 A     |      | 88    | 142  |      |
| Forward Transconductance           | 9 <sub>FS</sub>      | $V_{DS} = -5.0 \text{ V},$                                                                | <sub>D</sub> = -6.0 A     |      | 10.1  |      | S    |
| CHARGES, CAPACITANCES AND GATE F   | RESISTANCE           |                                                                                           |                           |      |       |      |      |
| Input Capacitance                  | C <sub>ISS</sub>     | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = -30 V                                 |                           |      | 942   |      | pF   |
| Output Capacitance                 | C <sub>OSS</sub>     |                                                                                           |                           |      | 72    |      |      |
| Reverse Transfer Capacitance       | C <sub>RSS</sub>     |                                                                                           |                           |      | 48    |      |      |
| Total Gate Charge                  | Q <sub>G(TOT)</sub>  | $V_{GS} = -10 \text{ V}, V_{DS} = -30 \text{ V};$ $I_{D} = -2.9 \text{ A}$                |                           |      | 18.1  |      | nC   |
| Threshold Gate Charge              | Q <sub>G(TH)</sub>   |                                                                                           |                           |      | 1.2   |      |      |
| Gate-to-Source Charge              | Q <sub>GS</sub>      |                                                                                           |                           |      | 2.7   |      |      |
| Gate-to-Drain Charge               | $Q_{GD}$             |                                                                                           |                           |      | 3.6   |      |      |
| SWITCHING CHARACTERISTICS (Note 6) |                      |                                                                                           |                           |      |       |      |      |
| Turn-On Delay Time                 | t <sub>d(ON)</sub>   |                                                                                           |                           |      | 8.7   |      | ns   |
| Rise Time                          | t <sub>r</sub>       | V <sub>GS</sub> = −10 V, V                                                                | <sub>DS</sub> = -30 V,    |      | 4.9   |      |      |
| Turn-Off Delay Time                | t <sub>d(OFF)</sub>  | $I_{D} = -1.0 \text{ A, R}$                                                               | $_{\rm G}$ = 6.0 $\Omega$ |      | 38    |      |      |
| Fall Time                          | t <sub>f</sub>       |                                                                                           |                           |      | 12.8  |      |      |
| DRAIN-SOURCE DIODE CHARACTERIST    | ics                  |                                                                                           |                           |      |       |      |      |
| Forward Diode Voltage              | V <sub>SD</sub>      | $V_{GS} = 0 \text{ V},$ $I_{S} = -0.9 \text{ A}$                                          | T <sub>J</sub> = 25°C     |      | -0.75 | -1.0 | V    |
| Reverse Recovery Time              | t <sub>RR</sub>      |                                                                                           |                           |      | 18.3  |      | ns   |
| Charge Time                        | t <sub>a</sub>       | $V_{GS} = 0 \text{ V}, d_{IS}/d_t = 100 \text{ A/}\mu\text{s},$<br>$I_S = -0.9 \text{ A}$ |                           |      | 15.5  |      | ns   |
| Reverse Recovery Charge            | Q <sub>RR</sub>      | 1 15 - 5.57                                                                               |                           |      | 15.1  |      | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Pulse Test: pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%

<sup>6.</sup> Switching characteristics are independent of operating junction temperatures

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate Voltage



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

#### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area

## **TYPICAL CHARACTERISTICS**



Figure 12. Thermal Response

**Table 1. ORDERING INFORMATION** 

| Part Number  | Marking<br>(XX) | Package             | Shipping <sup>†</sup> |
|--------------|-----------------|---------------------|-----------------------|
| NTGS5120PT1G | P6              | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel    |
| NVGS5120PT1G | VP6             | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





NOTE 5

#### TSOP-6 3.00x1.50x0.90, 0.95P **CASE 318G ISSUE W**

**DATE 26 FEB 2024** 



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
  LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.

  5. PIN 1 INDICATOR MUST BE LOCATED IN THE INDICATED ZONE



| N   | 1ILLIM   | IETER: | 2    |  |
|-----|----------|--------|------|--|
| DIM | MIN      | NDM    | MAX  |  |
| Α   | 0.90     | 1.00   | 1.10 |  |
| A1  | 0.01     | 0.06   | 0.10 |  |
| A2  | 0.80     | 0.90   | 1.00 |  |
| b   | 0.25     | 0.38   | 0.50 |  |
| C   | 0.10     | 0.18   | 0.26 |  |
| D   | 2.90     | 3.00   | 3,10 |  |
| E   | 2.50     | 2.75   | 3.00 |  |
| E1  | 1.30     | 1.50   | 1.70 |  |
| е   | 0.85     | 0.95   | 1.05 |  |
| L   | 0.20     | 0.40   | 0.60 |  |
| L2  | 0.25 BSC |        |      |  |
| М   | 0°       |        | 10°  |  |





#### RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98ASB14888C               | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0. | TSOP-6 3.00x1.50x0.90, 0.95P                                                                                                                                                  |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G

ISSUE W

DATE 26 FEB 2024

# GENERIC MARKING DIAGRAM\*



XXX M=
O =
1 U U
STANDARD

XXX = Specific Device Code

XXX = Specific Device Code

A =Assembly Location

M = Date Code

Y = Year

= Pb-Free Package

W = Work Week

` .

= PD-Free Package

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN | STYLE 2:<br>PIN 1. EMITTER 2<br>2. BASE 1<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2 | STYLE 3:<br>PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in<br>6. V out        | STYLE 4: PIN 1. N/C 2. V in 3. NOT USED 4. GROUND 5. ENABLE 6. LOAD               | STYLE 5: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 6: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. N/C 5. COLLECTOR 6. EMITTER        | STYLE 8: PIN 1. Vbus 2. D(in) 3. D(in)+ 4. D(out)+ 5. D(out) 6. GND                                        | STYLE 9: PIN 1. LOW VOLTAGE GAT 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GAT | 2. GND '<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS                                    | STYLE 11: PIN 1. SOURCE 1 2. DRAIN 2 3. DRAIN 2 4. SOURCE 2 5. GATE 1 6. DRAIN 1/GATE 2  | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O        |
| STYLE 13: PIN 1. GATE 1 2. SOURCE 2 3. GATE 2 4. DRAIN 2 5. SOURCE 1 6. DRAIN 1      | STYLE 14: PIN 1. ANODE 2. SOURCE 3. GATE 4. CATHODE/DRAIN 5. CATHODE/DRAIN 6. CATHODE/DRAIN                |                                                                                          | TYLE 16: PIN 1. ANODE/CATHODE 2. BASE 3. EMITTER 4. COLLECTOR 5. ANODE 6. CATHODE | STYLE 17: PIN 1. EMITTER 2. BASE 3. ANODE/CATHODE 4. ANODE 5. CATHODE 6. COLLECTOR       |                                                                                     |

| DOCUMENT NUMBER: | 98ASB14888C                  | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0.95P |                                                                                                                                                                               | PAGE 2 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi:

NTGS5120PT1G NVGS5120PT1G