# **MOSFET** - Power, Single N-Channel

40 V, 1.1 m $\Omega$ , 240 A

# FDBL9406L-F085

#### **Features**

- Small Footprint (TOLL) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parar                                                                                        | neter               |                                   | Symbol          | Value | Unit |
|----------------------------------------------------------------------------------------------|---------------------|-----------------------------------|-----------------|-------|------|
| Drain-to-Source Voltage                                                                      |                     | $V_{DSS}$                         | 40              | V     |      |
| Gate-to-Source Voltage                                                                       | Э                   |                                   | V <sub>GS</sub> | ±20   | V    |
| Continuous Drain Current $R_{\theta JC}$ (Notes 1, 3)                                        | Steady              | T <sub>C</sub> = 25°C             | I <sub>D</sub>  | 240   | Α    |
| Power Dissipation                                                                            | State               | T <sub>C</sub> = 25°C             | $P_{D}$         | 300   | W    |
| R <sub>θJC</sub> (Note 1)                                                                    |                     | T <sub>C</sub> = 100°C            |                 | 150   |      |
| Continuous Drain                                                                             |                     | T <sub>A</sub> = 25°C             | I <sub>D</sub>  | 43    | Α    |
| Current R <sub>θJA</sub> (Notes 1, 2, 3)                                                     | Steady              | T <sub>A</sub> = 100°C            |                 | 31    |      |
| Power Dissipation                                                                            | State               | T <sub>A</sub> = 25°C             | $P_{D}$         | 3.5   | W    |
| R <sub>θJA</sub> (Notes 1, 2)                                                                |                     | T <sub>A</sub> = 100°C            |                 | 1.7   |      |
| Pulsed Drain Current                                                                         | T <sub>C</sub> = 25 | °C, t <sub>p</sub> = 10 μs        | I <sub>DM</sub> | 2755  | Α    |
| Operating Junction and Storage Temperature Range                                             |                     | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175  | °C    |      |
| Source Current (Body Diode)                                                                  |                     | IS                                | 100             | Α     |      |
| Single Pulse Drain–to–Source Avalanche Energy ( $I_{L(pk)} = 85 \text{ A}$ ; L = 60 $\mu$ H) |                     | E <sub>AS</sub>                   | 217             | mJ    |      |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                            |                     | TL                                | 260             | °C    |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case - Steady State             | $R_{\theta JC}$ | 0.5   | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 43    |      |

- The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. Current is limited by bondwire configuration.
- 2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.
- 3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.



#### ON Semiconductor®

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 40 V                 | 1.1 mΩ @ 10 V           | 80 A               |
|                      | 1.78 mΩ @ 4.5 V         | 80 A               |





MO-299A CASE 100CU

#### **MARKING DIAGRAM**



&Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code

FDBL9406L = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.

### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                    | Symbol                               | Test Conditions                                                           | Min | Тур  | Max  | Unit      |
|--------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|-----|------|------|-----------|
| OFF CHARACTERISTICS                                          | •                                    |                                                                           |     | •    |      |           |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                             | 40  | _    | -    | V         |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                           | _   | 19.3 | -    | mV/°C     |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | $V_{GS} = 0 \text{ V}, V_{DS} = 40 \text{ V}, T_{J} = 25^{\circ}\text{C}$ | -   | -    | 1    | μΑ        |
|                                                              |                                      | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 40 V, T <sub>J</sub> = 175°C     | -   | -    | 1    | mA        |
| Zero Gate Voltage Drain Current                              | I <sub>GSS</sub>                     | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                         | -   | -    | ±100 | nA        |
| ON CHARACTERISTICS (Note 4)                                  |                                      |                                                                           |     |      |      |           |
| Gate Threshold Voltage                                       | V <sub>GS(th)</sub>                  | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                        | 1   | 1.9  | 3    | V         |
| Threshold Temperature Coefficient                            | V <sub>GS(th)</sub> /T <sub>J</sub>  |                                                                           | -   | -6.5 | -    | mV/°C     |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 80 A                             | -   | 0.9  | 1.1  | mΩ        |
|                                                              |                                      | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 40 A                            | -   | 1.25 | 1.78 | -         |
| CHARGES, CAPACITANCES & GATE                                 | RESISTANCE                           |                                                                           | •   | •    |      | <u>.L</u> |
| Input Capacitance                                            | C <sub>iss</sub>                     | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 20 V                  | -   | 8600 | -    | pF        |
| Output Capacitance                                           | C <sub>oss</sub>                     |                                                                           | -   | 2380 | -    | pF        |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     |                                                                           | -   | 106  | -    | pF        |
| Gate Resistance                                              | $R_{g}$                              | V <sub>GS</sub> = 0.5 V, f = 1 MHz                                        | -   | 2    | -    | Ω         |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 32 V, I <sub>D</sub> = 80 A    | -   | 58   | -    | nC        |
|                                                              |                                      | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 32 V, I <sub>D</sub> = 80 A     | -   | 121  | -    | -         |
| Threshold Gate Charge                                        | Q <sub>g(th)</sub>                   | V <sub>GS</sub> = 0 to 1 V                                                | -   | 7    | -    | -         |
| Gate-to-Source Gate Charge                                   | Q <sub>gs</sub>                      | V <sub>DD</sub> = 32 V, I <sub>D</sub> = 80 A                             | -   | 26   | -    | -         |
| Gate-to-Drain "Miller" Charge                                | $Q_{gd}$                             |                                                                           | -   | 19   | -    | -         |
| Plateau Voltage                                              | $V_{GP}$                             |                                                                           | -   | 3.2  | -    | V         |
| SWITCHING CHARACTERISTICS                                    |                                      |                                                                           | •   | •    |      | <u>.L</u> |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   | $V_{DD} = 20 \text{ V}, I_D = 80 \text{ A},$                              | -   | 22   | -    | ns        |
| Turn-On Rise Time                                            | t <sub>r</sub>                       | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                               | -   | 22   | -    | ns        |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  |                                                                           | -   | 134  | -    | ns        |
| Turn-Off Fall Time                                           | t <sub>f</sub>                       |                                                                           | -   | 44   | -    | ns        |
| DRAIN-SOURCE DIODE CHARACTEI                                 | RISTICS                              |                                                                           | •   | •    |      | <u>.L</u> |
| Source-to-Drain Diode Voltage                                | $V_{SD}$                             | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0 V                             | -   | 0.81 | 1.25 | V         |
|                                                              |                                      | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V                             | -   | 0.77 | 1.2  | V         |
| Reverse Recovery Time                                        | T <sub>RR</sub>                      | $V_{GS} = 0 \text{ V}, dI_{SD}/dt = 100 \text{ A}/\mu\text{s}$            | -   | 77   | -    | ns        |
| Charge Time                                                  | t <sub>a</sub>                       | I <sub>S</sub> = 80 A                                                     | -   | 38   | -    | 1         |
| Discharge Time                                               | t <sub>b</sub>                       |                                                                           | -   | 39   | -    |           |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                           | -   | 95   | _    | nC        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.

5. Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL CHARACTERISTICS**





Figure 1. Normalized Power Dissipation vs.

Case Temperature

Figure 2. Maximum Continuous Drain Current vs. Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability



Figure 5. Forward Bias Safe Operating Area

#### **TYPICAL CHARACTERISTICS**



Figure 6. Unclamped Inductive Switching Capability



V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (V)
Figure 7. Transfer Characteristics



Figure 8. Forward Diode Characteristics



Figure 9. Saturation Characteristics



Figure 10. Normalized R<sub>DS(on)</sub> vs. Drain Current



Figure 11. R<sub>DS(on)</sub> vs. Gate Voltage

#### **TYPICAL CHARACTERISTICS**



Figure 12. Normalized  $R_{DS(on)}$  vs. Junction Temperature

Figure 13. Normalized Gate Threshold Voltage vs. Temperature



Figure 14. Normalized Drain-to-Source Breakdown Voltage vs. Junction Temperature

Figure 15. Capacitance vs. Drain-to-Source Voltage

40



Figure 16. Gate Charge vs. Gate-to-Source Voltage

#### **PACKAGE DIMENSIONS**

## H-PSOF8L 11.68x9.80 CASE 100CU







#### NOTES: UNLESS OTHERWISE SPECIFIED

- A) PACKAGE STANDARD REFERENCE: JEDEC MO-299, ISSUE A, DATED NOVEMBER 2009.
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM.
- D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

#### PACKAGE MARKING AND ORDERING INFORMATION

| Part Number    | Top Marking | Package                              | Reel Size | Tape Width | Quantity   |
|----------------|-------------|--------------------------------------|-----------|------------|------------|
| FDBL9406L-F085 | FDBL9406L   | H–PSOF8L<br>(Pb-Free / Halogen Free) | 13″       | 24 mm      | 2000 Units |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**ON Semiconductor:** 

FDBL9406L-F085