

# **FDC6506P**

### Dual P-Channel Logic Level PowerTrench™ MOSFET

### **General Description**

These P-Channel logic level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain low gate charge for superior switching performance.

These devices have been designed to offer exceptional power dissipation in a very small footprint for applications where the bigger more expensive SO-8 and TSSOP-8 packages are impractical.

### **Applications**

- Load switch
- Battery protection
- Power management

### **Features**

- -1.8 A, -30 V.  $R_{DS(on)} = 0.170 \Omega$  @  $V_{GS} = -10 V$   $R_{DS(on)} = 0.280 \Omega$  @  $V_{GS} = -4.5 V$
- Low gate charge (2.3nC typical).
- Fast switching speed.
- High performance trench technology for extremely low  $R_{\scriptscriptstyle DS(\mbox{\scriptsize ON})}.$
- SuperSOT<sup>TM</sup>-6 package: small footprint (72% smaller than standard SO-8); low profile (1mm thick).





Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol            | Parameter                                        |           | Ratings     | Units |
|-------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>  | Drain-Source Voltage                             |           | -30         | V     |
| V <sub>GSS</sub>  | Gate-Source Voltage                              |           | <u>+</u> 20 | V     |
| I <sub>D</sub>    | Drain Current - Continuous - Pulsed              | (Note 1a) | -1.8<br>-10 | Α     |
| P <sub>D</sub>    | Power Dissipation for Single Operation           | (Note 1a) | 0.96        | W     |
|                   |                                                  | (Note 1b) | 0.9         |       |
|                   |                                                  | (Note 1c) | 0.7         |       |
| $T_J$ , $T_{stg}$ | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

### Thermal Characteristics

| _ I I I O I I I A I O I A I O I O I O I O |   |                                         |           |     |      |
|-------------------------------------------|---|-----------------------------------------|-----------|-----|------|
| $R_{\theta^{JA}}$                         |   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 130 | ∘C/W |
| $R_{\theta JC}$                           | : | Thermal Resistance, Junction-to-Case    | (Note 1)  | 60  | °C/W |

**Package Outlines and Ordering Information** 

| Device Marking | Device   | Reel Size | Tape Width | Quantity   |
|----------------|----------|-----------|------------|------------|
| .506           | FDC6506P | 7"        | 8mm        | 3000 units |

| Symbol              | Parameter                                         | Test Conditions                                                                                                                                                          | Min | Тур                  | Max                  | Units |
|---------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|-------|
| Off Char            | acteristics                                       |                                                                                                                                                                          |     |                      |                      |       |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = -250  \mu\text{A}$                                                                                                                        | -30 |                      |                      | V     |
| ABVDSS<br>ATJ       | Breakdown Voltage Temperature<br>Coefficient      | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                 |     | -20                  |                      | mV/∘C |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current                   | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                           |     |                      | -1                   | μΑ    |
| I <sub>GSSF</sub>   | Gate-Body Leakage Current, Forward                | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                            |     |                      | 100                  | nA    |
| $I_{GSSR}$          | Gate-Body Leakage Current, Reverse                | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                           |     |                      | -100                 | nA    |
| On Char             | acteristics (Note 2)                              |                                                                                                                                                                          |     |                      |                      |       |
| V <sub>GS(th)</sub> | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250  \mu A$                                                                                                                                   | -1  | -1.8                 | -3                   | V     |
| ΔVGS(th)<br>ΔTJ     | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                 |     | 4                    |                      | mV/°C |
| R <sub>DS(on)</sub> | Static Drain-Source<br>On-Resistance              | $V_{GS} = -10 \text{ V}, I_D = -1.8 \text{ A}$<br>$V_{GS} = -10 \text{ V}, I_D = -1.8 \text{ A} @125^{\circ}\text{C}$<br>$V_{GS} = -4.5 \text{ V}, I_D = -1.4 \text{ A}$ |     | 0.14<br>0.20<br>0.22 | 0.17<br>0.27<br>0.28 | Ω     |
| I <sub>D(on)</sub>  | On-State Drain Current                            | V <sub>GS</sub> = -10 V, V <sub>DS</sub> = -5 V                                                                                                                          | -10 |                      |                      | Α     |
| <b>G</b> FS         | Forward Transconductance                          | $V_{DS} = -5 \text{ V}, I_{D} = -1.8 \text{ A}$                                                                                                                          |     | 3                    |                      | S     |
| Dvnamio             | : Characteristics                                 |                                                                                                                                                                          |     |                      |                      |       |
| C <sub>iss</sub>    | Input Capacitance                                 | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                          |     | 190                  |                      | pF    |
| Coss                | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                              |     | 70                   |                      | pF    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance                      |                                                                                                                                                                          |     | 30                   |                      | pF    |
| Switchin            | g Characteristics (Note 2)                        |                                                                                                                                                                          |     |                      |                      |       |
| t <sub>d(on)</sub>  | Turn-On Delay Time                                | $V_{DD} = -15 \text{ V}, I_{D} = -1 \text{ A},$                                                                                                                          |     | 7                    | 14                   | ns    |
| t <sub>r</sub>      | Turn-On Rise Time                                 | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 6 $\Omega$                                                                                                                                |     | 8                    | 16                   | ns    |
| t <sub>d(off)</sub> | Turn-Off Delay Time                               |                                                                                                                                                                          |     | 14                   | 25                   | ns    |
| t <sub>f</sub>      | Turn-Off Fall Time                                |                                                                                                                                                                          |     | 2                    | 6                    | ns    |
| $\overline{Q_g}$    | Total Gate Charge                                 | $V_{DS} = -5 \text{ V}, I_{D} = -1.8 \text{ A},$                                                                                                                         |     | 2.3                  | 3.5                  | nC    |
| $Q_{gs}$            | Gate-Source Charge                                | V <sub>GS</sub> = -10 V                                                                                                                                                  |     | 1                    |                      | nC    |
| $Q_{gd}$            | Gate-Drain Charge                                 |                                                                                                                                                                          |     | 0.8                  |                      | nC    |
| Drain-So            | ource Diode Characteristics and                   | d Maximum Ratings                                                                                                                                                        |     |                      |                      |       |
| l <sub>s</sub>      | Maximum Continuous Drain-Source Did               |                                                                                                                                                                          |     |                      | -0.8                 | Α     |
| V <sub>SD</sub>     | Drain-Source Diode Forward Voltage                | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -0.8 A (Note 2)                                                                                                                  |     | -0.8                 | -1.2                 | V     |

#### Notes

R<sub>B,JA</sub> is the sum of the junction-to-case and case-to-ambient resistance where the case thermal reference is defined as the solder mounting surface
of the drain pins. R<sub>B,JC</sub> is guaranteed by design while R<sub>B,JA</sub> is determined by the user's board design.Both devices are assumed to be operating and
sharing the dissipated heat energy equally.



a) 130 °C/W when mounted on a 0.125 in² pad of 2 oz. copper.



b) 140 °C/W when mounted on a 0.005 in² pad of 2 oz. copper.



c) 180 °C/W when mounted on a 0.0015 in² pad of 2 oz. copper.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq 300~\mu\text{s},~\text{Duty Cycle} \leq 2.0\%$ 

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

### Typical Characteristics (continued)





Figure 7. Gate-Charge Characteristics.

Figure 8. Capacitance Characteristics.





Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient themal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEX<sup>TM</sup> ISOPLANAR<sup>TM</sup>
CoolFET<sup>TM</sup> MICROWIRE<sup>TM</sup>

CROSSVOLT<sup>TM</sup> POP<sup>TM</sup>

E<sup>2</sup>CMOS<sup>™</sup> PowerTrench<sup>™</sup>

FACT<sup>TM</sup> QS<sup>TM</sup>

FACT Quiet Series  $^{\text{TM}}$  Quiet Series  $^{\text{TM}}$  SuperSOT  $^{\text{TM}}$ -3 SuperSOT  $^{\text{TM}}$ -6 GTO  $^{\text{TM}}$  SuperSOT  $^{\text{TM}}$ -8 SuperSOT  $^{\text{TM}}$ -8 TinyLogic  $^{\text{TM}}$ 

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi

FDC6506P\_Q