November 2013

# FCM8531 — MCU Embedded and Configurable 3-Phase PMSM / BLDC Motor Controller

#### **Features**

#### **Advanced Motor Controller (AMC)**

- Configurable Processing Core
  - Sensorless Field-Oriented Control (FOC) with Speed Integral Method
  - Sensorless FOC with Sliding Mode
  - Hall Interface
- Space Vector Modulation (SVM)
- Sine-Wave & Square-Wave Generator
- Programmable Current Leading Phase Control
- Programmable Soft-Switching Control (Dead Time)
- FCM8531RQY Certified by UL for IEC-60730-1 Class B Compliance with recognized marking:



#### **Embedded MCU**

- MCS<sup>®</sup> 51 Compatible
- 63% of Instructions' Execution Cycle <3 System Clocks (3T)
- Memory Size:
  - 12 KB Flash Program Memory
  - 256 +1 KB SRAM Data Memory
- Extended16-Bit Multiplication / Division Unit (MDU)
- ≤17 General-Purpose Input / Output (GPIO) Pins
- Full Duplex Serial Interface (UART)
- I<sup>2</sup>C Interface
- Serial Peripheral Interface (SPI)
- Three External Interrupts
- Three 16-Bit Timers
- Programmable 15-Bit Watchdog Timer (WDT)
- Built-in Power-On Reset (POR)
- Built-in Clock Generator
- Two-Level Program Memory Lock

#### **ADC and DAC**

- 8-Channel, 10-Bit ADC
  - Auto-Trigger Sample & Hold
  - Four Trigger Mode Selections
  - Three Pre-AMP Gain Selections
- 1-Channel, 8-Bit DAC

#### **Protections**

Three Levels of Over-Current Protection (OCP)

## **Power Management**

Idle Mode, Stop Mode, Sleep Mode

## **Development Supports**

In System Programming (ISP)
 On-Chip Debug Support (OCDS)

## **Description**

The FCM8531 is an application-specific parallel-core processor for motor control that consists of an Advanced Motor Controller (AMC) processor and a MCS®51-compatible MCU processor. The AMC is the core processor specifically designed for motor control. It integrates a configurable processing core and peripheral circuits to perform FOC and "Sensorless" motor control. System control, user interface, communication interface, and input/output interface can be programmed through the embedded MCS®51 for different motor applications.

The advantage of FCM8531's parallel-core processors is that the two processors can work independently and complement each other. The AMC processes the tasks dedicated for motor controls, such as the motor control algorithms, PWM controls, current sensing, real-time over-current protection, and motor angle calculation. The embedded MCU provides motor control commands to the AMC to perform motor control activities through a communication interface. This approach reduces the software burden and simplifies the control system program because complex motor control algorithms are executed in the AMC. Fairchild provides the Motor Control Development System (MCDS) IDE and MCDS Programming Kit for users to develop software, compile programs, and perform online debugging.

To meet IEC 60730-1 Class B safety standard for household appliances, FCM8531 has FCM8531RQY version in its family that has been certificated by UL for the compliance. Users can directly utilize the UL certificated AMC to quicken product development cycle for electronic controlled PMSM/BLDC motor.

## **Applications**

- Sensorless IPM / SPM, BLDC / PMSM Motor
- Fan, Blower, Pump, Compressor, etc.

## **Related Resources**

- AN-8202 FCM8531 User Manual Hardware Description
- AN-8203— FCM8531 User Manual Instruction Set
- <u>User Guide for FCM8531 Evaluation Board</u>

## **Ordering Information**

| Part Number | Operating Temperature Range | Package                                                    | Packing Method |
|-------------|-----------------------------|------------------------------------------------------------|----------------|
| FCM8531QY   | -40°C to 85°C               | 32-Lead, LQFP, JEDEC MS-026,<br>Variation BBA, 7 mm Square | Tray           |
| FCM8531RQY  | -40°C to 85°C               | 32-Lead, LQFP, JEDEC MS-026,<br>Variation BBA, 7 mm Square | Tray           |

## **Application Diagram**



Figure 1. Typical Application Circuit

## **Block Diagram**



Figure 2. Block Diagram

## **Marking Information**



F- Fairchild Logo

Z- Plant Code

X-1-Digit Year Code

Y- 1-Digit Week Code

TT: 2-Digit Die Run Code

T:Package Type (Q=LQFP)

P: Y=Green Package

M: Die Run Code

Figure 3. FCM8531 Top Mark



F- Fairchild Logo

Z- Plant Code

X-1-Digit Year Code

Y- 1-Digit Week Code

TT: 2-Digit Die Run Code

R: UL60730 Certification

T:Package Type (Q=LQFP)

P: Y=Green Package

M: Die Run Code

Figure 4. FCM8531R Top Mark

## **Pin Configuration**



Figure 5. Pin Configuration

## **Pin Definitions**

| Pin# | Name    | Туре | Description                                                                       |  |  |  |  |  |
|------|---------|------|-----------------------------------------------------------------------------------|--|--|--|--|--|
|      | P10     | I/O  | Bit 0 of Port 1. General-purpose input/output pin with internal pull-up resistor. |  |  |  |  |  |
| 4    | RX      | 1    | Data Receive (UART)                                                               |  |  |  |  |  |
| 1    | SCL     | I/O  | Serial Clock (I <sup>2</sup> C)                                                   |  |  |  |  |  |
|      | SPSSN   | I/O  | SPI Slave Select (SPI)                                                            |  |  |  |  |  |
|      | P11     | I/O  | of Port 1. General-purpose input/output pin with internal pull-up resistor.       |  |  |  |  |  |
| 2    | TX      | 0    | al Data Transmit (UART)                                                           |  |  |  |  |  |
| 2    | SDA     | I/O  | Serial Data (I <sup>2</sup> C)                                                    |  |  |  |  |  |
|      | MOSI    | I/O  | Master Data Output and Slave Data Input (SPI)                                     |  |  |  |  |  |
|      | P12     | I/O  | Bit 2 of Port 1. General-purpose input/output pin with internal pull-up resistor. |  |  |  |  |  |
|      | SCL     | I/O  | erial Clock (I <sup>2</sup> C)                                                    |  |  |  |  |  |
| 3    | RX      | I    | Data Receive (UART)                                                               |  |  |  |  |  |
|      | MISO    | I/O  | Master Data Input and Slave Data Output (SPI)                                     |  |  |  |  |  |
|      | ISP_SCL | I    | ISP Serial Clock. Serial clock input in ISP Mode.                                 |  |  |  |  |  |
|      | P13     | I/O  | Bit 3 of Port 1. General-purpose input/output pin with internal pull-up resistor. |  |  |  |  |  |
|      | SDA     | I/O  | Serial Data (I <sup>2</sup> C)                                                    |  |  |  |  |  |
| 4    | TX      | 0    | Serial Data Transmit (UART)                                                       |  |  |  |  |  |
|      | SCK     | I/O  | Serial Clock (SPI)                                                                |  |  |  |  |  |
|      | ISP_SDA | I/O  | ISP Serial Data. Serial data input/output pin in ISP Mode.                        |  |  |  |  |  |
|      | P14     | I/O  | Bit 4 of Port 1. General-purpose input/output pin with internal pull-up resistor. |  |  |  |  |  |
|      | SPSSN   | I/O  | SPI Slave Select (SPI)                                                            |  |  |  |  |  |
| 5    | RX      | I    | ata Receive (UART)                                                                |  |  |  |  |  |
|      | SCL     | I/O  | Serial Clock (I <sup>2</sup> C)                                                   |  |  |  |  |  |
|      | TDO     | 0    | Test Data Output. Test data output in OCDS Mode.                                  |  |  |  |  |  |

Continued on the following page...

## Pin Definitions (Continued)

| Pin# | Name | Туре   | Description                                                                                                                        |  |  |  |  |  |  |
|------|------|--------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|      | P15  | I/O    | Bit 5 of Port 1. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
|      | MOSI | I/O    | Master Data Output and Slave Data Input (SPI)                                                                                      |  |  |  |  |  |  |
| 6    | TX   | 0      | Serial Data Transmit (UART)                                                                                                        |  |  |  |  |  |  |
|      | SDA  | I/O    | Serial Data (I <sup>2</sup> C)                                                                                                     |  |  |  |  |  |  |
|      | TDI  | I      | Test Data Input. Test data input in OCDS Mode.                                                                                     |  |  |  |  |  |  |
|      | P16  | I/O    | Bit 6 of Port 1. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
|      | MISO | I/O    | Master Data Input and Slave Data Output (SPI)                                                                                      |  |  |  |  |  |  |
| 7    | SCL  | I/O    | Serial Clock (I <sup>2</sup> C)                                                                                                    |  |  |  |  |  |  |
|      | RX   |        | Data Receive (UART)                                                                                                                |  |  |  |  |  |  |
|      | TMS  | I      | Test Mode Select. Test mode select in OCDS Mode.                                                                                   |  |  |  |  |  |  |
|      | P17  | I/O    | Bit 7 of Port 1. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
|      | SCK  | I/O    | Serial Clock (SPI)                                                                                                                 |  |  |  |  |  |  |
| 8    | SDA  | I/O    | Serial Data (I <sup>2</sup> C)                                                                                                     |  |  |  |  |  |  |
|      | TX   | 0      | Serial Data Transmit (UART)                                                                                                        |  |  |  |  |  |  |
|      | TCK  | I /    | t Clock. Test clock input in OCDS Mode.                                                                                            |  |  |  |  |  |  |
|      | P24  | I/O    | Bit 4 of Port 2. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
|      | CC0  | I/O    | TIMER2 Compare/Capture Channel 0                                                                                                   |  |  |  |  |  |  |
| 9    | ТО   |        | TIMER0 External Input                                                                                                              |  |  |  |  |  |  |
|      | T2   | - /- I | TIMER2 External Input                                                                                                              |  |  |  |  |  |  |
|      | P25  | I/O    | Bit 5 of Port 2. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
| 10   | CC1  | I/O    | TIMER2 Compare/Capture Channel 1                                                                                                   |  |  |  |  |  |  |
| 10   | T1   |        | MER1 External Input                                                                                                                |  |  |  |  |  |  |
|      | T2EX |        | TIMER2 External Trigger                                                                                                            |  |  |  |  |  |  |
|      | P26  | I/O    | Bit 6 of Port 2. General-purpose input/output pin with internal pull-up resistor.                                                  |  |  |  |  |  |  |
| 11   | CC2  | I/O    | TIMER2 Compare/Capture Channel 2                                                                                                   |  |  |  |  |  |  |
| 11   | T2   |        | TIMER2 External Input                                                                                                              |  |  |  |  |  |  |
|      | T0   |        | TIMER0 External Input                                                                                                              |  |  |  |  |  |  |
| 12   | RST  | I      | System Reset. Hardware reset input, active HIGH.                                                                                   |  |  |  |  |  |  |
| 13   | VC   | Al     | <b>Analog Input</b> . 10-bit ADC input (middle sampling rate). The ADC result stores in VCL and VCH registers (2Ch, 2Dh) of MSFR.  |  |  |  |  |  |  |
| 14   | VB   | Al     | <b>Analog Input</b> . 10-bit ADC input (middle sampling rate). The ADC result stores in VBL and VBH registers (2Ah, 2Bh) of MSFR.  |  |  |  |  |  |  |
| 15   | VA   | Al     | <b>Analog Input</b> . 10-bit ADC input (middle sampling rate). The ADC result stores in VAL and VAH registers (28h, 29h) of MSFR.  |  |  |  |  |  |  |
| 16   | ADC3 | Al     | <b>Analog Input</b> . 10-bit ADC input (low sampling rate). The ADC result stores in ADC3L and ADC3H registers (36h, 37h) of MSFR. |  |  |  |  |  |  |
|      | AOUT | AO     | Analog Output. 8-bit DAC output set by DAC3 register (47h) of MSFR.                                                                |  |  |  |  |  |  |
| 17   | AVSS | Р      | Analog Ground                                                                                                                      |  |  |  |  |  |  |
| 18   | ADC0 | Al     | <b>Analog Input</b> . 10-bit ADC input (low sampling rate). The ADC result stores in ADC0L and ADC0H registers (30h, 31h) of MSFR. |  |  |  |  |  |  |
| 19   | IC   | Al     | Phase C Current Input. 10-bit ADC input (high sampling rate). The ADC result stores in ICL and ICH registers (24h, 25h) of MSFR.   |  |  |  |  |  |  |

Continued on the following page...

## Pin Definitions (Continued)

| Pin# | Name | Туре | Description                                                                                                                |  |  |  |  |
|------|------|------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 20   | IB   | Al   | ase B Current Input. 10-bit ADC input (high sampling rate). The ADC result stores in and IBH registers (22h, 23h) of MSFR. |  |  |  |  |
| 21   | IA   | AI   | ase A Current Input. 10-bit ADC input (High sampling rate). The ADC result stores in and IAH registers (20h, 21h) of MSFR. |  |  |  |  |
| 22   | AVDD | Р    | <b>0 V Analog Voltage Input</b> . A 0.1 μF (minimum) capacitor should be connected etween this pin and AVSS.               |  |  |  |  |
| 23   | DVDD | Р    | <b>.0 V Digital Voltage Input</b> . A 0.1 μF (minimum) capacitor should be connected between his pin and DVSS.             |  |  |  |  |
| 24   | V25  | 0    | .5 V Voltage Regulator Output. A 0.1 μF (minimum) capacitor should be connected etween this pin and DVSS.                  |  |  |  |  |
| 25   | DVSS | Р    | igital Ground                                                                                                              |  |  |  |  |
| 26   | VPP  | Р    | Programming Supply Voltage. V <sub>PP</sub> = 12 V for flash memory programming.                                           |  |  |  |  |
| 27   | U    | 0    | PWM Output. High-side gate control signal of phase A.                                                                      |  |  |  |  |
| 21   | P02  | I/O  | Bit 2 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |
| 28   | Χ    | 0    | PWM Output. Low-side gate control signal of phase A.                                                                       |  |  |  |  |
| 20   | P03  | I/O  | Bit 3 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |
| 29   | V    | 0    | PWM Output. High-side gate control signal of phase B.                                                                      |  |  |  |  |
| 29   | P04  | I/O  | Bit 4 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |
| 30   | Υ    | 0    | PWM Output. Low-side gate control signal of phase B.                                                                       |  |  |  |  |
| 30   | P05  | I/O  | Bit 5 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |
| 31   | W    | 0    | PWM Output. High-side gate control signal of phase C.                                                                      |  |  |  |  |
| 31   | P06  | I/O  | Bit 6 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |
| 32   | Z    | 0    | PWM Output. Low-side gate control signal of phase C.                                                                       |  |  |  |  |
| 32   | P07  | I/O  | Bit 7 of Port 0. General-purpose input/output pin with internal pull-down resistor.                                        |  |  |  |  |

## Notes:

- 1.
- 2.
- 3.
- Type P: power pin.
  Type I: digital input pin.
  Type O: digital output pin.
  Type I/O: bidirectional input/output pin.
  Type AI: analog input pin.
  Type AO: analog output pin. 4.
- 5.

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Pa                                                                   | rameter                       | Min.                 | Max.                 | Unit |
|------------------|----------------------------------------------------------------------|-------------------------------|----------------------|----------------------|------|
| V <sub>PP</sub>  | Programming Supply Voltage                                           | Programming Supply Voltage    |                      | 13                   | V    |
| $V_{DD}$         | Supply Voltage                                                       |                               |                      | 7                    | V    |
| $V_{VIH}$        | Voltage of I/O Pin and RST Pin with                                  | -0.2                          | V <sub>DD</sub> +0.2 | V                    |      |
| $V_{AN}$         | Analog Input Voltage                                                 |                               | -0.2                 | V <sub>DD</sub> +0.2 | V    |
| $\Theta_{JA}$    | Thermal Resistance (Junction-to-A                                    |                               | 80                   | °C/W                 |      |
| T <sub>A</sub>   | Operating Ambient Temperature Ra                                     | -40                           | 85                   | °C                   |      |
| T <sub>STG</sub> | Storage Temperature Range                                            |                               | -65                  | 150                  | °C   |
| FOD              | Flactor static Birch and Constilling                                 | Human Body Model, JESD22-A114 |                      | 3,000                |      |
| ESD              | Electrostatic Discharge Capability Charged Device Model, JESD22-C101 |                               |                      | 1,250                | V    |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol   | Parameter                  | Min. | Тур. | Max. | Unit |
|----------|----------------------------|------|------|------|------|
| $V_{DD}$ | Supply Voltage             | 4.5  | 5.0  | 5.5  | V    |
| $V_{PP}$ | Programming Supply Voltage | 11.8 | 12.0 | 12.2 | V    |

## **Electrical Characteristics**

 $V_{DD}$ =5 V, and  $T_A$ =25°C unless otherwise noted.

| Symbol                                | Parameter                                 | Conditions             | Min. | Тур. | Max. | Unit  |
|---------------------------------------|-------------------------------------------|------------------------|------|------|------|-------|
| f <sub>SYS</sub>                      | System Frequency                          |                        | 29.4 | 30.0 | 30.6 | MHz   |
| f <sub>SYS</sub>                      | System Frequency                          | At -40°C               | 28.5 |      | 31.5 | MHz   |
| Power Manag                           | gement                                    |                        | 1    |      | 1    | I     |
| $V_{DD\_ON}$                          | Turn-On Voltage                           |                        |      |      | 4.5  | V     |
| V <sub>DD_OFF</sub>                   | Turn-Off Voltage                          |                        | 3.2  |      |      | V     |
| V <sub>OUT</sub>                      | V25 Output Voltage Range                  | Load Current < 10 mA   | 2.35 | 2.50 | 2.65 | V     |
| I <sub>DD_OPER</sub>                  | V <sub>DD</sub> Current at Operation Mode | 20 kHz PWM Output      | 20   | 29   | 35   | mA    |
| I <sub>DD_SLEEP</sub> (7)             | V <sub>DD</sub> Current at Sleep Mode     | Wake-up Period = 37 ms |      |      | 500  | μΑ    |
| t <sub>SLEEP</sub> (7)                | Sleep Mode Period                         | Initial Setting        |      | 40   |      | ms    |
| Flash Memor                           | y <sup>(7)</sup>                          |                        | 1    |      |      | I     |
| $V_{PP}$                              | Program/Erase Supply Voltage              |                        | 11.8 | 12.0 | 12.2 | V     |
| I <sub>VPP</sub>                      | Mass Program Current                      |                        |      |      | 8    | mA    |
| t <sub>WRITE</sub>                    | Page Write Time                           |                        |      | 1.55 |      | ms    |
| t <sub>ERASE</sub>                    | Erase Time                                |                        | 500  |      | 600  | ms    |
|                                       | Endurance                                 | Erase + Write          | 1000 |      |      | cycle |
|                                       | Data Retention                            |                        | 100  |      |      | year  |
| 10-Bit ADC <sup>(7)</sup>             |                                           |                        |      |      | 1    |       |
| Rı                                    | Input Impedance                           |                        |      | 3    |      | ΜΩ    |
| $V_{I\_MIN}$                          | Minimum Conversion Voltage                | Code 000h              |      | 0    |      | V     |
| V <sub>I_MAX</sub>                    | Maximum Conversion Voltage                | Code 3FFh              |      | 4    |      | V     |
| DNL                                   | Differential Nonlinearity                 |                        |      | ±2.0 |      | LSB   |
| INL                                   | Integral Nonlinearity                     | 9                      |      | ±2.0 |      | LSB   |
| Err <sub>ADC</sub>                    | Offset Error                              |                        |      | ±3.0 |      | LSB   |
| 8-Bit DAC <sup>(7)</sup>              |                                           |                        |      |      | 1    |       |
| Ro                                    | Output Impedance                          | W/I, W/O Current Bias  |      | 10   |      | kΩ    |
| V <sub>O_MIN</sub>                    | Minimum Conversion Voltage                | Code 00h               |      | 50   |      | mV    |
| V <sub>O_MAX</sub>                    | Maximum Conversion Voltage                | Code FFh               | 1    | 4    |      | V     |
| DNL                                   | Differential Nonlinearity                 |                        |      | ±1.0 |      | LSB   |
| INL                                   | Integral Nonlinearity                     |                        |      | ±2.0 |      | LSB   |
| Current Limit                         |                                           |                        | 1    |      |      | I     |
| V <sub>OCL_OFFSET</sub>               | OCL Comparator Offset                     | OCL = 10h              | -50  |      | 50   | mV    |
| V <sub>OCH_OFFSET</sub>               | OCH Comparator Offset                     | OCH = C0h              | -50  |      | 50   | mV    |
| V <sub>SHORT_OFFSET</sub>             | SHORT Comparator Offset                   | SHORT = C0h            | -50  |      | 50   | mV    |
| V <sub>OCL_RNG</sub> <sup>(7)</sup>   | OCL Comparator Operation Range            |                        | 0    |      | 3.5  | V     |
| V <sub>OCH_RNG</sub> <sup>(7)</sup>   | OCH Comparator Operation Range            |                        | 1    |      | 4    | V     |
| V <sub>SHORT_RNG</sub> <sup>(7)</sup> | SHORT Comparator Operation Range          |                        | 1    |      | 4    | V     |
| I <sub>BIAS</sub>                     | Current Source of IA/IB/IC                |                        | 47.5 | 50.0 | 52.5 | μA    |
| I <sub>BIAS</sub> <sup>(7)</sup>      | Current Source of IA/IB/IC                | At -40°C               | 46   |      | 51   | μA    |

Continued on the following page...

## **Electrical Characteristics**

 $V_{DD}$ =5 V, and  $T_A$ =25°C unless otherwise noted.

| Symbol                           | Parameter                             | Conditions                          | Min.                      | Тур.                 | Max. | Unit |
|----------------------------------|---------------------------------------|-------------------------------------|---------------------------|----------------------|------|------|
| GPIO                             |                                       |                                     |                           |                      | l    | 1    |
| V <sub>IH</sub>                  | Input High Voltage                    |                                     | 3.3                       |                      |      | V    |
| V <sub>IL</sub>                  | Input Low Voltage                     |                                     |                           |                      | 1.8  | V    |
| R <sub>UP</sub> <sup>(7)</sup>   | P1, P2 Pull-Up Resistor               |                                     |                           | 40                   |      | kΩ   |
| R <sub>DOWN</sub> <sup>(7)</sup> | P0, RST Pull-Down Resistor            |                                     |                           | 45                   |      | kΩ   |
| I <sub>OL</sub>                  | Low Level Output Current              | V <sub>OL</sub> = 0.4 V             | 2.3                       |                      |      | mA   |
| I <sub>OH</sub>                  | High Level Output Current             | $V_{OH} = 0.8 \times V_{DD}$        | 2.5                       |                      |      | mA   |
| SPI <sup>(7,9)</sup>             |                                       |                                     |                           |                      |      | •    |
| t <sub>R(SCK)</sub>              | SPI Clock Rising Time                 | Master Mode, C <sub>L</sub> = 20 pF |                           | 60                   |      | ns   |
| t <sub>F(SCK)</sub>              | SPI Clock Falling Time                | Master Mode, C <sub>L</sub> = 20 pF |                           | 60                   |      | ns   |
| tsck                             | SPI Clock Cycle Time                  |                                     | t <sub>SYS</sub> x 8      |                      |      | ns   |
| t <sub>ENS</sub>                 | SSN Setup Time                        |                                     | t <sub>SYS</sub> x 3      |                      |      | ns   |
| t <sub>HS</sub>                  | SSN Hold Time                         | Slave Mode                          | t <sub>SYS</sub> x 3      |                      |      | ns   |
|                                  | Data Janut Catus Times                | Master Mode                         |                           | t <sub>SYS</sub>     | 10   | ns   |
| t <sub>DS</sub>                  | Data Input Setup Time                 | Slave Mode                          |                           | t <sub>SYS</sub>     |      | ns   |
| t <sub>DH(MO)</sub>              | Data Output Hold Time                 | Master Mode                         |                           | t <sub>SYS</sub>     |      | ns   |
| t <sub>DH(SO)</sub>              | Data Output Hold Time                 | Slave Mode                          |                           | t <sub>SYS</sub>     |      | ns   |
| t <sub>DH(MI)</sub>              | Data Input Hold Time                  | Master Mode                         |                           | t <sub>SYS</sub>     |      | ns   |
| t <sub>DH(SI)</sub>              | Data Input Hold Time                  | Slave Mode                          |                           | tsys                 |      | ns   |
| t <sub>DIS(SO)</sub>             | Data Output Disable Time              | Slave Mode                          | t <sub>SYS</sub> x 3      |                      |      | ns   |
| I <sup>2</sup> C Interface       | (7,10)                                |                                     |                           |                      |      |      |
| t <sub>SCL</sub>                 | I <sup>2</sup> C Clock Cycle Time     | J.                                  | t <sub>SYS</sub> x<br>120 |                      |      | ns   |
| t <sub>START</sub>               | I <sup>2</sup> C Start Bit Setup Time |                                     | 1                         | t <sub>SCL</sub> / 2 |      | ns   |
| t <sub>STOP</sub>                | I <sup>2</sup> C Stop Bit Setup Time  |                                     | 1,//                      | t <sub>SCL</sub> /2  |      | ns   |
| t <sub>SETUP</sub>               | I <sup>2</sup> C Data Setup Time      |                                     |                           | t <sub>SYS</sub>     |      | ns   |
| t <sub>HOLD</sub>                | I <sup>2</sup> C Data Hold Time       |                                     | 1                         | t <sub>SYS</sub>     |      | ns   |

- These parameters are not tested in manufacturing.
- $t_{SYS} = 1 / f_{SYS} = 33.33 \text{ ns.}$
- 9. SPI timing diagrams as Figure 6 and Figure 7.
  10. I<sup>2</sup>C timing diagram as Figure 8.

## **Timing Diagrams**



Figure 6. SPI Timing Diagram- Slave Mode



Figure 7. SPI Timing Diagram - Master Mode



Figure 8. I<sup>2</sup>C interface Timing Diagram

## **Typical Performance Characteristics**





System Frequency (f<sub>SYS</sub>) vs. Temperature Figure 9.

Figure 10. V25 Output Voltage (Vout) vs. **Temperature** 





V<sub>DD</sub> Operation Current (I<sub>DD\_OPPER</sub>) Figure 11. vs. Temperature



Current Source of IA/IB/IC (IBIAS) vs. Figure 12. **Temperature** 

## **Functional Description**

## Advanced Motor Controller (AMC)

The AMC is used for motor driving. It consists of several motor control modules; such as configurable processing core, PWM engine, and angle predictor. Depending on the application, the configurable processing core can be configured with suitable AMC library to perform different motor control algorithms, such as Field-Oriented Control (FOC) or sensorless control.

For example, if the Sensorless library is used as the control algorithm, the configurable processing core obtains the motor current via the internal ADC to estimate the rotor angle. After that, a PWM engine is used to provide the PWM output drive signal to set the correct rotor angle.

If the configurable processing core is configured with the Hall Interface library, the rotor position information is input by GPIO and the rotor angle is estimated using the angle predictor. The PWM engine can provide the appropriate PWM output drive signals for motor driving.

## **IEC 60730 Safety Functions**

The FCM8531RQY is certified to meet the IEC 60730-1 Class-B standards; which cover mechanical, electrical, and electronic appliances. To achieve IEC 60730-1 Class-B requirements, the safety functions are included in the AMC of FCM8531RQY and in compliance with the following structures:

- Single channel using functional test.
- Single channel using periodic functional test.

Follow the procedures recommended in the related application notes to comply with IEC 60730 certification in application designs.

## **Configurable Processing Core**

The AMC can be configured with different libraries, depending on the application, via the Motor Control Development System (MCDS) Integrated Development Environment (IDE). For example: Speed Integral, Sliding Mode, or Hall Interface libraries can be activated.

**Speed Integral**: this is a sensorless FOC library where D-axis phase error is compensated by a large integrator to achieve more stable speed response. Fewer parameters are required to set with Speed Integral. Applications with static load, such as fans, can adopt this library.



Figure 13. **Speed Integral Block Diagram** 

Sliding Mode: this is a Sensorless FOC library with more parameters to adjust and set. Applications with dynamic loads; such as water pumps, oil pumps, and compressors; can adopt this library.



Figure 14. Sliding Mode Block Diagram

Hall Interface: this library is used in Hall sensor motor control systems with square / sinusoidal wave drive.

For more information, please see:

AMC Library User Guide - Speed Integral for FCM8531 AMC Library User Guide - Sliding Mode for FCM8531 AMC Library User Guide - Hall Interface for FCM8531

## **PWM Engine**

The PWM engine includes four circuit modules: saw generator, square-wave PWM generator, sine-wave PWM generator, and PWM MUX.



Figure 15. **PWM Engine Block Diagram** 

The saw generator determines the PWM waveform and carrier frequency. There are three modes of carrier waveforms; UP, DOWN, and UP-DOWN; set using the SAWMOD bit in the SAWCNTL register in MSFR (Motor Special Function Registers) (see Error! Reference source not found.).



Figure 16.

www.fairchildsemi.com

The PWM carrier frequency is decided by the PRESCAL and the POSSCAL in the SPRDH/L and SAWCNTL registers in MSFR. The PWM frequency, when SAW is in the UP-DOWN Mode, can be obtained using the following formula:

$$f_{\text{PWM}} = \frac{f_{\text{SYS}}}{\text{PRESCAL}[1:0] \times \text{POSSCAL}[2:0] \times \text{SPRDH/L}[10:0] \times 2} (1)$$

The PWM frequency formula for SAW in the UP and DOWN modes is calculated by:

$$f_{PWM} = \frac{f_{SYS}}{PRESCAL[1:0] \times POSSCAL[2:0] \times SPRDH/L[10:0]}$$
(2)

Please refer to <u>AN-8202—FCM8531 User</u> Manual - Hardware Description for details.

## **SAW Generator**

The **Square-Wave PWM Generator** generates square-wave PWM signals with a default pattern based on a built-in table of default square-waves (see *Table 1*). Corresponding PWM output signals are determined by the pattern of Hall input signals or the Hall register, while direction is determined by the CW setting.

In addition to generating default square-wave PWM output waveforms, a customizable user-defined square-wave table is also provided. This enables users to define special square-wave output waveforms according to application requirements.

Table 1. Default Square-Wave Table

| CW | Hall  | Hall | U-V-W | X-Y-Z  |
|----|-------|------|-------|--------|
| Χ  | 000   | 0    | 000   | 000    |
| X  | 111   | 7    | 000   | 000    |
| 1  | 0 0 1 | 1    | P00   | Pb 1 0 |
| 1  | 011   | 3    | 0 0 P | 0 1 Pb |
| 1  | 010   | 2    | 0 0 P | 1 0 Pb |
| 1  | 110   | 6    | 0 P 0 | 1 Pb 0 |
| 1  | 100   | 4    | 0 P 0 | 0 Pb 1 |
| 1  | 101   | 5    | P 0 0 | Pb 0 1 |
| 0  | 101   | 5    | 0 0 P | 1 0 Pb |
| 0  | 100   | 4    | 0 0 P | 0 1 Pb |
| 0  | 110   | 6    | P00   | Pb 1 0 |
| 0  | 010   | 2    | P00   | Pb 0 1 |
| 0  | 011   | 3    | 0 P 0 | 0 Pb 1 |
| 0  | 001   | 1    | 0 P 0 | 1 Pb 0 |

In square-wave mode, the PWM duty is determined by the DUTYA and DUTYAL registers in MSFR, with a total of 11 bits (see Figure 17).



Figure 17. PWM Output

The **Sine-Wave PWM Generator** includes a Space Vector Modulation (SVM) circuit responsible for generating sine-wave PWM output waveforms. In addition to built-in sinusoidal waveform modulation, which is popular in many applications, a table allows users to customize PWM output waveforms.

In sine-wave mode, the PWM duty is determined by the DUTYA register in MSFR. When using the Hall interface library, the PWM engine starts the motor in square-wave mode. After the angle predictor can accurately predict angles, the PWM engine automatically shifts to sine-wave mode. As shown in Figure 18 (CW=0) and Figure 19 (CW=1), corresponding PWM signals are generated based on the angle estimated from Hall input signals.



Figure 18. Default Sine-Wave PWM Output (CW=0)

#### Notes:

- 11. X: don't care.
- 12. P: PWM.
- 13. Pb: PWM inverse.



Figure 19. Default Sine-Wave PWM Output (CW=1)

## **Angle Predictor**

When using Hall sensors for sine-wave control, the Hall signals are used to accurately predict the rotor position of the motor. This information is provided to the SVM circuit to calculate the space vector. Two circuits are included in the angle predictor: Hall signal filter and leading-angle shifter.

The Hall signal filter is responsible for Hall signal debounce, blanking, regulation, and inversion.

The rotor position can be adjusted using the leadingangle shifter. This can compensate for the current lag caused by motor winding inductance and further improve the motor efficiency.

## **Embedded MCU**

System flow control, user interface, input/output, and communication interface can be programmed and set in the embedded MCU. The instruction set is fully compatible with MCS<sup>®</sup>51; therefore, a standard 805x assembler and compiler can be used for development.

Since FCM8531 uses advanced instruction architecture that only needs one system clock per instruction set, its computation speed is greatly improved compared with the conventional 8051 MCU, which needs 12 system clocks per instruction set.

In addition to the normal 8051 MCU functions; such as GPIO, TIMER0/1/2, ISR, and UART; other communication interfaces; such as SPI,  $I^2C$ , and Watchdog Timer (WDT) functions; are also integrated into the embedded MCU.



Figure 20. Embedded MCU Block Diagram

## **Memory Map**

The 12KB flash program memory is divided into two parts. In the first section of the memory area, addresses 0000h~2EFFh, are used to store programs. Addresses higher than 2EFFh are in the special area, including two groups of user-definable wave tables and one lock byte. When 0 is written into the highest bit of the lock byte, the OCDS function is disabled. When 0 is written into any other bit, the flash memory is encrypted to secure the program code.

Flash memory must first be erased and then re-written.



Figure 21. Program Memory Map

Four groups of register banks are provided in the 256-byte internal SRAM data memory. The first 128 bytes (00h~7Fh) of the internal data memory can be read by immediate addressing or indirect addressing. The latter 128 bytes (80h~FFh) in the memory are overlapped with SFR. Accessing data in SRAM must use indirect addressing, while SFR uses immediate addressing to read and write.

The 1024 bytes of external SRAM data memory are addressed by a 16-bit DPTR and use an MOVX instruction for accessing.



Figure 22. Data Memory Map

## **Multiplication-Division Unit (MDU)**

The MDU, used for parallel calculations, can process 32-bit division, 16-bit multiplication, and 32-bit displacement and normalization calculations.

After setting the calculation model, the MDU begins to execute calculation. Meanwhile, MCU are freed to continue the subsequent flow without pausing. After calculation is completed, the result is stored in SFR.



Figure 23. MDU Mode

## **GPIO (General-Purpose Input / Output)**

The FCM8531 has three GPIO ports: P0[7:2], P1[7:0], and P2[6:4]. The output can be set to direct drive or open drain through DIR0, DIR1, and DIR2 of the SFR. Inside the FCM8531, P0[7:2] is pulled down to GND by internal resistors and other digital IOs are pulled up to 5 V with internal resistors.



Figure 24. GPIO Driver & Buffer

P0[7:2] can be defined as a GPIO or PWM output signal (U, V, W, X, Y, and Z) by using P0\_CFG of the SFR. After reset, P0[7:2] is pre-set to a PWM output signal and the other DIO pins are pre-set as GPIO (see Table 2).

The multi-function pins P1[7:0] and P2[6:4] can be set through IO\_CFG (F9h) of the SFR (see *Table 3 and Table 4*).

Table 2. Port 0 Function Configuration

| P0_CFG | 0 (Default)   | 1   |
|--------|---------------|-----|
| Bit 7  | PWM Z Channel | P07 |
| Bit 6  | PWM W Channel | P06 |
| Bit 5  | PWM Y Channel | P05 |
| Bit 4  | PWM V Channel | P04 |
| Bit 3  | PWM X Channel | P03 |
| Bit 2  | PWM U Channel | P02 |

Table 3. Port 1 Function Configuration

| Pin  | IO_CFG[1:0]  |       |       |       |  |  |
|------|--------------|-------|-------|-------|--|--|
| FIII | 00 (Default) | 01    | 10    | 11    |  |  |
| P10  | RX           | SCL   | SPSSN | SPSSN |  |  |
| P11  | TX           | SDA   | MOSI  | MOSI  |  |  |
| P12  | SCL          | RX    | MISO  | MISO  |  |  |
| P13  | SDA          | TX    | SCK   | SCK   |  |  |
| P14  | SPSSN        | SPSSN | RX    | SCL   |  |  |
| P15  | MOSI         | MISO  | TX    | SDA   |  |  |
| P16  | MISO         | MISO  | SCL   | RX    |  |  |
| P17  | SCK          | SCK   | SDA   | TX    |  |  |

Table 4. Port 2 Function Configuration

| Pin  | IC           | _CFG[3:2 | 2] |      |
|------|--------------|----------|----|------|
| FIII | 00 (Default) | 01       | 10 | 11   |
| P24  | CC0          | CC0      | T0 | T2   |
| P25  | CC1          | CC1      | T1 | T2EX |
| P26  | CC2          | CC2      | T2 | T0   |

## Interrupt

The FCM8531 provides 16 interrupt sources (see Table 5) that can be divided into five priority groups and four priority levels.

Most of the interrupt settings are identical to the standard MCS51, except for the following:

- The external interrupt 0 input source pin can be assigned to P24 or P26 through IO\_CFG of the SFR (Special Function Registers). The interrupt trigger mode can be set to low-level trigger and falling-edge trigger.
- External interrupt 1 is input via P25. The interrupt trigger mode can be set to low-level trigger and falling-edge trigger.
- The external interrupt 12 input signal can be assigned to P1[6:0]. When an interrupt occurs, INT12\_STA can be used to inspect which pin has been triggered. The interrupt trigger mode can be set to low-level trigger and falling-edge trigger.

- The other interrupt sources include: V<sub>DD</sub> low-voltage warnings, ADC transformation completion trigger, Hall signal trigger, slow Hall signal, Hall signal error, and short-circuit sensing. These can be used for developing the motor control system.
- When an interrupt occurs, the interrupt service executes interrupt service programs at the specified interrupt vector addresses. During an interrupt, another interrupt is only permitted if an interrupt source with a higher priority level occurs.

Table 5. Interrupt Vector

| Interrupt Source      | Interrupt<br>Vector | Symbol | Trigger                    |  |
|-----------------------|---------------------|--------|----------------------------|--|
| External Interrupt 0  | 0003h               | EX0    | Fall, Low                  |  |
| Timer 0 Overflow      | 000Bh               | ET0    |                            |  |
| External Interrupt 1  | 0013h               | EX1    | Fall, Low                  |  |
| Timer 1 Overflow      | 001Bh               | ET1    |                            |  |
| Serial                | 0023h               | ES0    |                            |  |
| Timer2                | 002Bh               | ET2    |                            |  |
| I <sup>2</sup> C      | 0043h               | EX7    |                            |  |
| SPI                   | 004Bh               | EX2    |                            |  |
| COM0                  | 0053h               | EX3    | Rise, Fall                 |  |
| COM1                  | 005Bh               | EX4    | Rise                       |  |
| COM2                  | 0063h               | EX5    | Rise                       |  |
| FAULT                 | 008Bh               | EX8    |                            |  |
| ADC Ready Trigger     | 0093h               | EX9    |                            |  |
| Hall Edge             | 009Bh               | EX10   | Rise, Fall,<br>Rise & Fall |  |
| AMC                   | 00A3h               | EX11   | Rise                       |  |
| External Interrupt 12 | 00ABh               | EX12   | Rise, Fall,<br>Rise & Fall |  |

## Watchdog Timer (WDT)

The watchdog timer is a 15-bit counter that increases every 384 or 6144 system cycles. If there are software or hardware abnormalities, it resets automatically.

When the watchdog timer is set in WDTREL of the SFR, it begins to count when the SWDT bit of SFR IEN1 is set to 1. When it counts to 7FFCh and a timeout occurs, it internally resets.

The watchdog timer must be refreshed before timeout. If unexpected errors occur, the watchdog timer is not refreshed. After timeout, the program restarts.

## **Motor Special Function Registers (MSFRs)**

MSFRs are registers used exclusively for motor control modules. They are accessed through MCU SFRs.

Parameters such as motor control, Hall signal configure, waveform type, PWM engine, and over-current protection level can be set in MSFRs.

The ADC and controller status (e.g., Fault status, Hall status, and PWM status) can be obtained via MSFRs.

## **ADC and DAC**

The analog signal input pins (IA, IB, IC, VA, VB, VC, ADC0, and ADC3/AOUT) can be programmed for current sensing, voltage feedback, speed control, overtemperature protection, or other analog signal inputs;

depending on the application. The ADC3/AOUT pin location can be used as 0~4 V analog output. The output voltage is set via the DAC in the MSFR.

The internal ADC is divided into three groups according to the speed of the sampling rate (see Table 6).

Table 6. ADC Sampling Rate

| Sampling<br>Rate Speed | Channel    | Convert Period |
|------------------------|------------|----------------|
| High                   | IA, IB, IC | 1 ADC Trigger  |
| Mid                    | VA, VB, VC | 4 ADC Trigger  |
| Low                    | ADC0, ADC3 | 16 ADC Trigger |

Pins IA, IB, and IC are preset as current-sensing input.

When ADC trigger signals occur, the sample-and-hold circuits retrieve the voltage to be converted. Then it goes through a pre-amplifier to a 10-bit A-D converter. After conversion, it is stored in MSFR and generates an ADC-ready interrupt.

ADC trigger mode has four sub-modes: SAW peak, SAW valley, Timer0, and manual trigger.



Figure 25. ADC Trigger Mode

## **Protections**

Protection functions are provided for Hall signal error protection and over-current (cycle-by-cycle) protection.

When a Hall signal error occurs, the PWM pulse is turned off until the error status is released.

Cycle-by-cycle over-current protection (OCP) monitors every PWM cycle. If over-current is detected, the PWM is turned off until the next cycle.

In addition to the cycle-by-cycle OCP, other protections generate interrupts.

Table 7. Fault and Protection

| Туре       | Condition                       | Action                 |  |
|------------|---------------------------------|------------------------|--|
| Hall Slow  | Hall Period Overflow            | Interrupt 8            |  |
| Short A    | IA > I <sub>SHORT</sub>         | Interrupt 8            |  |
| Short B    | IB > I <sub>SHORT</sub>         | Interrupt 8            |  |
| Short C    | IC > I <sub>SHORT</sub>         | Interrupt 8            |  |
| Hall Error | Hall Sensor = 111 or 000        | Interrupt 8<br>PWM Off |  |
| OC High    | IA / IB / IC > I <sub>OCH</sub> | PWM Off                |  |
| OC Low     | IA / IB / IC < I <sub>OCL</sub> | PWM off                |  |

#### **Current Protections**

There are three methods of current protection: negative over current, positive over current, and short-circuit sensing. The protection points can be set via the OCL, OCH, and SHORT of MSFR. After a protection is triggered, PWM is immediately turned off until the next cycle (cycle-by-cycle).

When the input voltage is higher than the SHORT voltage, an EX8 interrupt is generated. Corresponding measures can be executed to protect system based on requirements of application systems.



Figure 26. Current Protection (Square-Wave)

Each current-sensing pin (IA, IB, and IC) has an output of 50  $\mu$ A of bias current. The recommended setting for the bias voltage is 2.0 V (R<sub>BIAS</sub>= 40 k $\Omega$ ).



Figure 27. Current Feedback Circuit

## **Power Management**

If  $V_{\text{DD}}$  is >  $VDD_{\text{ON}}$ , the reset status takes about 2 ms to be released.

FCM8531 provides three kinds of power-saving modes:

- In IDLE mode; execution of MCU programs pauses, but the peripheral I/O circuits continue to work (e.g. PWM, external interrupt, timing, serial output, etc.).
- In STOP mode; execution of programs, digital I/O interfaces, and all digital circuits pause. This mode continues until the occurrence of an EX0/EX1 external interrupt or a system reset.
- In SLEEP mode, the MCU and AMC are both turned off. At this moment, the alarm timer begins to count. After a timeout, the MCU and AMC are turned on again.

## **Development Supports**

Fairchild provides the Motor Control Development System (MCDS) Integrated Development Environment (IDE). On Microsoft® Windows platforms, functions such as project building, program code generation, compilation, In-System Programming (ISP), and On-Chip Debug Support (OCDS) are supported. This facilitates software development and debugging.

For detailed information please see: <u>User Guide for MCDS IDE of FCM8531</u>.

Table 8. SFRs (Special Function Registers) Map

| Hex | X000   | X001   | X010      | X011      | X100   | X101   | X110    | X111    | Hex       |
|-----|--------|--------|-----------|-----------|--------|--------|---------|---------|-----------|
| F8  | P0_CFG | IO_CFG | INT12_CFG | INT12_STA | DIR0   | DIR1   | DIR2    |         | FF        |
| F0  | В      |        |           |           |        |        |         | SRST    | F7        |
| E8  |        | MD0    | MD1       | MD2       | MD3    | MD4    | MD5     | ARCON   | EF        |
| E0  | ACC    | SPSTA  | SPCON     | SPDAT     | SPSSN  |        |         |         | E7        |
| D8  | ADCON  |        | I2CDAT    | I2CADR    | I2CCON | I2CSTA |         |         | DF        |
| D0  | PSW    |        |           |           |        |        |         |         | D7        |
| C8  | T2CON  |        | CRCL      | CRCH      | TL2    | TH2    |         |         | CF        |
| C0  | IRCON  | CCEN   | CCL1      | CCH1      | CCL2   | CCH2   |         |         | <b>C7</b> |
| B8  | IEN1   | IP1    | SRELH     |           |        |        |         | IRCON2  | BF        |
| В0  | MTX0   | MTX1   | MTX2      | MTX3      | MRX0   | MRX1   | MRX2    | MRX3    | В7        |
| A8  | IEN0   | IP0    | SRELL     |           |        |        |         |         | AF        |
| Α0  | P2     | - 7    |           |           |        |        | \       |         | A7        |
| 98  | SCON   | SBUF   | IEN2      |           |        |        |         |         | 9F        |
| 90  | P1     |        | DPS       | DPC       |        |        | MSFRADR | MSFRDAT | 97        |
| 88  | TCON   | TMOD   | TL0       | TL1       | TH0    | TH1    | CKCON   |         | 8F        |
| 80  | P0     | SP     | DPL       | DPH       | DPL1   | DPH1   | WDTREL  | PCON    | 87        |

Table 9. MSFRs (Motor Special Function Registers) Map

| Hex | X000     | X001     | X010     | X011     | X100     | X101     | X110     | X111     | Hex |
|-----|----------|----------|----------|----------|----------|----------|----------|----------|-----|
| 78  |          |          |          |          |          |          |          |          | 7F  |
| 70  |          |          |          |          |          |          |          |          | 78  |
| 68  |          |          |          |          |          |          |          |          | 6F  |
| 60  |          |          |          |          |          |          |          | 7        | 67  |
| 58  |          |          |          |          |          |          |          | 137      | 5F  |
| 50  | 1        |          |          |          |          |          |          |          | 57  |
| 48  | 1        |          |          |          |          |          |          |          | 4F  |
| 40  | MBUSCTL  | PT01     | PT23     | SLEEP    | ОСН      | OCL      | SHORT    | DACO     | 47  |
| 38  | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | ANGLE    | MSTAT    | 3F  |
| 30  | ADC0L    | ADC0H    |          |          |          |          | ADC3L    | ADC3H    | 37  |
| 28  | VAL      | VAH      | VBL      | VBH      | VCL      | VCH      | ADCINX   | BAK      | 2F  |
| 20  | IAL      | IAH      | IBL      | IBH      | ICL      | ICH      | OCCNTL   | OCSTA    | 27  |
| 18  | HALMXU   | HALFLT   | HALSTA   | HALINT   | HPERL    | HPERM    | HPERH    | ADCCFG   | 1F  |
| 10  | Reserved | Reserved |          | Reserved | Reserved | Reserved | Reserved | Reserved | 17  |
| 08  | PWMCFG   | SAWCNTL  | SPRDL    | SPRDH    | SDLYBL   | SDLYBH   | SDLYCL   | SDLYCH   | 0F  |
| 00  | MCNTL    | ANGCTL   | AS       | ANGDET   | DUTYAL   | DUTYA    | DUTYB    | DUTYC    | 07  |



Figure 28. 32-Low-Profile, Quad, Flat Pack Package (LQFP)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/dwg/VB/VBE32A.pdf">http://www.fairchildsemi.com/dwg/VB/VBE32A.pdf</a>.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™
AX-CAP®\*
BitSiC™
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOLT™
CTL™
Current Transfer Logic™
DEUXPEED®

Dual Cool™
EcoSPARK®
EfficientMax™
ESBC™

Fairchild®
Fairchild Semiconductor®
FACT Quiet Series™
FACT®
FAST®
FastvCore™
FETBench™

F-PFSTM
FRFET®
Global Power Resource®M
GreenBridgeTM
Green FPSTM
Green FPSTM e-SeriesTM
GmaxTM
GTOTM
IntelliMAXTM

ISOPLANAR™ Making Small Speakers Sound Louder and Better™ MegaBuck™

Megabuck™
MICROCOUPLER™
MicroPak™
MicroPak2™
MicroPak2™
MillerDrive™
MotionMax™
mWSaver®
OptoHiT™
OPTOLOGIC®
OPTOPLANAR®

PowerTrench® PowerXS™

Programmable Active Droop™ OFFT®

QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™ SMART START™

Solutions for Your Success™

SOURDING OF YOU SPM®
STEALTH™
SuperFET®
SuperSOT™.3
SuperSOT™.6
SuperSOT™.8
SuperSOT™.8
SuperSOT™.8
SuprEMOS®
SyncFET™

Sync-Lock™

SYSTEM

GENERAL®\*

TinyBoost®
TinyBuck®
TinyLogic®
TinyPOPTO™
TinyPOPTO™
TinyPVM™
TinyPVM™
TranSiC™
TriFault Detect™
TRUECURRENT®\*
µSerDes™

UHC<sup>®</sup>
Ultra FRFETTM
UniFETTM
VCXTM
VisualMaxTM
VoltagePlusTM
XSTM

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 166

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi

FCM8531RQY FCM8531QY