# Constant Voltage / Constant Current Secondary-Side Controller #### Description The NCS1002 is a highly integrated solution for Switching Mode Power Supply (SMPS) applications requiring a dual control loop to perform Constant Voltage (CV) and Constant Current (CC) regulation. The NCS1002 integrates a 2.5 V voltage reference and two precision op amps. The voltage reference, along with Op Amp 1, is the core of the voltage control-loop. Op Amp 2 is an independent, uncommitted amplifier specifically designed for the current control. Key external components needed to complete the two control loops are: (a) A resistor divider that senses the output of the power supply (battery charger) and fixes the voltage regulation set point at the specified value. (b) A sense resistor that feeds the current sensing circuit with a voltage proportional to the DC output current. This resistor determines the current regulation set point and must be adequately rated in terms of power dissipation. The NCS1002 comes in a small 8-pin SOIC package and is ideal for space-shrunk applications such as battery chargers. #### **Features** - Low Input Offset Voltage: 0.5 mV, Typ - Input Common-Mode Range includes Ground - Low Quiescent Current: 300 $\mu$ A per Op Amp at $V_{CC} = 5 \text{ V}$ - Large Output Voltage Swing - Wide Power Supply Range: 3 V to 32 V - High ESD Protection: 2 kV - These are Pb-Free Devices #### **Typical Applications** - Battery Chargers - Switch Mode Power Supplies ### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS SOIC-8 D SUFFIX CASE 751 Assembly Location \_ = Wafer Lot Y = Year W = Work Week = Pb-Free Package(Note: Microdot may be in either location) #### PIN CONNECTIONS #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. #### **MAXIMUM RATINGS** | Parameter | Symbol | Rating | Unit | |-------------------------------------------------------------------------|-------------------|-------------|------| | Supply Voltage (V <sub>CC</sub> to GND) | V <sub>CC</sub> | 36 | V | | Differential Input Voltage | V <sub>id</sub> | 36 | V | | Input Voltage | Vi | -0.3 to +36 | V | | ESD Protection Voltage at Pin Human Body Model | V <sub>ESD</sub> | 2000 | V | | Maximum Junction Temperature | TJ | 150 | °C | | Specification Temperature Range (T <sub>min</sub> to T <sub>max</sub> ) | T <sub>A</sub> | -40 to +105 | °C | | Operating Free-Air Temperature Range | T <sub>oper</sub> | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### THERMAL CHARACTERISTICS | Parameter | | Symbol | Rating | Unit | |--------------------|---------------------|----------------|--------|------| | Thermal Resistance | Junction-to-Ambient | $R_{ heta JA}$ | 175 | °C/W | #### **ELECTRICAL CHARACTERISTICS** | Symbol | Characteristics | Conditions | Min | Тур | Max | Unit | |-----------------|----------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|------| | I <sub>CC</sub> | Total Supply Current, excluding current in the Voltage Reference $V_{CC}$ = 5 V, no load; $-40 \le T_A \le +105^{\circ}C$ | | | 0.3 | 0.4 | mA | | Icc | Total Supply Current, excluding Current in the Voltage Reference $V_{CC}$ = 30 V, no load; $-40 \le T_A \le +105^{\circ}C$ | | | | 0.75 | mA | # OP AMP 1 (OP AMP WITH NONINVERTING INPUT CONNECTED TO THE INTERNAL $\text{V}_{\text{ref}}$ ) (V $_{\text{CC}}$ = 5 V, T $_{\text{A}}$ = 25°C unless otherwise noted) V<sub>IO</sub> Input Offset Voltage $T_{\Lambda} = 25^{\circ}C$ | V <sub>IO</sub> | Input Offset Voltage | T <sub>A</sub> = 25°C | | | 2.0 | mV | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|------|-----|-------| | | | $-40 \le T_A \le +105^{\circ}C$ | | | 3.0 | mV | | DV <sub>IO</sub> | Input Offset Voltage Drift ( $-40 \le T_A \le +105^{\circ}C$ ) | | | 7.0 | | μV/°C | | I <sub>IB</sub> | Input Bias Current (Inverting Input Only) T <sub>A</sub> = 25°C | | | 20 | | nA | | AVD | Large Signal Voltage Gain ( $V_{CC}$ = 15 V, $R_L$ = 2 k $\Omega$ , $V_{ICM}$ = 0 V) | | | 100 | | V/mV | | PSRR | Power Supply Rejection ( $V_{CC} = 5.0 \text{ V to } 30 \text{ V}, V_{OUT}$ | - = 2 V) | 80 | 100 | | dB | | I <sub>SOURCE</sub> | Output Source Current (V <sub>CC</sub> = 15 V, V <sub>OUT</sub> = 2.0 V, V <sub>id</sub> = 1 V) | | 20 | 40 | | mA | | I <sub>O</sub> | Short Circuit to GND (V <sub>CC</sub> = 15 V) | | | 40 | 60 | mA | | I <sub>SINK</sub> | Output Current Sink (V <sub>id</sub> = -1 V) | V <sub>CC</sub> = +15 V, V <sub>OUT</sub> = 0.2 V<br>(Note 1) | 1 | 10 | | mA | | | | V <sub>CC</sub> = +15 V, V <sub>OUT</sub> = 2 V | 10 | 20 | | mA | | V <sub>OH</sub> | Output Voltage Swing, High (V <sub>CC</sub> = 30 V) | $R_L = 2 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$ | 26 | 27 | | V | | | | $-40 \le T_A \le +105^{\circ}C$ | 26 | | | | | | | R <sub>L</sub> = 10 kΩ, T <sub>A</sub> = 25°C | 27 | 28 | | | | | | $-40 \le T_A \le +105^{\circ}C$ | 27 | | | | | V <sub>OL</sub> | Output Voltage Swing, Low | $R_L = 10 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$ | | 5.0 | 50 | mV | | | | $-40 \le T_A \le +105^{\circ}C$ | | | 50 | | | SR | Slew Rate (AV = +1, $V_i$ = 0.5 V to 2 V, $V_{CC}$ = 15 V, $R_L$ = 2 k $\Omega$ , $C_L$ = 100 pF) | | 0.2 | 0.4 | | V/μs | | GBP | Gain Bandwidth Product ( $V_{CC}$ = 30 V, AV = +1, (Note 1) R <sub>L</sub> = 2 k $\Omega$ , C <sub>L</sub> = 100 pF, f = 100 kHz, V <sub>IN</sub> = 10 mV <sub>PP</sub> ) | | 0.5 | 0.9 | | MHz | | THD | Total Harmonic Distortion (f = 1 kHz, AV = 10, $R_L = 2 k\Omega$ , $V_{CC} = 30 V$ , $V_{OUT} = 2 V_{PP}$ ) | | | 0.08 | | % | | | | | | | | | #### **OP AMP 2 (INDEPENDENT OP AMP)** $(V_{CC} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C} \text{ unless otherwise noted})$ | V <sub>IO</sub> | Input Offset Voltage | T <sub>A</sub> = 25°C | | 0.5 | 2.0 | mV | |------------------|------------------------------------------------------------------------------------------------------------|---------------------------------|----|-----|-----|-------| | | | $-40 \le T_A \le +105^{\circ}C$ | | | 3.0 | | | DV <sub>IO</sub> | Input Offset Voltage Drift ( $-40 \le T_A \le +105^{\circ}C$ ) | | | 7.0 | | μV/°C | | I <sub>IO</sub> | Input Offset Current | T <sub>A</sub> = 25°C | | 2.0 | 75 | nA | | | | $-40 \le T_A \le +105^{\circ}C$ | | | 150 | | | Ι <sub>Β</sub> | Input Bias Current | T <sub>A</sub> = 25°C | | 20 | 150 | nA | | | | $-40 \le T_A \le +105^{\circ}C$ | | | 200 | | | AVD | Large Signal Voltage Gain ( $V_{CC}$ = 15 V,<br>R <sub>I</sub> = 2 kΩ, V <sub>OUT</sub> = 1.4 V to 11.4 V) | T <sub>A</sub> = 25°C | 50 | 100 | | V/mV | | | $H_L = 2 \text{ Ks2}, V_{OUT} = 1.4 \text{ V to } 11.4 \text{ V})$ | $-40 \le T_A \le +105^{\circ}C$ | 25 | | | | | PSRR | Power Supply Rejection (V <sub>CC</sub> = 5 V to 30 V) | | 65 | 100 | | dB | <sup>1.</sup> Guaranteed by design and/or characterization. #### **ELECTRICAL CHARACTERISTICS (continued)** | Symbol | Characteristics | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------|------|--------------------------|--------------------| | OP AMP 2 | 2 (INDEPENDENT OP AMP) (continued) ( $V_{CC} = 5$ . | .0 V, T <sub>A</sub> = 25°C unless otherwise | noted) | | | • | | V <sub>ICM</sub> | Input Common Mode Voltage Range (Note 2) (V <sub>CC</sub> = +30 V) | T <sub>A</sub> = 25°C | 0 | | V <sub>CC</sub> -<br>1.5 | V | | | | -40 ≤ T <sub>A</sub> ≤ +105°C | 0 | | V <sub>CC</sub> - 2.0 | | | CMRR | Common Mode Rejection Ratio (Note 4) | 0 to V <sub>CC</sub> - 1.7 V,<br>T <sub>A</sub> = 25°C | 70 | 85 | | dB | | | | 0 to $V_{CC}$ – 2.2 V<br>-40 $\leq$ T <sub>A</sub> $\leq$ +105°C | 60 | | | | | I <sub>SOURCE</sub> | Output Current Source (V <sub>CC</sub> = 15 V, V <sub>OUT</sub> = 2 V, V | V <sub>ID</sub> = +1 V) | 20 | 40 | | mA | | I <sub>O</sub> | Short-Circuit to GND (V <sub>CC</sub> = 15 V) | | | 40 | 60 | mA | | I <sub>SINK</sub> | Output Current Sink (V <sub>ID</sub> = -1 V) | V <sub>CC</sub> = +15 V, V <sub>OUT</sub> = 0.2 V | 1 | 10 | | mA | | | | V <sub>CC</sub> = +15 V, V <sub>OUT</sub> = 2 V | 10 | 20 | | mA | | V <sub>OH</sub> | Output Voltage Swing, High (V <sub>CC</sub> = 30 V) | R <sub>L</sub> = 2 kΩ, T <sub>A</sub> = 25°C | 26 | 27 | | V | | | | $-40 \le T_A \le +105^{\circ}C$ | 26 | | | | | | | R <sub>L</sub> = 10 kΩ, T <sub>A</sub> = 25°C | 27 | 28 | | | | | | $-40 \le T_A \le +105^{\circ}C$ | 27 | | | | | V <sub>OL</sub> | Output Voltage Swing, Low | R <sub>L</sub> = 10 kΩ, T <sub>A</sub> = 25°C | | 5.0 | 50 | mV | | | | $-40 \le T_A \le +105^{\circ}C$ | | | 50 | | | SR | Slew Rate (AV = +1, $V_i$ = 0.5 V to 3 V, $V_{CC}$ = 15 V, $R_L$ = 2 k $\Omega$ , $C_L$ = 100 pF) | | 0.2 | 0.4 | | V/μs | | GBP | Gain Bandwidth Product ( $V_{CC}$ = 30 V, AV = +1,<br>R <sub>L</sub> = 2 k $\Omega$ , C <sub>L</sub> = 100 pF, f = 100 kHz, V <sub>IN</sub> = 10 mV <sub>PP</sub> ) (Note 4) | | 0.5 | 0.9 | | MHz | | THD | Total Harmonic Distortion (f = 1 kHz, AV = 10,<br>$R_L = 2 k\Omega$ , $V_{CC} = 30 V$ , $V_{OUT} = 2 V_{PP}$ ) | | | 0.08 | | % | | e <sub>noise</sub> | Equivalent Input Noise Voltage (f = 1 kHz, $R_S$ = 100 $\Omega$ , $V_{CC}$ = 30 V) | | | 50 | | nV/√ <del>Hz</del> | | VOLTAGE | REFERENCE | | | | | | | 1 | Cathodo Current | | 0.075 | | 100 | mΛ | | I <sub>K</sub> | Cathode Current | | 0.075 | | 100 | mA | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|-----|------|----| | V <sub>ref</sub> | Reference Voltage ( $I_K = 1 \text{ mA}$ ) $T_A = 25^{\circ}\text{C}$ | | 2.49 | 2.5 | 2.51 | V | | | | $-40 \le T_A \le +105^{\circ}C$ | 2.48 | 2.5 | 2.52 | | | $\Delta V_{ m ref}$ | Reference Deviation over Temperature (V <sub>KA</sub> = V <sub>ref</sub> , I <sub>K</sub> = 10 mA, $-40 \le T_A \le +105^{\circ}\text{C}$ ) (Note 4) | | | 7.0 | 30 | mV | | I <sub>min</sub> | Minimum Cathode Current for Regulation ( $V_{KA} \ge 2.45 V_f$ ) | | | 40 | 75 | μΑ | | I ZKA I | Dynamic Impedance (Note 3) ( $V_{KA} = V_{ref}$ , $I_K = 1$ mA to 100 mA, f < 1 kHz) | | | 0.2 | 0.5 | Ω | The input common–mode voltage of either input signal should not be allowed to go negative by more than 0.3 V. The upper end of the common–mode range is V<sub>CC</sub> – 1.5 V. Both inputs can go to V<sub>CC</sub> + 0.3 V without damage. The Dynamic Impedance is defined as I ZKA I = ΔV<sub>KA</sub> / ΔI<sub>K</sub>. Guaranteed by design and/or characterization. Figure 2. IB vs. Temperature Figure 3. Vref as a Function of IK Figure 4. Vref Over Temperature Figure 5. Region of Reference Stability vs. Capacitive Load (Pin 3) Figure 6. Ref Dynamic Impedance vs. **Temperature** Figure 7. NCS1002 PSRR vs. Supply Voltage Figure 8. NCS1002 CMRR vs. Supply Voltage Figure 9. THD+N Figure 1. AC Adapter Application #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | NCS1002DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK #### DATE 16 FEB 2011 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | | PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2 | PIN 1. SOURCE<br>2. SOURCE | | 6. BIAS 2<br>7. INPUT<br>8. GROUND | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1 | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 5 8. COMMON ANODE/GND | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 7. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. CATHODE 8. CATHODE 8. MIRROR 1 9IN 1. LINE 1 IN 2. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 8. LINE 1 OUT STYLE 26: PIN 1. GND 1. LINE 1 OUT STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 6. SOURCE 7. SOURCE 8. VCC STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. | | DOCUMENT NUMBER: | 98ASB42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: onsemi NCS1002DR2G