74LCXR162245 Low Voltage 16-Bit Bidirectional Transceiver with 5V Tolerant Inputs/Outputs and 26 $\Omega$ Series June 2005 Revised August 2024 #### 74LCXR162245 # Low Voltage 16-Bit Bidirectional Transceiver with 5V Tolerant Inputs/Outputs and 26 $\Omega$ Series Resistors in the Outputs #### **General Description** The LCXR162245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is designed for low voltage (2.5V or 3.3V) $V_{\rm CC}$ applications with capability of interfacing to a 5V signal environment. The device is byte controlled. Each byte has separate control inputs which could be shorted together for full 16-bit operation. The $T/\overline{R}$ inputs determine the direction of data flow through the device. The $\overline{\rm OE}$ inputs disable both the A and B ports by placing them in a high impedance state. In addition, all A and B outputs include equivalent $26\Omega$ (nominal) series resistors to reduce overshoot and undershoot and are designed to sink/source up to 12 mA at $V_{CC}=3.0V.$ The LCXR162245 is fabricated with an advance technology to achieve high speed operation in the initial ing CMOS low power dissipation. #### **Features** - 5V tolerant inputs and outputs - 2.3V-3.6V V<sub>CC</sub> specifications provide - A and B side outputs have equil lent 2t series resistors - 5.3 ns $t_{PD}$ max $(V_{CC} = 3V)$ $J \mu A$ I nax - Power down high in reda e in res and outputs - Supports Five . `ertion, 'ithic awal (Note :) - Flow throu pin it - Imple orietary noise/EMI reduction circuitry - L. h-u performance exceeds 50% nA - ESL entormance: Human ๖๐๖/ model > 2000 Machina model > 200V #### Ordering Cod' ... | Order Number | Package umber | Package Description | |------------------|---------------|---------------------------------------------------------------------------------------------| | 74LCXR16 _451. A | w548A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide IRALL | | 74LCXR162. 5M' | MS48A | 48-Lead Smair Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [TAPE and REEL] | | 74LCXR162245M1D | MTD48 | 18 Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [RAIL] | | 74LCXP162:245MTX | MTD49 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [TAPE and REEL] | De rices also available in Tape and Reel. Specify by appending the suffix letter "x" to the ordering code. #### Logic Symbol #### Pin Descriptions | Pin Names | Description | |---------------------------------|----------------------------------| | <del>OE</del> <sub>n</sub> | Output Enable Input | | $T/\overline{R}_n$ | Transmit/Receive Input | | A <sub>0</sub> -A <sub>15</sub> | Side A Inputs or 3-STATE Outputs | | B <sub>0</sub> -B <sub>15</sub> | Side B Inputs or 3-STATE Outputs | © 2005 Fairchild Semiconductor Corporation DS500052 www.fairchildsemi.com ### **Connection Diagram** | ⊺/R₁ — | 1 | $\cup$ | 48 | — <u>ōe</u> ₁ | |--------------------|----|--------|----|--------------------| | в <sub>о</sub> — | 2 | | 47 | — A <sub>0</sub> | | В <sub>1</sub> — | 3 | | 46 | — A <sub>1</sub> | | GND - | 4 | | 45 | — GND | | В <sub>2</sub> — | 5 | | 44 | — A <sub>2</sub> | | В3 — | 6 | | 43 | — A <sub>3</sub> | | v <sub>cc</sub> — | 7 | | 42 | — v <sub>cc</sub> | | В <sub>4</sub> — | 8 | | 41 | — A <sub>4</sub> | | в <sub>5</sub> — | 9 | | 40 | — А <sub>5</sub> | | GND — | 10 | | 39 | — GND | | В <sub>6</sub> — | 11 | | 38 | — A <sub>6</sub> | | в <sub>7</sub> — | 12 | | 37 | — A <sub>7</sub> | | В <sub>8</sub> — | 13 | | 36 | — A <sub>8</sub> | | В9 — | 14 | | 35 | — A <sub>9</sub> | | GND — | 15 | | 34 | — GND | | B <sub>10</sub> — | 16 | | 33 | — A <sub>10</sub> | | B <sub>1 1</sub> — | 17 | | 32 | — A <sub>1 1</sub> | | v <sub>cc</sub> — | 18 | | 31 | — v <sub>cc</sub> | | B <sub>1 2</sub> — | 19 | | 30 | — A <sub>12</sub> | | B <sub>1 3</sub> — | 20 | | 29 | — A <sub>1 3</sub> | | GND — | 21 | | 28 | — GND | | B <sub>1 4</sub> — | 22 | | 27 | | | B <sub>1.5</sub> — | 23 | | 25 | A <sub>15</sub> | | τ/R <sub>2</sub> — | 24 | | 25 | | | | | | | | #### **Truth Tables** | Inputs | | Outputs | |--------------------------------------|---|------------------------------------------------------------------------------------------| | $\overline{OE}_1$ $T/\overline{R}_1$ | | | | L | L | Bus B <sub>0</sub> -B <sub>7</sub> Data to Bus A <sub>0</sub> -A <sub>7</sub> | | L | Н | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub> | | Н | Х | HIGH Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> (Note 2) | | Inputs | | Outputs | |----------|---|---------------------------------------------------------------------------------| | OE₂ T/R₂ | | | | L | L | Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub> | | L | Н | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub> | | Н | Х | HIGH Z State n A <sub>8</sub> -, 5, B <sub>8</sub> -B <sub>15</sub> (Note 2) | Note 2: A and B port inputs still activ # Logic Diagram #### Absolute Maximum Ratings(Note 3) Parameter Units Symbol Value Conditions ٧ -0.5 to +7.0 Supply Voltage $V_{CC}$ ٧ -0.5 to +7.0 $V_{I}$ DC Input Voltage DC Output Voltage -0.5 to +7.0 Output in 3-STATE Vo ٧ -0.5 to $V_{CC} + 0.5$ Output in HIGH or LOW State (Note 4) DC Input Diode Current -50 $V_I < GND$ mΑ $I_{IK}$ V<sub>O</sub> < GND DC Output Diode Current -50 $I_{OK}$ mΑ +50 $V_O > V_{CC}$ DC Output Source/Sink Current ±50 mΑ $I_{O}$ $I_{CC}$ DC Supply Current per Supply Pin ±100 mΑ DC Ground Current per Ground Pin ±100 mΑ $I_{GND}$ Storage Temperature -65 to +150 °C $\mathsf{T}_{\mathsf{STG}}$ #### **Recommended Operating Conditions** (Note 5) | Symbol | Parameter | Max | Units | |----------------------------------|----------------------------------------------------------|------------------------|-------| | V <sub>CC</sub> | Supply Voltage Ope ting 2.0 Dat Reten. 1 7.5 | 3.6 | V | | VI | Input Voltage 0 | 5.5 | V | | Vo | Output Voltage OW state 3-STATE 0 | V <sub>CC</sub><br>5.5 | V | | I <sub>OH</sub> /I <sub>OL</sub> | Output Current | ±8<br>±4 | mA | | T <sub>A</sub> | Free-Air Operating Temperatu -40 | 85 | °C | | Δt/ΔV | Input Edge Rate, $V_{IN} = 0.8V$ . $0V$ , $V_{C} = 3.JV$ | 10 | ns/V | Note 3: The Absolute Maximum Rating at these limits. The parametric values mended Operating Conditions" a will be successful to the device of the device should not be operated at the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings. The "Recommended Operating Conditions" a will be successful to the Absolute Maximum Ratings are not guaranteed. Note 4: I<sub>O</sub> Absolute Maxim Rating mus erved Note 5: Unused pins \ \ \uts \ \use s\) r \ st be held \(\frac{1}{10}\); LOW. \(\tau\_1\) y m ay not Flowt. #### DC F'actional Characteristics | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = -40°C | to +85°C | Units | |-----------------------------------------------------------|---------------------------|----------------------------|-----------------|------------------------|----------|--------| | Зуппоп | al infect | Conditions | (V) | Min | Max | Offics | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.7 | | V | | | O' LPI | | 2.7 - 3.6 | 2.0 | | _ v | | VIL | LOW Level Input Volla je | | 2.3 – 2.7 | | 0.7 | V | | $\langle \langle \langle \langle \rangle \rangle \rangle$ | | | 2.7 - 3.6 | | 0.8 | v | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = -100 μA | 2.3 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 2.3 | 1.8 | | | | | | $I_{OH} = -4 \text{ mA}$ | 2.7 | 2.2 | | V | | | | I <sub>OH</sub> = -6 mA | 3.0 | 2.4 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.7 | 2.0 | | | | | | I <sub>OH</sub> = -12 mA | 3.0 | 2.0 | | | | / <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 2.3 - 3.6 | | 0.2 | | | | | I <sub>OL</sub> = 4 mA | 2.3 | | 0.6 | | | | | I <sub>OL</sub> = 4 mA | 2.7 | | 0.4 | V | | | | I <sub>OL</sub> = 6 mA | 3.0 | | 0.55 | T * | | | | I <sub>OL</sub> = 8 mA | 2.7 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 3.0 | | 0.8 | | | I | Input Leakage Current | $0 \leq V_I \leq 5.5V$ | 2.3 - 3.6 | | ±5.0 | μΑ | | OZ | 3-STATE I/O Leakage | $0 \le V_O \le 5.5V$ | 2.3 - 3.6 | | ±5.0 | | | | | $V_I = V_{IH}$ or $V_{IL}$ | | | | μА | #### DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | V <sub>CC</sub> | T <sub>A</sub> = -40° | C to +85°C | Units | |------------------|---------------------------------------|-----------------------------------------------|-----------------|-----------------------|------------|--------| | Cyllibol | r arameter | Conditions | (V) | Min | Max | Oilles | | I <sub>OFF</sub> | Power-Off Leakage Current | $V_I$ or $V_O = 5.5V$ | 0 | | 10 | μА | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 – 3.6 | | 20 | цА | | | | $3.6V \le V_1, V_0 \le 5.5V \text{ (Note 6)}$ | 2.3 – 3.6 | | ±20 | μΛ | | Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | V <sub>IH</sub> = V <sub>CC</sub> -0.6V | 2.3 – 3.6 | | 500 | μΑ | Note 6: Outputs disabled or 3-STATE only. #### **AC Electrical Characteristics** | | | | T <sub>A</sub> | = -40°C to + | 85°C, R <sub>L</sub> = 50 | 00Ω | | | |------------------|----------------------------------------------------------------------|----------------------|----------------|--------------------|---------------------------------------|----------------------|-------------|-------| | Symbol | Parameter | V <sub>CC</sub> = 3. | 3V ± 0.3V | v <sub>cc</sub> = | = 2.7V | V <sub>CC</sub> = 2. | 5V ± 0.2 | Units | | Зуппоп | Parameter | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = : | 50 pF | C1 = | 30 pF | Ullis | | | | Min | Max | Min | Max | Min | Max | CP. | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 5.3 | 1.5 | 6.0 | 1.5 | 6.4 | 7/- | | t <sub>PLH</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.5 | 5.3 | 1.5 | 0 | | 6.4 | ns ns | | t <sub>PZL</sub> | Output Enable Time | 1.5 | 7.3 | 1.5 | \_{\bar{\bar{\bar{\bar{\bar{\bar{\bar | 1.5 | 9.5 | ns | | $t_{PZH}$ | | 1.5 | 7.3 | 1 | 8.0 | 1,5 | 9.5 | 115 | | t <sub>PLZ</sub> | Output Disable Time | 1.5 | 6.4 | 1.5 | 9 | 1.5 | 7.7 | ns | | $t_{PHZ}$ | | 1.5 | 6.4 | 5 | 6.9 | 1.5 | 7.7 | 115 | | toshl | Output to Output Skew (Note 7) | | <u> </u> | | /()/ | | 1 | ns | | toslh | | | 1. | | Y | 011 | $O_{I_{a}}$ | 115 | Note 7: Skew is defined as the absolute value of the difference 'stween actual pagation delay for any two secrete outputs of the same device. The specification applies to any outputs switching in the same direction either F. Hoto-LOW (to Ship) or LOW-to-HICF (toStH) Pagation delay for any two secrete outputs of the same device. The specification applies to any outputs switching in the same direction either F. Hoto-LOW (to Ship) or LOW-to-HICF (toStH) Pagation delay for any two secretes of the same device. The specification applies to any outputs switching in the same direction either F. #### Dynamic Switching Chance in S | Symbol | Par ar Conditions | v <sub>cc</sub><br>(v) | T <sub>A</sub> = 25°C | Units | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-------| | V <sub>OLP</sub> | Quiet Output Dyn. ic Peak OL $C_L = 50 \text{ pF}$ , $V_{\parallel H} = 3.3 \text{V}$ $V_{\parallel L} = 0 \text{V}$ $C_{\parallel} = 20 \text{ pF}$ , $V_{\parallel H} = 2.5 \text{V}$ , $V_{\parallel} = 0 \text{V}$ | 3.3<br>2.5 | 0.35<br>0.25 | V | | V <sub>OLV</sub> | $ \begin{array}{c cccc} C_l = 50 \text{ pF, } V_{lk} = 3.3 \text{V, } V_{lL} = 0 \text{V} \\ C_l = 20 \text{ pF, } V_{lH} = 2.5 \text{V, } V_{ll} = 0 \text{V} \\ \end{array} $ | 3.3<br>2.5 | -0.35<br>-0.25 | ٧ | #### Ca, acit nce | Symbol | Paranieter | Conditions | Typical | Units | |------------------|-------------------------------|--------------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub> | 7 | pF | | C <sub>I/O</sub> | nput/Output Capacitan e | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 8 | pF | | CPL | Power Dissipation Capacitance | $V_{CC} = 3.3V, V_{I} = 0V \text{ or } V_{CC}, f = 10 \text{ MHz}$ | 20 | pF | #### AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit (C<sub>L</sub> includes probe and jig capacitance) | Test | Switch | |-------------------------------------|-------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 ± 0.3V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 ± 0.2V | | t <sub>PZH</sub> ,t <sub>PHZ</sub> | GND | Waveform for Inverting and Non-Inverting Functions 3-5. E Owput High Encole and Disable Times for Logic Propagation $\iota$ lay Pulse Witth and $t_{rec}$ Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f =1MHz, $t_R = t_F = 3ns$ ) | Symbol | V <sub>CC</sub> | | | |-----------------|------------------------|------------------------|-------------------------| | | 3.3V ± 0.3V | 2.7V | 2.5V ± 0.2V | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | | $V_{mo}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | | V <sub>y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | # Resistors in the Outputs #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYF -B-99. 3.20 8.10 50. O.2 C B A ALL LEAD TIPS PIN #1 IDENT. O.1 C ALL LEAD TIPS 0.50 0.17-0.27 **⊕** 0.13**®** 12.0 Y TOP & BOTTOM LIMETER DIMENSION GAGE PLANE 0.25 NOTE JEDEC REGISTRATION SEATING PLANE ARE IN MULIMETERS. ENSIGNS ARE EXTRUSIVE OF PURKS, MOLD TEASH AND THE BAR EXTRUSIONS. DIMENSIONS AND TOLE (ANCE) DETAIL A MID48REVO 48-Lea 17 hin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: onsemi: