# **UJA1166A**

High-speed CAN transceiver with 5 V LDO and Sleep mode

Rev. 1 — 23 August 2019

**Product data sheet** 

## 1. General description

The UJA1166A contains an ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5 compliant HS-CAN transceiver with an integrated 5 V low-dropout linear voltage regulator. The 5 V regulator provides the internal CAN supply and can also be used to supply additional discrete CAN transceivers or other onboard loads. The UJA1166A can be operated in very-low-current Sleep mode with local and bus wake-up capability. It can be controlled by a microcontroller supplied from an independent 3.3 V or 5 V supply.

This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s.

## 2. Features and benefits

## 2.1 General

- Self-supplied ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5 compliant high-speed CAN transceiver
- Hardware and software compatible with the UJA116x product family and with improved EMC performance
- Loop delay symmetry timing enables reliable communication at data rates up to 5 Mbit/s in the CAN FD fast phase
- Autonomous bus biasing according to ISO 11898-6
- Fully integrated 5 V low-drop voltage regulator for supplying additional discrete transceivers or other onboard loads
- VIO input allows for direct interfacing with 3.3 V to 5 V microcontrollers
- Bus connections are truly floating when power to pin BAT is off

## 2.2 Designed for automotive applications

- ±8 kV ElectroStatic Discharge (ESD) protection, according to the Human Body Model (HBM) on the CAN bus pins
- ±6 kV ESD protection, according to IEC TS 62228 on the CAN bus pins and on pins BAT and WAKE
- CAN bus pins short-circuit proof to ±58 V
- Battery and CAN bus pins are protected against automotive transients according to ISO 7637-3
- Very low quiescent current in Sleep mode
- Leadless HVSON14 package (3 mm × 4.5 mm) with improved Automated Optical Inspection (AOI) capability



Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)

### 2.3 Integrated 5 V low-drop linear voltage regulator (V1)

- 5 V nominal output; ±2 % accuracy
- 100 mA output current capability
- Current limiting above 150 mA
- On-resistance of 5  $\Omega$  (max)
- Undervoltage detection at 90 % of nominal value
- Excellent transient response with a 4.7  $\mu$ F ceramic output load capacitor
- Turned off in Sleep mode
- Short-circuit to GND/overload protection on pin V1

### 2.4 Power Management

- Sleep mode featuring very low supply current
- Remote wake-up capability via standard CAN wake-up pattern
- Local wake-up capability via the WAKE pin
- Entire node can be powered down via the inhibit output, INH

### 2.5 System control and diagnostic features

- Mode control via SLPN pin
- Overtemperature shutdown
- Transmit data (TXD) dominant time-out function

## 3. Ordering information

#### Table 1.Ordering information

| Type number | Package |                                                                                                                        |           |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|             | Name    | Description                                                                                                            | Version   |  |  |  |  |
| UJA1166ATK  | HVSON14 | plastic thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 $\times$ 4.5 $\times$ 0.85 mm | SOT1086-2 |  |  |  |  |

## 4. Block diagram



UJA1166A

## 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

#### Table 2.Pin description

| Symbol | Pin                | Description                                                       |
|--------|--------------------|-------------------------------------------------------------------|
| TXD    | 1                  | transmit data input                                               |
| GND    | 2 <mark>[1]</mark> | ground                                                            |
| V1     | 3                  | 5 V supply for external on-board load                             |
| RXD    | 4                  | receive data output; reads out data from the bus lines            |
| VIO    | 5                  | supply voltage for I/O level adaptor                              |
| CTS    | 6                  | CAN transceiver status output                                     |
| INH    | 7                  | inhibit output for switching external voltage regulators          |
| i.c.   | 8                  | internally connected; should be left floating or connected to GND |
| WAKE   | 9                  | local wake-up input                                               |
| BAT    | 10                 | battery supply voltage                                            |
| i.c.   | 11                 | internally connected; should be left floating or connected to GND |
| CANL   | 12                 | LOW-level CAN bus line                                            |
| CANH   | 13                 | HIGH-level CAN bus line                                           |
| SLPN   | 14                 | Sleep mode control input (active LOW)                             |

[1] The exposed die pad at the bottom of the package allows for better heat dissipation and grounding from the transceiver via the printed circuit board. For enhanced thermal and electrical performance, it is recommended to solder the exposed die pad to GND.

| UJA1166A |  |
|----------|--|
|          |  |

UJA1166A

## 6. Functional description

The UJA1166A is a high-speed CAN transceiver with integrated 5 V linear voltage regulator. The internally connected regulator provides up to 100 mA to supply external on-board loads, such as additional CAN transceivers. A variety of fail safe and diagnostic features offer enhanced system reliability and advanced power management.

## 6.1 System controller

The system controller is a state machine that manages register configuration and controls the internal functions of the UJA1166A. UJA1166A operating modes and state transitions are illustrated in <u>Figure 3</u>. These modes are discussed in more detail in the following sections.

### 6.1.1 Operating modes

The UJA1166A supports five operating modes: Normal, Standby, Sleep, Overtemp and Off.

### 6.1.1.1 Normal mode

Normal mode is the active operating mode. In this mode, the UJA1166A is fully operational. Normal mode can be selected from Standby and Sleep (via Standby) modes by setting pin SLPN HIGH, provided  $V_{IO} > V_{uvd(VIO)}$ . The UJA1166A exits Normal mode:

- if the microcontroller selects Standby mode by setting pin SLPN LOW
- if the UJA1166A detects an undervoltage on VIO, causing the UJA1166A to switch to Standby mode
- if the chip temperature rises above T<sub>th(act)otp</sub>, causing the UJA1166A to switch to Overtemp mode
- if the battery supply voltage drops below  $V_{th(\mbox{det})\mbox{poff}}$  , causing the UJA1166A to switch to Off mode

All pending wake-up events (power-on, CAN bus wake-up, local wake-up via the WAKE pin) are cleared when the UJA1166A enters Normal mode.

### 6.1.1.2 Standby mode

Standby mode is a transitional mode between Normal and Sleep modes. The transceiver is unable to transmit or receive data in Standby mode, but pin INH is active.

The receiver monitors bus activity for a wake-up request in Standby mode. The bus pins are biased at GND level (via  $R_{i(cm)}$ ) when the bus is inactive for t >  $t_{to(silence)}$  and at approximately 2.5 V when there is activity on the bus (autonomous biasing). Wake-up can be triggered remotely via a standard wake-up pattern on the CAN bus (see <u>Section 6.3.2</u>) or locally via the WAKE pin. Pin RXD is forced LOW when a bus or local wake-up event is detected.

The UJA1166A switches to Standby mode:

- from Normal mode if pin SLPN goes LOW or an undervoltage is detected on VIO
- from Sleep mode in the event of a local or remote wake-up event or if SLPN = HIGH (with a valid voltage on VIO)

UJA1166A



#### 6.1.1.3 Sleep mode

Sleep mode is the power saving mode of the UJA1166A. In Sleep mode, the transceiver behaves like in Standby Mode with the exception that pin INH is set floating and temperature protection is inactive. Voltage regulators controlled by this pin will be switched off, and the current into pin BAT will be reduced to a minimum.

A HIGH level on SLPN (provided a valid voltage is present on VIO), a local wake-up via the WAKE pin or a remote CAN bus wake-up will cause the UJA1166A to wake up from Sleep mode and switch to Standby mode. Pin RXD is forced LOW when a local wake-up via WAKE or a remote bus wake-up is detected.

The UJA1166A can be set to Sleep mode by holding pin SLPN LOW for t >  $t_{sleep}$  (provided there are no wake-up events pending). If one or more wake-up events is pending, the UJA1166A will remain in Standby mode. The UJA1166A must be switched to Normal mode to clear pending wake-up events.

UJA1166A

The UJA1166A will also be forced to Sleep mode if an undervoltage lasting longer than  $t_{d(uvd-slp)}$  is detected on VIO ( $V_{IO} < V_{uvd(VIO)}$ ). In this event, all pending wake-up events will be cleared automatically.

#### 6.1.1.4 Off mode

The UJA1166A switches to Off mode from any mode when  $V_{BAT} < V_{th(det)poff}$ . Only power-on detection is enabled; all other modules are inactive. The UJA1166A starts to boot up when the battery voltage rises above the power-on detection threshold  $V_{th(det)pon}$  (triggering an initialization process) and switches to Standby mode after  $t_{startup}$ . Pin RXD is driven LOW when the UJA1166A switches from Off mode to Standby mode, to indicate a power-on event has occurred.

In Off mode, the CAN pins disengage from the bus (zero load; high-ohmic).

#### 6.1.1.5 Overtemp mode

Overtemp mode is provided to prevent the UJA1166A being damaged by excessive temperatures. The UJA1166A switches immediately to Overtemp mode from Normal mode when the global chip temperature rises above the overtemperature protection activation threshold,  $T_{th(act)otp}$ .

In Overtemp mode, the CAN transmitter and receiver are disabled and the CAN pins are in a high-ohmic state. No wake-up event will be detected, but a pending wake-up will still be signalled by a LOW level on pin RXD, which will persist after the overtemperature event has been cleared. V1 is off in Overtemp mode. INH remains unchanged.

The UJA1166A exits Overtemp mode:

- and switches to Standby mode if the chip temperature falls below the overtemperature protection release threshold, T<sub>th(rel)otp</sub>
- if the device is forced to switch to Off mode (V<sub>BAT</sub> < V<sub>th(det)poff</sub>)

#### 6.1.1.6 Hardware characterization for the UJA1166A operating modes

 Table 3.
 Hardware characterization by functional block

| Block | Operating mo          | Operating mode                                   |                        |                                               |                                               |  |  |  |
|-------|-----------------------|--------------------------------------------------|------------------------|-----------------------------------------------|-----------------------------------------------|--|--|--|
|       | Off                   | Standby                                          | Normal                 | Overtemp                                      | Sleep                                         |  |  |  |
| V1    | off                   | on/off <sup>[1]</sup>                            | on                     | off                                           | off                                           |  |  |  |
| CAN   | off                   | Offline                                          | Active                 | off                                           | Offline                                       |  |  |  |
| RXD   | V <sub>IO</sub> level | V <sub>IO</sub> level/LOW if<br>wake-up detected | CAN bit stream         | V <sub>IO</sub> level/LOW if wake-up detected | V <sub>IO</sub> level/LOW if wake-up detected |  |  |  |
| INH   | off                   | V <sub>BAT</sub> level                           | V <sub>BAT</sub> level | V <sub>BAT</sub> level                        | off                                           |  |  |  |

[1] V1 is switched on in Standby mode if a CAN wake-up pattern is detected on the bus; if pin SLPN does not go HIGH within t<sub>to(silence)</sub>, V1 is switched off again. V1 is also switched on in Standby mode if SLPN goes HIGH to select Normal mode.

#### 6.1.2 Mode control via pin SLPN

The UJA1166A can be switched between Normal and Standby/Sleep modes via the SLPN control input (see <u>Figure 3</u>). When SLPN goes LOW, the UJA1166A switches to Standby mode. If SLPN remains low for t<sub>sleep</sub>, the UJA1166A then switches to Sleep mode (if no wake-up is pending). When SLPN goes HIGH, the UJA1166A switches to Normal mode.

## 6.2 Power supplies

### 6.2.1 Battery supply voltage (V<sub>BAT</sub>)

The internal circuitry is supplied from the battery via pin BAT. The device needs to be protected against negative supply voltages, e.g. by using an external series diode. If  $V_{BAT}$  falls below the power-off detection threshold,  $V_{th(det)poff}$ , the UJA1166A switches to Off mode, shutting down the 5 V supply (V1) and other internal logic (except for power-on detection),

The UJA1166A switches from Off mode to Standby mode  $t_{startup}$  after the battery voltage rises above the power-on detection threshold,  $V_{th(det)pon}$ . A power-on event is indicated by a LOW level on pin RXD. RXD remains LOW from the moment UJA1166A exits Off mode until it switches to Normal mode.

#### 6.2.2 5 V low-drop supply voltage (V1)

V1 is intended to supply the internal high-speed CAN transceiver and external on-board loads. It delivers up to 150 mA at 5 V. The output voltage on V1 is monitored. If  $V_{V1}$  falls below the 90 % undervoltage threshold (90 % of the nominal V1 output voltage), the internal CAN transceiver switches to (or remains in) Offline mode.

The internal high-speed CAN transceiver consumes  $\approx$ 50 mA (max) when the bus is continuously dominant, leaving 100 mA available for the external loads on pin V1 (additional on-board CAN transceivers, for example). In practice, the typical current consumption of the internal CAN transceiver is lower ( $\approx$ 25mA), depending on the application, leaving more current available for the external load.

### 6.3 High-speed CAN transceiver

The integrated high-speed CAN transceiver is designed for active communication at bit rates up to 1 Mbit/s, providing differential transmit and receive capability to a CAN protocol controller. The transceiver is ISO 11898-2:2016 compliant. The CAN transmitter is supplied from V1. The UJA1166A includes additional timing parameters on loop delay symmetry to ensure reliable communication in fast phase at data rates up to 5 Mbit/s, as used in CAN FD networks.

The CAN transceiver supports autonomous CAN biasing, which helps to minimize RF emissions. CANH and CANL are always biased to 2.5 V when the UJA1166A is in Normal mode with V1 > 90 % threshold. Autonomous biasing is active when the UJA1166A is in Standby or Sleep mode with the CAN transceiver in CAN Offline mode - to 2.5 V if there is activity on the bus (CAN Offline Bias mode) and to GND if there is no activity on the bus for t >  $t_{to(silence)}$  (CAN Offline mode). This is useful when the node is disabled due to a malfunction in the microcontroller. The transceiver ensures that the CAN bus is correctly biased to avoid disturbing ongoing communication between other nodes. The autonomous CAN bias voltage is derived directly from V<sub>BAT</sub>.

#### 6.3.1 CAN operating modes

The integrated CAN transceiver supports three operating modes: Active, Offline and Offline Bias (see <u>Figure 4</u>). The CAN transceiver operating mode depends on the UJA1166A operating mode and the output voltage on pin V1.

#### 6.3.1.1 CAN Active mode

In CAN Active mode, the transceiver can transmit and receive data via CANH and CANL. The differential receiver converts the analog data on the bus lines into digital data, which is output on pin RXD. The transmitter converts digital data generated by the CAN controller (input on pin TXD) into analog signals suitable for transmission over the CANH and CANL bus lines.

The CAN transceiver is in Active mode when:

• the UJA1166A is in Normal mode (SLPN = 1) AND  $V_{V1} > V_{uvd(V1)}$  AND  $V_{IO} > V_{uvd(VIO)}$ 

In CAN Active mode, the CAN bias voltage is derived from  $V_{V1}$ . If  $V_{V1}$  falls below  $V_{uvd(V1)}$ , the UJA1166A exits CAN Active mode and enters CAN Offline Bias mode with autonomous CAN voltage biasing via pin BAT.

If pin TXD is LOW when the transceiver switches to CAN Active mode (UJA1166A in Normal mode;  $V_{V1}$  and  $V_{IO}$  ok), the transmitter and receiver will remain disabled until TXD goes HIGH. This prevents network traffic being blocked for  $t_{to(dom)TXD}$  (i.e. while the TXD dominant time-out timer is running; see Section 6.7.1) every time the transceiver enters Active mode, if the TXD pin is clamped permanently LOW.

#### 6.3.1.2 CAN Offline and Offline Bias modes

In CAN Offline mode, the transceiver monitors the CAN bus for a wake-up event. CANH and CANL are biased to GND.

CAN Offline Bias mode is the same as CAN Offline mode, with the exception that the CAN bus is biased to 2.5 V. This mode is activated automatically when activity is detected on the CAN bus while the transceiver is in CAN Offline mode. The transceiver will return to CAN Offline mode if the CAN bus is silent (no CAN bus edges) for longer than  $t_{to(silence)}$ .

The CAN transceiver switches to CAN Offline mode from CAN Active mode when:

• the UJA1166A switches to Standby or Sleep mode

provided the CAN-bus has been inactive for at least  $t_{to(silence)}$ . If the CAN-bus has been inactive for less than  $t_{to(silence)}$ , the CAN transceiver switches first to CAN Offline Bias mode and then to CAN Offline mode once the bus has been silent for  $t_{to(silence)}$ .

The CAN transceiver switches to CAN Offline Bias mode from CAN Active mode if:

•  $V_{V1} < V_{uvd(V1)}$  OR  $V_{IO} < V_{uvd(VIO)}$ 

The CAN transceiver switches to CAN Offline mode:

- from CAN Offline Bias mode when the UJA1166A is in Standby or Sleep mode and no activity has been detected on the bus (no CAN edges) for t > t<sub>to(silence)</sub> OR
- when the UJA1166A switches from Off or Overtemp mode to Standby mode

The CAN transceiver switches from CAN Offline mode to CAN Offline Bias mode if:

- a standard wake-up pattern is detected on the CAN bus OR
- the UJA1166A switches to Normal mode while  $V_{V1} < V_{uvd(V1)}$  OR  $V_{IO} < V_{uvd(VIO)}$

UJA1166A



#### 6.3.1.3 CAN Off mode

The CAN transceiver is switched off completely with the bus lines floating when:

- the UJA1166A switches to Off or Overtemp mode OR
- V<sub>BAT</sub> falls below the CAN receiver undervoltage detection threshold, V<sub>uvd(CAN)</sub>

It will be switched on again on entering CAN Offline mode when V<sub>BAT</sub> rises above the undervoltage recovery threshold ( $V_{uvr(CAN)}$ ) and the UJA1166A is no longer in Off/Overtemp mode. CAN Off mode prevents reverse currents flowing from the bus when the battery supply to the UJA1166A is lost.

### 6.3.2 CAN standard wake-up

The UJA1166A monitors the bus for a wake-up pattern when the CAN transceiver is in Offline mode.

A filter at the receiver input prevents unwanted wake-up events occurring due to automotive transients or EMI. A dominant-recessive-dominant wake-up pattern must be transmitted on the CAN bus within the wake-up timeout time ( $t_{to(wake)}$ ) to pass the wake-up filter and trigger a wake-up event (see Figure 5; note that additional pulses may occur between the recessive/dominant phases). The recessive and dominant phases must last at least  $t_{wake(busrec)}$  and  $t_{wake(busdom)}$ , respectively. Pin RXD is driven LOW when a valid CAN wake-up pattern is detected on the bus.



### 6.4 WAKE pin

In Standby and Sleep modes, a local wake-up event is triggered by a LOW-to-HIGH or a HIGH-to-LOW transition on the WAKE pin. In applications that don't make use of the local wake-up facility, the WAKE pin should be connected to GND for optimal EMI performance.

Pin RXD is driven LOW when a valid edge is detected on pin WAKE.

### 6.5 VIO supply pin

Pin VIO should be connected to the microcontroller supply voltage. This will cause the signal levels on TXD, RXD, SLPN and CTS to be adjusted to the I/O levels of the microcontroller, enabling direct interfacing without the need for glue logic.

### 6.6 CAN transceiver status pin (CTS)

Pin CTS is driven HIGH to indicate to microcontroller that the transceiver is fully enabled and data can be transmitted and received via the TXD/RXD pins.

Pin CTS is actively driven LOW:

- while the transceiver is starting up (e.g. during a transition from Standby to Normal mode) or
- if pin TXD is clamped LOW for t > t<sub>to(dom)TXD</sub> or
- if an undervoltage is detected on VIO or V1

UJA1166A

### 6.7 CAN fail-safe features

### 6.7.1 TXD dominant timeout

A TXD dominant time-out timer is started when pin TXD is forced LOW while the transceiver is in CAN Active Mode. If the LOW state on pin TXD persists for longer than the TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network traffic). The TXD dominant time-out timer is reset when pin TXD goes HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 4.4 kbit/s.

### 6.7.2 Pull-up on TXD pin

Pin TXD has an internal pull-up (towards  $V_{IO}$ ) to ensure a safe defined recessive driver state in case the pin is left floating.

#### 6.7.3 Pull-down on SLPN pin

Pin SLPN has an internal pull-down (to GND) to ensure the UJA1166A switches to Sleep mode if SLPN is left floating.

#### 6.7.4 Loss of power at pin BAT

A loss of power at pin BAT has no impact on the bus lines or on the microcontroller. No reverse currents flow from the bus.

UJA1166A

## 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                    | Parameter                                | Conditions                                                                                      | Min       | Max                   | Unit |
|---------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|-----------|-----------------------|------|
| V <sub>x</sub>            | voltage on pin x <sup>[1]</sup>          | pins V1[2], VIO                                                                                 | -0.2      | +6                    | V    |
|                           |                                          | pins TXD, RXD, SLPN, CTS [3]                                                                    | -0.2      | V <sub>V1</sub> + 0.2 | V    |
|                           |                                          | pins WAKE, INH                                                                                  | -18       | +40                   | V    |
|                           |                                          | pin BAT                                                                                         | -0.2      | +40                   | V    |
|                           |                                          | pins CANH and CANL with respect to any other pin                                                | -58       | +58                   | V    |
| V <sub>(CANH</sub> -CANL) | voltage between pin<br>CANH and pin CANL |                                                                                                 | -40       | +40                   | V    |
| V <sub>trt</sub>          | transient voltage                        | on pins CANL, CANH, WAKE, BAT                                                                   | <u>-1</u> |                       |      |
|                           |                                          | pulse 1                                                                                         | -100      | -                     | V    |
|                           |                                          | pulse 2a                                                                                        | -         | 75                    | V    |
|                           |                                          | pulse 3a                                                                                        | -150      | -                     | V    |
|                           |                                          | pulse 3b                                                                                        | -         | 100                   | V    |
| V <sub>ESD</sub>          | electrostatic discharge<br>voltage       | IEC 61000-4-2 (150 pF, 330 $\Omega$ ) discharge circuit [5]                                     |           |                       |      |
|                           |                                          | on pins CANH and CANL; pin BAT with capacitor; pin WAKE with 10 nF capacitor and 10 kΩ resistor | -6        | +6                    | kV   |
|                           |                                          | Human Body Model (HBM)                                                                          |           |                       |      |
|                           |                                          | on any pin 6                                                                                    | -2        | +2                    | kV   |
|                           |                                          | on pins BAT, WAKE                                                                               | -4        | +4                    | kV   |
|                           |                                          | on pins CANH, CANL                                                                              | -8        | +8                    | kV   |
|                           |                                          | Machine Model (MM)                                                                              |           |                       |      |
|                           |                                          | on any pin                                                                                      | -100      | +100                  | V    |
|                           |                                          | Charged Device Model (CDM) [10                                                                  | 1         |                       |      |
|                           |                                          | on corner pins                                                                                  | -750      | +750                  | V    |
|                           |                                          | on any other pin                                                                                | -500      | +500                  | V    |
| T <sub>vj</sub>           | virtual junction<br>temperature          | [1                                                                                              | l –40     | +150                  | °C   |
| T <sub>stg</sub>          | storage temperature                      |                                                                                                 | -55       | +150                  | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] When the device is not powered up,  $I_{V1}$  (max) = 25 mA.

- [3] Maximum voltage should never exceed 6 V.
- [4] Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO7637 part 2.
- [5] Verified by an external test house according to IEC TS 62228, Section 4.3.
- [6] According to AEC-Q100-002.
- [7] Pins stressed to reference group containing all grounds, emulating the application circuit (Figure 9). HBM pulse as specified in AEC-Q100-002 used.
- [8] Pins stressed to reference group containing all ground and supply pins, emulating the application circuit (Figure 9). HBM pulse as specified in AEC-Q100-002 used.
- [9] According to AEC-Q100-003.

- [10] According to AEC-Q100-011.
- [11] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

## 8. Thermal characteristics

| Table 5. T            | 5. Thermal characteristics                          |            |     |      |  |  |  |  |
|-----------------------|-----------------------------------------------------|------------|-----|------|--|--|--|--|
| Symbol                | Parameter                                           | Conditions | Тур | Unit |  |  |  |  |
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | [1]        | 60  | K/W  |  |  |  |  |

[1] According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm).

## 9. Static characteristics

#### Table 6. Static characteristics

 $T_{vj} = -40 \text{ }^{\circ}\text{C} \text{ to } +150 \text{ }^{\circ}\text{C}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V}; V_{IO} = 2.85 \text{ V to } 5.5 \text{ V}; R_L = R_{(CANH-CANL)} = 60 \Omega;$  all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \text{ V};$  unless otherwise specified.<sup>[1]</sup>

| Symbol                  | Parameter                             | Conditions                                                                                                                                          | Min      | Тур   | Max  | Unit |
|-------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|------|------|
| Supply; pi              | n BAT                                 |                                                                                                                                                     |          |       |      |      |
| V <sub>th(det)pon</sub> | power-on detection threshold voltage  | V <sub>BAT</sub> rising                                                                                                                             | 4.2      | -     | 4.55 | V    |
| $V_{th(det)poff}$       | power-off detection threshold voltage | V <sub>BAT</sub> falling                                                                                                                            | 2.8      | -     | 3    | V    |
| V <sub>uvr(CAN)</sub>   | CAN undervoltage recovery voltage     | V <sub>BAT</sub> rising                                                                                                                             | 4.5      | -     | 5    | V    |
| V <sub>uvd(CAN)</sub>   | CAN undervoltage detection voltage    | V <sub>BAT</sub> falling                                                                                                                            | 4.2      | -     | 4.55 | V    |
| I <sub>BAT</sub>        | battery supply current                | Normal mode; CAN Active mode                                                                                                                        |          |       |      |      |
|                         |                                       | CAN recessive; V <sub>TXD</sub> = V <sub>IO</sub>                                                                                                   | -        | 4     | 7.5  | mA   |
|                         |                                       | CAN dominant; V <sub>TXD</sub> = 0 V                                                                                                                | -        | 46    | 67   | mA   |
|                         |                                       | Standby mode; CAN Offline mode;<br>$-40 \text{ °C} < T_{vj} < +85 \text{ °C};$<br>$V_{BAT} = 7 \text{ V to } 18 \text{ V; } I_{V1} = 0 \mu\text{A}$ | -        | [2]   | 91   | μA   |
|                         |                                       | Sleep mode; CAN Offline mode;<br>-40 °C < $T_{vj}$ < +85 °C;<br>$V_{BAT}$ = 7 V to 18 V                                                             | -        | [2]   | 65   | μA   |
|                         |                                       | additional current in CAN Offline<br>Bias mode; –40 °C < T <sub>vj</sub> < 85 °C                                                                    | -        | 38    | 55   | μA   |
| Voltage so              | urce: pin V1                          | 1                                                                                                                                                   | <b>I</b> | I     |      |      |
| Vo                      | output voltage                        | $V_{BAT}$ = 5.5 V to 28 V; $V_{TXD}$ = $V_{V1}$ ;<br>$I_{V1}$ = -120 mA to 0 mA                                                                     | 4.9      | 5     | 5.1  | V    |
|                         |                                       | $V_{BAT}$ = 5.65 V to 28 V; $V_{TXD}$ = $V_{V1}$<br>$I_{V1}$ = -150 mA to 0 mA                                                                      | 4.9      | 5     | 5.1  | V    |
|                         |                                       | V <sub>BAT</sub> = 5.65 V to 28 V;<br>I <sub>V1</sub> = -100 mA to 0 mA;<br>V <sub>TXD</sub> = 0 V; V <sub>CANH</sub> = 0 V                         | 4.9      | 5     | 5.1  | V    |
| R <sub>(BAT-V1)</sub>   | resistance between pin BAT and pin V1 | $V_{BAT}$ = 4 V to 6 V; $I_{V1}$ = –120 mA; $T_{vj}$ < 150 °C                                                                                       | -        | -     | 5    | Ω    |
|                         |                                       | $V_{BAT}$ = 3 V to 4 V; $I_{V1}$ = -40 mA                                                                                                           | -        | 2.625 | -    | Ω    |
| V <sub>uvd</sub>        | undervoltage detection voltage        | V <sub>uvd(nom)</sub> = 90 %                                                                                                                        | 4.5      | -     | 4.75 | V    |
| V <sub>uvr</sub>        | undervoltage recovery voltage         |                                                                                                                                                     | 4.5      | -     | 4.75 | V    |

#### Table 6. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{BAT} = 4.5$  V to 28 V;  $V_{IO} = 2.85$  V to 5.5 V;  $R_L = R_{(CANH-CANL)} = 60 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13$  V; unless otherwise specified.<sup>[1]</sup>

| Symbol                  | Parameter                              | Conditions                                                                                             | Min                 | Тур | Max                 | Unit |
|-------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|
| I <sub>O(sc)</sub>      | short-circuit output current           |                                                                                                        | -300                | -   | -150                | mA   |
| Supply; pir             | ı VIO                                  |                                                                                                        |                     | 1   |                     |      |
| V <sub>uvd</sub>        | undervoltage detection voltage         |                                                                                                        | 2.7                 | -   | 2.85                | V    |
| I <sub>I(VIO)</sub>     | input current on pin VIO               | Standby/Normal mode;<br>–40 °C < T <sub>vj</sub> < 85 °C                                               | -                   | 7.1 | 11                  | μA   |
|                         |                                        | Sleep mode;<br>–40 °C < T <sub>vj</sub> < 85 °C                                                        | -                   | 5.9 | 9.5                 | μA   |
| Sleep mod               | e control input; pin SLPN              | 1                                                                                                      |                     |     |                     |      |
| V <sub>th(sw)</sub>     | switching threshold voltage            |                                                                                                        | 0.25V <sub>IO</sub> | -   | 0.75V <sub>IO</sub> | V    |
| R <sub>pd</sub>         | pull-down resistance                   |                                                                                                        | 40                  | 60  | 80                  | kΩ   |
| Inhibit outp            | out: pin INH                           | l .                                                                                                    |                     |     |                     |      |
| Vo                      | output voltage                         | I <sub>INH</sub> = -180 μA                                                                             | $V_{BAT}-0.8$       | -   | V <sub>BAT</sub>    | V    |
| R <sub>pd</sub>         | pull-down resistance                   | Sleep mode                                                                                             | 3                   | 4   | 5                   | MΩ   |
| CAN transr              | mit data input; pin TXD                |                                                                                                        |                     | 1   |                     |      |
| V <sub>th(sw)</sub>     | switching threshold voltage            |                                                                                                        | 0.25V <sub>IO</sub> | -   | 0.75V <sub>IO</sub> | V    |
| V <sub>th(sw)hys</sub>  | switching threshold voltage hysteresis |                                                                                                        | 0.05V <sub>IO</sub> | -   | -                   | V    |
| R <sub>pu</sub>         | pull-up resistance                     |                                                                                                        | 40                  | 60  | 80                  | kΩ   |
| CAN transr              | mitter status; pin CTS                 | 1                                                                                                      |                     |     |                     |      |
| I <sub>OH</sub>         | HIGH-level output current              | $V_{CTS}$ = $V_{IO}$ – 0.4 V; transmitter on                                                           | -                   | -   | -4                  | mA   |
| I <sub>OL</sub>         | LOW-level output current               | V <sub>CTS</sub> = 0.4 V; transmitter off                                                              | 4                   | -   | -                   | mA   |
| CAN receiv              | ve data output; pin RXD                |                                                                                                        |                     |     |                     |      |
| V <sub>OH</sub>         | HIGH-level output voltage              | I <sub>OH</sub> = -4 mA                                                                                | $V_{IO}-0.4$        | -   | -                   | V    |
| V <sub>OL</sub>         | LOW-level output voltage               | I <sub>OL</sub> = 4 mA                                                                                 | -                   | -   | 0.4                 | V    |
| R <sub>pu</sub>         | pull-up resistance                     | CAN Offline mode                                                                                       | 40                  | 60  | 80                  | kΩ   |
| Local wake              | input; pin WAKE                        |                                                                                                        |                     |     |                     |      |
| V <sub>th(sw)</sub> r   | rising switching threshold voltage     |                                                                                                        | 2.8                 | -   | 4.1                 | V    |
| V <sub>th(sw)f</sub>    | falling switching threshold voltage    |                                                                                                        | 2.4                 | -   | 3.75                | V    |
| V <sub>hys(i)</sub>     | input hysteresis voltage               |                                                                                                        | 250                 | -   | 800                 | mV   |
| li                      | input current                          | T <sub>vj</sub> = -40 °C to +85 °C                                                                     | -                   | -   | 1.5                 | μA   |
| High-speed              | d CAN bus lines; pins CANH and         | I CANL                                                                                                 |                     |     |                     |      |
| V <sub>O(dom)</sub>     | dominant output voltage                | CAN Active mode; $V_{TXD}$ = 0 V;<br>t < t <sub>to(dom)TXD</sub> ;<br>V <sub>V1</sub> = 4.5 V to 5.5 V |                     |     |                     |      |
|                         |                                        | pin CANH; $R_L$ = 50 $\Omega$ to 65 $\Omega$                                                           | 2.75                | 3.5 | 4.5                 | V    |
|                         |                                        | pin CANL; $R_L$ = 50 $\Omega$ to 65 $\Omega$                                                           | 0.5                 | 1.5 | 2.25                | V    |
| V <sub>dom(TX)sym</sub> | transmitter dominant voltage symmetry  |                                                                                                        | -400                | -   | +400                | mV   |

#### Table 6. Static characteristics ... continued

 $T_{vj} = -40 \text{ °C to } +150 \text{ °C}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V}; V_{IO} = 2.85 \text{ V to } 5.5 \text{ V}; R_L = R_{(CANH-CANL)} = 60 \Omega;$  all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \text{ V};$  unless otherwise specified.<sup>[1]</sup>

| Symbol                   | Parameter                                | Conditions                                                                                                                                                                    | Min                            | Тур                | Max                  | Unit |
|--------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|----------------------|------|
| V <sub>TXsym</sub>       | transmitter voltage symmetry             | · TASYIII · CANIT · CANE,                                                                                                                                                     | [ <u>3]</u> 0.9<br>[ <u>4]</u> | / <sub>V1</sub> -  | 1.1V <sub>V1</sub>   | V    |
| V <sub>O(dif)</sub>      | differential output voltage              | CAN Active mode (dominant);<br>$V_{TXD}$ = 0 V; $V_{BAT}$ > 5.5 V;<br>t < t <sub>to(dom)TXD</sub>                                                                             |                                |                    |                      |      |
|                          |                                          | $R_L$ = 50 Ω to 65 Ω                                                                                                                                                          | 1.5                            | -                  | 3                    | V    |
|                          |                                          | $R_L$ = 45 Ω to 70 Ω                                                                                                                                                          | 1.4                            | -                  | 3.3                  | V    |
|                          |                                          | R <sub>L</sub> = 2240 Ω                                                                                                                                                       | 1.5                            | -                  | 5                    | V    |
|                          |                                          | recessive; R <sub>L</sub> = no load;<br>V <sub>BAT</sub> > 5.5 V                                                                                                              |                                |                    |                      |      |
|                          |                                          | CAN Active/Offline Bias mode; $V_{TXD} = V_{IO}$                                                                                                                              | -50                            | -                  | +50                  | mV   |
|                          |                                          | CAN Offline mode                                                                                                                                                              | -0.2                           | 2 -                | +0.2                 | V    |
| V <sub>O(rec)</sub>      | recessive output voltage                 | CAN Active mode; $V_{TXD} = V_{IO}$ ;<br>R <sub>L</sub> = no load                                                                                                             | 2                              | 0.5V <sub>V1</sub> | 3                    | V    |
|                          |                                          | CAN Offline mode;<br>R <sub>L</sub> = no load                                                                                                                                 | -0.1                           | 1 -                | +0.1                 | V    |
|                          |                                          | CAN Offline Bias mode;<br>R <sub>L</sub> = no load                                                                                                                            | 2                              | 2.5                | 3                    | V    |
| I <sub>O(sc)dom</sub>    | dominant short-circuit output current    | CAN Active mode;<br>V <sub>BAT</sub> > 5.5 V; V <sub>TXD</sub> = 0 V                                                                                                          |                                |                    |                      |      |
|                          |                                          | pin CANH;<br>V <sub>CANH</sub> = -3 V to +27 V                                                                                                                                | -55                            | -                  | -                    | mA   |
|                          |                                          | pin CANL;<br>V <sub>CANL</sub> = -15 V to +18 V                                                                                                                               | -                              | -                  | +55                  | mA   |
| I <sub>O(sc)rec</sub>    | recessive short-circuit output current   | $V_{CANL} = V_{CANH} = -27 V \text{ to } +32 V;$<br>$V_{TXD} = V_{IO}$                                                                                                        | -3                             | -                  | +3                   | mA   |
| V <sub>th(RX)dif</sub>   | differential receiver threshold voltage  | $\begin{array}{l} -12 \ V \leq V_{CANL} \leq +12 \ V; \\ -12 \ V \leq V_{CANH} \leq +12 \ V \end{array}$                                                                      |                                |                    |                      |      |
|                          |                                          | CAN Active mode                                                                                                                                                               | 0.5                            | 0.7                | 0.9                  | V    |
|                          |                                          | CAN Offline mode                                                                                                                                                              | 0.4                            | 0.7                | 1.15                 | V    |
| V <sub>rec(RX)</sub>     | receiver recessive voltage               | $\label{eq:Variation} \begin{array}{l} -12~V \leq V_{CANL} \leq +12~V; \\ -12~V \leq V_{CANH} \leq +12~V \end{array}$                                                         |                                |                    |                      |      |
|                          |                                          | CAN Active mode                                                                                                                                                               | -4[3                           | 1 -                | +0.5                 | V    |
|                          |                                          | CAN Offline/Offline Bias modes                                                                                                                                                | -4[3                           | 1 -                | +0.4                 | V    |
| V <sub>dom(RX)</sub>     | receiver dominant voltage                | $\begin{array}{l} -12~V \leq V_{CANL} \leq +12~V; \\ -12~V \leq V_{CANH} \leq +12~V \end{array}$                                                                              |                                |                    |                      |      |
|                          |                                          | CAN Active mode                                                                                                                                                               | 0.9                            | -                  | 9.0 <mark>[3]</mark> | V    |
|                          |                                          | CAN Offline/Offline Bias modes                                                                                                                                                | 1.1                            | 5 -                | 9.0 <mark>[3]</mark> | V    |
| V <sub>hys(RX)</sub> dif | differential receiver hysteresis voltage | $\begin{array}{l} \mbox{CAN Active mode;} \\ -12 \ \mbox{V} \leq \mbox{V}_{CANL} \leq +12 \ \mbox{V;} \\ -12 \ \mbox{V} \leq \mbox{V}_{CANH} \leq +12 \ \mbox{V} \end{array}$ | 1                              | 30                 | 60                   | mV   |

#### Table 6. Static characteristics ... continued

 $T_{vj} = -40 \text{ }^{\circ}\text{C} \text{ to } +150 \text{ }^{\circ}\text{C}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V}; V_{IO} = 2.85 \text{ V to } 5.5 \text{ V}; R_L = R_{(CANH-CANL)} = 60 \Omega;$  all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \text{ V};$  unless otherwise specified.<sup>[1]</sup>

| Symbol                  | Parameter                                                   | Conditions                                                                                                                                                      | Min | Тур | Max | Unit |
|-------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>i</sub>          | input resistance                                            | $\begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$                                                            | 9   | 15  | 28  | kΩ   |
| $\Delta R_i$            | input resistance deviation                                  | $\begin{array}{l} 0 \ V \leq V_{CANL} \leq \textbf{+5} \ V; \\ 0 \ V \leq V_{CANH} \leq \textbf{+5} \ V \end{array}$                                            | -1  | -   | +1  | %    |
| R <sub>i(dif)</sub>     | differential input resistance                               | $\label{eq:Variation} \begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$                                       | 19  | 30  | 52  | kΩ   |
| C <sub>i(cm)</sub>      | common-mode input capacitance                               | [3]                                                                                                                                                             | -   | -   | 20  | pF   |
| C <sub>i(dif)</sub>     | differential input capacitance                              | [3]                                                                                                                                                             | -   | -   | 10  | pF   |
| ΙL                      | leakage current                                             | V <sub>BAT</sub> = V <sub>V1</sub> = 0 V or<br>V <sub>BAT</sub> = V <sub>V1</sub> = shorted to ground via<br>47 kΩ; V <sub>CANH</sub> = V <sub>CANL</sub> = 5 V | -5  | -   | +5  | μA   |
| Temperatu               | re protection                                               | ·                                                                                                                                                               |     |     |     |      |
| T <sub>th(act)otp</sub> | overtemperature protection activation threshold temperature |                                                                                                                                                                 | 167 | 177 | 187 | °C   |
| T <sub>th(rel)otp</sub> | overtemperature protection release threshold temperature    |                                                                                                                                                                 | 127 | 137 | 147 | °C   |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] See Figure 6.

[3] Not tested in production; guaranteed by design.

[4] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 11.



## **10. Dynamic characteristics**

#### Table 7. Dynamic characteristics

 $T_{vj} = -40 \ \ C$  to +150  $\ \ C$ ;  $V_{BAT} = 4.5 \ V$  to 28 V;  $V_{IO} = 2.85 \ V$  to 5.5 V;  $R_L = R_{(CANH-CANL)} = 60 \ \Omega$ ;  $C_{(CANH-CANL)} = 100 \ pF$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \ V$ ; unless otherwise specified.<sup>[1]</sup>

| Symbol                     | Parameter                                            | Conditions                                                                                                                     |     | Min | Тур | Max  | Unit |
|----------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| Supply; pins               | V1 and VIO                                           |                                                                                                                                |     |     |     |      |      |
| t <sub>startup</sub>       | start-up time                                        | from $V_{BAT}$ exceeding the power-on detection threshold until $V_{V1}$ > 90 % undervoltage threshold; $C_{V1}$ = 4.7 $\mu$ F |     | -   | 2.8 | 4.7  | ms   |
| t <sub>d(uvd)</sub>        | undervoltage detection delay time                    |                                                                                                                                |     | 6   | -   | 54   | μs   |
| t <sub>d(uvd-sleep)</sub>  | delay time from undervoltage detection to sleep mode | from undervoltage detection on VIO<br>until UJA1166A forced to Sleep mode                                                      |     | 180 | -   | 440  | ms   |
| Mode control               | l: pin SLPN                                          |                                                                                                                                |     |     |     |      | _    |
| t <sub>fltr(sleep)</sub>   | sleep filter time                                    |                                                                                                                                |     | 2.5 | -   | 13.5 | μs   |
| t <sub>d(sleep)</sub>      | sleep delay time                                     | minimum LOW time to trigger a transition to Sleep mode                                                                         |     | 21  | -   | 36   | μS   |
| Pin WAKE                   |                                                      | 1                                                                                                                              |     |     | 1   |      |      |
| t <sub>det(wake)</sub>     | wake-up detection time                               |                                                                                                                                |     | 7   | -   | 42   | μs   |
| CAN transcei               | iver timing; pins CANH, CANL, TXD an                 | d RXD                                                                                                                          |     |     |     |      |      |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant                  |                                                                                                                                | [2] | -   | 80  | -    | ns   |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive                 |                                                                                                                                | [2] | -   | 80  | -    | ns   |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD                  |                                                                                                                                | [2] | -   | 105 | -    | ns   |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD                 |                                                                                                                                | [2] | -   | 120 | -    | ns   |
| $t_{d(TXDL-RXDL)}$         | delay time from TXD LOW to RXD<br>LOW                | t <sub>bit(TXD)</sub> = 200 ns                                                                                                 | [3] | -   | -   | 255  | ns   |
| $t_{d(TXDH-RXDH)}$         | delay time from TXD HIGH to RXD<br>HIGH              | t <sub>bit(TXD)</sub> = 200 ns                                                                                                 | [3] | -   | -   | 255  | ns   |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width                      | t <sub>bit(TXD)</sub> = 500 ns                                                                                                 | [3] | 435 | -   | 530  | ns   |
|                            |                                                      | t <sub>bit(TXD)</sub> = 200 ns                                                                                                 | [3] | 155 | -   | 210  | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                                  | t <sub>bit(TXD)</sub> = 500 ns                                                                                                 | [3] | 400 | -   | 550  | ns   |
|                            |                                                      | t <sub>bit(TXD)</sub> = 200 ns                                                                                                 | [3] | 120 | -   | 220  | ns   |
| $\Delta t_{rec}$           | receiver timing symmetry                             | t <sub>bit(TXD)</sub> = 500 ns                                                                                                 |     | -65 | -   | +40  | ns   |
|                            |                                                      | t <sub>bit(TXD)</sub> = 200 ns                                                                                                 |     | -45 | -   | +15  | ns   |
| t <sub>wake(busdom)</sub>  | bus dominant wake-up time                            | first pulse (after first recessive) for<br>wake-up on pins CANH and CANL;<br>CAN Offline mode                                  |     | 0.5 | -   | 1.8  | μS   |
|                            |                                                      | second pulse for wake-up on pins<br>CANH and CANL                                                                              |     | 0.5 | -   | 1.8  | μs   |
| t <sub>wake(busrec)</sub>  | bus recessive wake-up time                           | first pulse for wake-up on pins CANH<br>and CANL; CAN Offline mode                                                             |     | 0.5 | -   | 1.8  | μS   |
|                            |                                                      | second pulse (after first dominant) for wake-up on pins CANH and CANL                                                          |     | 0.5 | -   | 1.8  | μs   |
| t <sub>to(wake)bus</sub>   | bus wake-up time-out time                            | between first and second dominant pulses; CAN Offline mode                                                                     |     | 0.8 | -   | 10   | ms   |
| t <sub>to(dom)TXD</sub>    | TXD dominant time-out time                           | CAN Active mode; V <sub>TXD</sub> = 0 V                                                                                        |     | 2.7 | -   | 3.3  | ms   |

#### Table 7. Dynamic characteristics ...continued

 $T_{vj} = -40 \ \ C$  to  $+150 \ \ C$ ;  $V_{BAT} = 4.5 \ V$  to  $28 \ V$ ;  $V_{IO} = 2.85 \ V$  to  $5.5 \ V$ ;  $R_L = R_{(CANH-CANL)} = 60 \ \Omega$ ;  $C_{(CANH-CANL)} = 100 \ pF$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \ V$ ; unless otherwise specified.<sup>[1]</sup>

| Symbol                      | Parameter                          | Conditions                                                                            | Min  | Тур | Max  | Unit |
|-----------------------------|------------------------------------|---------------------------------------------------------------------------------------|------|-----|------|------|
| t <sub>to(silence)</sub>    | bus silence time-out time          | recessive time measurement started in all CAN modes                                   | 0.95 | -   | 1.17 | S    |
| t <sub>d(busact-bias)</sub> | delay time from bus active to bias |                                                                                       | -    | -   | 200  | μs   |
| t <sub>startup(CAN)</sub>   | CAN start-up time                  | when switching to Active mode<br>(CTS = HIGH)                                         | -    | -   | 220  | μs   |
| Mode transit                | ion                                |                                                                                       |      |     |      |      |
| t <sub>d(act)</sub> norm    | normal mode activation delay time  | delay before CAN transceiver is<br>activated after the UJA1166A enters<br>Normal mode | -    | -   | 320  | μs   |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] See Figure 7 and Figure 10.

[3] See Figure 8 and Figure 10.





UJA1166A

## 11. Application information



#### Simplified application diagram 11.1

Typical application using the UJA1166A Fig 9.

## 12. Test information





## **12.1 Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

**UJA1166A** 

## 13. Package outline



HVSON14: plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 x 4.5 x 0.85 mm

### Fig 12. Package outline SOT1086-2 (HVSON14)

UJA1166A

## **14. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## **15. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 13</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 8</u> and <u>9</u>

#### Table 8. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |       |  |
|------------------------|--------------------------------------------------------------|-------|--|
|                        |                                                              |       |  |
|                        | < 350                                                        | ≥ 350 |  |
| < 2.5                  | 235                                                          | 220   |  |
| ≥ 2.5                  | 220                                                          | 220   |  |

#### Table 9. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|
|                        |                                                              |             |        |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 13.

**UJA1166A** 



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

## 16. Soldering of HVSON packages

<u>Section 15</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can found in the following application notes:

- AN10365 'Surface mount reflow soldering description"
- AN10366 "HVQFN application information"

## 17. Appendix: ISO 11898-2:201x parameter cross-reference list

#### Table 10. ISO 11898-2:201x to NXP data sheet parameter conversion

| SO 11898-2:201x                                                                                      |                                          | NXP data sheet            |                                         |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--|
| Parameter                                                                                            | Notation                                 | Symbol                    | Parameter                               |  |
| HS-PMA dominant output characteristics                                                               | 1                                        |                           |                                         |  |
| Single ended voltage on CAN_H                                                                        | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage                 |  |
| Single ended voltage on CAN_L                                                                        | V <sub>CAN_L</sub>                       |                           |                                         |  |
| Differential voltage on normal bus load                                                              | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Differential voltage on effective resistance during arbitration                                      | _                                        |                           |                                         |  |
| Optional: Differential voltage on extended bus load range                                            | _                                        |                           |                                         |  |
| HS-PMA driver symmetry                                                                               | 1                                        |                           |                                         |  |
| Driver symmetry                                                                                      | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry            |  |
| Maximum HS-PMA driver output current                                                                 | 1                                        |                           |                                         |  |
| Absolute current on CAN_H                                                                            | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output           |  |
| Absolute current on CAN_L                                                                            | I <sub>CAN_L</sub>                       | _                         | current                                 |  |
| HS-PMA recessive output characteristics, bus biasing ac                                              | tive/inactiv                             | ve                        |                                         |  |
| ngle ended output voltage on CAN_H V <sub>CAN_H</sub>                                                |                                          | V <sub>O(rec)</sub>       | recessive output voltage                |  |
| Single ended output voltage on CAN_L                                                                 | V <sub>CAN_L</sub>                       |                           |                                         |  |
| Differential output voltage                                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Optional HS-PMA transmit dominant timeout                                                            | 1                                        |                           |                                         |  |
| Transmit dominant timeout, long                                                                      | t <sub>dom</sub>                         | t <sub>to(dom)</sub> TXD  | TXD dominant time-out time              |  |
| Transmit dominant timeout, short                                                                     | _                                        |                           |                                         |  |
| HS-PMA static receiver input characteristics, bus biasing                                            | g active/ina                             | ctive                     |                                         |  |
| Recessive state differential input voltage range<br>Dominant state differential input voltage range  | V <sub>Diff</sub>                        | V <sub>th(RX)</sub> dif   | differential receiver threshold voltage |  |
|                                                                                                      |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage              |  |
|                                                                                                      |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage               |  |
| HS-PMA receiver input resistance (matching)                                                          |                                          |                           |                                         |  |
| Differential internal resistance                                                                     | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance           |  |
| Single ended internal resistance                                                                     | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                        |  |
| Matching of internal resistance                                                                      | MR                                       | $\Delta R_i$              | input resistance deviation              |  |
| HS-PMA implementation loop delay requirement                                                         |                                          |                           |                                         |  |
| Loop delay                                                                                           | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH    |  |
|                                                                                                      |                                          | $t_{d(TXDL-RXDL)}$        | delay time from TXD LOW to RXD<br>LOW   |  |
| Optional HS-PMA implementation data signal timing requ<br>2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f                              | or use with bit           | rates above 1 Mbit/s up to              |  |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                    | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>     | transmitted recessive bit width         |  |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                                 | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>     | bit time on pin RXD                     |  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                     | ∆t <sub>Rec</sub>                        | Δt <sub>rec</sub>         | receiver timing symmetry                |  |

#### Table 10. ISO 11898-2:201x to NXP data sheet parameter conversion

| ISO 11898-2:201x                                                                 |                                          | NXP data she                  | et                                    |  |
|----------------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|
| Parameter                                                                        | Notation                                 | Symbol                        | Parameter                             |  |
| HS-PMA maximum ratings of $V_{CAN_H}$ , $V_{CAN_L}$ and $V_{Diff}$               |                                          |                               | ·                                     |  |
| Maximum rating V <sub>Diff</sub>                                                 | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |
| General maximum rating $V_{\text{CAN}\_\text{H}}$ and $V_{\text{CAN}\_\text{L}}$ | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                              | V <sub>CAN_L</sub>                       |                               |                                       |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                                 | _L, unpow                                | ered                          | 1                                     |  |
| Leakage current on CAN_H, CAN_L                                                  | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                            | leakage current                       |  |
| HS-PMA bus biasing control timings                                               | 1                                        |                               |                                       |  |
| CAN activity filter time, long                                                   | t <sub>Filter</sub>                      | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time             |  |
| CAN activity filter time, short                                                  |                                          | t <sub>wake(busrec)</sub> [1] | bus recessive wake-up time            |  |
| Wake-up timeout, short                                                           | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |
| Wake-up timeout, long                                                            | 1                                        |                               |                                       |  |
| Timeout for bus inactivity                                                       | t <sub>Silence</sub>                     | t <sub>to(silence)</sub>      | bus silence time-out time             |  |
| Bus Bias reaction time                                                           | t <sub>Bias</sub>                        | t <sub>d(busact-bias)</sub>   | delay time from bus active to bias    |  |

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

UJA1166A

## 18. Revision history

#### Table 11.Revision history

| Document ID  | Release date | Data sheet status  | Change notice | Supersedes |
|--------------|--------------|--------------------|---------------|------------|
| UJA1166A v.1 | 20190823     | Product data sheet | -             | -          |

## **19. Legal information**

## **19.1 Data sheet status**

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 19.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product sole and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **20. Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

Product data sheet

## 21. Contents

| 1            | General description 1                                  |
|--------------|--------------------------------------------------------|
| 2            | Features and benefits 1                                |
| 2.1          | General                                                |
| 2.2          | Designed for automotive applications 1                 |
| 2.3          | Integrated 5 V low-drop linear voltage regulator (V1)2 |
| 2.4          | Power Management                                       |
| 2.5          | System control and diagnostic features 2               |
| 3            | Ordering information                                   |
| 4            | Block diagram 3                                        |
| 5            | Pinning information 4                                  |
| 5.1          | Pinning                                                |
| 5.2          | Pin description                                        |
| 6            | Functional description 5                               |
| 6.1          | System controller                                      |
| 6.1.1        | Operating modes                                        |
| 6.1.1.1      | Normal mode 5                                          |
| 6.1.1.2      | Standby mode                                           |
| 6.1.1.3      | Sleep mode 6                                           |
| 6.1.1.4      | Off mode 7                                             |
| 6.1.1.5      | Overtemp mode 7                                        |
| 6.1.1.6      | Hardware characterization for the UJA1166A             |
|              | operating modes7                                       |
| 6.1.2        | Mode control via pin SLPN                              |
| 6.2          | Power supplies                                         |
| 6.2.1        | Battery supply voltage (V <sub>BAT</sub> ) 8           |
| 6.2.2        | 5 V low-drop supply voltage (V1) 8                     |
| 6.3<br>6.3.1 | High-speed CAN transceiver                             |
| 6.3.1.1      | CAN operating modes                                    |
| 6.3.1.2      | CAN Offline and Offline Bias modes                     |
| 6.3.1.3      | CAN Off mode                                           |
| 6.3.2        | CAN standard wake-up                                   |
| 6.4          | WAKE pin                                               |
| 6.5          | VIO supply pin 11                                      |
| 6.6          | CAN transceiver status pin (CTS)                       |
| 6.7          | CAN fail-safe features                                 |
| 6.7.1        | TXD dominant timeout                                   |
| 6.7.2        | Pull-up on TXD pin                                     |
| 6.7.3        | Pull-down on SLPN pin                                  |
| 6.7.4        | Loss of power at pin BAT 12                            |
| 7            | Limiting values                                        |
| 8            | Thermal characteristics 15                             |
| 9            | Static characteristics 15                              |
| 10           | Dynamic characteristics 19                             |
| 11           | Application information                                |
|              |                                                        |

| 11.1 | Simplified application diagram       | 22 |
|------|--------------------------------------|----|
| 12   | Test information                     | 23 |
| 12.1 | Quality information                  | 23 |
| 13   | Package outline                      | 24 |
| 14   | Handling information                 | 25 |
| 15   | Soldering of SMD packages            | 25 |
| 15.1 | Introduction to soldering            | 25 |
| 15.2 | Wave and reflow soldering            | 25 |
| 15.3 | Wave soldering                       | 25 |
| 15.4 | Reflow soldering                     | 26 |
| 16   | Soldering of HVSON packages          | 27 |
| 17   | Appendix: ISO 11898-2:201x parameter |    |
|      | cross-reference list                 | 28 |
| 18   | Revision history                     | 30 |
| 19   | Legal information                    | 31 |
| 19.1 | Data sheet status                    | 31 |
| 19.2 | Definitions                          | 31 |
| 19.3 | Disclaimers                          | 31 |
| 19.4 | Trademarks                           | 32 |
| 20   | Contact information                  | 32 |
| 21   | Contents                             | 33 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### $\ensuremath{\textcircled{}^{\circ}}$ NXP Semiconductors N.V. 2019.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 23 August 2019 Document identifier: UJA1166A

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP: UJA1166ATK/0Z