

I<sup>2</sup>C-bus controlled dual channel 135 W/4 Ω, single channel 250 W/2 Ω class-D power amplifier with load diagnostics

Rev. 3 — 2 May 2013

**Product data sheet** 

# 1. General description

The TDF8599A is a dual Bridge-Tied Load (BTL) car audio amplifier comprising an NDMOST-NDMOST output stage based on SOI BCDMOS technology. Low power dissipation enables the TDF8599A high-efficiency, class-D amplifier to be used with a smaller heat sink than those normally used with standard class-AB amplifiers.

The TDF8599A can operate in either non- $l^2$ C-bus mode or  $l^2$ C-bus mode. When in  $l^2$ C-bus mode, DC load detection results and fault conditions can be easily read back from the device. Up to 15  $l^2$ C-bus addresses can be selected depending on the value of the external resistor connected to pins ADS and MOD.

When pin ADS is short circuited to ground, the TDF8599A operates in non-I<sup>2</sup>C-bus mode. Switching between Operating mode and Mute mode in non-I<sup>2</sup>C-bus mode is only possible using pins EN and SEL\_MUTE.

# 2. Features and benefits

- High-efficiency
- Low quiescent current
- Operating voltage from 8 V to 35 V
- Two 4  $\Omega/2 \Omega$  capable BTL channels or one 1  $\Omega$  capable BTL channel
- Differential inputs
- I<sup>2</sup>C-bus mode with 15 I<sup>2</sup>C-bus addresses or non-I<sup>2</sup>C-bus mode operation
- Clip detect
- Independent short circuit protection for each channel
- Advanced short circuit protection for load, GND and supply
- Load dump protection
- Thermal foldback and thermal protection
- DC offset protection
- Selectable AD or BD modulation
- Parallel channel mode for high current drive capability
- Advanced clocking:
  - Switchable oscillator clock source: internal for Master mode or external for Slave mode
  - Spread spectrum mode
  - Phase staggering
  - Frequency hopping
- No 'pop noise' caused by DC output offset voltage



- I<sup>2</sup>C-bus mode:
  - DC load detection
  - AC load detection
  - Thermal pre-warning diagnostic level setting
  - Identification of activated protections or warnings
  - Selectable diagnostic information available using pins DIAG and CLIP
- Qualified in accordance with AEC-Q100

# 3. Applications

Car audio

# 4. Quick reference data

## Table 1. Quick reference data

 $V_P = 14.4$  V unless otherwise stated.

| Symbol              | Parameter               | Conditions                                                            |     | Min | Тур  | Max | Unit |
|---------------------|-------------------------|-----------------------------------------------------------------------|-----|-----|------|-----|------|
| VP                  | supply voltage          |                                                                       | [1] | 8   | 14.4 | 35  | V    |
| I <sub>P</sub>      | supply current          | off state; $T_j \leq 85~^\circ\text{C};~\text{V}_\text{P}$ = 14.4 V   |     | -   | 2    | 10  | μA   |
| I <sub>q(tot)</sub> | total quiescent current | Operating mode; no load, snubbers and<br>filter connected             |     | -   | 90   | 120 | mA   |
| Po                  | output power            | Stereo mode:                                                          | [2] |     |      |     |      |
|                     |                         | $V_{\text{P}}$ = 14.4 V; THD = 1 %; R_{\text{L}} = 4 $\Omega$         |     | 18  | 20   | -   | W    |
|                     |                         | $V_{\text{P}}$ = 14.4 V; THD = 10 %; R_{\text{L}} = 4 $\Omega$        |     | 23  | 25   | -   | W    |
|                     |                         | square wave (EIAJ); $R_L = 4 \Omega$                                  |     | -   | 40   | -   | W    |
|                     |                         | $V_{\text{P}}$ = 35 V; THD = 10 %; $\text{R}_{\text{L}}$ = 4 $\Omega$ |     | -   | 135  | -   | W    |
|                     |                         | $V_{\text{P}}$ = 14.4 V; THD = 1 %; R_{\text{L}} = 2 $\Omega$         |     | 26  | 29   | -   | W    |
|                     |                         | $V_{\text{P}}$ = 14.4 V; THD = 10 %; R_{\text{L}} = 2 $\Omega$        |     | 34  | 38   | -   | W    |
|                     |                         | square wave (EIAJ); R <sub>L</sub> = 2 $\Omega$                       |     | -   | 60   | -   | W    |
|                     |                         | Parallel mode:                                                        | [2] |     |      |     |      |
|                     |                         | $V_{\text{P}}$ = 14.4 V; THD = 10 %; R_{\text{L}} = 2 $\Omega$        |     | -   | 50   | -   | W    |
|                     |                         | $V_{\text{P}}$ = 35 V; THD = 10 %; R_{\text{L}} = 2 $\Omega$          |     | -   | 250  | -   | W    |
|                     |                         | $V_P$ = 25 V; THD = 1 %; R <sub>L</sub> = 1 $\Omega$                  |     | 135 | 150  | -   | W    |

[1] In this data sheet supply voltage  $V_{P}$  describes  $V_{P1},\,V_{P2}$  and  $V_{PA}.$ 

[2] Output power is measured indirectly based on R<sub>DSon</sub> measurement.

# 5. Ordering information

### Table 2. Ordering information

| Type number | Package |                                                                         |          |  |  |  |
|-------------|---------|-------------------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                             | Version  |  |  |  |
| TDF8599ATH  | HSOP36  | plastic, heatsink small outline package; 36 leads; low stand-off height | SOT851-2 |  |  |  |

## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 6. Block diagram



# **TDF8599A**

I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 7. Pinning information

# 7.1 Pinning



# 7.2 Pin description

| Table 3.         | Pin desc | ription                 |                                                                                                                                     |
|------------------|----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Pir      | n Type <mark>[1]</mark> | Description                                                                                                                         |
| IN1P             | 1        | I                       | channel 1 positive audio input                                                                                                      |
| IN1N             | 2        | I                       | channel 1 negative audio input                                                                                                      |
| IN2P             | 3        | I                       | channel 2 positive audio input                                                                                                      |
| IN2N             | 4        | I                       | channel 2 negative audio input                                                                                                      |
| ACGND            | 5        | I                       | decoupling for input reference voltage                                                                                              |
| EN               | 6        | I                       | enable input:<br>non-I <sup>2</sup> C-bus mode: switch between off and Mute mode<br>I <sup>2</sup> C-bus mode: off and Standby mode |
| SEL_MUT          | E 7      | I                       | select mute or unmute                                                                                                               |
| SVRR             | 8        | I                       | decoupling for internal half supply reference voltage                                                                               |
| AGND             | 9        | G                       | analog supply ground                                                                                                                |
| V <sub>DDA</sub> | 10       | Р                       | analog supply voltage                                                                                                               |
| ADS              | 11       | I                       | non-I <sup>2</sup> C-bus mode: connected to ground<br>I <sup>2</sup> C-bus mode: selection and address selection pin                |
| MOD              | 12       | I                       | modulation mode, phase shift and parallel mode select                                                                               |

Product data sheet

TDF8599A

© NXP B.V. 2013. All rights reserved. 4 of 55

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

| Table 3.            | Pin de | scrip | otioncon            | tinued                                                 |
|---------------------|--------|-------|---------------------|--------------------------------------------------------|
| Symbol              | F      | Pin   | Type <sup>[1]</sup> | Description                                            |
| CLIP                | 1      | 13    | 0                   | clip output; open-drain                                |
| DIAG                | 1      | 14    | 0                   | diagnostic output; open-drain                          |
| SDA                 | 1      | 15    | I/O                 | I <sup>2</sup> C-bus data input and output             |
| SCL                 | 1      | 16    | I                   | I <sup>2</sup> C-bus clock input                       |
| SSM                 | 1      | 17    |                     | master setting: Spread spectrum mode frequency         |
|                     |        |       |                     | slave setting: phase lock operation                    |
| OSCSET              | 1      | 18    |                     | master/slave oscillator setting                        |
|                     |        |       |                     | master only setting: set internal oscillator frequency |
| OSCIO               | 1      | 19    | I/O                 | external oscillator slave setting: input               |
|                     |        |       |                     | internal oscillator master setting: output             |
| DCP                 | 2      | 20    | Ι                   | DC protection input for the filtered output voltages   |
| VSTAB2              | 2      | 21    |                     | decoupling internal stabilizer 2 for DMOST drivers     |
| OUT2N               | 2      | 22    | 0                   | channel 2 negative PWM output                          |
| BOOT2N              | 2      | 23    |                     | boot 2 negative bootstrap capacitor                    |
| V <sub>P2</sub> [2] | 2      | 24    | Р                   | channel 2 power supply voltage                         |
| PGND2               | 2      | 25    | G                   | channel 2 power ground                                 |
| BOOT2P              | 2      | 26    |                     | boot 2 positive bootstrap capacitor                    |
| OUT2P               | 2      | 27    | 0                   | channel 2 positive PWM output                          |
| OUT1P               | 2      | 28    | 0                   | channel 1 positive PWM output                          |
| BOOT1P              | 2      | 29    |                     | boot 1 positive bootstrap capacitor                    |
| PGND1               | 3      | 30    | G                   | channel 1 power ground                                 |
| V <sub>P1</sub> [2] | 3      | 31    | Р                   | channel 1 power supply voltage                         |
| BOOT1N              | 3      | 32    |                     | boot 1 negative bootstrap capacitor                    |
| OUT1N               | 3      | 33    | 0                   | channel 1 negative PWM output                          |
| VSTAB1              | 3      | 34    |                     | decoupling internal stabilizer 1 for DMOST drivers     |
| V <sub>DDD</sub>    | 3      | 35    |                     | decoupling of the internal 5 V logic supply            |
| GNDD/HW             | V 3    | 36    | G                   | ground digital supply voltage                          |
|                     |        |       |                     | handle wafer connection                                |

[1] I = input, O = output, I/O = input/output, G = ground and P = power supply.

[2] In this data sheet supply voltage  $V_P$  describes  $V_{P1}$ ,  $V_{P2}$  and  $V_{PA}$ .

# 8. Functional description

# 8.1 General

The TDF8599A is a dual full bridge (BTL) audio power amplifier using class-D technology. The audio input signal is converted into a Pulse-Width Modulated (PWM) signal using the analog input and PWM control stages. A PWM signal is applied to driver circuits for both high-side and low-side enabling the DMOS power output transistors to be driven. An external 2<sup>nd</sup> order low-pass filter converts the PWM signal into an analog audio signal across the loudspeakers.

Product data sheet

The TDF8599A includes integrated common circuits for all channels such as the oscillator, all reference sources, mode functionality and a digital timing manager. In addition, the built-in protection includes thermal foldback, temperature, overcurrent and overvoltage (load dump).

The TDF8599A operates in either I<sup>2</sup>C-bus mode or non-I<sup>2</sup>C-bus mode. In I<sup>2</sup>C-bus mode, DC load detection, frequency hopping and extended configuration functions are provided together with enhanced diagnostic information.

# 8.2 Mode selection

The mode pins EN, ADS and SEL\_MUTE enable mute state, I<sup>2</sup>C-bus mode and Operating mode switching.

Pin SEL\_MUTE is used to mute and unmute the device and must be connected to an external capacitor ( $C_{ON}$ ). This capacitor generates a time constant which is used to ensure smooth fade-in and fade-out of the input signal.

The TDF8599A is enabled when pin EN is HIGH. When pin EN is LOW, the TDF8599A is off and the supply current is at its lowest value (typically 2  $\mu$ A). When off, the TDF8599A is completely deactivated and will not react to I<sup>2</sup>C-bus commands.

I<sup>2</sup>C-bus mode is selected by connecting a resistor between pins ADS and AGND. In I<sup>2</sup>C-bus mode with pin EN HIGH, the TDF8599A waits for further commands (see <u>Table 4</u>). I<sup>2</sup>C-bus mode is described in <u>Section 9 on page 23</u>.

Non-I<sup>2</sup>C-bus mode is selected by connecting pin ADS to pin AGND. In non-I<sup>2</sup>C-bus mode, the default TDF8599A state is Mute mode. The amplifiers switch idle (50 % duty cycle) and the audio signal is suppressed at the output. In addition, the capacitor ( $C_{SVRR}$ ) is charged to half the supply voltage. To enter Operating mode, pin SEL\_MUTE must be HGH with S1 open, enabling capacitor ( $C_{ON}$ ) charged by an internal pull-up (see Figure 3). In addition, pin EN must be driven HIGH.



I<sup>2</sup>C-bus mode and non-I<sup>2</sup>C-bus mode control are described in <u>Table 4 on page 7</u> and <u>Table 5 on page 7</u>. Switches S1 and S2 are shown in <u>Figure 3</u>.

#### Table 4. I<sup>2</sup>C-bus mode operation

| Pin EN           | Pin SEL_MUTE | Bit IB1[D0] | Bit IB2[D0]        | Mode           |
|------------------|--------------|-------------|--------------------|----------------|
| HIGH (S2 closed) | HIGH         | 1           | 0                  | Operating mode |
|                  | LOW          | 1           | 1                  | Mute mode      |
|                  | LOW          | 0           | X <mark>[1]</mark> | Standby mode   |
| LOW (S2 open)    | X[1]         | X[1]        | X <mark>[1]</mark> | off (default)  |

[1] X = do not care.

#### Table 5. Non-I<sup>2</sup>C-bus mode operation

| Pin EN           | Pin SEL_MUTE    | Mode                |
|------------------|-----------------|---------------------|
| HIGH (S2 closed) | HIGH (S1 open)  | Operating mode      |
|                  | LOW (S1 closed) | Mute mode (default) |
| LOW (S2 open)    | X[1]            | off                 |

[1] X = do not care.

### 8.3 Pulse-width modulation frequency

The output signal from the amplifier is a PWM signal with a clock frequency of  $f_{osc}$ . This frequency is set by connecting a resistor ( $R_{osc}$ ) between pins OSCSET and AGND. The optimal clock frequency setting is between 300 kHz and 400 kHz. Connecting a resistor with a value of 39 k $\Omega$ , for example, sets the clock frequency to 320 kHz (see Figure 5). The external capacitor ( $C_{osc}$ ) has no influence on the oscillator frequency. It does however, reduce jitter and sensitivity to disturbance. Using a 2<sup>nd</sup> order LC demodulation filter in the application generates an analog audio signal across the loudspeaker.

### 8.3.1 Master and slave mode selection

In a master and slave configuration, multiple TDF8599A devices are daisy-chained together in one audio application with a single device providing the clock frequency signal for all other devices. In this situation, it is recommended that the oscillators of all devices are synchronized for optimum EMI behavior as follows:

All OSCIO pins are connected together and one TDF8599A in the application is configured as the clock-master. All other TDF8599A devices are configured as clock-slaves (see Figure 5).

- The clock-master pin OSCIO is configured as the oscillator output. When a resistor (R<sub>osc</sub>) is connected between pins OSCSET and AGND, the TDF8599A is in Master mode.
- The clock-slave pins OSCIO are configured as the oscillator inputs. When pin OSCSET is directly connected to pin AGND (see <u>Table 6</u>), the TDF8599A is in Slave mode.

| Mode   | Settings                                     |           |  |  |
|--------|----------------------------------------------|-----------|--|--|
|        | Pin OSCSET                                   | Pin OSCIO |  |  |
| Master | $R_{osc}$ > 26 k $\Omega$                    | output    |  |  |
| Slave  | $R_{osc}$ = 0 $\Omega$ ; shorted to pin AGND | input     |  |  |

#### Table 6. Mode setting pin OSCIO

## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

The value of the resistor  $R_{osc}$  sets the clock frequency based on Equation 1:

$$f_{osc} = \frac{12.45 \times 10^9}{R_{osc}} [Hz]$$
(1)





In Master mode, Spread spectrum mode and frequency hopping can be enabled. In Slave mode, phase staggering and phase lock operation can be selected. An external clock can be used as the master-clock on pin OSCIO of the slave devices. When using an external clock, it must remain active during the shutdown sequence to ensure that all devices are switched off and able to enter the off state as described in <u>Section 8.2 on page 6</u>.

In Slave mode, an internal watchdog timer on pin OSCIO is triggered when the TDF8599A is switched off by pulling down pin EN. If the external clock fails, the watchdog timer forces the TDF8599A to switch off.

# 8.3.2 Spread spectrum mode (Master mode)

Spread spectrum mode is a technique of modulating the oscillator frequency with a slowly varying signal to broaden the switching spectrum, thereby reducing the spectral density of the EMI. Connecting a capacitor ( $C_{SSM}$ ) to pin SSM enables Spread spectrum mode (see Figure 6). When pin SSM is connected to pin AGND, Spread spectrum mode is disabled.

The capacitor on pin SSM (C<sub>SSM</sub>) sets the spreading frequency when Spread spectrum mode is active. The current (I<sub>SSM</sub>) flowing in and out of pin SSM is typically 5  $\mu$ A. This gives a triangular voltage on pin SSM that sweeps around the voltage set by pin OSCSET ± 5 %. The voltage on pin SSM is used to modulate the oscillator frequency.

The spread spectrum frequency (f<sub>SSM</sub>) can be calculated using Equation 2:

$$f_{SSM} = \frac{I_{SSM}}{2 \times C_{SSM} \times V_I \times 10\%} [Hz]$$
<sup>(2)</sup>

where the voltage on pin OSCSET =  $V_1$  and is calculated as 100  $\mu A \times R_{osc}$  (V) with  $I_{SSM}$  = 5  $\mu A.$ 



The frequency swings between  $0.95 \times f_{osc}$  and  $1.05 \times f_{osc}$ ; see Figure 7.



# 8.3.3 Frequency hopping (Master mode)

Frequency hopping is a technique used to change the oscillator frequency for AM tuner compatibility. In Master mode, the resistor connected between pins OSCSET and AGND sets the oscillator frequency ( $f_{osc}$ ). In I<sup>2</sup>C-bus mode, this frequency can be varied by  $\pm$  10 %. Set bit IB1[D4] to logic 1 and bit IB1[D3] to either logic 0 (0.9 ×  $f_{osc}$ ) or logic 1 (1.1 ×  $f_{osc}$ ).

### 8.3.4 Phase lock operation (Slave mode)

In Slave mode, Phase-Locked Loop (PLL) operation can be used to reduce the jitter effect of the external oscillator signal connected to pin OSCIO. Phase lock operation is also needed to enable phase staggering, see <u>Section 8.4.2 on page 13</u>. Phase lock operation is enabled when the oscillator is in Slave mode by connecting two capacitors ( $C_{PLL_s}$  and  $C_{PLL_p}$ ) and a resistor ( $R_{PLL}$ ) between pin SSM and pin AGND (see Figure 8). Connecting pin SSM to pin AGND disables phase lock operation and causes the slave to directly use the external oscillator signal. Values for  $C_{PLL_s}$ ,  $C_{PLL_p}$  and  $R_{PLL}$  depend on the desired loop bandwidth ( $B_{PLL}$ ) of the PLL.  $R_{PLL}$  is given by:  $R_{PLL} = 8.4 \times B_{PLL} \Omega$ . The corresponding values for  $C_{PLL_s}$  and  $C_{PLL_p}$  are given by Equation 3 and Equation 4:

$$C_{PLL\_p} = \frac{0.032}{R_{PLL} \times B_{PLL}} [F]$$
(3)

**Remark:**  $C_{PLL_p}$  is only needed when  $\frac{1}{4}\pi$  phase shift is selected. See <u>Section 8.4.2</u> for more detailed information.

$$C_{PLL\_s} = \frac{0.8}{R_{PLL} \times B_{PLL}} [F]$$
(4)

When pin OSCIO is connected to a clock-master with Spread spectrum mode enabled, the PLL loop bandwidth  $B_{PLL}$  should be 100  $\times$   $f_{SSM}.$ 



Table 7 lists all oscillator modes.

#### Table 7. Oscillator modes

| OSCSET pin                | OSCIO pin | SSM pin                           | Oscillator modes           |
|---------------------------|-----------|-----------------------------------|----------------------------|
| $R_{osc}$ > 26 k $\Omega$ | output    | $C_{\text{SSM}}$ to pin AGND      | master, spread spectrum    |
| $R_{osc}$ > 26 k $\Omega$ | output    | shorted to pin AGND               | master, no spread spectrum |
| $R_{osc} = 0 \ \Omega$    | input     | $C_{PLL}$ + $R_{PLL}$ to pin AGND | slave, PLL enabled         |
| $R_{osc} = 0 \ \Omega$    | input     | shorted to pin AGND               | slave, PLL disabled        |

# 8.4 Operation mode selection

Pin MOD is used to select specific operating modes. The resistor ( $R_{MOD}$ ) connected between pins MOD and AGND together with the non-I<sup>2</sup>C-bus/I<sup>2</sup>C-bus mode determine the operating mode (see <u>Table 8</u>). The mode of operation depends on whether non-I<sup>2</sup>C-bus mode or I<sup>2</sup>C-bus mode is active. This in turn is determined by the resistor value connected between pins ADS and AGND.

In non-I<sup>2</sup>C-bus mode, pin MOD is used to select:

- AD or BD modulation (see <u>Section 8.4.1</u>).
- $\frac{1}{2}\pi$  phase shift when oscillator is used in Slave mode (see Section 8.4.2).
- Parallel mode operation (see Section 8.4.3).

In I<sup>2</sup>C-bus mode, pin MOD can only select Parallel mode. In addition, the modulation mode and phase shift are programmed using I<sup>2</sup>C-bus commands.

#### Table 8. Operation mode selection with the MOD pin

| R <sub>MOD</sub> (kΩ) | I <sup>2</sup> C-bus mode <sup>[1]</sup> | Non-I <sup>2</sup> C-bus mode <sup>[2]</sup>              |  |  |
|-----------------------|------------------------------------------|-----------------------------------------------------------|--|--|
| 0 (short to AGND)     | Stereo mode                              | AD modulation: no phase shift in Slave mode               |  |  |
| 4.7                   |                                          | BD modulation: no phase shift in Slave mode               |  |  |
| 13                    |                                          | AD modulation: $\frac{1}{2}\pi$ phase shift in Slave mode |  |  |
| 33                    | Parallel mode <sup>[3]</sup>             | BD modulation: $\frac{1}{2}\pi$ phase shift in Slave mode |  |  |
| 100                   |                                          | AD modulation: no phase shift in Slave mode               |  |  |
| ∞ (open)              |                                          | BD modulation: no phase shift in Slave mode               |  |  |

[1]  $R_{ADS} \ge 4.7 \text{ k}\Omega$ ; See <u>Table 13 on page 23</u>.

[2]  $R_{ADS} = 0 \Omega$ ; pin ADS is short circuited to pin AGND.

[3] See <u>Section 8.4.3 on page 14</u> for more detailed information.

In I<sup>2</sup>C-bus mode, pin MOD is latched using the I<sup>2</sup>C-bus command IB3[D7] = 1. This avoids amplifier switching interference generating incorrect information on pin MOD.

In non-I<sup>2</sup>C-bus mode or when IB3[D7] = 0, the information on pin MOD is latched when one of the TDF8599A's outputs starts switching.

### 8.4.1 Modulation mode

In non-I<sup>2</sup>C-bus mode, pin MOD is used to select either AD or BD modulation mode (see <u>Table 8</u>). In I<sup>2</sup>C-bus mode, the modulation mode is selected using an I<sup>2</sup>C-bus command.

- AD modulation mode: the bridge halves switch in opposite phase.
- BD modulation mode: the bridge halves switch in phase but the input signal for the modulators is inverted.

Figure 10 and Figure 11 show simplified representations of AD and BD modulation.

# I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# 8.4.2 Phase staggering (Slave mode)

In Slave mode with phase lock operation enabled, a phase shift with respect to the incoming clock signal can be selected to distribute the switching moments over time. In non-I<sup>2</sup>C-bus mode,  $\frac{1}{2}\pi$  phase shift can be programmed using pin MOD. In I<sup>2</sup>C-bus mode, five different phase shifts ( $\frac{1}{4}\pi$ ,  $\frac{1}{3}\pi$ ,  $\frac{1}{2}\pi$ ,  $\frac{\pi}{3}\pi$ ,  $\frac{3}{4}\pi$ ) can be selected using the I<sup>2</sup>C-bus bits (IB3[D1:D3]). See <u>Table 8</u> for selection of the phase shift in non-I<sup>2</sup>C-bus mode with pin MOD. An additional capacitor must be connected to pin SSM when  $\frac{1}{4}\pi$  phase shift is used (see Figure 8). An example of using  $\frac{1}{2}\pi$  phase shift for BD modulation is shown in Figure 12.

I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



## 8.4.3 Parallel mode

In Parallel mode; the two output stages operate in parallel to enlarge the drive capability. The inputs and outputs for Parallel mode must be connected on the Printed-Circuit Board (PCB) as shown in Figure 13. The parallel connection can be made after the output filter, as shown in Figure 13 or directly to the device output pins (OUTxP and OUTxN).



In Parallel mode, the channel 1 I<sup>2</sup>C-bus bits can be programmed using the I<sup>2</sup>C-bus.

# 8.5 Protection

The TDF8599A includes a range of built-in protection functions. How the TDF8599A manages the various possible fault conditions for each protection is described in the following sections:

TDF8599A

14 of 55

| Protection type  | Reference     |
|------------------|---------------|
| Thermal foldback | Section 8.5.1 |
| Overtemperature  | Section 8.5.2 |
| Overcurrent      | Section 8.5.3 |
| Window           | Section 8.5.4 |
| DC Offset        | Section 8.5.5 |
| Undervoltage     | Section 8.5.6 |
| Overvoltage      | Section 8.5.6 |
|                  |               |

### 8.5.1 Thermal foldback

Thermal Foldback Protection (TFP) is tripped when the average junction temperature exceeds the threshold level (145 °C). TFP decreases amplifier gain such that the combination of power dissipation and  $R_{th(j-a)}$  create a junction temperature around the threshold level. The device will not completely switch off but remains operational at the lower output power levels. If the average junction temperature continues to increase, a second built-in temperature protection threshold level shuts down the amplifier completely.

### 8.5.2 Overtemperature protection

If the average junction temperature ( $T_j$ ) > 160 °C, OverTemperature Protection (OTP) is tripped and the power stage shuts down immediately.

### 8.5.3 Overcurrent protection

OverCurrent Protection (OCP) is tripped when the output current exceeds the maximum output current of 8 A. OCP regulates the output voltage such that the maximum output current is limited to 8 A. The amplifier outputs keep switching and the amplifier is NOT shutdown completely. This is called current limiting.

OCP also detects when the loudspeaker terminals are short circuited or one of the amplifier's demodulated outputs is short circuited to one of the supply lines. In either case, the shorted channel(s) are switched off.

The amplifier can distinguish between loudspeaker impedance drops and a low-ohmic short across the load or one of the supply lines. This impedance threshold depends on the supply voltage used. When a short is made across the load causing the impedance to drop below the threshold level, the shorted channel(s) are switched off. They try to restart every 50 ms. If the short circuit condition is still present after 50 ms, the cycle repeats. The average power dissipation will be low because of this reduced duty cycle.

When a channel is switched off due to a short circuit on one of the supply lines, Window Protection (WP) is activated. WP ensures the amplifier does not start-up after 50 ms until the supply line short circuit is removed.

# 8.5.4 Window protection

Window Protection (WP) checks the PWM output voltage before switching from Standby mode to Mute mode (with both outputs switching) and is activated as follows:

- During the start-up sequence:
  - When the TDF8599A is switched from standby to mute (t<sub>d(stb-mute)</sub>). When a short circuit on one of the output terminals (i.e. between V<sub>P</sub> or GND) is detected, the start-up procedure is interrupted and the TDF8599A waits for open circuit outputs. No large currents flow in the event of a short circuit to the supply lines because the check is performed before the power stages are enabled.
- During operation:
  - A short to one of the supply lines trips OCP causing the amplifier channel to shutdown. After 50 ms the amplifier channel restarts and WP is activated.
     However, the corresponding amplifier channel will not start-up until the supply line short circuit has been removed.

## 8.5.5 DC offset protection

DC Protection (DCP) is activated when the DC content in the demodulated output voltage exceeds a set threshold (typically 2 V). DCP is active in both Mute mode and Operating mode. Figure 14 shows how false triggering of the DCP by low frequencies in the audio signal is prevented using the external capacitor ( $C_F$ ) to generate a cut-off frequency.



In I<sup>2</sup>C-bus mode, DC offsets generate a voltage shift around the bias voltage. When the voltage shift exceeds threshold values, the offset alarm bit DB1[D2] is set and if bit IB1[D7] is not set, diagnostic information is also given. Any detected offset shuts down both channels when bit IB2[D7] is not set. To restart the TDF8599A in I<sup>2</sup>C-bus mode, pin EN must be toggled or DCP disabled by connecting pin DCP to pin AGND.

TDF8599A

16 of 55

In non-I<sup>2</sup>C-bus mode, when an offset is detected, DCP always gives diagnostic information on pin DIAG and shuts down both channels.

Connecting a capacitor between pins DCP and AGND enables DC offset protection. Connecting pin DCP to pin AGND disables DCP in both I<sup>2</sup>C-bus and non-I<sup>2</sup>C-bus mode.

### 8.5.6 Supply voltages

UnderVoltage Protection (UVP) is activated when the supply voltage drops below the UVP threshold. UVP triggers the UVP circuit causing the system to first mute and then stop switching. When the supply voltage rises above the threshold level, the system restarts.

OverVoltage Protection (OVP) is activated when the supply voltage exceeds the OVP threshold. The OVP (or load dump) circuit is activated and the power stages are shutdown.

An overview of all protection circuits and the amplifier states is given in Table 10.

### 8.5.7 Overview of protection circuits and amplifier states

### Table 10. Overview of TDF8599A protection circuits and amplifier states

| Protection circuit name | Amplifier state   |                     |                        |  |
|-------------------------|-------------------|---------------------|------------------------|--|
|                         | Complete shutdown | Channel<br>shutdown | Restart <sup>[1]</sup> |  |
| TFP                     | N <sup>[2]</sup>  | N <sup>[2]</sup>    | Y <u>[3]</u>           |  |
| OTP                     | Y                 | Ν                   | Y <u>[3]</u>           |  |
| OCP                     | Ν                 | Y                   | Y <u>[4]</u>           |  |
| WP                      | Ν                 | Y                   | Y                      |  |
| DCP                     | Y                 | Ν                   | N <sup>[5]</sup>       |  |
| UVP                     | Y                 | Ν                   | Y <u>[6]</u>           |  |
| OVP                     | Y                 | Ν                   | Y                      |  |

[1] When fault is removed.

- [2] Amplifier gain depends on the junction temperature and size of the heat sink.
- [3] TFP influences restart timing depending on heat sink size.
- [4] Shorted load causes a restart of the channel every 50 ms.
- [5] Latched protection is reset by toggling pin EN or by disabling DCP in I<sup>2</sup>C-bus mode.
- [6] In I<sup>2</sup>C-bus mode deep supply voltage drops will cause a Power-On Reset (POR). The restart requires an I<sup>2</sup>C-bus command.

# 8.6 Diagnostic output

### 8.6.1 Diagnostic table

The diagnostic information for I<sup>2</sup>C-bus mode and non-I<sup>2</sup>C-bus mode is shown in <u>Table 11</u>. The instruction bitmap and data bytes are described in <u>Table 14</u> and <u>Table 15</u>.

Pins DIAG and CLIP have an open-drain output which must have an external pull-up resistor connected to an external voltage. Pins CLIP and DIAG can show both fixed and  $I^2C$ -bus selectable information.

Pin DIAG goes LOW when a short circuit to one of the amplifier outputs occurs. The microprocessor reads the failure information using the  $l^2$ C-bus. The  $l^2$ C-bus bits are set for a short circuit. These bits can be reset with the  $l^2$ C-bus read command.

Even after the short has been removed, the microprocessor knows what was wrong after reading the I<sup>2</sup>C-bus. Old information is read when a single I<sup>2</sup>C-bus read command is used. To read the current information, two read commands must be sent, one after another.

When selected, pin DIAG gives the current diagnostic information. Pin DIAG is released instantly when the failure is removed, independent of the l<sup>2</sup>C-bus latches.

| Diagnostic              | I <sup>2</sup> C-bus mode |            |          | s mode   |
|-------------------------|---------------------------|------------|----------|----------|
|                         | Pin DIAG                  | Pin CLIP   | Pin DIAG | Pin CLIP |
| Power-on reset          | yes                       | yes        | yes      | yes      |
| UVP or OVP              | yes                       | no         | yes      | no       |
| Clip detection          | no                        | selectable | no       | yes      |
| Temperature pre-warning | no                        | selectable | no       | yes      |
| OCP/WP                  | yes                       | no         | yes      | no       |
| DCP                     | selectable                | no         | yes      | no       |
| OTP                     | yes                       | no         | yes      | no       |

Table 11. Available data on pins DIAG and CLIP

When OCP is triggered, the open-drain DIAG output is activated. The diagnostic output signal during different short circuit conditions is illustrated in Figure 15.



### Tig 10. Diagnostic output for short circuit condition

# 8.6.2 Load identification (I<sup>2</sup>C-bus mode only)

### 8.6.2.1 DC load detection

DC load detection is only available in I<sup>2</sup>C-bus mode and is controlled using bit IB2[D2]. The default setting is logic 0 for bit IB2[D2] which disables DC load detection. DC load detection is enabled when bit IB2[D2] = 1. Load detection takes place before the class-D amplifier output stage starts switching in Mute mode and the start-up time from Standby mode to Mute mode is increased by  $t_{det(DCload)}$  (see Figure 16).

## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier





The capacitor connected to pin SEL\_MUTE (see <u>Figure 3 on page 6</u>) is used to create an inaudible current test pulse, drawn from the positive amplifier output. The diagnostic 'speaker load' (or 'open load'), based on the voltage difference between pins OUTxP and OUTxN is shown in <u>Figure 18</u>.



**Remark:** DC load detection identifies a short circuited speaker as a valid speaker load. OCP detection, using byte DB1[D3] for channel 1 and byte DB2[D3] for channel 2, performs diagnostics on shorted loads. However, the diagnostics are performed after the DC load detection cycle has finished and once the amplifier is in Operating mode.

The result of the DC load detection is stored in bits DB1[D4] and DB2[D4].

Product data sheet

| DC load bits DB1[D4] and DB2[D4] | OCP bits DB1[D3] and DB2[D3] | Description  |
|----------------------------------|------------------------------|--------------|
| 0                                | 0                            | speaker load |
| 0                                | 1                            | shorted load |
| 1                                | 0                            | open load    |

#### Table 12. Interpretation of DC load detection bits

**Remark:** After DC load detection has been performed, the DC load valid bit DB1[D6] must be set. The DC load data bits are only valid when bit DB1[D6] = 1. When DC load detection is interrupted by a sudden large change in supply voltage (triggered by UVP or OVP) or if the amplifier hangs up, the DC load valid bit is reset to DB1[D6] = 0. The DC load detection enable bit IB2[D2] must be reset after the DC load protection cycle to release any amplifier hang-up. Once the DC load detection enable bit IB2[D2]. However, this can only be used if both amplifier channels have not been enabled with bit IB1[D1] or bit IB2[D1]. See <u>Section 8.6.2.2 "Recommended start-up sequence with DC load</u> <u>detection enabled"</u> for detailed information.

### 8.6.2.2 Recommended start-up sequence with DC load detection enabled

The flow diagram (Figure 19) illustrates the TDF8599A's ability to perform a DC load detection without starting the amplifiers. After a DC load detection cycle finishes without setting the DC load valid bit DB1[D6], DC load detection is repeated (when bit IB2[D2] is toggled).

To limit the maximum number of DC load detection cycle loops, a counter and limit have been added. The loop exits after the predefined number of cycles (COUNTMAX), if the DC load detection cycle finishes with an invalid detection.

Depending on the application needs, the invalid DC load detection cycle can be handled as follows:

- the amplifier can be started without DC load detection
- the DC load detection loop can be executed again

TDF8599A

20 of 55

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



### 8.6.2.3 AC load detection

AC load detection is only available in  $I^2C$ -bus mode and is controlled using bit IB3[D4]. The default setting for bit IB3[D4] = 0 disables AC load detection. When AC load detection is enabled (bit IB3[D4] = 1), the amplifier load current is measured and compared with a reference level. Pin CLIP is activated when this threshold is reached. Using this information, AC load detection can be performed using a predetermined input signal frequency and level. The frequency and signal level should be chosen so that the load current exceeds the programmed current threshold when the AC coupled load (tweeter) is present.

## 8.6.2.4 CLIP detection

CLIP detection gives information for clip levels  $\geq 0.2$  %. Pin CLIP is used as the output for the clip detection circuitry on both channel 1 and channel 2. Setting either bit IB1[D5] or bit IB2[D5] to logic 0 defines which channel reports clip information on the CLIP pin.

### 8.6.3 Start-up and shutdown sequence

To prevent switch on or switch off 'pop noises', a capacitor ( $C_{SVRR}$ ) connected to pin SVRR is used to smooth start-up and shutdown. During start-up and shutdown, the output voltage tracks the voltage on pin SVRR. Increasing  $C_{SVRR}$  results in a longer start-up and shutdown time. Enhanced pop noise performance is achieved by muting the amplifier until the SVRR voltage reaches its final value and the outputs start switching. The capacitor value on pin SEL\_MUTE ( $C_{ON}$ ) determines the unmute and mute timing. The voltage on pin SEL\_MUTE determines the amplifier gain. Increasing  $C_{ON}$  increases the unmute and mute times. In addition, a larger  $C_{ON}$  value increases the DC load detection cycle.

When the amplifier is switched off with an  $I^2C$ -bus command or by pulling pin EN LOW, the amplifier is first muted and then capacitor ( $C_{SVRR}$ ) is discharged.

In Slave mode, the device enters the off state immediately after capacitor ( $C_{SVRR}$ ) is discharged. In Master mode, the clock is kept active by an additional delay ( $t_d^{(2)}$ ) of approximately 50 ms to allow slave devices to enter the off state.

When an external clock is connected to pin OSCIO (in Slave mode), the clock must remain active during the shutdown sequence for delay  $(t_d^{(1)})$  to ensure that the slaved TDF8599A devices are able to enter the off state.



# **TDF8599A**

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# 9. I<sup>2</sup>C-bus specification

TDF8599A address with hardware address select.

| Table 13. | I <sup>2</sup> C-bus write | address | selection | using | pins | MOD | and ADS |
|-----------|----------------------------|---------|-----------|-------|------|-----|---------|
|-----------|----------------------------|---------|-----------|-------|------|-----|---------|

|                                      |                    |                     |          |     | • •      |      |                        |
|--------------------------------------|--------------------|---------------------|----------|-----|----------|------|------------------------|
| R <sub>ADS</sub> <sup>[1]</sup> (kΩ) | R <sub>MOD</sub>   | <mark>1</mark> (kΩ) |          | R/W |          |      |                        |
|                                      | Stere              | Stereo mode         |          |     | lel mode | •    |                        |
|                                      | 0[2]               | 4.7                 | 13       | 33  | 100      | open | _                      |
| Open                                 | 58h                | 68h                 | 78h      | 58h | 68h      | 78h  | 1 = Read from TDF8599A |
| 100                                  | 56h                | 66h                 | 76h      | 56h | 66h      | 76h  | 0 = Write to TDF8599A  |
| 33                                   | 54h                | 64h                 | 74h      | 54h | 64h      | 74h  |                        |
| 13                                   | 52h                | 62h                 | 72h      | 52h | 62h      | 72h  |                        |
| 4.7                                  | 50h                | 60h                 | 70h      | 50h | 60h      | 70h  |                        |
| 0[2]                                 | non-l <sup>2</sup> | C-bus m             | ode sele | ct  |          |      |                        |

[1] Required external resistor accuracy is 1 %.

[2] Short circuited to ground.

In I<sup>2</sup>C-bus mode, pins MOD and ADS can be latched using the I<sup>2</sup>C-bus command IB3[D7] = 1. This avoids disturbances from amplifier outputs of other TDF8599A devices in the same application switching and generating incorrect information on the MOD and ADS pins.

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



In non-I<sup>2</sup>C mode or when IB3[D7] = 0, the information on the MOD and ADS pins is latched when one of the TDF8599A's outputs starts switching.

MSB MSB LSB + 1 LSB MSB – 1 LSB + 1 ACK MSB – 1 SDA START ADDRESS READ ACK<sup>(1)</sup> STOP Мμр SLAVE ACKNOWLEDGE READ DATA 001aai795 (1) To stop the transfer, the last byte must not be acknowledged (SDA is HIGH) and a stop condition must be generated. Fig 25. I<sup>2</sup>C-bus read

TDF8599A Product data sheet

24 of 55

## 9.1 Instruction bytes

If R/W bit = 0, the TDF8599A expects three instruction bytes: IB1, IB2 and IB3. After a power-on reset, all unspecified instruction bits must be set to zero.

Table 14. Instruction byte descriptions

| Bit | Value | Description                                              |                                      |                                                                                 |  |  |  |  |  |  |
|-----|-------|----------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|--|--|
|     |       | Instruction byte IB1                                     | Instruction byte IB2                 | Instruction byte IB3                                                            |  |  |  |  |  |  |
| D7  | 0     | offset detection on pin DIAG                             | offset protection on                 | latch information on pins ADS<br>and MOD when the amplifier<br>starts switching |  |  |  |  |  |  |
|     | 1     | no offset detection on pin DIAG                          | offset protection off                | latch information on pins ADS<br>and MOD; see <u>Section 9 on</u><br>page 23    |  |  |  |  |  |  |
| D6  | 0     | channel 1 offset monitoring on                           | channel 2 offset monitoring on       | -                                                                               |  |  |  |  |  |  |
|     | 1     | channel 1 offset monitoring off                          | channel 2 offset monitoring off      | -                                                                               |  |  |  |  |  |  |
| D5  | 0     | channel 1 clip detect on pin CLIP                        | channel 2 clip detect on pin CLIP    | -                                                                               |  |  |  |  |  |  |
|     | 1     | channel 1 no clip detect on pin CLIP                     | channel 2 no clip detect on pin CLIP | -                                                                               |  |  |  |  |  |  |
| D4  | 0     | disable frequency hopping                                | thermal pre-warning on pin CLIP      | disable AC load detection                                                       |  |  |  |  |  |  |
|     | 1     | enable frequency hopping <sup>[1]</sup>                  | no thermal pre warning on pin CLIP   | enable AC load detection                                                        |  |  |  |  |  |  |
| D3  | 0     | oscillator frequency as set with $R_{osc} - 10$ %        | temperature pre-warning at 140 °C    | oscillator phase shift bits<br>IB3[D3] to IB3[D1] <sup>[2]</sup>                |  |  |  |  |  |  |
|     | 1     | oscillator frequency as set with R <sub>osc</sub> + 10 % | temperature pre-warning at 120 °C    |                                                                                 |  |  |  |  |  |  |
| D2  | 0     | -                                                        | DC-load detection disabled           |                                                                                 |  |  |  |  |  |  |
|     | 1     | -                                                        | DC-load detection enabled            |                                                                                 |  |  |  |  |  |  |
| D1  | 0     | channel 1 enabled                                        | channel 2 enabled                    |                                                                                 |  |  |  |  |  |  |
|     | 1     | channel 1 disabled                                       | channel 2 disabled                   |                                                                                 |  |  |  |  |  |  |
| D0  | 0     | TDF8599A in Standby mode                                 | all channels operating               | AD modulation                                                                   |  |  |  |  |  |  |
|     | 1     | TDF8599A in Mute or Operating modes <sup>[3]</sup>       | all channels muted                   | BD modulation                                                                   |  |  |  |  |  |  |

[1] See <u>Section 8.3.3 on page 9</u> for information on IB1[D4] and IB1[D3].

[2] See Table 15 "Phase shift bit settings" for information on IB3[D3] to IB3[D1].

[3] See <u>Table 4</u> for information on IB1[D0] and IB2[D0].

| Table 15. | Phase shift bit settings |    |       |
|-----------|--------------------------|----|-------|
| D3        | D2                       | D1 | Phase |
| 0         | 0                        | 0  | 0     |
| 0         | 0                        | 1  | 1⁄4 π |
| 0         | 1                        | 0  | 1/3 π |
| 0         | 1                        | 1  | 1/2 π |
| 1         | 0                        | 0  | 2/3 π |
| 1         | 0                        | 1  | 3⁄4 π |

Product data sheet

# 9.2 Data bytes

If R/W = 1, the TDF8599A sends two data bytes to the microprocessor (DB1 and DB2). All short diagnostic and offset protection bits are latched. In addition, all bits are reset after a read operation except the DC load detection bits (DBx[D4], DB1[D6]). The default setting for all bits is logic 0.

In Parallel mode, the diagnostic information is stored in byte DB1.

| Table | 16. De | scription of data bytes                   |                                          |
|-------|--------|-------------------------------------------|------------------------------------------|
| Bit   | Value  | DB1 channel 1                             | DB2 channel 2                            |
| D7    | 0      | at least 1 instruction bit set to logic 1 | below maximum temperature                |
|       | 1      | all instruction bits are set to logic 0   | maximum temperature protection activated |
| D6    | 0      | invalid DC load data                      | no temperature warning                   |
|       | 1      | valid DC load data                        | temperature pre-warning active           |
| D5    | 0      | no overvoltage                            | no undervoltage                          |
|       | 1      | overvoltage protection active             | undervoltage protection active           |
| D4    | 0      | speaker load channel 1                    | speaker load channel 2                   |
|       | 1      | open load channel 1                       | open load channel 2                      |
| D3    | 0      | no shorted load channel 1                 | no shorted load channel 2                |
|       | 1      | shorted load channel 1                    | shorted load channel 2                   |
| D2    | 0      | no offset                                 | reserved                                 |
|       | 1      | offset detected                           | reserved                                 |
| D1    | 0      | no short to $V_P$ channel 1               | no short to $V_P$ channel 2              |
|       | 1      | short to $V_P$ channel 1                  | short to $V_P$ channel 2                 |
| D0    | 0      | no short to ground channel 1              | no short to ground channel 2             |
|       | 1      | short to ground channel 1                 | short to ground channel 2                |
|       |        |                                           |                                          |

Data byte DB1[D7] indicates whether the instruction bits have been set to logic 0. In principle, DB1[D7] is set after a POR or when all the instruction bits are programmed to logic 0. Pin DIAG is driven HIGH when bit DB1[D7] = 1.

Table 16. Description of data bytes

# 10. Limiting values

| Symbol              | Parameter                         | Conditions                                                                                   |            | Min | Max            | Unit |
|---------------------|-----------------------------------|----------------------------------------------------------------------------------------------|------------|-----|----------------|------|
| VP                  | supply voltage                    | Operating mode                                                                               |            | -   | 40             | V    |
|                     |                                   | off state                                                                                    | [1]        | -1  | +50            | V    |
|                     |                                   | load dump; duration 50 ms; $t_r > 2.5$ ms                                                    |            | -   | 50             | V    |
| ORM                 | repetitive peak output<br>current | maximum output current<br>limiting                                                           | [2]        | 8   | -              | A    |
| lом                 | peak output current               | maximum; non-repetitive                                                                      |            |     |                |      |
|                     |                                   | stereo mode                                                                                  |            | -   | 18             | А    |
|                     |                                   | parallel mode                                                                                |            | -   | 12             | А    |
| V <sub>i</sub> in   | input voltage                     | pins SCL, SDA, ADS,<br>MOD, SSM, OSCIO, EN<br>and SEL_MUTE                                   |            | 0   | 5.5            | V    |
|                     |                                   | pins IN1N, IN1P, IN2N<br>and IN2P                                                            |            | 0   | 10             | V    |
| Vo                  | output voltage                    | pins DIAG and CLIP                                                                           |            | 0   | 10             | V    |
| R <sub>ESR</sub>    | equivalent series resistance      | as seen between pins $V_{P}$ and $PGNDn$                                                     |            | -   | 350            | mΩ   |
| Tj                  | junction temperature              |                                                                                              |            | -   | 150            | °C   |
| T <sub>stg</sub>    | storage temperature               |                                                                                              |            | -55 | +150           | °C   |
| T <sub>amb</sub>    | ambient temperature               |                                                                                              |            | -40 | +85            | °C   |
| V <sub>ESD</sub>    | electrostatic discharge           | HBM                                                                                          | [3]        |     |                |      |
|                     | voltage                           | C = 100 pF;<br>R <sub>s</sub> = 1.5 kΩ                                                       |            | -   | 2000           | V    |
|                     |                                   | CDM                                                                                          | [4]        |     |                |      |
|                     |                                   | non-corner pins                                                                              |            | -   | 500            | V    |
|                     |                                   | corner pins                                                                                  |            | -   | 750            | V    |
| V <sub>(prot)</sub> | protection voltage                | AC and DC short circuit<br>voltage of output pins<br>across load and to<br>supply and ground | <u>[5]</u> | 0   | V <sub>P</sub> | V    |

[1] Floating condition assumed for outputs.

[2] Current limiting concept.

[3] Human Body Model (HBM).

[4] Charged-Device Model (CDM).

[5] The output pins are defined as the output pins of the filter connected between the TDF8599A output pins and the load.

# **11. Thermal characteristics**

| Table 18.            | Thermal characteristics                     |             |     |      |
|----------------------|---------------------------------------------|-------------|-----|------|
| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 35  | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |             | 1   | K/W  |

# 12. Static characteristics

### Table 19. Static characteristics

 $V_P = V_{DDA} = 14.4$  V;  $f_{osc} = 320$  kHz; -40 °C <  $T_{amb}$  < +85 °C; unless otherwise specified.

| Symbol                      | Parameter                       | Conditions                                                         | N            | lin | Тур  | Max | Uni |
|-----------------------------|---------------------------------|--------------------------------------------------------------------|--------------|-----|------|-----|-----|
| Supply                      |                                 |                                                                    |              |     |      |     |     |
| VP                          | supply voltage                  |                                                                    | 8            |     | 14.4 | 35  | V   |
| lp                          | supply current                  | off state; $T_j \le 85 \text{ °C}$ ; $V_P = 14.4 \text{ V}$        | -            |     | 2    | 10  | μΑ  |
| I <sub>q(tot)</sub>         | total quiescent current         | Operating mode; no load, snubbers and filter connected             | -            |     | 90   | 120 | mA  |
| Series resista              | ance output switches            |                                                                    |              |     |      |     |     |
| R <sub>DSon</sub>           | drain-source on-state           | power switch;                                                      |              |     |      |     |     |
|                             | resistance                      | T <sub>j</sub> = 25 °C                                             | -            |     | 170  | 180 | mΩ  |
|                             |                                 | T <sub>j</sub> = 100 °C                                            | -            |     | 235  | 250 | mΩ  |
| I <sup>2</sup> C-bus interf | ace: pins SCL and SDA           |                                                                    |              |     |      |     |     |
| V <sub>IL</sub>             | LOW-level input voltage         |                                                                    | 0            |     | -    | 1.5 | V   |
| V <sub>IH</sub>             | HIGH-level input voltage        |                                                                    | 2            | .3  | -    | 5.5 | V   |
| V <sub>OL</sub>             | LOW-level output voltage        | pin SDA; I <sub>load</sub> = 5 mA                                  | 0            |     | -    | 0.4 | V   |
| Address, pha                | se shift and modulation mode se | elect: pins ADS and MOD                                            |              |     |      |     |     |
| V <sub>i</sub>              | input voltage                   | pins not connected                                                 | <u>[1]</u> 1 | .5  | 2    | 2.7 | V   |
| li                          | input current                   | pins shorted to GND                                                | <u>[1]</u> 8 | 0   | 105  | 160 | μA  |
| Enable and S                | EL_MUTE input: pins EN and SE   | L_MUTE                                                             |              |     |      |     |     |
| V <sub>i</sub>              | input voltage                   | pin EN; off state                                                  | 0            |     | -    | 0.8 | V   |
|                             |                                 | pin EN; Standby mode; I <sup>2</sup> C-bus mode                    | 2            |     | -    | 5   | V   |
|                             |                                 | pin EN; Mute mode or Operating mode; non-I <sup>2</sup> C-bus mode | 2            |     | -    | 5   | V   |
|                             |                                 | pin SEL_MUTE; Mute mode;<br>voltage on pin EN > 2 V                | 0            |     | -    | 0.8 | V   |
|                             |                                 | pin SEL_MUTE; Operating mode;<br>voltage on pin EN > 2 V           | 3            |     | -    | 5   | V   |
| li                          | input current                   | pin EN; 2.5 V                                                      | -            |     | -    | 5   | μA  |
|                             |                                 | pin SEL_MUTE; Operating mode;<br>0.8 V                             | -            |     | -    | 50  | μA  |

## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

### Table 19. Static characteristics ...continued

 $V_P = V_{DDA} = 14.4 \text{ V}; f_{osc} = 320 \text{ kHz}; -40 \text{ }^{\circ}\text{C} < T_{amb} < +85 \text{ }^{\circ}\text{C}; \text{ unless otherwise specified.}$ 

| Symbol                    | Parameter                                         | Conditions                                                 |               | Min | Тур      | Мах             | Unit       |
|---------------------------|---------------------------------------------------|------------------------------------------------------------|---------------|-----|----------|-----------------|------------|
| Diagnostic outpu          | ıt                                                |                                                            |               |     |          |                 |            |
| THD <sub>clip</sub>       | total harmonic distortion clip detection level    |                                                            |               | -   | 0.2      | -               | %          |
| V <sub>th(offset)</sub>   | threshold voltage for offset detection            |                                                            | <u>[2][3]</u> | 1   | 2        | 3               | V          |
| V <sub>OL</sub>           | LOW-level output voltage                          | DIAG or CLIP pins activated; $I_o = 1 \text{ mA}$          |               | -   | -        | 0.3             | V          |
| L                         | leakage current                                   | DIAG and CLIP pins; diagnostic<br>not activated            |               | -   | -        | 50              | μA         |
| Audio inputs; pir         | ns IN1N, IN1P, IN2N and IN2P                      |                                                            |               |     |          |                 |            |
| Vi                        | input voltage                                     |                                                            |               | -   | 2.45     | -               | V          |
| SVRR voltage an           | d ACGND input bias voltage in                     | Mute and Operating modes                                   |               |     |          |                 |            |
| V <sub>ref</sub>          | reference voltage                                 | input ACGND pin                                            |               | 2   | 2.45     | 3               | V          |
| Amplifier output          | s; pins OUT1N, OUT1P, OUT2N                       | half supply reference SVRR pin<br>and OUT2P                |               | 6.9 | 7.2      | 7.5             | V          |
| V <sub>O(offset)</sub>    | output offset voltage                             | BTL; Mute mode                                             |               | -   | -        | 25              | mV         |
| 0(0.000)                  |                                                   | BTL; Operating mode                                        | [4][6]        | -   | -        | 70              | mV         |
| Stabilizer output         | ; pins VSTAB1 and VSTAB2                          |                                                            |               |     |          |                 |            |
| V <sub>o</sub>            | output voltage                                    | stabilizer output in Mute mode and<br>Operating mode       |               | 8   | 10       | 12              | V          |
| Voltage protection        | ons                                               |                                                            |               |     |          |                 |            |
| V <sub>(prot)</sub>       | protection voltage                                | undervoltage; amplifier is muted                           |               | 6.8 | 7.2      | 8               | V          |
|                           |                                                   | overvoltage; load dump protection is activated             |               | 37  | 38       | -               | V          |
|                           |                                                   | $V_P$ that a POR occurs at                                 |               | 3   | 3.7      | 4.6             | V          |
| Current protection        | on                                                |                                                            |               |     |          |                 |            |
| O(ocp)                    | overcurrent protection output<br>current          | current limiting concept                                   |               | 8   | 9.5      | 11              | A          |
| Temperature pro           | tection                                           |                                                            |               |     |          |                 |            |
| T <sub>prot</sub>         | protection temperature                            |                                                            |               | 155 | -        | 160             | °C         |
| $T_{act(th_{fold})}$      | thermal foldback activation temperature           | gain = −1 dB                                               |               | 140 | -        | 150             | °C         |
| T <sub>j(AV)(warn1)</sub> | average junction temperature<br>for pre-warning 1 | IB2[D3] = 0; non-I <sup>2</sup> C-bus mode                 |               | -   | 140      | 150             | °C         |
| T <sub>j(AV)(warn2)</sub> | average junction temperature for pre-warning 2    | IB2[D3] = 1                                                |               | -   | 120      | 130             | °C         |
| DC load detectio          | n levels: l <sup>2</sup> C-bus mode only[7]       |                                                            |               |     |          |                 |            |
| Z <sub>th(load)</sub>     | load detection threshold impedance                | for normal speaker load;<br>DB1[D4] = 0; DB2[D4] = 0       |               | -   | -        | 25              | Ω          |
| Z <sub>th(open)</sub>     | open load detection threshold impedance           | DB1[D4] = 1; DB2[D4] = 1                                   |               | 350 | -        | -               | Ω          |
| AC load detectio          | n levels: I <sup>2</sup> C-bus mode only          |                                                            |               |     |          |                 |            |
| th(o)det(load)AC          | AC load detection output threshold current        |                                                            |               | 250 | 500      | 700             | mA         |
| DF8599A                   | All information p                                 | provided in this document is subject to legal disclaimers. |               |     | © NXP B. | V. 2013. All ri | ghts reser |
| Product data sheet        |                                                   | Rev. 3 — 2 May 2013                                        |               |     |          |                 | 29 of      |
|                           |                                                   |                                                            |               |     |          |                 |            |

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

### Table 19. Static characteristics ...continued

 $V_P = V_{DDA} = 14.4 \text{ V}; f_{osc} = 320 \text{ kHz}; -40 \text{ }^{\circ}\text{C} < T_{amb} < +85 \text{ }^{\circ}\text{C}; \text{ unless otherwise specified.}$ 

| Symbol                     | Parameter                       | Conditions                                                                                                                 | Min          | Тур | Max | Unit |
|----------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| Start-up/shut-             | down/mute timing                |                                                                                                                            |              |     |     |      |
| t <sub>wake</sub>          | wake-up time                    | on pin EN before first I <sup>2</sup> C-bus<br>transmission is recognized                                                  | <u>[5]</u> _ | -   | 500 | μS   |
| t <sub>det(DCload)</sub>   | DC load detection time          | C <sub>ON</sub> = 470 nF                                                                                                   | <u>[5]</u> _ | 380 | -   | ms   |
| t <sub>d(stb-mute)</sub>   | delay time from standby to mute | measured from amplifier enabling to start of unmute (no DC load detection); $C_{SVRR} = 47 \ \mu F$<br>$C_{ON} = 470 \ nF$ | -            | 140 | -   | ms   |
| t <sub>d(mute-fgain)</sub> | mute to full gain delay time    | C <sub>ON</sub> = 470 nF                                                                                                   | <u>[6]</u>   | 15  | -   | ms   |
| t <sub>d</sub>             | delay time                      | shutdown delay time from EN pin LOW to SVRR LOW; voltage on pin SVRR < 0.1 V; $C_{SVRR} = 47 \ \mu F$                      | 200          | 350 | 550 | ms   |
|                            |                                 | shutdown delay time from EN pin LOW to SVRR LOW; voltage on pin SVRR < 0.1 V; $C_{SVRR} = 47 \ \mu$ F; $V_P = 35 \ V$      | 300          | 400 | 700 | ms   |
|                            |                                 | shutdown hold delay time from pin<br>EN LOW to ACGND LOW; voltage<br>on pin ACGND < 0.1 V; Master<br>mode                  | -            | 370 | -   | ms   |
|                            |                                 | hold delay in Master mode to allow<br>slaved devices to shutdown<br>f <sub>osc</sub> = 320 kHz                             | -            | 50  | -   | ms   |
| Speaker load i             | impedance                       |                                                                                                                            |              |     |     |      |
| RL                         | load resistance                 | at supply voltage equal to or below<br>25 V                                                                                |              |     |     |      |
|                            |                                 | stereo mode                                                                                                                | 1.6          | 4   | -   | Ω    |
|                            |                                 | parallel mode                                                                                                              | 0.8          | -   | -   | Ω    |
|                            |                                 | at supply voltage equal to or below<br>35 V                                                                                |              |     |     |      |
|                            |                                 | stereo mode                                                                                                                | 3.2          | 4   | -   | Ω    |
|                            |                                 | parallel mode                                                                                                              | 1.6          | -   | -   | Ω    |

[1] Required resistor accuracy for pins ADS and MOD is 1 %; see Section 9 on page 23.

[2] Maximum leakage current from DCP pin to ground = 3  $\mu$ A.

[3] The output offset values can be either positive or negative. The V<sub>th(offset)</sub> limit values (excluding Typ) are the valid absolute values.

[4] DC output offset voltage is applied to the output gradually during the transition between Mute mode and Operating mode.

[5] I<sup>2</sup>C-bus mode only.

[6] The transition time between Mute mode and Operating mode is determined by the time constant on the SEL\_MUTE pin.

[7] The DC load valid bit DB1[D6] must be used; Section 8.6.2.1 on page 18. The DC load enable bit IB2[D2] must be reset after each load detection cycle to prevent amplifier hang-up incidents.

# 12.1 Switching characteristics

### Table 20. Switching characteristics

 $V_P = V_{DDA} = 14.4 \text{ V}; -40 \text{ °C} < T_{amb} < +85 \text{ °C}; unless otherwise specified.$ 

| Symbol                | Parameter                      | Conditions                                                                                                                                      | Min | Тур                     | Max | Unit |
|-----------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|-----|------|
| Internal o            | scillator                      |                                                                                                                                                 |     |                         |     |      |
| f <sub>osc</sub>      | oscillator frequency           | external clock frequency;<br>$R_{osc}$ = 39 k $\Omega$                                                                                          | -   | 320                     | -   | kHz  |
|                       |                                | internal fixed frequency and Spread<br>spectrum mode frequency based on<br>the resistor value connected to pin<br>OSCSET for the master setting | 300 | -                       | 450 | kHz  |
| Master/sla            | ave setting (OSCIO pin)        |                                                                                                                                                 |     |                         |     |      |
| R <sub>osc</sub>      | oscillator resistance          | resistor value on pin OSCSET;<br>master setting                                                                                                 | 26  | 39                      | 49  | kΩ   |
| V <sub>OL</sub>       | LOW-level output voltage       | output                                                                                                                                          | -   | -                       | 0.8 | V    |
| V <sub>OH</sub>       | HIGH-level output voltage      | output                                                                                                                                          | 4   | -                       | -   | V    |
| V <sub>IL</sub>       | LOW-level input voltage        | input                                                                                                                                           | -   | -                       | 0.8 | V    |
| V <sub>IH</sub>       | HIGH-level input voltage       | input                                                                                                                                           | 4   | -                       | -   | V    |
| f <sub>track</sub>    | tracking frequency             | PLL enabled                                                                                                                                     | 300 | -                       | 500 | kHz  |
| N <sub>slave</sub>    | number of slaves               | driven by one master                                                                                                                            | 12  | -                       | -   |      |
| Spread sp             | pectrum mode setting           |                                                                                                                                                 |     |                         |     |      |
| $\Delta f_{osc}$      | oscillator frequency variation | between maximum and minimum values; Spread spectrum mode activated                                                                              | -   | 10                      | -   | %    |
| f <sub>sw</sub>       | switching frequency            | Spread spectrum mode activated; $C_{SSM} = 1 \ \mu F$                                                                                           | -   | 7                       | -   | Hz   |
| Frequenc              | y hopping                      |                                                                                                                                                 |     |                         |     |      |
| f <sub>osc(int)</sub> | internal oscillator frequency  | change positive; IB1[D4] = 1;<br>IB1[D3] = 1                                                                                                    | -   | f <sub>osc</sub> + 10 % | -   | kHz  |
|                       |                                | change negative; IB1[D4] = 1;<br>IB1[D3] = 0                                                                                                    | -   | $f_{osc} - 10$ %        | -   | kHz  |
| Timing                |                                |                                                                                                                                                 |     |                         |     |      |
| t <sub>r</sub>        | rise time                      | PWM output; $I_0 = 0 A$                                                                                                                         | -   | 10                      | -   | ns   |
| t <sub>f</sub>        | fall time                      | PWM output; $I_0 = 0 A$                                                                                                                         | -   | 10                      | -   | ns   |
| t <sub>w(min)</sub>   | minimum pulse width            | $I_0 = 0 A$                                                                                                                                     | -   | 80                      | -   | ns   |

# **13. Dynamic characteristics**

### Table 21. Dynamic characteristics

 $V_P = V_{DDA} = 14.4 \text{ V}; R_L = 4 \Omega; f_i = 1 \text{ kHz}; f_{osc} = 320 \text{ kHz}; R_{s(L)} < 0.04 \Omega^{11}; -40 \text{ °C} < T_{amb} < +85 \text{ °C}; \text{ Stereo mode; unless otherwise specified.}$ 

| Symbol              | Parameter                      | Conditions                                                              |     | Min | Тур  | Max | Unit |
|---------------------|--------------------------------|-------------------------------------------------------------------------|-----|-----|------|-----|------|
| Po                  | output power                   | Stereo mode:                                                            | [2] |     |      |     |      |
|                     |                                | $V_{\text{P}}$ = 14.4 V; THD = 1 %; $\text{R}_{\text{L}}$ = 4 $\Omega$  |     | 18  | 20   | -   | W    |
|                     |                                | $V_{\text{P}}$ = 14.4 V; THD = 10 %; $\text{R}_{\text{L}}$ = 4 $\Omega$ |     | 23  | 25   | -   | W    |
|                     |                                | square wave (EIAJ); $R_L = 4 \Omega$                                    |     | -   | 40   | -   | W    |
|                     |                                | $V_{\text{P}}$ = 35 V; THD = 10 %; R_{\text{L}} = 4 $\Omega$            |     | -   | 135  | -   | W    |
|                     |                                | $V_P$ = 14.4 V; THD = 1 %; R <sub>L</sub> = 2 $\Omega$                  |     | 26  | 29   | -   | W    |
|                     |                                | $V_P$ = 14.4 V; THD = 10 %; R <sub>L</sub> = 2 $\Omega$                 |     | 34  | 38   | -   | W    |
|                     |                                | square wave (EIAJ); $R_L = 2 \Omega$                                    |     | -   | 60   | -   | W    |
|                     |                                | Parallel mode:                                                          | [2] |     |      |     |      |
|                     |                                | $V_P$ = 14.4 V; THD = 10 %; R <sub>L</sub> = 2 $\Omega$                 |     | -   | 50   | -   | W    |
|                     |                                | $V_P$ = 35 V; THD = 10 %; R <sub>L</sub> = 2 $\Omega$                   |     | -   | 250  | -   | W    |
|                     |                                | $V_{P} = 25 \text{ V}; \text{ THD} = 1 \%; \text{ R}_{L} = 1 \Omega$    |     | 135 | 150  | -   | W    |
| THD                 | total harmonic distortion      | f <sub>i</sub> = 1 kHz; P <sub>o</sub> = 1 W                            | [3] | -   | 0.02 | 0.1 | %    |
|                     |                                | f <sub>i</sub> = 10 kHz; P <sub>o</sub> = 1 W                           | [3] | -   | 0.02 | 0.1 | %    |
| G <sub>v(cl)</sub>  | closed-loop voltage gain       |                                                                         |     | 25  | 26   | 27  | dB   |
| α <sub>cs</sub>     | channel separation             | f <sub>i</sub> = 1 kHz; P <sub>o</sub> = 1 W                            |     | -   | 70   | -   | dB   |
| SVRR                | supply voltage rejection ratio | Operating mode                                                          |     |     |      |     |      |
|                     |                                | f <sub>ripple</sub> = 100 Hz                                            | [4] | 60  | 70   | -   | dB   |
|                     |                                | f <sub>ripple</sub> = 1 kHz                                             | [4] | 60  | 70   | -   | dB   |
|                     |                                | Mute mode                                                               |     |     |      |     |      |
|                     |                                | f <sub>ripple</sub> = 1 kHz                                             | [4] | 60  | 70   | -   | dB   |
|                     |                                | off state and Standby mode                                              |     |     |      |     |      |
|                     |                                | f <sub>ripple</sub> = 1 kHz                                             | [4] | -   | 90   | -   | dB   |
| Z <sub>i(dif)</sub> | differential input impedance   |                                                                         |     | 60  | 100  | 150 | kΩ   |
| V <sub>n(o)</sub>   | output noise voltage           | Operating mode                                                          |     |     |      |     |      |
|                     |                                | BD mode                                                                 | [5] | -   | 60   | 77  | μV   |
|                     |                                | AD mode                                                                 | [5] | -   | 100  | 140 | μV   |
|                     |                                | Mute mode                                                               |     |     |      |     |      |
|                     |                                | BD mode                                                                 | [6] | -   | 25   | 32  | μV   |
|                     |                                | AD mode                                                                 | [6] |     | 85   | 110 | μV   |
| $\alpha_{bal(ch)}$  | channel balance                |                                                                         |     | -   | 0    | 1   | dB   |
| α <sub>mute</sub>   | mute attenuation               |                                                                         | [7] | 66  | -    | -   | dB   |
| CMRR                | common mode rejection ratio    | V <sub>i(cm)</sub> = 1 V RMS                                            |     | 65  | 80   | -   | dB   |
| η <sub>ρο</sub>     | output power efficiency        | $P_0 = 20 W$                                                            |     | -   | 90   | -   | %    |

[1]  $R_{s(L)}$  is the sum of the inductor series resistance from the low-pass LC filter in the application together with all resistance from PCB traces or wiring between the output pin of the TDF8599A and the inductor to the measurement point. LC filter dimensioning is L = 10  $\mu$ H, C = 1  $\mu$ F for 4  $\Omega$  load and L = 5  $\mu$ H, C = 2.2  $\mu$ F for 2  $\Omega$  load.

[2] Output power is measured indirectly based on R<sub>DSon</sub> measurement.

All information provided in this document is subject to legal disclaimers.

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

- [3] Total harmonic distortion is measured at the bandwidth of 22 Hz to 20 kHz, AES brick wall. The maximum limit is guaranteed but may not be 100 % tested.
- [5] B = 22 Hz to 20 kHz, AES brick wall,  $R_s = 0 \Omega$ .
- [6] B = 22 Hz to 20 kHz, AES brick wall, independent of R<sub>s</sub>.
- [7]  $V_i = V_{i(max)} = 0.5 \text{ V RMS}.$

# 14. Application information

# 14.1 Output power estimation (Stereo mode)

The output power, just before clipping, can be estimated using Equation 5:

$$P_{o} = \frac{\left(\left(\frac{R_{L}}{R_{L} + 2 \times (R_{DSon} + R_{s})}\right) \times \left(1 - t_{w(min)} \times \frac{f_{osc}}{2}\right) \times V_{P}\right)^{2}}{2 \times R_{L}} [W]$$
(5)

Where,

- V<sub>P</sub> = supply voltage (V)
- R<sub>L</sub> = load impedance (Ω)
- R<sub>DSon</sub> = drain source on-state resistance (Ω)
- R<sub>s</sub> = series resistance of the output inductor (Ω)
- t<sub>w(min)</sub> = minimum pulse width(s) depending on output current (s)
- f<sub>osc</sub> = oscillator frequency in Hz (typically 320 kHz)

The output power at 10 % THD can be estimated by:  $P_{o(2)} = 1.25 \times P_{o(1)}$  where  $P_{o(1)} = 0.5$  % and  $P_{o(2)} = 10$  %.

<u>Figure 26</u> and <u>Figure 27</u> show the estimated output power at THD = 0.5 % and THD = 10 % as a function of supply voltage for different load impedances in stereo mode.

# **TDF8599A**

## I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# 14.2 Output power estimation (Parallel mode)

<u>Figure 28</u> and <u>Figure 29</u> show the estimated output power at THD = 0.5 % and THD = 10 % as a function of the supply voltage for different load impedances in parallel mode.

Product data sheet

# **TDF8599A**

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# 14.3 Output current limiting

The peak output current is internally limited to 8 A maximum. During normal operation, the output current should not exceed this threshold level otherwise the output signal will be distorted. The peak output current can be estimated using Equation 6:

$$I_o \le \frac{V_P}{R_L + 2 \times (R_{DSon} + R_s)} \le 8 [A]$$
(6)

- I<sub>o</sub> = output current (A)
- V<sub>P</sub> = supply voltage (V)
- R<sub>L</sub> = load impedance (Ω)
- R<sub>DSon</sub> = on-resistance of power switch (Ω)
- $R_s$  = series resistance of output inductor ( $\Omega$ )

Example: A 2  $\Omega$  speaker can be used with a supply voltage of 19 V before current limiting is triggered.

Current limiting (clipping) avoids audio holes but can cause distortion similar to voltage clipping. In Parallel mode, the output current is internally limited above 16 A.

# Product data sheet

## 14.4 Speaker configuration and impedance

A flat-frequency response (due to a  $2^{nd}$  order Butterworth filter) is obtained by changing the low-pass filter components (L<sub>LC</sub>, C<sub>LC</sub>) based on the speaker configuration and impedance. Table 22 shows the required values.

| Table 22.         Filter component values |                      |                      |  |  |  |
|-------------------------------------------|----------------------|----------------------|--|--|--|
| Load impedance ( $\Omega$ )               | L <sub>LC</sub> (μΗ) | C <sub>LC</sub> (μF) |  |  |  |
| 1                                         | 2.5                  | 4.4                  |  |  |  |
| 2                                         | 5                    | 2.2                  |  |  |  |
| 4                                         | 10                   | 1                    |  |  |  |

**Remark:** When using a 1  $\Omega$  load impedance in Parallel mode, the outputs are shorted after the low-pass filter switches two 2  $\Omega$  filters in parallel.

## 14.5 Heat sink requirements

In most applications, it is necessary to connect an external heat sink to the TDF8599A. Thermal foldback activates at  $T_j = 140$  °C. The expression below shows the relationship between the maximum power dissipation before activation of thermal foldback and the total thermal resistance from junction to ambient:

$$R_{th(j-a)} = \frac{T_{j(max)} - T_{amb}}{P_{max}} [K/W]$$
(7)

 $P_{max}$  is determined by the efficiency ( $\eta$ ) of the TDF8599A. The efficiency measured as a function of output power is given in <u>Figure 43</u>. The power dissipation can be derived as a function of output power (see <u>Figure 42</u>).

Example 1:

- V<sub>P</sub> = 14.4 V
- $P_o = 2 \times 25$  W into 4  $\Omega$  (THD = 10 % continuous)
- T<sub>j(max)</sub> = 140 °C
- T<sub>amb</sub> = 25 °C
- $P_{max} = 5.8 \text{ W}$  (from Figure 42)
- The required  $R_{th(j-a)} = 115 \text{ °C} / 5.8 \text{ W} = 19 \text{ K/W}$

The total thermal resistance R<sub>th(j-a)</sub> consists of: R<sub>th(j-c)</sub> + R<sub>th(c-h)</sub> + R<sub>th(h-a)</sub>

Where:

- Thermal resistance from junction to case (R<sub>th(i-c)</sub>) = 1 K/W
- Thermal resistance from case to heat sink (R<sub>th(c-h)</sub>) = 0.5 K/W to 1 K/W (depending on mounting)
- Thermal resistance from heat sink to ambient (R<sub>th(h-a)</sub>) would then be 19 - (1 + 1) = 17 K/W.

If an audio signal has a crest factor of 10 (the ratio between peak power and average power = 10 dB) then  $T_i$  will be much lower.

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

Example 2:

- V<sub>P</sub> = 14.4 V
- $P_0 = 2 \times (25 \text{ W} / 10) = 2 \times 2.5 \text{ W}$  into 4  $\Omega$  (audio with crest factor of 10)
- T<sub>amb</sub> = 25 °C
- P<sub>max</sub> = 2.5 W
- R<sub>th(j-a)</sub> = 19 K/W
- T<sub>i(max)</sub> = 25 °C + (2.5 W × 19 K/W) = 72 °C

## 14.6 Curves measured in reference design



# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



Product data sheet

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



Product data sheet

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



## 14.7 Typical application schematics

- (1) See Figure 3 on page 6 for a diagram of the connection for pins EN and SEL\_MUTE.
- (2) See Section 8.3.2 on page 8 for detailed information.
- (3) See Section 8.5.5 on page 16 for detailed information on DC offset protection.

Fig 47. Example application diagram: dual BTL in non-I<sup>2</sup>C-bus mode

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



- (2) See Section 8.3.2 on page 8 for detailed information.
- (3) See <u>Section 8.5.5 on page 16</u> for detailed information on DC offset protection.

Fig 48. Example application diagram: dual BTL in I<sup>2</sup>C-bus mode

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



Fig 49. Example application diagram: single BTL in I<sup>2</sup>C-bus mode

# **TDF8599A**

### **NXP Semiconductors**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



- (2) See <u>Section 8.3.2 on page 8</u> for detailed information.
- (3) See <u>Section 8.5.5 on page 16</u> for detailed information on disabling DC offset protection.
- (4) See <u>Section 8.3.4 on page 10</u> for detailed information on PLL operation.

Fig 50. Example application diagram: dual BTL master, single BTL slave in I<sup>2</sup>C-bus mode

All information provided in this document is subject to legal disclaimers

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 15. Package outline



### Fig 51. Package outline SOT851-2 (HSOP36)

TDF8599A Product data sheet

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# **16.** Handling information

In accordance with SNW-FQ-611-D. The number of the quality specification can be found in the Quality Reference Handbook. The handbook can be ordered using the code 9398 510 63011.

# 17. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow* soldering description".

### 17.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 17.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 17.3 Wave soldering

Key characteristics in wave soldering are:

Product data sheet

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 17.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 52</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 23 and 24

#### Table 23. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |
|------------------------|---------------------------------|-------|
|                        | Volume (mm <sup>3</sup> )       |       |
|                        | < 350                           | ≥ 350 |
| < 2.5                  | 235                             | 220   |
| ≥ 2.5                  | 220                             | 220   |

#### Table 24. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 52.

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# **18. Abbreviations**

|                  | reviations                                                          |
|------------------|---------------------------------------------------------------------|
| Abbreviation     | Description                                                         |
| BCDMOS           | Bipolar Complementary and double Diffused Metal-Oxide Semiconductor |
| BTL              | Bridge-Tied Load                                                    |
| DCP              | DC offset Protection                                                |
| DMOST            | double Diffused Metal-Oxide Semiconductor Transistor                |
| EMI              | ElectroMagnetic Interference                                        |
| l <sup>2</sup> C | Inter-Integrated Circuit                                            |
| LSB              | Least Significant Bit                                               |
| Μμρ              | Master microprocessor                                               |
| MSB              | Most Significant Bit                                                |
| NDMOST           | N-type double Diffused Metal-Oxide Semiconductor Transistor         |
| OCP              | OverCurrent Protection                                              |
| OTP              | OverTemperature Protection                                          |
| OVP              | OverVoltage Protection                                              |
| PLL              | Phase-Locked Loop                                                   |
| POR              | Power-On Reset                                                      |
| PWM              | Pulse-Width Modulation                                              |
| SOI              | Silicon On Insulator                                                |

Product data sheet

# **TDF8599A**

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

| Table 25.         Abbreviationscontinued |                             |  |  |
|------------------------------------------|-----------------------------|--|--|
| Abbreviation                             | Description                 |  |  |
| TFP                                      | Thermal Foldback Protection |  |  |
| UVP                                      | UnderVoltage Protection     |  |  |
| WP                                       | Window Protection           |  |  |

# 19. Revision history

| Document ID    | Release date                                                                                                                                                                                                        | Data sheet status                                                                                                                                                                                                                                                             | Change notice                                                        | Supersedes   |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------|
| TDF8599A v.3   | 20130502                                                                                                                                                                                                            | Product data sheet                                                                                                                                                                                                                                                            | -                                                                    | TDF8599A v.2 |
| Modifications: | <ul> <li>Changed tit</li> </ul>                                                                                                                                                                                     | le <u>Figure 45</u> .                                                                                                                                                                                                                                                         |                                                                      |              |
| TDF8599A v.2   | 20090630                                                                                                                                                                                                            | Product data sheet                                                                                                                                                                                                                                                            | -                                                                    | TDF8599A v.1 |
| Modifications: | <ul> <li>Various min</li> <li>Changed Se</li> </ul> | status changed from Object<br>or textual inconsistencies in<br>ection 8.2: Figure 3 on page<br>ection 8.2: Table 4 on page<br>ection 8.2: Table 5 on page<br>ection 8.6.3: Figure 20 on p<br>ection 8.6.3: Figure 21 on p<br>ection 14.7: Figure 47 on page<br>50 on page 45. | n the data sheet correct<br>e 6.<br>7.<br>7.<br>page 22.<br>page 23. |              |
| TDF8599A v.1   | 20090602                                                                                                                                                                                                            | Objective data sheet                                                                                                                                                                                                                                                          | -                                                                    | -            |

# **20. Legal information**

### 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product sole and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

# **21. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

# **TDF8599A**

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 22. Tables

| Table 1.  | Quick reference data2                                   |
|-----------|---------------------------------------------------------|
| Table 2.  | Ordering information2                                   |
| Table 3.  | Pin description4                                        |
| Table 4.  | I <sup>2</sup> C-bus mode operation7                    |
| Table 5.  | Non-I <sup>2</sup> C-bus mode operation7                |
| Table 6.  | Mode setting pin OSCIO7                                 |
| Table 7.  | Oscillator modes10                                      |
| Table 8.  | Operation mode selection with the MOD pin11             |
| Table 9.  | Overview of protection types15                          |
| Table 10. | Overview of TDF8599A protection circuits and            |
|           | amplifier states                                        |
| Table 11. | Available data on pins DIAG and CLIP $\ldots \ldots 18$ |
| Table 12. | Interpretation of DC load detection bits20              |
| Table 13. | I <sup>2</sup> C-bus write address selection using pins |
|           | MOD and ADS23                                           |
|           | Instruction byte descriptions                           |
|           | Phase shift bit settings25                              |
| Table 16. |                                                         |
|           | Limiting values                                         |
|           | Thermal characteristics                                 |
|           | Static characteristics                                  |
| Table 20. |                                                         |
| Table 21. | _ ,                                                     |
|           | Filter component values                                 |
| Table 23. |                                                         |
| Table 24. | Lead-free process (from J-STD-020D)48                   |
| Table 25. |                                                         |
| Table 26. | Revision history50                                      |

# **TDF8599A**

### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 23. Figures

| Fig 1.                                                                                                                | Block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fig 2.                                                                                                                | Heatsink up (top view) pin configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                       | TDF8599ATH4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fig 3.                                                                                                                | Mode selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fig 4.                                                                                                                | Clock frequency as a function of R <sub>osc</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Fig 5.                                                                                                                | Master and slave configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fig 6.                                                                                                                | Spread spectrum mode9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Fig 7.                                                                                                                | Spread spectrum operation in Master mode9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Fig 8.                                                                                                                | Phase lock operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fig 9.                                                                                                                | AD/BD modulation switching circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 10.                                                                                                               | AD modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Fig 11.                                                                                                               | BD modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Fig 12.                                                                                                               | Master and slave operation with $\frac{1}{2}$ p phase shift 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fig 13.                                                                                                               | Parallel mode14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Fig 14.                                                                                                               | DC offset protection and diagnostic output16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Fig 15.                                                                                                               | Diagnostic output for short circuit conditions 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Fig 16.                                                                                                               | DC load detection circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Fig 17.                                                                                                               | DC load detection procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fig 18.                                                                                                               | DC load detection limits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Fig 19.                                                                                                               | Recommended start-up sequence with DC load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                       | detection enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Fig 20.                                                                                                               | Start-up and shutdown timing in I <sup>2</sup> C-bus mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                       | with DC load detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Fig 21.                                                                                                               | Start-up and shutdown timing in non-I <sup>2</sup> C-bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                       | mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fig 22.                                                                                                               | I <sup>2</sup> C-bus start and stop conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fig 23.                                                                                                               | Data bits sent from Master microprocessor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                       | (Mmp)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Fig 24.                                                                                                               | I <sup>2</sup> C-bus write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Fig 25.                                                                                                               | I <sup>2</sup> C-bus read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Fig 26.                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                       | $P_o$ as a function of $V_P$ in stereo mode with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| C C                                                                                                                   | THD = 0.5 %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fig 27.                                                                                                               | THD = 0.5 %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fig 27.                                                                                                               | $\begin{split} \text{THD} &= 0.5 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} &= 10 \ \% \qquad \dots \qquad 34 \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C C                                                                                                                   | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \% \ \dots \ 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fig 27.<br>Fig 28.                                                                                                    | $\begin{array}{l} \text{THD} = 0.5 \ \%  \ldots  \ldots  34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \%  \ldots  \ldots  34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \\ \text{THD} = 0.5 \ \%  \ldots  \ldots  35 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Fig 27.                                                                                                               | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \\ \text{THD} = 0.5 \ \% \qquad \dots \qquad 35 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ parallel mode with} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Fig 27.<br>Fig 28.<br>Fig 29.                                                                                         | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \% \qquad \dots \qquad 34 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \\ \text{THD} = 0.5 \ \% \qquad \dots \qquad 35 \\ \text{P}_{\text{o}} \text{ as a function of } \text{V}_{\text{P}} \text{ parallel mode with} \\ \text{THD} = 10 \ \% \qquad \dots \qquad 35 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Fig 27.<br>Fig 28.                                                                                                    | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \dots \qquad 34 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \% \qquad \dots \qquad 34 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \\ \text{THD} = 0.5 \ \% \qquad \dots \qquad 35 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ parallel mode with} \\ \text{THD} = 10 \ \% \qquad \dots \qquad 35 \\ \text{THD} = 10 \ \% \qquad \dots \qquad 35 \\ \text{THD} + \text{N} \text{ as a function of output power with a} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.                                                                              | $\begin{array}{l} \text{THD} = 0.5 \ \% & \dots & \dots & 34 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ in stereo mode with} \\ \text{THD} = 10 \ \% & \dots & \dots & \dots & 34 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ in parallel mode with} \\ \text{THD} = 0.5 \ \% & \dots & \dots & \dots & \dots & 35 \\ \text{P}_{o} \text{ as a function of } \text{V}_{\text{P}} \text{ parallel mode with} \\ \text{THD} = 10 \ \% & \dots & 35 \\ \text{THD} + \text{N} \text{ as a function of output power with a} \\ 2 \ \Omega \text{ load; } \text{V}_{\text{P}} = 14.4 \ \text{V} \dots & \dots $                                                                                                                                                                                                                                                                     |
| Fig 27.<br>Fig 28.<br>Fig 29.                                                                                         | $\begin{array}{l} THD = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.                                                                   | $\begin{array}{l} \text{THD}=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.                                                                              | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.                                                        | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.                                                                   | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.                                             | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.                                                        | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.                                  | $\begin{array}{l} \text{THD}=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.                                             | $\begin{array}{l} THD=0.5~\% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.<br>Fig 35.                       | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.                                  | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.<br>Fig 35.<br>Fig 36.            | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.<br>Fig 35.<br>Fig 36.<br>Fig 37. | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.<br>Fig 35.<br>Fig 36.            | THD = 0.5 %.34 $P_o$ as a function of $V_P$ in stereo mode withTHD = 10 %.34 $P_o$ as a function of $V_P$ in parallel mode withTHD = 0.5 %.35 $P_o$ as a function of $V_P$ parallel mode withTHD = 10 %.35THD + N as a function of output power with a $2 \Omega$ load; $V_P$ = 14.4 V $2 \Omega$ load; $V_P$ = 14.4 V $37$ THD + N as a function of output power with a $4 \Omega$ load; $V_P$ = 35 V $2 \Omega$ load; $V_P$ = 35 V $38$ THD + N as a function of frequency with a $4 \Omega$ load; $V_P$ = 35 V $38$ THD + N as a function of frequency with a 4 $\Omega$ load, BD modulation; $V_P$ = 14.4 V $38$ THD + N as a function of frequency with a 2 $\Omega$ load, BD modulation; $V_P$ = 14.4 V $38$ THD + N as a function of frequency with a 2 $\Omega$ load, BD modulation; $V_P$ = 35 V $38$ THD + N as a function of frequency with a 4 $\Omega$ load, BD modulation; $V_P$ = 35 V $39$ Gain as a function of frequency with a 2 $\Omega$ load, BD modulation; $V_P$ = 35 V $39$ Output power as a function of supply voltage |
| Fig 27.<br>Fig 28.<br>Fig 29.<br>Fig 30.<br>Fig 31.<br>Fig 32.<br>Fig 33.<br>Fig 34.<br>Fig 35.<br>Fig 36.<br>Fig 37. | $\begin{array}{l} \text{THD} = 0.5 \ \% \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

|         | with a 4 $\Omega$ load                              |
|---------|-----------------------------------------------------|
| Fig 40. | Channel separation as a function of frequency       |
|         | with 1 W output power                               |
| Fig 41. | Channel separation as a function of frequency       |
|         | with 10 W output power                              |
| Fig 42. | Power dissipation as a function of output power. 40 |
| Fig 43. | Efficiency as a function of total output power 40   |
| Fig 44. | Power dissipation as a function of total output     |
|         | power with both channels driven                     |
| Fig 45. | Efficiency as a function of output power of one     |
|         | channel with both channels driven 41                |
|         | CMRR as a function of frequency                     |
| Fig 47. | Example application diagram: dual BTL in            |
|         | non-I <sup>2</sup> C-bus mode                       |
| Fig 48. | Example application diagram: dual BTL in            |
|         | I <sup>2</sup> C-bus mode                           |
| Fig 49. | Example application diagram: single BTL in          |
|         | I <sup>2</sup> C-bus mode                           |
| Fig 50. | Example application diagram: dual BTL master,       |
|         | single BTL slave in I <sup>2</sup> C-bus mode45     |
|         | Package outline SOT851-2 (HSOP36) 46                |
| Fig 52. | Temperature profiles for large and small            |
|         | components                                          |

# **TDF8599A**

#### I<sup>2</sup>C-bus controlled dual channel class-D power amplifier

# 24. Contents

| 1       | General description 1                                   |
|---------|---------------------------------------------------------|
| 2       | Features and benefits 1                                 |
| 3       | Applications 2                                          |
| 4       | Quick reference data 2                                  |
| 5       | Ordering information 2                                  |
| 6       | Block diagram 3                                         |
| 7       | Pinning information 4                                   |
| 7.1     | Pinning                                                 |
| 7.2     | Pin description 4                                       |
| 8       | Functional description 5                                |
| 8.1     | General 5                                               |
| 8.2     | Mode selection 6                                        |
| 8.3     | Pulse-width modulation frequency                        |
| 8.3.1   | Master and slave mode selection 7                       |
| 8.3.2   | Spread spectrum mode (Master mode) 8                    |
| 8.3.3   | Frequency hopping (Master mode) 9                       |
| 8.3.4   | Phase lock operation (Slave mode) 10                    |
| 8.4     | Operation mode selection                                |
| 8.4.1   | Modulation mode 11                                      |
| 8.4.2   | Phase staggering (Slave mode) 13                        |
| 8.4.3   | Parallel mode 14                                        |
| 8.5     | Protection                                              |
| 8.5.1   | Thermal foldback 15                                     |
| 8.5.2   | Overtemperature protection 15                           |
| 8.5.3   | Overcurrent protection                                  |
| 8.5.4   | Window protection 15                                    |
| 8.5.5   | DC offset protection 16                                 |
| 8.5.6   | Supply voltages 17                                      |
| 8.5.7   | Overview of protection circuits and amplifier           |
|         | states 17                                               |
| 8.6     | Diagnostic output                                       |
| 8.6.1   | Diagnostic table                                        |
| 8.6.2   | Load identification (I <sup>2</sup> C-bus mode only) 18 |
| 8.6.2.1 | DC load detection                                       |
| 8.6.2.2 | Recommended start-up sequence with DC                   |
| 8.6.2.3 | load detection enabled                                  |
| 8.6.2.4 | CLIP detection                                          |
| 8.6.3   | Start-up and shutdown sequence                          |
|         | • •                                                     |
| 9       | I <sup>2</sup> C-bus specification                      |
| 9.1     | Instruction bytes                                       |
| 9.2     | Data bytes                                              |
| 10      | Limiting values 27                                      |
| 11      | Thermal characteristics                                 |
| 12      | Static characteristics                                  |
| 12.1    | Switching characteristics                               |
|         | -                                                       |

| 13   | Dynamic characteristics                 | 32 |
|------|-----------------------------------------|----|
| 14   | Application information                 | 33 |
| 14.1 | Output power estimation (Stereo mode)   | 33 |
| 14.2 | Output power estimation (Parallel mode) | 34 |
| 14.3 | Output current limiting                 | 35 |
| 14.4 | Speaker configuration and impedance     | 36 |
| 14.5 | Heat sink requirements                  | 36 |
| 14.6 | Curves measured in reference design     | 37 |
| 14.7 | Typical application schematics          | 42 |
| 15   | Package outline                         | 46 |
| 16   | Handling information                    | 47 |
| 17   | Soldering of SMD packages               | 47 |
| 17.1 | Introduction to soldering               | 47 |
| 17.2 | Wave and reflow soldering               | 47 |
| 17.3 | Wave soldering                          | 47 |
| 17.4 | Reflow soldering                        | 48 |
| 18   | Abbreviations                           | 49 |
| 19   | Revision history                        | 50 |
| 20   | Legal information                       | 51 |
| 20.1 | Data sheet status                       | 51 |
| 20.2 | Definitions                             | 51 |
| 20.3 | Disclaimers                             | 51 |
| 20.4 | Trademarks                              | 52 |
| 21   | Contact information                     | 52 |
| 22   | Tables                                  | 53 |
| 23   | Figures                                 | 54 |
| 24   | Contents                                | 55 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2013.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 2 May 2013 Document identifier: TDF8599A

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

TDF8599ATH/N2,518 TDF8599ATH/N2,512 TDF8599ATH/N2CS TDF8599ATH/N2CY