

# Advanced gate driver for SiC MOSFETs and IGBTs Rev. 1.1 — 12 October 2020

**Product brief** 



#### **About this document** 1

This Product brief is intended to provide overview/summary information for the purpose of evaluating a product for design suitability. It is intended for quick reference only and should not be relied upon to contain detailed and full information.

#### 2 **General description**

The GD3160 is an advanced single-channel gate driver designed to drive the latest SiC and IGBT modules for xEV traction inverters, OBC and DC-DC converters.

GD3160 offers integrated galvanic isolation, a programmable interface via SPI, and advanced programmable protection features, such as overtemperature, desaturation, and current sense protection. GD3160 capably drives SiC MOSFETs and IGBT gates directly: its high gate current and programmable gate drive voltage features provide high performance switching, low dynamic on-resistance, and rail-to-rail gate voltage control.

The GD3160 autonomously manages faults and reports power device and gate driver status via the INTA and INTB pins, and the SPI interface. GD3160 includes self-test, control and protection functions for design of high reliability systems (ASIL C/D) and meets the stringent requirements of automotive applications, being fully AEC-Q100 grade 1 qualified.



#### Advanced gate driver for SiC MOSFETs and IGBTs

### 3 Simplified application diagram



#### Advanced gate driver for SiC MOSFETs and IGBTs

#### 4 Features and benefits

This section summarizes the key features, safety features, and regulatory approvals for the GD3160.

#### 4.1 Key features

- Integrated Galvanic signal isolation (up to 8 kV)
- High gate current integrated: 15 A source/sink capable
- · SPI interface for safety monitoring, configuration, and diagnostic reporting
- Supports high switching frequencies: PWM up to 100 kHz
- Fail-safe state management from LV and HV domain for user-selectable safe state
- · Programmable gate voltage regulator over an expanded range
- Temperature sense compatible with NTC and PTC thermistors
- Configurable desaturation and current sense optimized for protecting SiC and IGBTs
- Integrated soft shutdown, two-level turn-off, optimized for unique gate drive requirements of SiC
- Real-time VCE and VGE monitoring via INTA pin
- Integrated ADC for monitoring parameters from HV domain
- CMTI > 100 V/ns
- Compatible with 200 V to 1700 V IGBT/SiC, power range > 125 kW
- Operating temperature range -40 °C to 125 °C
- External Creepage distance (CPG): > 7.8 mm
- Available in 3.3 V or 5.0 V I/O logic interface variants
- Small package footprint (8 mm x 13 mm) 32-pin SOIC

#### 4.2 Safety features

- ISO 26262 ASIL D certified supporting ASIL D system level functional safety
- Error checking of SPI and configuration data with 8-bit CRC
- Autonomously manages severe faults and reports status via configurable INTB and/or INTA pins, and SPI interface
- Ultra-fast current, DESAT, and temperature sense inputs and ADC reporting for IGBT/ SiC monitoring and protection
- Interrupt pins (INTA and INTB) for fast response to faults
- Built-in self-check of all analog and digital circuits
- · Continuous watchdog of communications across isolation barrier
- · Deadtime enforcement
- Over and undervoltage supervision of all power supplies on both low and high voltage sides
- Dedicated fail-safe state management pins on both low and high voltage sides
- VGE real time cycle-by-cycle monitoring

#### 4.3 Safety and regulatory approvals

- Reinforced isolation per DIN V VDE V 0884-10
- Withstand 5000 V rms (1 minute) isolation per UL 1577
- CSA Component Acceptance Notice 5A
- AEC-Q100 grade 1 automotive qualified

PB\_GD3160

#### Advanced gate driver for SiC MOSFETs and IGBTs

### 5 Ordering information

Table 1. Orderable part variations

| Part number [1] | VDD   | Temperature (T <sub>J</sub> ) | Package             |  |
|-----------------|-------|-------------------------------|---------------------|--|
| PGD3160AM515EK  | 5.0 V | −40 °C to 150 °C              | 32-pin wide body    |  |
| PGD3160AM315EK  | 3.3 V | 40 0 10 130 0                 | SOIC, 0.65 mm pitch |  |

<sup>[1]</sup> To order parts in tape and reel, add the R2 suffix to the part number.

### 6 Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin definitions

| Pin number       | Pin name         | Pin type                | Definition                                                    | Comments                                                                                                                                                                                                                    |
|------------------|------------------|-------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pins 1 to 16 (lo | w-voltage, non-i | solated pins)           |                                                               | ,                                                                                                                                                                                                                           |
| 1                | VSUP             | input / power           | Primary power supply for non-isolated low-voltage (LV) domain | Main supply input is compatible with 12 V automotive battery range/transients, referenced to GND1. VSUP may either be (1) driven by 12V, or (2) tied to VDD and powered by an external, post-regulated 3.3 V or 5 V supply. |
| 2                | NC2              | no connect              | No connection                                                 | NC2 must be connected to GND1                                                                                                                                                                                               |
| 3                | VDD              | input-output /<br>power | Power supply for non-isolated low-voltage (LV) logic          | Main supply for logic on LV domain, referenced to GND1. VDD may either be (1) regulated internally to 3.3 V or 5.0 V from VSUP, or (2) tied to VSUP and powered by an external, post-regulated 3.3 V or 5 V supply.         |
| 4                | CSB              | input / digital         | SPI chip select                                               | Active low CSB activates SPI link and framing                                                                                                                                                                               |

PB\_GD3160

**Product brief** 

### Advanced gate driver for SiC MOSFETs and IGBTs

| Pin number      | Pin name          | Pin type                 | Definition                                                                     | Comments                                                                                                                                                                        |
|-----------------|-------------------|--------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5, 16           | GND1              | ground 1                 | Ground for non-isolated (LV) domain power and logic                            | Redundant GND1 pins provide ground reference for all non-isolated low-voltage (LV) domain signals. Isolated from all circuitry referenced to GND2.                              |
| 6               | MOSI              | input / digital          | SPI "master-out, slave-in" pin                                                 | Input data for GD3160 SPI. MOSI data latches on rising edge of SCLK, MSB first. Internal passive pull down to GND1                                                              |
| 7               | MISO              | output / digital         | SPI "master-in, slave-out" pin                                                 | Data output for GD3160 SPI. GD3160 outputs MISO on falling edge of SCLK, MSB first.                                                                                             |
| 8               | SCLK              | input / digital          | SPI clock                                                                      | GD3160 acknowledges SPI clock only when CSB is low. Internal passive pull down to GND1                                                                                          |
| 9               | INTB              | output / digital         | Interrupt / Fault status output                                                | INTB reports fault with active low (logic 0 reports fault). Internal passive pullup to VDD.                                                                                     |
| 10              | PWM               | input / digital          | PWM control command for gate output                                            | Logic high turns on power device gate. PWM pin is ignored during fail-safe, configuration, BIST, reset, and most fault modes. Internal passive pull down to GND1.               |
| 11              | PWMALT            | input / digital          | Complementary PWM command for gate output                                      | Complementary PWMALT enforces deadtime constraint and prevents accidental shoot-through condition. Connect to GND1 if unused. Internal passive pull up to VDD.                  |
| 12              | AOUT              | output / analog          | Duty-cycle encoded output of isolated ADC                                      | 5.0 V, 3.9 kHz (or multiplexed with 5.6 kHz) readout is configurable by SPI. Connect high-impedance to GND1 if unused.                                                          |
| 13              | INTA              | output / digital         | Interrupt / fault status / monitor                                             | Output pin reports fault via active pulldown interrupt, or reports VCE or VGE state via logic high/low. Pin left open if unused.                                                |
| 14              | FSSTATE           | input / digital          | Fail-safe gate state control pin                                               | Gate output control pin. Connect to GND1 if unused. Internal passive pulldown to GND1.                                                                                          |
| 15              | FSENB             | input / digital          | Fail-safe mode enable pin                                                      | Active-low pin enabling fail-safe mode (FSSTATE controls gate). Internal passive pulldown to GND1. Connect to VDD if unused.                                                    |
| Pins 17 to 32 ( | high-voltage, iso | lated pins)              |                                                                                | ,                                                                                                                                                                               |
| 17, 32          | GND2              | ground 2                 | Ground for isolated (HV) domain power, analog, and logic                       | Redundant GND2 pins provide ground reference for all isolated high-voltage (HV) domain. Isolated from all circuitry referenced to GND1. Connect to power device emitter/source. |
| 18              | CLAMP             | input / analog           | Sense terminal for VCE/VDS overvoltage during turn-off                         | CLAMP detects Zener breakdown current and increase gate drive impedance and employ soft shutdown for turn-off. Connect to VEE if unused.                                        |
| 19              | DESAT             | input-output /<br>analog | Drive/sense terminal for VCE/<br>VDS desaturation condition                    | Connected to GND2 if unused                                                                                                                                                     |
| 20              | ISENSE            | input / analog           | Current sense feedback pin                                                     | Resistive network converts current mirror into readable voltage signal on ISENSE. Connect to GND2 if unused.                                                                    |
| 21, 23          | VEE               | input / power            | Negative gate supply voltage                                                   | VEE is the negative voltage on the isolated domain, and is referenced to GND2. Connect to GND2 if a negative supply is not used.                                                |
| 22              | GL                | output / analog          | Pull-down pin for output gate turn-off/discharge event                         | GL pin pulls gate to VEE                                                                                                                                                        |
| 24              | AMC               | input-output /<br>analog | Direct connect to gate for gate voltage sense and active miller clamp function | AMC provides low-impedance holdoff (active miller clamp) and senses VGE/VGS for reporting and diagnostics.                                                                      |
|                 |                   |                          | 1                                                                              |                                                                                                                                                                                 |

# Advanced gate driver for SiC MOSFETs and IGBTs

| Pin number | Pin name | Pin type        | Definition                                                                  | Comments                                                                                                                                                                                                                                     |
|------------|----------|-----------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25         | GH       | output / analog | Pull-up pin for output gate turn-<br>on event                               | GH pin pulls gate to VCCREG                                                                                                                                                                                                                  |
| 26         | AMUXIN   | input / analog  | General-purpose input for isolated ADC                                      | One of many SPI-selectable inputs for the isolated ADC. Connect to GND2 if unused.                                                                                                                                                           |
| 27         | VCCREG   | output / power  | Internally-regulated positive gate supply                                   | Programmable gate supply derived from VCC, referenced to GND2. Connect to VCC if unused.                                                                                                                                                     |
| 28         | VCC      | input / power   | Positive voltage supply for isolated domain circuitry                       | Referenced to GND2                                                                                                                                                                                                                           |
| 29         | FSISO    | input / digital | HV domain pin to enable the fail-safe state.                                | Active-high disables PWM, FSSTATE, and turns on GATE.                                                                                                                                                                                        |
| 30         | TSENSEA  | input / analog  | Anode of temp sense diode/NTC of the power module                           | TSENSEA reads back voltage from temperature sense element, and is referenced to GND2. Includes possible current driver for temp sense network. The temperature sense network cathode should be connected to GND2. Connect to VREF if unused. |
| 31         | VREF     | output / power  | Internally regulated reference voltage for HV domain analog, ADC, and logic | Output for an internally generated 5.0 V, 20 mA regulator. Referenced to GND2                                                                                                                                                                |

### Advanced gate driver for SiC MOSFETs and IGBTs

### 7 Absolute maximum ratings

All voltages are referenced to GND1 or GND2. Currents are positive into and negative out of the specified pins. Exceeding these ratings may cause malfunction or permanent device damage.

Table 3. Absolute maximum ratings

All voltages referenced to GND1 (LV domain) or GND2 (HV domain). Currents are positive into and negative out of the specified pins.

| • • • • • • • • • • • • • • • • • • • • | Parameter                                                              |     | Min          | Max                             | Unit |
|-----------------------------------------|------------------------------------------------------------------------|-----|--------------|---------------------------------|------|
| • • • • • • • • • • • • • • • • • • • • |                                                                        |     |              |                                 |      |
|                                         | and current references                                                 | [41 | I            |                                 |      |
| V <sub>VSUP</sub>                       | Low voltage domain supply voltage                                      | [1] | -0.3         | 40                              | V    |
| $V_{VDD3p3}$                            | Low voltage domain logic supply voltage, 3.3 V version                 | [1] | 0.0          | 6.0                             | V    |
| $V_{VDD5}$                              | Low voltage domain logic supply voltage, 5.0 V version                 | [1] | 0.0          | 6.0                             | V    |
| V <sub>VCC</sub>                        | High voltage domain positive supply voltage                            | [2] | 0.0          | 25                              | V    |
| V <sub>VEE</sub>                        | High voltage domain negative supply voltage                            | [2] | -12          | 0.3                             | V    |
| V <sub>VCC-VVEE</sub>                   | High voltage domain positive/negative supply                           |     | -0.3         | 37                              | V    |
| $V_{VCCREG}$                            | High voltage domain post regulated supply voltage                      | [2] | -0.3         | 25                              | V    |
| I <sub>VCCREG</sub>                     | VCCREG output current                                                  |     | _            | -100                            | mA   |
| V <sub>VREF</sub>                       | VREF voltage                                                           | [2] | -0.3         | 6.0                             | V    |
| I <sub>VREF</sub>                       | VREF output current                                                    |     | _            | -20                             | mA   |
| Logic pins                              |                                                                        |     |              |                                 | ,    |
| V <sub>IN</sub>                         | Logic input pin voltage (FSSTATE, FSENB, PWM, PWMALT, SCLK, CSB, MOSI) | [1] | -0.3         | 18                              | V    |
| V <sub>OUT</sub>                        | Logic output pin voltage (MISO, INTB, INTA, AOUT)                      | [1] | -0.3         | V <sub>VDD_max</sub> + 0.3 V    | V    |
| V <sub>FSISO</sub>                      | Logic input pin voltage (FSISO)                                        | [2] | -0.3         | 6.3                             | V    |
| Gate drive outpu                        | ut stage                                                               |     |              |                                 | ,    |
| V <sub>GH</sub>                         | GH voltage                                                             | [2] | VEE - 0.3    | V <sub>VCCREG_max</sub> + 0.3 V | V    |
| V <sub>GL</sub>                         | GL voltage                                                             | [2] | VEE - 0.3    | V <sub>VCCREG_max</sub> + 0.3 V | V    |
| V <sub>AMC</sub>                        | AMC voltage                                                            | [2] | VEE - 0.3    | V <sub>VCCREG_max</sub> + 0.3 V | V    |
| I <sub>SOURCEMAX</sub>                  | GH max. source Current                                                 | [3] | _            | -15                             | A    |
| I <sub>SINKMAX</sub>                    | GL, AMC max. sink current                                              | [3] | _            | 15                              | A    |
| V <sub>CLAMP</sub>                      | CLAMP voltage                                                          | [2] | VEE - 0.3    | V <sub>VCCREG_max</sub> + 0.3 V | V    |
| V <sub>DESAT</sub>                      | DESAT voltage                                                          | [2] | -0.3         | V <sub>VCCREG_max</sub> + 0.3 V | V    |
| Temperature se                          | nse pin                                                                |     | I.           |                                 |      |
| V <sub>TSENSEA</sub>                    | TSENSEA voltage                                                        | [2] | -0.3         | 6.0                             | V    |
| Interrupt pins                          |                                                                        |     | I            | <u> </u>                        |      |
| I <sub>INTB</sub>                       | Open drain DC output current                                           | [4] | _            | -20                             | mA   |
| I <sub>INTA</sub>                       | Open drain DC output current                                           | [4] | _            | -20                             | mA   |
| ISENSE sense p                          | pin                                                                    |     | I            | 1                               |      |
| V <sub>ISENSE</sub>                     | ISENSE voltage                                                         | [2] | -2.0         | V <sub>VCCREG max</sub> + 0.3 V | V    |
| AMUXIN pin                              |                                                                        |     | I            |                                 |      |
| V <sub>AMUXIN</sub>                     | AMUXIN voltage                                                         | [2] | -0.3         | 6.0                             | V    |
| ESD ratings                             |                                                                        |     | I.           |                                 |      |
| V <sub>ESDHBM</sub>                     | ESD voltage (HBM) All pins                                             | [5] | -2.0         | 2.0                             | kV   |
| V <sub>ESDCDM</sub>                     | ESD voltage (CDM) Corner pins Other pins                               | [6] | -750<br>-500 | 750<br>500                      | V    |

PB\_GD3160

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

#### Advanced gate driver for SiC MOSFETs and IGBTs

| Symbol                 | Parameter                                        | Min  | Max | Unit |
|------------------------|--------------------------------------------------|------|-----|------|
| V <sub>ESDModule</sub> | ESD voltage (module level) VSUP, GND1, GND2 pins | -8.0 | 8.0 | kV   |
| Immunity               |                                                  |      |     | ,    |
| dV <sub>ISO</sub> /dt  | Common mode transient immunity [8]               | _    | 100 | V/ns |
| PWM frequency          |                                                  |      |     |      |
| f <sub>PWMMAX</sub>    | Maximum switching frequency                      | 0    | 100 | kHz  |

- Ref = GND1
- Ref = GND2
- [1] [2] [3] [4] 50 %, 100 nF, 10 kHz
- V<sub>INTA, B</sub> < 0.8 V Human Body Model (HBM) at device level

ANSI/ESDA/JEDEC JS-001: 2010 Model HBM (human body model)

Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)

Test points: pin to GND1 and pin to GND2

Charged Device Model (CDM)

ANSI/ESD S5.3.1-2009

ESD Association Standard for Electrostatic Discharge Sensitivity Testing - Charged Device Model (CDM) - Component Level

Module Level ESD Tests

ISO 10605:2008/Cor. 1:2010(E)

Road vehicles – Test methods for electrical disturbances from electrostatic discharge Pulse width = 10 ns

[8]

#### **Package information** 8

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number.

#### Table 4. Package outline

| Package               | Suffix | Package outline drawing number |
|-----------------------|--------|--------------------------------|
| 32-pin wide body SOIC | EK     | 98ARH99137A                    |

#### Advanced gate driver for SiC MOSFETs and IGBTs

### 8.1 Package outline



### Advanced gate driver for SiC MOSFETs and IGBTs



PB\_GD3160

#### Advanced gate driver for SiC MOSFETs and IGBTs

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.

| (                                           | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |         | PRINT     | VERSION NOT | TO SCA   | \LE |
|---------------------------------------------|------------------------------------------------|--------------------|---------|-----------|-------------|----------|-----|
| TITLE: 32LD SOIC W/B, 0.65 PIT CASE OUTLINE |                                                |                    | DOCUMEN | NT NO: 98 | BARH99137A  | REV:     | C   |
|                                             |                                                | •                  | STANDAF | RD: NON-  | JEDEC       |          |     |
|                                             |                                                |                    | S0T1762 | 2-1       | 2           | 29 FEB 2 | 016 |

Figure 5. Package outline notes for SOIC32

### Advanced gate driver for SiC MOSFETs and IGBTs

# 9 Revision history

#### Table 5. Revision history

| Document ID                   | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                      | Change notice                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Supersedes                                                                                                                                                                                                             |  |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PB_GD3160 v.1.1               | 20201012                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product brief                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PB_GD3160 v.1                                                                                                                                                                                                          |  |  |
| PB_GD3160 v.1.1 Modifications | Added "and IGE     Section 3, upda     Section 4.1, rev     gate voltage reg     available" to "Av     Section 4.2, rev     Revised "Cert     safety" to "ISG     functional safe     Revised "Curr     for IGBT/SiC"     ADC reporting     Section 4.3, rev     "Withstand 500"     Section 5, upda     "PC33GD3160/     Removed forme     Section 6.1, Fig                                                                                                                   | BTs" to the document ated Figure 1 to includ rised "Programmable gulator over an expansival able in 3.3 V or 5.0 rised as follows: tified compliant with ISD 26262 ASIL D certifiety."  Tent, DESAT, and tent to "Ultra-fast, current g for IGBT/SiC."  Trised "Withstand 2500 V rms (1 minute) isouted part numbers from A3EK" to "PGD3160A er Section 6, "Internal pure 2, revised the image in the pin name in Table rised Table 2. | e revised applicating at evoltage regulated range and result of the control of th | on schematic. ator" to "Programmable vised "5.0 V or 3.3 V I/O ace variants."  ting ASIL D level functional IL D system level  puts and ADC reporting aperature sense inputs and isolation per UL 1577" to 7."  K" and |  |  |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ed as follows:<br>sed Max value from "1                                                                                                                                                                                                                                                                                                                                                                                                | 00" to "-100."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                        |  |  |
|                               | <ul> <li>I<sub>VREF</sub>, revised Max value from "20" to "–20."</li> <li>V<sub>FSISO</sub>, revised Max value from "12" to "6.3."</li> <li>I<sub>SOURCEMAX</sub>, revised Max value from "15" ;to "–15."</li> <li>I<sub>SINKMAX</sub>, revised Max value from "–15" to "15."</li> <li>I<sub>INTB</sub> and I<sub>INTA</sub>, revised Max value from "20" to "–20."</li> <li>Removed former Section 9, "General functional description" and all associated content.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        |  |  |
| PB_GD3160 v.1                 | 20190808                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product brief                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                      |  |  |

#### Advanced gate driver for SiC MOSFETs and IGBTs

### 10 Legal information

#### 10.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### 10.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a

default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 10.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V. **SafeAssure** — is a trademark of NXP B.V.

# Advanced gate driver for SiC MOSFETs and IGBTs

### **Tables**

| Tab. 1.<br>Tab. 2.<br>Tab. 3. | Orderable part variations4 Pin definitions4 Absolute maximum ratings7 |                                                                       |  |
|-------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| Figur                         | res                                                                   |                                                                       |  |
| Fig. 1.<br>Fig. 2.<br>Fig. 3. | Simplified application diagram                                        | Package outline detail for SOIC32<br>Package outline notes for SOIC32 |  |

### Advanced gate driver for SiC MOSFETs and IGBTs

#### **Contents**

| 1   | About this document             | 1  |
|-----|---------------------------------|----|
| 2   | General description             | 1  |
| 3   | Simplified application diagram  | 2  |
| 4   | Features and benefits           | 3  |
| 4.1 | Key features                    | 3  |
| 4.2 | Safety features                 |    |
| 4.3 | Safety and regulatory approvals |    |
| 5   | Ordering information            | 4  |
| 6   | Pinning information             | 4  |
| 6.1 | Pinning                         | 4  |
| 6.2 | Pin description                 |    |
| 7   | Absolute maximum ratings        | 7  |
| 8   | Package information             | 8  |
| 8.1 | Package outline                 | 9  |
| 9   | Revision history                | 12 |
| 10  | Legal information               |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### NXP:

MGD3160AM335EK MGD3160AM335EKR2 MGD3160AM515EK MGD3160AM515EKR2 MGD3160AM535EKR2 MGD3160AM315EKR2 MGD3160AM315EKR3 MGD3160AM3160AM315EKR3 MGD3160AM3160AM315EKR3 MGD3160AM315EKR3 MGD3160AM3160AM315EKR3 MGD3160AM3160AM315EKR3 MGD3160AM315EKR3 MGD3160AM3160AM3 MGD3160AM3 MGD3160AM3 MGD3160AM3 MGD3160AM3 MGD3160AM3 MGD3160AM3 MGD31