# NTP5210



NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge
Rev. 3.3 — 3 July 2020 Product data sheet
544633 COMPANY PUBLIC

## 1 General description

Designed as an MCU replacement in various gaming and lighting applications, this NFC tag adds connectivity and increases flexibility while saving energy and lowering the bill of materials.

NXP's NTAG 5 switch lets designers eliminate the MCU in selected gaming and lighting applications and other cost sensitive designs, for added functionality, connectivity, and efficiency at a lower cost. Operating at 13.56 MHz, it is an NFC Forum-compliant (customer development board is NFC Forum certified - Certification ID: 58626) contactless tag that can be read by any NFC-enabled device at close range and by an ISO/IEC 15693-enabled industrial reader over a longer range. Easy configuration supports a range of control functions, and the integrated originality check lets the user verify an end product's authenticity.



In some lighting and gaming applications, NTAG 5 switch enables simple and cost-effective designs without a microcontroller. It implements multiplexed pins, offering general-purpose I/O (GPIO) and pulse width modulation (PWM) as well as NFC field detection. The characteristics of the PWM or GPIO signal can be configured through the NFC interface. These features can be used to switch on/off and control motor speed or LED brightness.

Support for ISO/IEC 15693 lets the NTAG 5 switch communicate securely in two ways — with powerful industrial readers, at a range of up to 60 cm and with NFC-enabled devices within proximity range. This duality makes it possible for the device to be calibrated and parameterized automatically while in the factory and then, when put to use in the field, safely communicate with contactless devices such as NFCenabled smartphones.

The tag's 512 bytes of memory can be divided into three areas, and each area can use a different protection level, varying from no protection to 32-/64-bit, password-protected read/write access. Different parties in the value chain can have their own dedicated memory areas for storing access data.



## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The NTAG 5 switch comes with pre-programmed proof-of-origin functionality to verify authenticity. The elliptic curve cryptography (ECC) based originality signature can be locked or reprogrammed by the customer.

The NTAG 5 is a powerhouse, harvesting the energy from an NFC Reader, it can operate without a battery. Better yet, with its configurable output voltage, it can power a circuit, a sensor network and even charge a super capacitor wireless.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 2 Features and benefits

- Reading distance with long-range reader > 60 cm (> 25 inches)
- · Flexible operation with PWM/GPIO interface
- Flexible split between three open and/or protected memory areas
- · Ensured authenticity of product through value chain
- Interoperable data exchange according to NFC Forum standards
- Energy-efficient design with reduced bill of material
- · Interoperable and high performance NFC interface
  - ISO/IEC 15693 and NFC Forum Type 5 Tag compliant
  - 64-bit Unique IDentifier
- Reliable and robust memory
  - 512 bytes (4096 bits) user EEPROM on top of configuration memory
  - 40 years data retention
  - Write endurance of 1 000 000 cycles
- · Configurable contact interface
  - One configurable event detection pin
  - Two GPIOs
  - Two Pulse Width Modulation (PWM) channels as multiplexed GPIOs and/or ED pin
  - 1.62 V to 5.5 V supply voltage
- · Scalable security for access and data protection
  - Disable NFC interface temporarily
  - NFC PRIVACY mode
  - Read-only protection as defined in NFC Forum Type 5 Tag Specification
  - Full, read-only, or no memory access based on 32-bit password
  - Optional 64-bit password protection
  - ECC-based reprogrammable originality signature
- Low-power budget application support
  - Energy harvesting with configurable output voltage up to 30 mW
  - Low-power standby current typically <6 μA
  - Hard power down current typically <0.25 μA
- · Very robust architecture
  - -40 °C to 105 °C for EEPROM read and register access
  - -40 °C to 85 °C for EEPROM write access
- Extensive product support package
  - Feature specific application notes
  - Development board including software and source code
  - Hands-on training

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 3 Applications

- Use cases
  - Calibration
  - Trimming
  - Authenticity check and data protection
  - Late "in the box" configuration
  - LED driver configuration
  - NFC charging
- Applications
  - Lighting
  - Smart home
  - Hearable and Wearable
  - Consumer
  - Industrial
  - Gaming

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 4 Ordering information

**Table 1. Ordering information** 

| Orderable part number | Package |                                                                                                                                                          |           |  |  |  |
|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|
|                       | Name    | Description                                                                                                                                              | Version   |  |  |  |
| NTP52101G0JHKZ        | XQFN16  | NTAG 5 switch with GPIOs, PWM and 512 bytes user EEPROM plastic, extremely thin quad flat package; no leads; 16 terminals                                | SOT1161-2 |  |  |  |
| NTP52101G0JTTZ        | TSSOP16 | NTAG 5 switch with GPIOs, PWM and 512 bytes user EEPROM plastic, thin shrink small outline package; 16 leads; 0.65 mm pitch; 5 mm x 4.4 mm x 1.1 mm body | SOT403-1  |  |  |  |
| NTP52101G0JTZ         | SO8     | NTAG 5 switch with GPIOs, PWM and 512 bytes user EEPROM plastic, small outline package; 8 leads; 1.27 mm pitch; 4.9 mm x 3.9 mm x 1.75 mm body           | SOT96-1   |  |  |  |
| NTP52101G0FUAV        | Wafer   | NTAG 5 switch; 8 inch wafer, 150 µm thickness, on film frame carrier, electronic fail die marking according to SECS-II format)                           | -         |  |  |  |

**REMARK:** Wafer specification addendum is available after exchange of a non-disclosure agreement (NDA)

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 5 Marking

Table 2. Marking codes

| Type number   | Marking code |           |        |        |
|---------------|--------------|-----------|--------|--------|
|               | Line A       | Line B    | Line C | Line D |
| NTP52101G0JHK | G11          | DBSN ASID | DYWW   | -      |
| NTP52101G0JTT | NP52101      | DBID ASID | ZnDYY  | ww     |
| NTP52101G0JT  | NP52101      | DBSN ASID | nDYWW  | -      |

Used abbreviations:

ASID: Assembly Sequence ID

D: RHF-2006 indicator
DBID: Diffusion Batch ID

DBSN: Diffusion Batch Sequence Number

n: Assembly Centre Code

WW: week
Y or YY: year

Z: Diffusion Centre Code

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 6 Block diagram



## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 7 Pinning information



Table 3. Pin description for XQFN16

|     | · ··· accepuon for xe |                                      |                |
|-----|-----------------------|--------------------------------------|----------------|
| Pin | Symbol                | Description                          | When unused    |
| 1   | GND                   | Ground                               | connect to GND |
| 2   | GND                   | Ground                               | connect to GND |
| 3   | N.C.                  | not connected                        | keep floating  |
| 4   | N.C.                  | not connected                        | keep floating  |
| 5   | N.C.                  | not connected                        | keep floating  |
| 6   | GPIO1/PWM1            | Multiplexed GPIO1 and PWM1           | keep floating  |
| 7   | GPIO0/PWM0            | Multiplexed GPIO0 and PWM0           | keep floating  |
| 8   | ED/PWM0               | Multiplexed event detection and PWM0 | keep floating  |
| 9   | V <sub>CC</sub>       | External power supply                | keep floating  |
| 10  | HPD                   | Hard power down                      | keep floating  |
| 11  | GND                   | Ground                               | connect to GND |
| 12  | V <sub>OUT</sub>      | Energy harvesting voltage output     | keep floating  |
| 13  | N.C.                  | not connected                        | keep floating  |
| 14  | LB                    | Antenna connection                   | keep floating  |
| 15  | LA                    | Antenna connection                   | keep floating  |
| 16  | N.C.                  | not connected                        | keep floating  |
|     |                       |                                      |                |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge



Table 4. Pin description for TSSOP16

| Pin | Symbol           | Description                          | When unused    |
|-----|------------------|--------------------------------------|----------------|
| 1   | LA               | Antenna connection                   | keep floating  |
| 2   | N.C.             | not connected                        | keep floating  |
| 3   | GND              | Ground                               | connect to GND |
| 4   | GND              | Ground                               | connect to GND |
| 5   | N.C.             | not connected                        | keep floating  |
| 6   | N.C.             | not connected                        | keep floating  |
| 7   | N.C.             | not connected                        | keep floating  |
| 8   | GPIO1/PWM1       | Multiplexed GPIO1 and PWM1           | keep floating  |
| 9   | GPIO0/PWM0       | Multiplexed GPIO0 and PWM0           | keep floating  |
| 10  | ED/PWM0          | Multiplexed event detection and PWM0 | keep floating  |
| 11  | V <sub>CC</sub>  | External power supply                | keep floating  |
| 12  | HPD              | Hard power down                      | keep floating  |
| 13  | GND              | Ground                               | connect to GND |
| 14  | V <sub>OUT</sub> | Energy harvesting voltage output     | keep floating  |
| 15  | N.C.             | not connected                        | keep floating  |
| 16  | LB               | Antenna connection                   | keep floating  |



## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### Table 5. Pin description for SO8

| Pin | Symbol          | Description                          | When unused    |
|-----|-----------------|--------------------------------------|----------------|
| 1   | GND             | Ground                               | connect to GND |
| 2   | LA              | Antenna connection                   | keep floating  |
| 3   | LB              | Antenna connection                   | keep floating  |
| 4   | GND             | Ground                               | connect to GND |
| 5   | GPIO1/PWM1      | Multiplexed GPIO1 and PWM1           | keep floating  |
| 6   | GPIO0/PWM0      | Multiplexed GPIO0 and PWM0           | keep floating  |
| 7   | ED/PWM0         | Multiplexed event detection and PWM0 | keep floating  |
| 8   | V <sub>CC</sub> | External power supply                | keep floating  |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 8 Functional description

## 8.1 Memory Organization

#### 8.1.1 General

The entire memory is divided into three different parts:

- User memory
  - This part of the memory is intended to be used to store user data. It is organized in blocks of 4 bytes each (see <u>Section 8.1.2</u>).
  - According to NFC Forum Type 5 Tag Specification, EEPROM block 0 contains the Capability Container directly followed by the NDEF Message TLV. If NTAG 5 switch is used in a proprietary way, any user data may be stored in the user memory. Direct read/write access with the standard READ BLOCK and WRITE BLOCK commands (see <u>Section 8.2.3.4</u>) to this part of the memory is possible depending on the related security and write protection conditions.
  - 16-bit counter
     The last block of the EEPROM memory contains the 16-bit counter and the counter protection flag (see <u>Section 8.1.2.1</u>).
- · Configuration area
  - Within this part of the memory all configuration options are stored (see <u>Section 8.1.3</u>).
     This memory area can only be accessed with the READ CONFIG (see <u>Section 8.2.3.2.1</u>) or WRITE CONFIG (see <u>Section 8.2.3.2.2</u>) commands.
  - The configuration area contains required security-related information, such as access passwords with related privileges, headers, customer ID (CID), originality signature and many more which will be loaded at power-on reset.
  - Access to configuration blocks may be blocked at all or password protected with related configuration bits.
  - All session registers are accessible in the configuration area as long as not locked by LOCK\_SESSION\_REG. These configuration items can be changed on the fly and have immediate effect, but get lost after power-on reset.

WARNING: The content of bytes and bits defined as RFU SHALL NOT be changed.

#### 8.1.2 User memory

According to NFC Forum Type 5 Tag Specification, the user accessible EEPROM memory is divided into blocks. A block is the smallest access unit. For NTAG 5 switch, each block consists of 4 bytes (1 block = 32 bits). Bit 0 in each byte represents the least significant bit (lsb) and bit 7 the most significant bit (msb), respectively.

The last block contains the 16-bit counter (see Section 8.1.2.1).

NTAG 5 switch offers 512 bytes (4096 bits) of user memory.

Table 6. User memory organization

| - unit of coor momenty organization |  |                      |        |                    |             |                |
|-------------------------------------|--|----------------------|--------|--------------------|-------------|----------------|
| Block Address                       |  | Byte 0 Byte 1        | Byte 2 | Byte 3 Description | Description |                |
| NFC                                 |  | (LSB)                | Byte 1 | Dyto 2             | (MSB)       |                |
| 00h                                 |  | Capability Container |        |                    |             | or user memory |
| 01h                                 |  | User Memory          |        |                    |             |                |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Block A | Address | Byte 0 | Byte 1        | Byte 2 | Byte 3 | Description |
|---------|---------|--------|---------------|--------|--------|-------------|
| NFC     |         | (LSB)  | Byte 1 Byte 2 |        | (MSB)  |             |
| :       |         |        |               |        |        |             |
| 7Eh     |         |        |               |        |        |             |
| 7Fh     |         | C0     | C1            | 00h    | PROT   | Counter     |

User data at delivery contains an NFC Forum-compliant capability container and an NDEF message containing the URL www.nxp.com/nfc. First 6 blocks are initialized as illustrated in below table. The counter block is initialized with all 00h. Content of the rest of the user memory is undefined and contains random (rnd) data at delivery.

Table 7. Memory content at delivery

| Block A | Address | Byte 0 | Byte 1 | Byte 2 | Byte 3 |  |
|---------|---------|--------|--------|--------|--------|--|
| NFC     |         | Byte 0 | byte i | Byte 2 | Byte 3 |  |
| 00h     |         | E1h    | 40h    | 20h    | 09h    |  |
| 01h     |         | 03h    | 10h    | D1h    | 01h    |  |
| 02h     |         | 0Ch    | 55h    | 01h    | 6Eh    |  |
| 03h     |         | 78h    | 70h    | 2Eh    | 63h    |  |
| 04h     |         | 6Fh    | 6Dh    | 2Fh    | 6Eh    |  |
| 05h     |         | 66h    | 63h    | FEh    | 00h    |  |
| 06h     |         | rnd    | rnd    | rnd    | rnd    |  |
|         |         | rnd    | rnd    | rnd    | rnd    |  |
| 7Fh     |         | 00h    | 00h    | 00h    | 00h    |  |

#### 8.1.2.1 16-bit counter

Last Block of the user memory contains the 16-bit counter. The block can be accessed with the standard read and write commands but special data format is required.

The standard protection conditions for the user memory are not valid for the counter block.

Counter block can only be accessed from NFC perspective.

The 16-bit counter can be

- · preset to initial start value protected with the write password
- read
- · increased by one, optionally protected with the read password

The counter can be read with an (EXTENDED) READ SINGLE BLOCK to the last block or (EXTENDED) READ MULTIPLE BLOCK command including the last block. The 4 byte data of the counter block provide the following information in <a href="Table 8">Table 8</a>.

Table 8. COUNTER BLOCK data structure

| Byte | Name     | Value     | Description   |
|------|----------|-----------|---------------|
| 0    | C0 (LSB) | 00h - FFh | Counter value |
| 1    | C1 (MSB) | 00h - FFh | Counter value |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Byte | Name   | Value | Description                                                           |
|------|--------|-------|-----------------------------------------------------------------------|
| 2    | -      | 00h   | RFU                                                                   |
| 2    | 3 PROT | 00h   | Incrementing of the counter value is not protected                    |
| 3    | PROT   | 01h   | Incrementing of the counter value is protected with the read password |

The counter can be preset to a start value with an (EXTENDED) WRITE SINGLE BLOCK command to counter block. The counter can only be preset to a start value after a SET PASSWORD command with the write password.

The PROT byte (data byte 3) value defines if the protection to increment the counter is enabled or disabled. If the protection is enabled, the read password is required to increment the counter value.

The data for the (EXTENDED) WRITE SINGLE BLOCK command to preset the counter is defined in <u>Table 9</u>.

**Remark:** A Preset counter value of 0x0001 is not possible, a (EXTENDED) WRITE SINGLE BLOCK command with that value will only increment the counter.

Table 9. Preset counter data structure

| Byte | Name | Value                   | Description                                                       |  |
|------|------|-------------------------|-------------------------------------------------------------------|--|
| 0    | C0   | 00h, 02h -<br>FFh (LSB) | Counter value                                                     |  |
| 1    | C1   | 00h - FFh<br>(MSB)      | - Counter value                                                   |  |
| 2    | -    | 00h                     | RFU                                                               |  |
| 3    | PROT | 00h                     | Disable the protection to increment the counter                   |  |
|      |      | 01h                     | Enable the protection to increment the counter with read password |  |

To increment the counter by one with a (EXTENDED) WRITE SINGLE BLOCK command to counter block. If the protection to increment the counter is enabled, a SET PASSWORD command with the read password is required before.

The data for the (EXTENDED) WRITE SINGLE BLOCK command to increment the counter is defined in Table 10.

**Remark:** The counter can only be incremented with the C0 and C1 values defined in Table 10. Other values than that preset the counter if a SET PASSWORD command with the write password or leads to an error message.

Table 10. Increment counter data structure

| Byte | Name | Value     | Description                    |
|------|------|-----------|--------------------------------|
| 0    | C0   | 01h (LSB) | Value to increment the counter |
| 1    | C1   | 00h (MSB) | value to increment the counter |
| 2    | -    | 00h       | RFU                            |
| 3    | -    | 00h       | RFU                            |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 8.1.3 Configuration memory

The configuration memory contains the security and configuration information. Access to this memory area is only possible with WRITE CONFIG (see <u>Section 8.2.3.2.2</u>) and READ CONFIG (see <u>Section 8.2.3.2.1</u>) commands depending on the initialization status.

Writing to blocks with only RFU bytes is not possible and results in error code 0Fh. Reading complete RFU blocks results in receiving all bytes 00h.

Changing RFU bytes and bits is not allowed and may result in unintended behavior.

Different features can be configured with CONFIG bits. Similar to all other configuration options, the effect does not take place in the current session. The effect takes place after POR. If immediate change is expected, related session register bytes or bits need to be used (see <u>Section 8.1.4</u>).

To which section each block belongs is defined in first column (Sec.). Sections might be locked by setting related bit to 1b (see <u>Section 8.1.3.21</u>).

**Table 11. Configuration Memory organization** 

| Coo  | Block A | Address | Durto 0            | Duto 4       | Durto 2   | Duta 2                                                       | Description                                                 |
|------|---------|---------|--------------------|--------------|-----------|--------------------------------------------------------------|-------------------------------------------------------------|
| Sec. | NFC     |         | Byte 0             | Byte 1       | Byte 2    | Byte 3                                                       | Description                                                 |
| 0    | 00h     |         |                    |              | OLONATURE |                                                              | 32 byte Originality                                         |
| 0    | •••     |         | (                  | ORIGINALITY_ | SIGNATURE |                                                              | Signature (see Section 8.1.3.1)                             |
| 0    | 07h     |         |                    |              |           |                                                              | (300 <u>0001011 0.1.0.1</u> )                               |
| 0    | 08h     |         | СН                 |              | RFU       |                                                              | Configuration Header (see Section 8.1.3.2)                  |
| 0    | 09h     |         | CII                | D            | RF        | U                                                            | Customer ID (see Section 8.1.3.3)                           |
| N/A  | 0Ah     |         |                    | RF           | J         |                                                              |                                                             |
| N/A  | 0Bh     |         |                    | RF           | J         |                                                              |                                                             |
| 0    | 0Ch     |         | RFU                | NFC_GCH      | RFU       |                                                              | NFC Global Crypto<br>Header (see<br>Section 8.1.3.4)        |
| 0    | 0Dh     |         | RFU                | NFC_CCH      | RF        | ·U                                                           | NFC Crypto<br>Configuration Header<br>(see Section 8.1.3.5) |
| 0    | 0Eh     |         | NFC_AUTH_LIMIT RFU |              |           | NFC Authentication<br>Limit Counter (see<br>Section 8.1.3.6) |                                                             |
| N/A  | 0Fh     |         |                    |              |           |                                                              |                                                             |
| N/A  |         |         |                    | RF           | J         |                                                              |                                                             |
| N/A  | 1Fh     |         |                    |              |           |                                                              |                                                             |
| 0    | 20h     |         | NFC_PWD_0          |              |           |                                                              | Read Password (see Section 8.1.3.7)                         |
| 0    | 21h     |         |                    | NFC_P\       | WD_1      |                                                              | Write Password (see Section 8.1.3.7)                        |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Sec. | Block A | Address | Byte 0   | Byte 1        | Byte 2    | Byte 3 | Description                                                                                           |
|------|---------|---------|----------|---------------|-----------|--------|-------------------------------------------------------------------------------------------------------|
| 0    | 22h     |         |          | NFC_P\        | WD_2      |        | Privacy Password (see Section 8.1.3.7)                                                                |
| 0    | 23h     |         |          | NFC_P\        | WD_3      |        | Destroy Password (see Section 8.1.3.7)                                                                |
| 0    | 24h     |         |          | NFC_P\        | WD_4      |        | EAS/AFI Password (see Section 8.1.3.7)                                                                |
| 0    | 25h     |         |          | NFC_P\        | WD_5      |        | Restricted AREA_1<br>Read Password (see<br>Section 8.1.3.7)                                           |
| 0    | 26h     |         |          | NFC_P\        | WD_6      |        | Restricted AREA_1<br>Write Password (see<br>Section 8.1.3.7)                                          |
| N/A  | 27h     |         |          |               |           |        |                                                                                                       |
| N/A  |         |         |          | RF            | U         |        |                                                                                                       |
| N/A  | 36h     |         |          |               |           |        |                                                                                                       |
| 2    | 37h     |         | CONFIG   |               |           |        | Feature Configuration (see Section 8.1.3.8)                                                           |
| N/A  | 38h     |         |          |               |           |        |                                                                                                       |
| 3    | 39h     |         | PWM_GPIO | _CONFIG       | RF        | ₹U     | PWM and GPIO<br>Configuration (see<br>Section 8.1.3.9)                                                |
| 3    | 3Ah     |         |          | PWM0_O        | N_OFF     |        | PWM1 Configuration (see Section 8.1.3.10)                                                             |
| 3    | 3Bh     |         |          | PWM1_O        | N_OFF     |        | PWM1 Configuration (see Section 8.1.3.10)                                                             |
| N/A  | 3Ch     |         |          | RF            | U         |        |                                                                                                       |
| 3    | 3Dh     |         | EH_CONF  | RFU           | ED_CONF   | RFU    | Energy Harvesting (see Section 8.1.3.11) and Event Detection Pin (see Section 8.1.3.12) Configuration |
| N/A  | 3Eh     |         |          |               |           |        |                                                                                                       |
| 3    | 3Fh     |         | RFU      | CONF_<br>PROT | PP_AREA_1 |        | Configuration Protection (see Section 8.1.3.13) AREA_1 Protection Pointer (see Section 8.1.3.14)      |
| N/A  | 40h     |         |          | RF            | U         |        |                                                                                                       |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

|      | Block Ad | ddress | <b>D</b> ( )     | 5.4.4   | 5.4.6         | D. ( | 5                                                                                                          |
|------|----------|--------|------------------|---------|---------------|------|------------------------------------------------------------------------------------------------------------|
| Sec. | NFC      |        | Byte 0           | Byte 1  | Byte 2 Byte 3 |      | Description                                                                                                |
| N/A  |          |        |                  |         |               |      |                                                                                                            |
| N/A  | 54h      |        |                  |         |               |      |                                                                                                            |
| 4    | 55h      |        | AFI              |         | RFU           |      | Application Family Identifier (see Section 8.2.3.6.1)                                                      |
| 4    | 56h      |        | DSFID            |         | RFU           |      | DSFID (see<br>Section 8.1.3.16)                                                                            |
| 4    | 57h      |        | EAS_             | _ID     | RI            | -U   | EAS ID (see<br>Section 8.1.3.17)                                                                           |
| 4    | 58h      |        | PP_AREA_0H       | NFC_PPC | RI            | FU   | NFC Protection Pointer (see Section 8.1.3.18) and NFC Protection Pointer Conditions (see Section 8.1.3.19) |
| N/A  | 59h      |        |                  |         |               |      |                                                                                                            |
| N/A  |          |        |                  | RF      | J             |      |                                                                                                            |
| N/A  | 69h      |        |                  |         |               |      |                                                                                                            |
| 5    | 6Ah      |        |                  |         |               |      | NFC Lock block configuration (see                                                                          |
| 5    |          |        | NFC_LOCK         | _BLOCK  | RI            | -U   |                                                                                                            |
| 5    | 71h      |        |                  |         |               |      | <u>Section 8.5.1</u> )                                                                                     |
| N/A  | 72h      |        |                  |         |               |      |                                                                                                            |
| N/A  |          |        |                  | RF      |               |      |                                                                                                            |
| N/A  | 91h      |        |                  |         |               |      |                                                                                                            |
| 8    | 92h      |        | NFC_             | RFU     |               |      | NFC section lock                                                                                           |
| 8    | 93h      |        | SECTION_<br>LOCK |         |               |      | bytes (see <u>Table 53</u> )                                                                               |
| N/A  | 94h      |        |                  |         |               |      |                                                                                                            |
| N/A  |          |        |                  | RF      | J             |      |                                                                                                            |
| N/A  | 9Fh      |        |                  |         |               |      |                                                                                                            |

### 8.1.3.1 Originality Signature

The Originality signature (see <u>Section 8.7</u>) is stored in first 8 blocks (block 00h to block 07h) of configuration memory and may be verified by the NFC device using the corresponding ECC public key. As the NXP originality signature is on default not locked, it may be re-programmed by the customer. If the originality check is not needed, it may even be used as additional 32 byte user EEPROM.

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

**Table 12. 32 Byte Originality Signature** 

| Block A | Address | Byte 0     | Byte 1 | Puto 2 | Byte 3      |
|---------|---------|------------|--------|--------|-------------|
| NFC     |         | Byte 0     | byte i | Byte 2 |             |
| 00h     |         | SIG0 (LSB) | SIG1   | SIG2   | SIG3        |
| 01h     |         | SIG4       | SIG5   | SIG6   | SIG7        |
| 02h     |         | SIG8       | SIG9   | SIG10  | SIG11       |
| 03h     |         | SIG12      | SIG13  | SIG14  | SIG15       |
| 04h     |         | SIG16      | SIG17  | SIG18  | SIG19       |
| 05h     |         | SIG20      | SIG21  | SIG22  | SIG23       |
| 06h     |         | SIG24      | SIG25  | SIG26  | SIG27       |
| 07h     |         | SIG28      | SIG29  | SIG30  | SIG31 (MSB) |

#### 8.1.3.2 Configuration Header

The Configuration Header (CH) byte defines the access conditions of both, Customer ID and Originality Signature.

Table 13. Configuration Header (CH) location

| Block A | Address | Byte 0 | Byte 1 | Byte 2 | Byte 3 |
|---------|---------|--------|--------|--------|--------|
| NFC     |         | Byte 0 | Dyte i | Byte 2 | Byte 3 |
| 08h     |         | СН     | RFU    |        |        |

Configuration Header byte can be read with READ CONFIG command (see Section 8.2.3.2.1) and written with WRITE CONFIG command (see Section 8.2.3.2.2). Once locked (set to E7h), CH byte cannot be updated anymore and Originality Signature and Customer ID gets locked permanently.

**Table 14. Configuration Header Codes** 

| Value      | Mode                | Write Access |  |  |  |  |  |
|------------|---------------------|--------------|--|--|--|--|--|
| 81h        | Writeable (default) | Yes          |  |  |  |  |  |
| E7h        | Locked              | No           |  |  |  |  |  |
| All others | Invalid             | No           |  |  |  |  |  |

#### 8.1.3.3 Customer ID (CID)

The Customer ID at delivery is C000h and can be reprogrammed and locked. It might be used to identify the product.

The two most significant bits (b7 and b6 of CID (MSB)) are always equal to 11b. Only CID[13-0] may be written by customer. Note, that other values of the two most significant bits are RFU.

When the CID is written with WRITE CONFIG command, the 2 most significant bits are always set to 11b. The input CID in WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>) is bit wise ORed with C000h.

Example: When setting CID to 10AAh, resulting customer-specific CID is D0AAh.

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 15. Customer ID (CID) location

| Block A | Address | Byte 0    | Byte 1    | Byte 2 | Byte 3 |
|---------|---------|-----------|-----------|--------|--------|
| NFC     |         |           | byte i    | Byte 2 |        |
| 09h     |         | CID (LSB) | CID (MSB) | RFU    |        |

The CID can be permanently locked by setting the Configuration Header to Locked state (see <u>Table 14</u>) using WRITE CONFIG command. Note, that Originality Signature gets locked, too.

#### 8.1.3.4 NFC Global Crypto Header

The NFC Global Crypto Header (NFC\_GCH) defines the status and access of the

NFC passwords

As long as not locked by the RF section lock, the NFC Global Crypto Header can be written with WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>). The programming of NFC Global Crypto Header can be done in only one direction from lower state to higher and it is irreversible.

Once locked (as per table below), GCH cannot be updated anymore.

Table 16. NFC Global Crypto Header (GCH) location

| Block A | ddress | Byte 0 | Byte 1  | Byte 2 | Byte 3 |
|---------|--------|--------|---------|--------|--------|
| NFC     |        |        | byte i  | Byte 2 |        |
| 0Ch     |        | RFU    | NFC_GCH | RFU    |        |

**Table 17. Global Crypto Header Configuration** 

| Value      | Status             | Description                                                                                  |  |  |
|------------|--------------------|----------------------------------------------------------------------------------------------|--|--|
| 81h        | Writable (default) | The NFC passwords can be read and written with the READ CONFIG and WRITE CONFIG commands.    |  |  |
| E7h        | Locked             | The NFC passwords cannot be read and written with the READ CONFIG and WRITE CONFIG commands. |  |  |
| all others | Invalid            |                                                                                              |  |  |

NOTE: LOCK PASSWORD command is needed to lock NFC passwords permanently (see Section 8.2.3.3.4).

#### 8.1.3.5 NFC Crypto Configuration Header

The value of the NFC Crypto Configuration Header (NFC\_CCH) locks the NFC Authentication Limit to the defined value and can only be changed after authentication. NFC\_CCH can be written by using the WRITE CONFIGURATION command (see Section 8.2.3.2.2).

Table 18. Crypto Configuration Header (CCH) location

| Block Address |  | Byte 0 | Byte 1  | Byte 2 | Byte 3 |
|---------------|--|--------|---------|--------|--------|
| NFC           |  | Dyte 0 | Dyte i  | Byte 2 | Dyte 3 |
| 0Dh           |  | RFU    | NFC_CCH | RF     | =U     |

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

**Table 19. Crypto Configuration Header Values** 

| Value      | Mode               | Write Access                                                                                                                                                                                                        |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81h        | Unlocked (default) | Authentication limit can be modified.                                                                                                                                                                               |
| E7h        | Locked             | Authentication limit is locked and can only be modified after authenticating with the write password. In 64-bit password mode both, the read and write password are required, depending on the used security level. |
| All others | Invalid            |                                                                                                                                                                                                                     |

#### 8.1.3.6 NFC Authentication Limit Counter

NTAG 5 switch implements the NFC Authentication Limit in counting negative Password Authentication attempts with the SET PASSWORD command, except for the Privacy password. The counter will be reset automatically to zero after a successful authentication.

Table 20. NFC Authentication Limit Counter (NFC\_AUTH\_LIMIT) location

| Block Address NFC |  | Byte 0                   | Byte 1                   | Byte 2 | Byte 3 |
|-------------------|--|--------------------------|--------------------------|--------|--------|
|                   |  | Byte 0                   | byte i                   | Byte 2 |        |
| 0Eh               |  | NFC_AUTH_<br>LIMIT (LSB) | NFC_AUTH_<br>LIMIT (MSB) | RF     | -U     |

Byte 0 of Block 0Eh is LSB and Byte 1 is MSB of the NFC Authentication Limit counter value.

The Authentication limit is enabled with the most significant bit of Byte 1 is set to 1b. The remaining 15 bits of NFC\_AUTH\_LIMIT are defining the preset value.

T Counter can be written with a WRITE CONFIG command (see Section 8.2.3.2.2) if

- the Crypto Config Header is not set to "Locked" and NFC Global Crypto Header is not set to "Locked", or
- a valid SET\_PASSWORD command with the write password has been executed before. In 64-bit password mode, both read and write passwords are required.

#### Examples:

- 8000h enables and presets the authentication limit to 0, which means the maximum number of authentications (32767) before a preset is required again
- F000h enables and presets the authentication limit to 28672

If the NFC authentication limit counter reaches FFFFh, then SET\_PASSWORD command is permanently locked. No further authentication is possible.

**Remark:** The absolute maximum authentication limit value is FFFEh before a is required, otherwise the authentication is irreversibly locked (no longer available).

#### 8.1.3.7 Passwords

The passwords are stored in the configuration memory.

Default password bytes of Privacy and Destroy password are all 0Fh, Read, Write and EAS/AFI password bytes have a default value of all 00h.

The usage of passwords, read and write access to passwords depends upon NFC Global Crypto Header settings.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

**Table 21. Plain Password location** 

| Block Address |  | Byte 0               | Pyrto 1       | Purto 2    | Puto 2               | Description             |
|---------------|--|----------------------|---------------|------------|----------------------|-------------------------|
| NFC           |  | Byte 0               | Byte 1 Byte 2 |            | Byte 3               |                         |
| 20h           |  | NFC_PWD0_<br>0 (LSB) | NFC_PWD0_1    | NFC_PWD0_2 | NFC_PWD0_<br>3 (MSB) | Read Password           |
| 21h           |  | NFC_PWD1_<br>0 (LSB) | NFC_PWD1_1    | NFC_PWD1_2 | NFC_PWD1_<br>3 (MSB) | Write Password          |
| 22h           |  | NFC_PWD2_<br>0 (LSB) | NFC_PWD2_1    | NFC_PWD2_2 | NFC_PWD2_<br>3 (MSB) | Privacy Password        |
| 23h           |  | NFC_PWD3_<br>0 (LSB) | NFC_PWD3_1    | NFC_PWD3_2 | NFC_PWD3_<br>3 (MSB) | Destroy Password        |
| 24h           |  | NFC_PWD4_<br>0 (LSB) | NFC_PWD4_1    | NFC_PWD4_2 | NFC_PWD4_<br>3 (MSB) | EAS/AFI Password        |
| 25h           |  | NFC_PWD5_<br>0 (LSB) | NFC_PWD5_1    | NFC_PWD5_2 | NFC_PWD5_<br>3 (MSB) | AREA_1 Read<br>Password |
| 26h           |  | NFC_PWD6_<br>0 (LSB) | NFC_PWD6_1    | NFC_PWD6_2 | NFC_PWD6_<br>3 (MSB) | AREA_1 Write Password   |

### 8.1.3.8 Configuration

Different features can be configured with CONFIG bits. The effect does not take place in the current session. The effect takes place after POR. All config bits can be read and written.

**Table 22. Configuration Bytes Location (CONFIG)** 

| Block Addres | s<br>Byte 0 | Byte 1   | Byte 2   | Byte 3 |  |
|--------------|-------------|----------|----------|--------|--|
| NFC          | Byte 0      | byte i   | Byte 2   | Byte 3 |  |
| 37h          | CONFIG_0    | CONFIG_1 | CONFIG_2 | RFU    |  |

On POR, all CONFIG bits are copied to CONFIG\_REG (see Section 8.1.4.2).

Table 23. Configuration Definition (CONFIG\_0)

| Bit      | Name                   | Value | Description                                                                      |
|----------|------------------------|-------|----------------------------------------------------------------------------------|
| 7        | RFU                    | 0b    |                                                                                  |
| 6 to 4   | RFU                    | 0b    |                                                                                  |
| 3        |                        | 00b   | RFU                                                                              |
| 3        | 3                      | 01b   | Kru                                                                              |
| 2        | EH_MODE                | 10b   | Energy harvesting optimized for low field strength (default)                     |
|          |                        | 11b   | Energy harvesting optimized for high field strength                              |
| 1        | LOCK SESSION DEC       | 0b    | NFC Write access to all session register (default)                               |
| <u>I</u> | LOCK_SESSION_REG       | 1b    | No NFC write access to session registers A3h to A7h                              |
|          | 0 AUTO_STANDBY_MODE_EN | 0b    | Normal Operation Mode (Default)                                                  |
| 0        |                        | 1b    | IC enters standby mode after boot if there is no RF field present automatically. |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 24. Configuration Definition (CONFIG\_1)

| Bit    | Name    | Value | Description                                                            |
|--------|---------|-------|------------------------------------------------------------------------|
| 7      | RFU     | 0b    |                                                                        |
| 6      | RFU     | 0b    |                                                                        |
| 5      |         | 00b   | RFU                                                                    |
| 3      |         | 01b   | RFU                                                                    |
|        | HOST_IF | 10b   | GPIO/PWM (default)                                                     |
| 4      |         | 11b   | All host interface functionality disabled and pads are in 3-state mode |
| 3 to 0 | RFU     | 0000b |                                                                        |

## Table 25. Configuration Definition (CONFIG\_2)

| Bit      | Name               | Value | Description                                 |
|----------|--------------------|-------|---------------------------------------------|
| 7        |                    | 00b   | Receiver disabled                           |
| ,        | GPIO1 IN           | 01b   | Plain input with weak pull-up               |
| 6        | GFIO1_IN           | 10b   | Plain input                                 |
| U        |                    | 11b   | Plain input with weak pull-down (Default)   |
| 5        |                    | 00b   | Receiver disabled (Default)                 |
| 3        | GPIO0 IN           | 01b   | Plain input with weak pull-up               |
| 4        | GI 100_IIV         | 10b   | Plain input                                 |
| 7        |                    | 11b   | Plain input with weak pull-down (Default)   |
| 3        | EXTENDED_COMMANDS_ | 0b    | Extended commands are disabled (Default)    |
| 3        | SUPPORTED          | 1b    | Extended commands are supported             |
| 2        | LOCK_BLOCK_        | 0b    | Lock block commands are disabled            |
| 2        | COMMAND_SUPPORTED  | 1b    | Lock block commands are supported (Default) |
| 1        | GPIO1 SLEW RATE    | 0b    | Low Speed GPIO                              |
| <b>'</b> | GPIUI_SLEW_KATE    | 1b    | High Speed GPIO (Default)                   |
| 0        | GPIO0_SLEW_RATE    | 0b    | Low Speed GPIO                              |
| 0        | OI 100_0LEW_IVATE  | 1b    | High Speed GPIO (Default)                   |

## 8.1.3.9 Pulse Width Modulation and GPIO configuration

These configuration bytes define the various configuration bits for GPIO/PWM use case (see <u>Section 8.1.3.8</u>). All features can be configured from NFC perspective. For details refer to <u>Section 8.3.2</u> and <u>Section 8.3.3</u>.

Table 26. PWM and GPIO Configuration Location (PWM GPIO CONFIG)

| Block Address | Byte 0                | Byte 1                | Byte 2     | Byte 3 |
|---------------|-----------------------|-----------------------|------------|--------|
| NFC           | =7.0 0                | _,                    | _ <b>,</b> |        |
| 39h           | PWM_GPIO_<br>CONFIG_0 | PWM_GPIO_<br>CONFIG_1 | RF         | ₹U     |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 27. PWM and GPIO Configuration Definition (PWM\_GPIO\_CONFIG\_0)

| Bit      | Name               | Value | Description                           |
|----------|--------------------|-------|---------------------------------------|
| 7        | GPIO1_OUT_STATUS   | 0b    | Output status on pad is LOW (default) |
| ,        | GF101_001_31A103   | 1b    | Output status on pad is HIGH          |
| 6        | GPIO0_OUT_STATUS   | 0b    | Output status on pad is LOW (default) |
| O        | 6 GPIOU_OUT_STATUS | 1b    | Output status on pad is HIGH          |
| 5 to 4   | RFU                | 00b   |                                       |
| 3        | 0.0004             | 0b    | Output (Default)                      |
| 3        | GPIO1              | 1b    | Input                                 |
| 2        | GPIO0              | 0b    | Output (Default)                      |
| 2        | GFIOU              | 1b    | Input                                 |
| 1        | GPIO1_PWM1         | 0b    | GPIO (Default)                        |
| <b>!</b> |                    | 1b    | PWM                                   |
| 0        | GPIO0 PWM0         | 0b    | GPIO (Default)                        |
| U        | GFIOU_PWINIU       | 1b    | PWM                                   |

Table 28. PWM and GPIO Configuration Definition (PWM\_GPIO\_CONFIG\_1 and PWM\_GPIO\_CONFIG\_1\_REG)

| Bit | Name                 | Value | Description                               |
|-----|----------------------|-------|-------------------------------------------|
| 7   | PWM1 PRESCALE        | 00b   | Pre-scalar configuration for PWM1 channel |
| 6   |                      | 00.0  | (default 00b)                             |
| 5   | PWM0 PRESCALE        | 00b   | Pre-scalar configuration for PWM0 channel |
| 4   |                      | 000   | (default 00b)                             |
| 3   |                      | 00b   | 6-bit resolution (default)                |
| J   | PWM1_RESOLUTION_CONF | 01b   | 8-bit resolution                          |
| 2   |                      | 10b   | 10-bit resolution                         |
| _   |                      | 11b   | 12-bit resolution                         |
| 1   |                      | 00b   | 6-bit resolution (default)                |
| •   | PWM0 RESOLUTION CONF | 01b   | 8-bit resolution                          |
| 0   | . www_needernory_con | 10b   | 10-bit resolution                         |
|     |                      | 11b   | 12-bit resolution                         |

## 8.1.3.10 Pulse Width Modulation duty cycle settings

Details can be found in PWM Mode section (see Section 8.3.3).

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 29. Pulse Width Modulation Duty Cycle Configuration Location (PWMx\_ON and PWMx\_OFF)

| Block Address | Puto 0        | Puto 4        | Puto 2         | Puto 2         |
|---------------|---------------|---------------|----------------|----------------|
| NFC           | Byte 0        | Byte 1        | Byte 2         | Byte 3         |
| 3Ah           | PWM0_ON (LSB) | PWM0_ON (MSB) | PWM0_OFF (LSB) | PWM0_OFF (MSB) |
| 3Bh           | PWM1_ON (LSB) | PWM1_ON (MSB) | PWM1_OFF (LSB) | PWM1_OFF (MSB) |

#### Table 30. Pulse Width Modulation Duty Cycle Session Register Location (PWMx\_ON and PWMx\_OFF)

| Block Address |  | Byte 0                | Byte 1                | Byte 2             | Byte 3                 |  |
|---------------|--|-----------------------|-----------------------|--------------------|------------------------|--|
| NFC           |  | Dyte 0                | Dyte i                | Dyte 2             | byte 3                 |  |
| A4h           |  | PWM0_ON_<br>REG (LSB) | PWM0_ON_<br>REG (MSB) | PWM0_OFF_REG (LSB) | PWM0_OFF_<br>REG (MSB) |  |
| A5h           |  | PWM1_ON_<br>REG (LSB) | PWM1_ON_<br>REG (MSB) | PWM1_OFF_REG (LSB) | PWM1_OFF_<br>REG (MSB) |  |

#### Table 31. Pulse Width Modulatin ON time Configuration Definition (PWMx ON and PWMx ON REG)

| Bit    | Name          | Default<br>Value | Description                                               |
|--------|---------------|------------------|-----------------------------------------------------------|
| 7 to 4 | RFU           | all 0b           |                                                           |
| 3 to 0 | PWMx_ON (MSB) | all 0b           | coded time PWM channel x output will be asserted HIGH     |
| 7 to 0 | PWMx_ON (LSB) | all 0b           | coded time r www chamiler x output will be asserted might |

#### Table 32. Pulse Width Modulation OFF time Configuration Definition (PWMx OFF and PWMx OFF REG)

| Bit    | Name           | Default<br>Value | Description                                            |
|--------|----------------|------------------|--------------------------------------------------------|
| 7 to 4 | RFU            | all 0b           |                                                        |
| 3 to 0 | PWMx_OFF (MSB) | all 0b           | coded time PWM channel x output will be asserted LOW   |
| 7 to 0 | PWMx_OFF (LSB) | all 0b           | coded time F www channel x output will be asserted LOW |

PWM on and off times are coded by using maximum 12 bits. To code for example, PWM0\_ON as 0123h, PWM0\_ON (LSB) is set to 23h, and PWM0\_ON (MSB) is set to 01h.

#### 8.1.3.11 Energy harvesting settings

Energy harvesting configuration controls the behavior of the energy harvesting output pin. If DISABLE\_POWER\_CHECK is 0b and energy harvesting is enabled with EH\_ENABLE is 1b, only when the applied field strength is sufficient to generate configured minimum output load current (EH\_IOUT\_SEL) and voltage (EH\_VOUT\_SEL), the energy harvesting output is enabled.

If energy harvesting will be enabled during the session with register bits, EH\_IOUT\_SEL and EH\_VOUT\_SEL define the needed output power. However, DISABLE\_POWER\_CHECK and EH\_ENABLE bits need to be set to 0b in this case.

Details can be found in energy harvesting section (see <u>Section 8.4</u>).

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 33. Energy harvesting Configuration Location (EH\_CONFIG)

|               |  |           | · · · · · · · · · · · · · · · · · · · |           |        |  |
|---------------|--|-----------|---------------------------------------|-----------|--------|--|
| Block Address |  | Byte 0    | Byte 1                                | Byte 2    | Byte 3 |  |
| NFC           |  | Dyte 0    | Dyte i                                | Byte 2    | Byte 3 |  |
| 3Dh           |  | EH_CONFIG | RFU                                   | ED_CONFIG | RFU    |  |

Table 34. Energy harvesting Configuration Value Definition (EH CONFIG)

| Bit | Name           | Value | Description                                                                     |
|-----|----------------|-------|---------------------------------------------------------------------------------|
| 7   | RFU            |       |                                                                                 |
| 6   |                | 000b  | >0.4 mA (Default)                                                               |
|     |                | 001b  | >0.6 mA                                                                         |
|     |                | 010b  | >1.4 mA                                                                         |
| 5   | EH_VOUT_I_SEL  | 011b  | >2.7 mA                                                                         |
|     | EII_VOOT_I_SEL | 100b  | >4.0 mA                                                                         |
|     |                | 101b  | >6.5 mA                                                                         |
| 4   |                | 110b  | >9.0 mA                                                                         |
|     |                | 111b  | >12.5 mA                                                                        |
| 3   | DISABLE_       | 0b    | Only if sufficient power can be harvested, VOUT will be enabled (default)       |
| 3   | POWER_CHECK    | 1b    | Power level will not be checked, VOUT will be enabled immediately after startup |
| 2   |                | 00b   | 1.8 V (Default)                                                                 |
|     | EH VOLIT V SEL | 01b   | 2.4 V                                                                           |
| 1   | EH_VOUT_V_SEL  | 10b   | 3 V                                                                             |
|     |                | 11b   | RFU                                                                             |
| 0   | EH ENABLE      | 0b    | Energy harvesting disabled (default)                                            |
|     | LII_LIVADLE    | 1b    | Energy harvesting enabled                                                       |

## 8.1.3.12 Event detection pin configuration settings

Event detection and field detection functionality define the behavior of the active low ED pin depending on various events. As this pin is an open-drain active low implementation, ED pin state ON means that signal is LOW and OFF means that signal is HIGH. More details can be found in ED section (see <u>Section 8.3.1</u>).

Table 35. Event Detection Configuration Location (ED\_CONFIG)

| Block Address |  | Byte 0    | Byte 1 | Byte 2    | Byte 3 |  |
|---------------|--|-----------|--------|-----------|--------|--|
| NFC           |  | Dyte 0    | Dyte i | Dyte 2    | Byte 3 |  |
| 3Dh           |  | EH_CONFIG | RFU    | ED_CONFIG | RFU    |  |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 36. Event Detection Configuration Register Location (ED\_CONFIG\_REG)

| Block Address |  | Byte 0       | Byte 1 | Byte 2 | Byte 3 |  |
|---------------|--|--------------|--------|--------|--------|--|
| NFC           |  | Byte 0       | byte i | Byte 2 | Byte 3 |  |
| A8h           |  | ED_COFIG_REG | RFU    |        |        |  |

Table 37. Event Detection Definition (ED\_CONFIG and ED\_CONFIG\_REG)

| Bit    | Name                        | Value  | ED pin state | Description                                                       |
|--------|-----------------------------|--------|--------------|-------------------------------------------------------------------|
| 7 to 4 | RFU                         | 0000b  | N/A          |                                                                   |
| 3 to 0 | Disable ED                  | 0000b  | OFF          | Event detection pin disabled (default)                            |
|        | NFC Field detect            | 0001b  | ON           | NFC field present                                                 |
|        | INFO Field detect           | 01000  | OFF          | NFC field absent                                                  |
|        | PWM                         | 0010b  | ON           | Pulse width modulation signal during OFF period                   |
|        | FVVIVI                      | 00100  | OFF          | Pulse width modulation signal during On period                    |
|        | RFU                         | 0011b  | ON           |                                                                   |
|        | KFO                         | 00110  | OFF          |                                                                   |
|        | RFU                         | 0100b  | ON           |                                                                   |
|        | KFU                         | 01000  | OFF          |                                                                   |
|        | RFU                         | 0101b  | ON           |                                                                   |
|        | KFU                         | מוטוט  | OFF          |                                                                   |
|        | NDEF Message TLV            | 04405  | ON           | Length byte(block 1, byte 1) is not ZERO                          |
|        | Length                      | 0110b  | OFF          | Length byte (block 1, byte1) is ZERO                              |
|        | Stand by made               | 0111b  | ON           | IC is NOT in standby mode                                         |
|        | Stand-by mode               |        | OFF          | IC is in standby mode                                             |
|        | WRITE command               | 1000b  | ON           | Start of programming cycle during WRITE command                   |
|        | indication                  |        | OFF          | Start of response to WRITE command or NFC off                     |
|        | DEAD                        |        | ON           | Start of read cycle during READ command                           |
|        | READ command indication     | 1001b  | OFF          | <ul><li>End of read access, or</li><li>NFC off</li></ul>          |
|        | 0, 1, 5                     |        | ON           | Start of (any) command                                            |
|        | Start of command indication | 1010b  | OFF          | <ul><li>End of response to command, or</li><li>NFC off</li></ul>  |
|        | DELL                        | 40445  | ON           |                                                                   |
|        | RFU                         | 1011b  | OFF          |                                                                   |
|        | DELL                        | 44001- | ON           |                                                                   |
|        | RFU                         | 1100b  | OFF          |                                                                   |
|        |                             |        | ON           | 1101b written to ED_CONFIG                                        |
|        | Software Interrupt          | 1101b  | OFF          | Event needs to be cleared by setting b0 of ED_<br>RESET_REG to 1b |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

|   | Bit | Name | Value | ED pin state | Description |
|---|-----|------|-------|--------------|-------------|
|   |     | RFU  | 1110b | N/A          |             |
| İ |     | RFU  | 1111b | N/A          |             |

#### Table 38. Event Detection Clear Register Location (ED INTR CLEAR REG)

| Block Address |                       | Duto 4 | Durán 0 | Puto 2 |
|---------------|-----------------------|--------|---------|--------|
| NFC           | Byte 0                | Byte 1 | Byte 2  | Byte 3 |
| ABh           | ED_INTR_<br>CLEAR_REG |        | RFU     |        |

#### Table 39. Event Detection Clear Register (ED\_INTR\_CLEAR\_REG)

| Bit             | Name | Value  | Description                |
|-----------------|------|--------|----------------------------|
| 7 to 1          | RFU  | all 0b |                            |
| 0 ED_INTR_CLEAR |      | 1b     | write 1b to release ED pin |

ED pin is cleared i.e. released when writing 01h to the ED clear register. The bit gets automatically cleared after clearing the ED pin.

#### 8.1.3.13 configuration protection

Access to blocks 37h to 54h of configuration area can be restricted with CONFIG\_PROT byte.

#### **Table 40. Configuration Byte location**

| Block Address |  | Byte 0 | Byte 1    | Byte 2          | Byte 3          |
|---------------|--|--------|-----------|-----------------|-----------------|
| NFC           |  | byte 0 | byte i    | byte 2          |                 |
| 3Fh           |  | RFU    | CONF_PROT | PP_AREA_1 (LSB) | PP_AREA_1 (MSB) |

#### Table 41. Configuration Protection (CONF PROT)

| Bit    | Name           | Value  | Description                                         |
|--------|----------------|--------|-----------------------------------------------------|
| 7 to 2 | RFU            | all 0b |                                                     |
| 1      | 4 NEC CONFIC W |        | Configuration area is not write protected (Default) |
| ı      | NFC_CONFIG_W   | 1b     | Configuration area is write protected               |
| 0      | NEC CONFIC D   | 0b     | Configuration area is not read protected (Default)  |
| U      | NFC_CONFIG_R   | 1b     | Configuration area is read protected                |

## 8.1.3.14 Restricted AREA\_1 pointer

The AREA\_1 Pointer (PP\_AREA\_1) can be configured by directly writing PP\_AREA\_1 byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>). The default value is FFFFh.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 42. Restricted AREA\_1 Pointer location

| Block A | Address | Byte 0 | Byte 1    | Byte 2          | Byte 3          |
|---------|---------|--------|-----------|-----------------|-----------------|
| NFC     |         | byte 0 | byte i    | byte 2          |                 |
| 3Fh     |         | RFU    | CONF_PROT | PP_AREA_1 (LSB) | PP_AREA_1 (MSB) |

In below example, NFC protection pointer (PP\_AREA\_0H) is set to 50h and PP\_AREA\_1 is set to 0060h, e.g. PP\_AREA\_1 (LSB) is 60h and PP\_AREA\_1 (MSB) is 00h.

Table 43. Memory organization example

| Block | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Description |
|-------|--------|--------|--------|--------|-------------|
| 0000h |        |        |        |        |             |
| 0001h |        |        |        |        |             |
| 0002h |        |        |        |        | AREA_0-L    |
|       |        |        |        |        |             |
| 004Fh |        |        |        |        |             |
| 0050h |        |        |        |        |             |
| 0051h |        |        |        |        | AREA_0-H    |
|       |        |        |        |        | AINEA_0-II  |
| 005Fh |        |        |        |        |             |
| 0060h |        |        |        |        |             |
| 0061h |        |        |        |        | AREA_1      |
|       |        |        |        |        | AREA_I      |
| 007Eh |        |        |        |        |             |
| 007Fh | C0     | C1     | 00h    | PROT   | Counter     |

## 8.1.3.15 Application Family Identifier

The Application Family Identifier (AFI) represents the type of application targeted by the device and is used to extract from all the ICs present only the ICs meeting the required application criteria.

AFI can be configured using WRITE AFI command (see <u>Section 8.2.3.6.1</u>) or directly writing AFI byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>).

Default value of AFI is 00h.

Table 44. Application Family Identifier (AFI) location

| Block A | Address | Byte 0 | Byte 1        | Byte 2 | Byte 3 |
|---------|---------|--------|---------------|--------|--------|
| NFC     |         | Dyte 0 | Dyte 1 Dyte 2 | Dyte 2 |        |
| 55h     |         | AFI    |               | RFU    |        |

#### 8.1.3.16 Data Storage Format Identifier

The Data Storage Format Identifier may indicate how the data is structured in the VICC memory. If not used, this byte shall be set to 00h, which is the default value.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The Data Storage Format Identifier (DSFID) can be configured using WRITE DSFID command (see <u>Section 8.2.3.6.3</u>) or directly writing DSFID byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>).

Table 45. Data Storage Format Identifier (DSFID) location

| Block A | Address | Byte 0 Byte 1 | Byto 1 | Byte 2 | Byte 3 |
|---------|---------|---------------|--------|--------|--------|
| NFC     |         |               | byte i |        |        |
| 56h     |         | DSFID         |        | RFU    |        |

#### 8.1.3.17 Electronic Article Surveillance ID

The Electronic Article Surveillance ID (EAS ID) can be configured using WRITE EAS ID (see <u>Section 8.2.3.6.10</u>) command or directly writing EAS\_ID byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>).

Default value of EAS ID is 0000h.

Table 46. Electronic Article Surveillance ID (EASID) location

| Block A | Address | Byte 0 Byte  | Byto 1       | Byte 2 | Byte 3 |
|---------|---------|--------------|--------------|--------|--------|
| NFC     |         |              | byte i       | Byte 2 | Byte 3 |
| 57h     |         | EAS_ID (LSB) | EAS_ID (MSB) | RF     | -U     |

#### 8.1.3.18 NFC protection pointer

The NFC protection pointer (PP\_AREA\_0H) can be configured using PROTECT PAGE command (see <u>Section 8.2.3.3.6</u>) or directly writing PP\_AREA\_0H byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>).

Default value is FFh.

Table 47. NFC Protection Pointer (NFC PP) location

| Block A | Address | Byto 0     | Byte 1  | Byte 2 | Byte 3 |
|---------|---------|------------|---------|--------|--------|
| NFC     |         | Byte 0     | Byte i  | Byte 2 |        |
| 58h     |         | PP_AREA_0H | NFC_PPC | RFU    | RFU    |

In below example, NFC protection pointer is set to 50h. PP\_AREA\_1 is out side of the EEPROM area in this example.

Table 48. Memory organization example

| Block | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Description |
|-------|--------|--------|--------|--------|-------------|
| 0000h |        |        |        |        |             |
| 0001h |        |        |        |        |             |
| 0002h |        |        |        |        | AREA_0-L    |
|       |        |        |        |        |             |
| 004Fh |        |        |        |        |             |
| 0050h |        |        |        |        |             |
| 0051h |        |        |        |        | AREA_0-H    |
|       |        |        |        |        |             |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Block | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Description |
|-------|--------|--------|--------|--------|-------------|
| 007Eh |        |        |        |        |             |
| 007Fh | C0     | C1     | 00h    | PROT   | Counter     |

#### 8.1.3.19 NFC Protection Pointer Conditions

The NFC Protection Pointer Conditions (NFC PPC) can be configured using PROTECT PAGE command (see <u>Section 8.2.3.3.6</u>) or directly writing NFC\_PPC byte to configuration memory using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>) as defined in table below.

Table 49. NFC Protection Pointer Conditions (NFC PPC) location

| Block A | Address | Byte 0     | Byte 1  | Byte 2 | Byte 3 |  |
|---------|---------|------------|---------|--------|--------|--|
| NFC     |         | byte 0     | byte i  | byte 2 | Dyte 3 |  |
| 58h     |         | PP_AREA_0H | NFC_PPC | RFU    | RFU    |  |

Table 50. NFC Protection Pointer Configuration (NFC PPC)

| Bit | Name            | Value | Description                               |
|-----|-----------------|-------|-------------------------------------------|
| 7   | RFU             | 0b    |                                           |
| 6   | RFU             | 0b    |                                           |
| 5   | Write AREA_0_H  | 0b    | AREA_0-H is not write protected (Default) |
| 3   | Wille AREA_0_II | 1b    | AREA_0-H is write protected               |
| 4   | Read AREA_0_H   | 0b    | AREA_0-H is not read protected (Default)  |
| 4   |                 | 1b    | AREA_0-H is read protected                |
| 3   | RFU             | 0b    |                                           |
| 2   | RFU             | 0b    |                                           |
| 1   | Write AREA_0_L  | 0b    | AREA_0-L is not write protected (Default) |
| 1   |                 | 1b    | AREA_0-L is write protected               |
| 0   | Read AREA_0_L   | 0b    | AREA_0-L is not read protected (Default)  |
| U   |                 | 1b    | AREA_0-L is read protected                |

## 8.1.3.20 NFC lock bytes

User blocks can be blocked from writing by the NFC interface. These bits are one time programmable. Once written to 1b, they cannot be changed back to 0b. Each bit locks one block of user memory area (e.g., bit 0 of byte 0 locks block 0). These bytes can be written by NFC. The access to these bytes for the particular interface can be restricted by configuring the device SECTION LOCK (see <u>Table 52</u>).

**Table 51. NFC Lock Block Configuration location** 

| Block A | ddress | Byte 0        | Byte 1        | Byte 2 | Byte 3 |  |
|---------|--------|---------------|---------------|--------|--------|--|
| NFC     |        | byte 0        | byte i        | byte 2 | Byte 3 |  |
| 6Ah     |        | NFC_LOCK_BL00 | NFC_LOCK_BL01 | RFU    | RFU    |  |
|         |        |               |               | RFU    | RFU    |  |

TP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Block Address |  | Ryto 0        | Byte 1        | Byte 2 | Byte 3 |  |
|---------------|--|---------------|---------------|--------|--------|--|
| NFC           |  | Byte 0        | Dyte i        | Dyte 2 | Dyte 3 |  |
| 71h           |  | NFC_LOCK_BL14 | NFC_LOCK_BL15 | RFU    | RFU    |  |

#### 8.1.3.21 Device configuration section lock bytes

Lock bits are provided to lock different sections of the configuration area. 16 bits are provided to define access conditions for different sections of the configuration area.

First column in the configuration memory table (see <u>Table 11</u>) defines the affiliated blocks of each section.

Table 52. Device configuration section lock bytes location

| Block Ad | ddress | Byte 0     | Byte 1 | Byte 2 | Byte 3 |
|----------|--------|------------|--------|--------|--------|
| NFC      |        | Byte 0     | byte i |        |        |
| 92h      |        | NFC_LOCK_0 |        | RFU    |        |
| 93h      |        | NFC_LOCK_1 |        | RFU    |        |

These section lock configurations are provided to allow customer to initialize NTAG 5 switch during customer configuration from NFC interface. After the configuration is done, it is recommended to write the appropriate lock conditions and lock the device configuration bytes.

These lock bytes take the highest priority above all locks. Different section access conditions have to be chosen appropriately, so that the other interface does not change and corrupt the other interface security configuration.

If NFC\_LOCK\_0 bits are set to 1b, then the lock bytes cannot be updated and gets locked permanently.

Table 53. NFC configuration section lock byte 0 definition (NFC\_SECTION\_LOCK\_0)

| Bit | Name      | Value | Description               |
|-----|-----------|-------|---------------------------|
| 7   | Section 7 | 0b    | Section 7 is writable     |
| ,   | Section 1 | 1b    | Section 7 is not writable |
| 6   | Section 6 | 0b    | Section 6 is writable     |
| U   | Section o | 1b    | Section 6 is not writable |
| 5   | Section 5 | 0b    | Section 5 is writable     |
| 3   | Section 5 | 1b    | Section 5 is not writable |
| 4   | Section 4 | 0b    | Section 4 is writable     |
| 4   |           | 1b    | Section 4 is not writable |
| 3   | Section 3 | 0b    | Section 3 is writable     |
| 3   | Section 5 | 1b    | Section 3 is not writable |
| 2   | Section 2 | 0b    | Section 2 is writable     |
| 2   | Section 2 | 1b    | Section 2 is not writable |
| 1   | Section 1 | 0b    | Section 1 is writable     |
| ı   | Section 1 | 1b    | Section 1 is not writable |
| 0   | Section 0 | 0b    | Section 0 is writable     |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Bit | Name | Value | Description               |  |
|-----|------|-------|---------------------------|--|
|     |      | 1b    | Section 0 is not writable |  |

Table 54. NFC configuration section lock Byte 1 definition (NFC SECTION LOCK 1)

| Bit | Name      | Value | Description                |
|-----|-----------|-------|----------------------------|
| 7   | Section 8 | 0b    | Section 8 is writable      |
| ,   | Section 6 | 1b    | Section 8 is not writeable |
| 6   | Section 6 | 0b    | Section 6 is readable      |
| 0   | Section 0 | 1b    | Section 6 is not readable  |
| 5   | Section 5 | 0b    | Section 5 is readable      |
| 5   | Section 5 | 1b    | Section 5 is not readable  |
| 4   | Section 4 | 0b    | Section 4 is readable      |
| 4   |           | 1b    | Section 4 is not readable  |
| 3   | Section 3 | 0b    | Section 3 is readable      |
| 3   | Section 3 | 1b    | Section 3 is not readable  |
| 2   | Section 2 | 0b    | Section 2 is readable      |
| 2   | Section 2 | 1b    | Section 2 is not readable  |
| 1   | Section 1 | 0b    | Section 1 is readable      |
| l   | Section 1 | 1b    | Section 1 is not readable  |
| 0   | Section 0 | 0b    | Section 0 is readable      |
| U   | Section 0 | 1b    | Section 0 is not readable  |

Note: Section 8 (Device configuration lock bytes) is always readable.

In case of not readable and/or not writeable, IC responds with an error from NFC perspective, when trying to access locked sections.

### 8.1.4 Session registers

After POR, the content of the configuration settings (see Section 8.1.3) is loaded into the session register. The values of session registers can be changed during a session. Change to session registers take effect immediately, but only for the current communication session. After POR, the session registers values will again contain the configuration register values as before.

To change the default behavior, changes to the related configuration bytes are needed, but the related effect will only be visible after the next POR.

Session registers starting from block A3h until the end may be write protected with LOCK REGISTER bit.

Most of the parameters are defined in the configuration memory section.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

**Table 55. Session Register Location** 

| <b>Block Address</b> | Duto 0                | Puto 4          | Puto 2                                                    | D: 40.2                                     | Remark                                                |  |  |
|----------------------|-----------------------|-----------------|-----------------------------------------------------------|---------------------------------------------|-------------------------------------------------------|--|--|
| NFC                  | Byte 0                | Byte 1          | Byte 2                                                    | Byte 3                                      |                                                       |  |  |
| A0h                  | STATUS_               | REG             | RF                                                        | Status<br>Register (see<br>Section 8.1.4.1) |                                                       |  |  |
| A1h                  |                       | CONFIG          | G_REG                                                     |                                             | Configuration (sec<br>Section 8.1.4.2)                |  |  |
| A2h                  |                       | RF              | ⁼U                                                        |                                             |                                                       |  |  |
| A3h                  | PWM_GPIO_CO           | NFIG_REG        | RF                                                        | FU                                          | PWM and GPIO<br>Configuration(see<br>Section 8.1.4.3) |  |  |
| A4h                  |                       | PWM0_ON         | _OFF_REG                                                  |                                             | PWM1<br>Configuration (see<br>Section 8.1.4.4)        |  |  |
| A5h                  |                       | PWM1_ON_OFF_REG |                                                           |                                             |                                                       |  |  |
| A6h                  |                       | RFU             |                                                           |                                             |                                                       |  |  |
| A7h                  | EH_CONFIG_REG         |                 | Energy Harvestin<br>Configuration (se<br>Section 8.1.4.5) |                                             |                                                       |  |  |
| A8h                  | ED_CONFIG_REG         |                 | Event detection functionality (see Section 8.1.4.6)       |                                             |                                                       |  |  |
| A9h                  |                       | RF              | -U                                                        |                                             |                                                       |  |  |
| AAh                  | RESET_<br>GEN_REG     |                 | Reset<br>Register (see<br>Section 8.1.4.7)                |                                             |                                                       |  |  |
| ABh                  | ED_INTR_<br>CLEAR_REG |                 | Clear Event Detection (see Section 8.1.4.8)               |                                             |                                                       |  |  |
| ACh                  |                       | RFU             |                                                           |                                             |                                                       |  |  |
| ADh                  |                       | RFU             |                                                           |                                             |                                                       |  |  |
| AEh                  |                       | RFU             |                                                           |                                             |                                                       |  |  |
| AFh                  |                       | RF              | ₹U                                                        |                                             |                                                       |  |  |

## 8.1.4.1 Status register

Different status of NTAG 5 switch can be known by reading status register. The status register can be read by READ\_CONFG.

Some of the registers may be cleared. Setting status bits to 1b is not possible at all.

**Table 56. Status Register Location** 

| Block Address |  | Byte 0      | Byte 1      | Byte 2 | Byte 3 |
|---------------|--|-------------|-------------|--------|--------|
| NFC           |  | Dyte 0      | Dyte i      | Dyte 2 | Byte 3 |
| A0h           |  | STATUS0_REG | STATUS1_REG | RI     | =U     |

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 57. Status 0 Register

| D:4    | Manua           | Access   |    |      |                                                            |
|--------|-----------------|----------|----|------|------------------------------------------------------------|
| Bit    | Name            | NFC      | V  | alue | Description                                                |
|        |                 |          |    | 0b   | EEPROM is not busy                                         |
| 7      | EEPROM_WR_BUSY  | R        |    | 1b   | EEPROM is busy (programming cycle ongoing)                 |
|        |                 | RROR R/W |    | 0b   | all data written successfully                              |
| 6      | EEPROM_WR_ERROR |          |    | 1b   | EEPROM write error happened. This bit needs to be cleared. |
| 5 to 2 | RFU             | R        | 00 | 000b |                                                            |
| 1      | VCC SUPPLY OK   | R        |    | 0b   | VCC supply not present                                     |
| I      | VCC_SUPPLI_OK   |          |    | 1b   | VCC supply available                                       |
| 0      | NEC EIELD OK    | R        |    | 0b   | No NFC field present                                       |
| U      | NFC_FIELD_OK    | K        |    | 1b   | NFC field present                                          |

#### Table 58. Status 1 Register

| Bit    | Name            | Access |   | – Value | Decorintion          |
|--------|-----------------|--------|---|---------|----------------------|
| DIL    | Name            | NFC    | · | alue    | Description          |
| 7      | VCC_BOOT_OK     | R      | 0 | )b      | VCC boot not done    |
| ,      | VCC_BOO1_OK     | K      | 1 | b       | VCC boot done        |
| 6      | NFC_BOOT_OK     | R      | 0 | )b      | NFC boot not done    |
| 0      |                 | K      | 1 | b       | NFC boot done        |
| 5      | 5 5511          | R      | 0 | )b      |                      |
| 5      | RFU             |        | 1 | b       |                      |
| 4      | GPIO1_IN_STATUS | R      | 0 | )b      | GPIO_1 input is LOW  |
| 4      | GFIOT_IN_STATUS | K      | 1 | b       | GPIO_1 input is HIGH |
| 3      | CDIOO IN STATUS | R      | 0 | )b      | GPIO_0 input is LOW  |
| 3      | GPIO0_IN_STATUS | IX.    | 1 | b       | GPIO_0 input is HIGH |
| 2 to 0 | RFU             | R      | 0 | 000b    |                      |

## 8.1.4.2 Configuration register

On POR all CONFIG bits (see <u>Section 8.1.3.8</u>) are copied to CONFIG\_REG. Some of these features may be changed with CONFIG\_REG bits during a session. These features are valid at once. Most of them are just read only from NFC.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 59. Configuration Register Location (CONFIG\_REG)

| Block Address |  | Byto 0       | Byte 1 | Byte 2       | Byte 3 |  |
|---------------|--|--------------|--------|--------------|--------|--|
| NFC           |  | Byte 0       | byte i | Byte 2       | Byte 3 |  |
| A1h           |  | CONFIG_0_REG | RFU    | CONFIG_2_REG | RFU    |  |

## Table 60. Configuration Definition (CONFIG 0 REG)

|     | . Comigaration Pointaion (Control of Accordance |     |     |       |                                                                                  |  |  |
|-----|-------------------------------------------------|-----|-----|-------|----------------------------------------------------------------------------------|--|--|
| Bit | Name                                            | Acc | ess | Value | Description                                                                      |  |  |
| Dit | Name                                            | NFC |     | Value | Description                                                                      |  |  |
| 7   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 6   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 5   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 4   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 3   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 2   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
| 1   | RFU                                             | R   |     | 0b    |                                                                                  |  |  |
|     |                                                 |     |     | 0b    | Normal Operation Mode                                                            |  |  |
| 0   | AUTO_STANDBY_MODE_EN                            | R   |     | 1b    | IC enters standby mode after boot if there is no RF field present automatically. |  |  |

Table 61. Configuration Definition (CONFIG\_2\_REG)

| Bit | Name                | Acc      | ess | Value | Description                       |
|-----|---------------------|----------|-----|-------|-----------------------------------|
|     |                     | NFC acc. |     |       |                                   |
| 7   |                     |          |     | 00b   | Receiver disabled                 |
| ,   | CDIO4 IN            | R        |     | 01b   | Plain input with weak pull-up     |
| 6   | GPIO1_IN            | K        |     | 10b   | Plain input                       |
| 0   |                     |          |     | 11b   | Plain input with weak pull-down   |
| 5   |                     |          |     | 00b   | Receiver disabled                 |
| 5   | CDIOO IN            | B        | R   | 01b   | Plain input with weak pull-up     |
| 4   | GPIO0_IN            | K        |     | 10b   | Plain input                       |
| 4   |                     |          |     | 11b   | Plain input with weak pull-down   |
| 3   | EXTENDED_COMMANDS_  | R        |     | 0b    | Extended commands are disabled    |
| 3   | SUPPORTED           | K        |     | 1b    | Extended commands are supported   |
| 2   | LOCK_BLOCK_COMMAND_ | R        |     | 0b    | Lock block commands are disabled  |
| 2   | SUPPORTED           | K        |     | 1b    | Lock block commands are supported |
| 1   | GPIO1_SLEW_RATE     | R        |     | 0b    | Low-Speed GPIO                    |
| ı   | GFIOT_SLEW_RATE     | , r      |     | 1b    | High-Speed GPIO                   |
| 0   | CDIOO SI EW DATE    | R        |     | 0b    | Low-Speed GPIO                    |
| U   | GPIO0_SLEW_RATE     | K        |     | 1b    | High-Speed GPIO                   |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 8.1.4.3 Pulse Width Modulation and GPIO configuration register

These session register bytes define the various configurations for GPIO/PWM use case (see <u>Section 8.1.3.8</u>). IN\_STATUS bits are read only, all others maybe changed during a session. For details refer to <u>Section 8.3.2</u> and <u>Section 8.3.3</u>.

Table 62. PWM and GPIO Configuration Register Location (PWM\_GPIO\_CONFIG\_REG)

| Block Address | s<br>Byte 0               | Byte 1               | Byte 2 | Byte 3 |
|---------------|---------------------------|----------------------|--------|--------|
| NFC           | byte 0                    | byte i               | byte 2 | Byte 3 |
| A3h           | PWM_GPIO_<br>CONFIG_0_REG | PWM_CONFIG_<br>1_REG | RF     | :U     |

#### Table 63. PWM and GPIO Configuration Register Definition (PWM GPIO CONFIG 0 REG)

| Bit | Name              | Acc      | Access |    | Description                  |
|-----|-------------------|----------|--------|----|------------------------------|
|     |                   | NFC acc. |        |    |                              |
| 7   | GPIO1_OUT_STATUS  | R/W      |        | 0b | Output status on pad is LOW  |
| ,   | GFI01_001_31A103  | IX/VV    |        | 1b | Output status on pad is HIGH |
| 6   | GPIO0_OUT_STATUS  | R/W      |        | 0b | Output status on pad is LOW  |
|     | G1100_001_31A103  | IX/VV    |        | 1b | Output status on pad is HIGH |
| 5   | GPIO1_IN_STATUS   | R        |        | 0b | Input status                 |
| J   | 01101_111_0171100 | 1        |        | 1b | input status                 |
| 4   | 4 GPIO0_IN_STATUS | R        |        | 0b | Input status                 |
|     |                   |          |        | 1b | input status                 |
| 3   | GPIO1             | R/W      |        | 0b | Output                       |
| 3   | Ol 101            |          |        | 1b | Input                        |
| 2   | GPIO0             | R/W      |        | 0b | Output                       |
|     | 01100             | 17,77    |        | 1b | Input                        |
| 1   | GPIO1_PWM1        | R/W      |        | 0b | GPIO                         |
| '   | OI IO I_I WIWII   | I X/ V V | TN/ VV | 1b | PWM                          |
| 0   | GPIO0 PWM0        | R/W      |        | 0b | GPIO                         |
|     | GPIOU_PVVIVIU     | K/VV     |        | 1b | PWM                          |

## Table 64. PWM and GPIO Configuration Register Definition (PWM\_GPIO\_CONFIG\_1\_REG)

| Bit | Name               | Access      |  | Value | Description                                |
|-----|--------------------|-------------|--|-------|--------------------------------------------|
|     |                    | NFC<br>Acc. |  |       |                                            |
| 7   | PWM1 PRESCALE      | R/W         |  | 00b   | Pre-scalar configuration for PWM1 channel  |
| 6   | I WIVII_I INLOCALE | 17/77       |  | OOD   | i re-scalar configuration for PWWT Charmer |
| 5   | PWM0_PRESCALE      | R/W         |  | 00b   | Pre-scalar configuration for PWM0 channel  |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Bit | Name                   | Access      | Value | Description       |
|-----|------------------------|-------------|-------|-------------------|
|     |                        | NFC<br>Acc. |       |                   |
| 4   |                        |             |       |                   |
| 3   | PWM1_RESOLUTION_CONF   | R/W         | 00b   | 6-bit resolution  |
|     |                        |             | 01b   | 8-bit resolution  |
| 2   |                        |             | 10b   | 10-bit resolution |
|     |                        |             | 11b   | 12-bit resolution |
| 1   | - PWM0_RESOLUTION_CONF |             | 00b   | 6-bit resolution  |
|     |                        | R/W         | 01b   | 8-bit resolution  |
| 0   |                        |             | 10b   | 10-bit resolution |
|     |                        |             | 11b   | 12-bit resolution |

## 8.1.4.4 Pulse Width Modulation duty cycle register

The PWM duty cycle maybe changed during one session from NFC perspective (see Section 8.1.3.10).

### 8.1.4.5 Energy harvesting register

Energy harvesting registers may be used to enable energy harvesting during one NFC session. In this case, EH\_ENABLE bit of EH\_CONFIG byte in block 3Dh is set to 0b. Required EH\_VOUT\_I\_SEL and EH\_VOUT\_V\_SEL need to be set in that EH\_CONFIG byte. Desired energy harvesting mode (EH\_MODE) needs to be configured in CONFIG\_0 byte of block 37h. In case of energy harvesting is enabled already during boot (EH\_ENABLE bit of EH\_CONFIG is 1b), or energy harvesting is not used at all, this register byte gives no information.

Setting EH TRIGGER to 1b is needed to trigger power detection.

Polling for bit EH\_LOAD\_OK should be used to check, if sufficient energy is available. Only if EH\_LOAD\_OK = 1b, energy harvesting may be enabled via session registers by writing 09h to this byte.

Details can be found in energy harvesting section (see Section 8.4).

Table 65. Energy Harvesting Configuration Register Location (EH\_CONFIG\_REG)

| Block Address |  | Byte 0       | Byte 1 | Byte 2 | Byte 3 |
|---------------|--|--------------|--------|--------|--------|
| NFC           |  | byte 0       | byte i | Byte 2 | byte 3 |
| A7h           |  | EH_COFIG_REG |        | RFU    |        |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 66. Energy Harvesting Register Value Definition EH\_CONFIG\_REG)

|        |             | Acc         | ess   | Description                                                                                                                                 |  |
|--------|-------------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit    | Name        | NFC<br>Acc. | Value |                                                                                                                                             |  |
|        |             | R           | 0b    | Field is not sufficient to provied configured power on V <sub>OUT</sub> . Do not enable energy harvesting.                                  |  |
| 7      | EH_LOAD_OK  |             | 1b    | Minimum desired energy available.  V <sub>OUT</sub> may be enabled. As soon as EH_ENABLE is set to 1b, this bit gets cleared automatically. |  |
| 6 to 4 | RFU         | R           |       |                                                                                                                                             |  |
| 3      | EH_TRIGGER  | R/W         | 0b    | When reading, this byte this bit is RFU and the value is undefined and may be 0b or 1b.                                                     |  |
|        |             |             | 1b    | When writing to this byte, this bit needs to be set to 1b always                                                                            |  |
| 2 to 1 | RFU         | R           |       |                                                                                                                                             |  |
| 0      | EH ENABLE   | R/W         | 0b    | Energy Harvesting disabled (default)                                                                                                        |  |
| U      | LII_LIVADLE | IX/VV       | 1b    | Energy Harvesting enabled                                                                                                                   |  |

# 8.1.4.6 Event detection register

Event detection and field detection functionality define the behavior of the ED pin depending on various events. Indicated event may be changed during one session. More details can be found in ED section (see Section 8.3.1).

### 8.1.4.7 System reset generation

System reset can be generated by writing to RESET\_GEN\_REG register using WRITE CONFIG command (see <u>Section 8.2.3.2.2</u>). Writing E7h will trigger the system reset. This byte gets automatically reset after the system reset.

### Table 67. RESET GEN REG location

| Block A | <b>Block Address</b> | Byte 0        | Byte 1        | Byte 2 | Byte 3 |
|---------|----------------------|---------------|---------------|--------|--------|
| NFC     |                      | Byte 0        | Byte 1 Byte 2 | Byte 2 | Dyte 3 |
| AAh     |                      | RESET_GEN_REG |               | RFU    |        |

#### 8.1.4.8 Clear event detection register

Event detection pin is cleared i.e. released when writing 01h to the Clear Event Detection Register. The bit gets cleared after releasing the ED pin automatically. Other values are RFU.

#### Table 68. ED INTR CLEAR REG location

|     | Block Address |        | Byte 0                | Byte 1 | Byte 2 | Byte 3 |
|-----|---------------|--------|-----------------------|--------|--------|--------|
| NFC | Dyte 0        | byte i | Dyle 2                | Dyte 3 |        |        |
| ABh |               |        | ED_INTR_<br>CLEAR_REG |        | RFU    |        |

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

# 8.2 NFC interface

The definition of the NFC interface is according to the <u>ISO/IEC 15693</u> and <u>NFC Forum Type 5 Tag</u>. The details of passive communication mode are described in <u>Section 8.2.1</u>.

#### 8.2.1 Passive communication mode

Main uses cases for passive communication mode are Smart Metering, Home automation and in the box configuration. With antenna sizes of Class 4 or bigger, energy harvesting on the one side and long-distance read/write access to the EEPROM is possible in a very efficient way.

# 8.2.2 State diagram and state transitions

The state diagram illustrates the different states and state transitions of NTAG 5 switch.



### 8.2.2.1 POWER-OFF state

#### 8.2.2.1.1 State transitions from and to POWER-OFF state

If NFC field is switched off or below,  $H_{MIN}$  NTAG 5 switch goes to POWER-OFF state.

POWER-OFF state will be left to READY state no later than 1 ms after NTAG 5 switch is powered by an NFC field greater than  $H_{MIN}$ .

NOTE: When loading default data to mirrored SRAM, start-up time, dependent on the pre-loaded bytes, might be greater than 1 ms.

#### 8.2.2.2 READY state

### 8.2.2.2.1 Transitions between READY and SELECTED state

Transition from READY to SELECTED state is done when

receiving a SELECT command with a matching UID

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

#### 8.2.2.2.2 Transitions between READY and QUIET state

Transition from READY to QUIET state is done when

- · receiving a STAY QUIET command with a matching UID
- receiving a (FAST) INVENTORY READ command (extended mode) with Quiet\_Flag set

### 8.2.2.2.3 Commands which stay in READY state

NTAG 5 switch stays in READY state when

• receiving any other command where Select\_Flag is not set

#### 8.2.2.3 SELECTED state

#### 8.2.2.3.1 Transitions between SELECTED and READY state

Transition from SELECTED to READY state is done by

- · receiving a RESET TO READY command where Select Flag is set
- · receiving a SELECT command with a different UID

#### 8.2.2.3.2 Transitions between SELECTED and QUIET state

Transition from SELECTED to QUIET state is done when

receiving a STAY QUIET command with a matching UID

#### 8.2.2.3.3 Commands which stay in SELECTED state

NTAG 5 switch stays in SELECTED state when

· receiving any other command where Select\_Flag is set

#### **8.2.2.4 QUIET state**

#### 8.2.2.4.1 Transitions between QUIET and READY state

Transition from QUIET to READY state is done by

receiving a RESET\_TO\_READY command

### 8.2.2.4.2 Transitions between QUIET and SELECTED state

Transition from QUIET to SELECTED state is done by

receiving a SELECT command with a matching UID

### 8.2.2.4.3 Commands which stay in QUIET state

NTAG 5 switch stays in QUIET state when

 receiving any other command where Addressed\_Flag is set AND Inventory\_Flag is not set

#### 8.2.3 Command set

ISO/IEC 15693 mandatory commands are

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

- INVENTORY
- STAY QUIET

NFC Forum Type 5 Tag mandatory commands are

- READ SINGLE BLOCK
- WRITE SINGLE BLOCK
- LOCK SINGLE BLOCK

On top of those, all optional commands of ISO/IEC 15693 are implemented. Several customer-specific commands are implemented to, e.g., improve overall transaction time. These custom commands all use NXP manufacturer code 04h.

A complete list of all supported commands is given in below table.

Table 69. NFC command set supported by NTAG 5 switch

| Code | ISO/IEC 15693 | NFC Forum T5T                 | Command name                                                                                 |
|------|---------------|-------------------------------|----------------------------------------------------------------------------------------------|
| 01h  | Mandatory     | Mandatory                     | INVENTORY (see ISO/IEC 15693 and Digital Protocol)                                           |
| 02h  | Mandatory     | Mandatory                     | STAY QUIET (see <u>ISO/IEC 15693</u> ) and <u>Type 5 Tag</u> - SLPV_REQ)                     |
| 20h  | Optional      | Mandatory                     | READ SINGLE BLOCK (see <u>ISO/IEC 15693</u> and <u>Type 5 Tag</u> - READ_SINGLE_BLOCK_REQ)   |
| 21h  | Optional      | Mandatory in READ/WRITE state | WRITE SINGLE BLOCK (see <u>ISO/IEC 15693</u> and <u>Type 5 Tag</u> - WRITE_SINGLE_BLOCK_REQ) |
| 22h  | Optional      | Optional                      | LOCK BLOCK (see <u>ISO/IEC 15693</u> and <u>Type 5 Tag</u> - LOCK_SINGLE_BLOCK_REQ)          |
| 23h  | Optional      | Optional                      | READ MULTIPLE BLOCKS ( ISO/IEC 15693 and Type 5 Tag - READ_MULTIPLE_BLOCK_REQ)               |
| 25h  | Optional      | Optional                      | SELECT (see <u>ISO/IEC 15693</u> and <u>Type 5 Tag</u> - SELECT_REQ)                         |
| 26h  | Optional      | Not defined                   | RESET TO READY (see <u>ISO/IEC 15693</u> )                                                   |
| 27h  | Optional      | Not defined                   | WRITE AFI (see ISO/IEC 15693)                                                                |
| 28h  | Optional      | Not defined                   | LOCK AFI (see ISO/IEC 15693)                                                                 |
| 29h  | Optional      | Not defined                   | WRITE DSFID (see ISO/IEC 15693)                                                              |
| 2Ah  | Optional      | Not defined                   | LOCK DSFID (see ISO/IEC 15693)                                                               |
| 2Bh  | Optional      | Not defined                   | GET SYSTEM INFORMATION (see ISO/IEC 15693)                                                   |
| 2Ch  | Optional      | Not defined                   | GET MULTIPLE BLOCK SECURITY STATUS (see ISO/IEC 15693)                                       |
| 2Dh  | Optional      | Not defined                   | FAST READ MULTIPLE BLOCKS (see ISO/IEC 15693)                                                |
| 3Bh  | Optional      | Not defined                   | EXTENDED GET SYSTEM INFORMATION (see <u>ISO/IEC</u> 15693)                                   |
| 3Ch  | Optional      | Not defined                   | EXTENDED GET MULTIPLE BLOCK SECURITY STATUS (see ISO/IEC 15693)                              |
| 3Dh  | Optional      | Not defined                   | FAST EXTENDED READ MULTIPLE BLOCKS (see ISO/IEC 15693)                                       |
| A0h  | Custom        | Not defined                   | INVENTORY READ (see Section 8.2.3.4.1)                                                       |
| A1h  | Custom        | Not defined                   | FAST INVENTORY READ (see Section 8.2.3.4.2)                                                  |
| A2h  | Custom        | Not defined                   | SET EAS (see Section 8.2.3.6.5)                                                              |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Code | ISO/IEC 15693 | NFC Forum T5T | Command name                                           |
|------|---------------|---------------|--------------------------------------------------------|
| A3h  | Custom        | Not defined   | RESET EAS (see Section 8.2.3.6.6)                      |
| A4h  | Custom        | Not defined   | LOCK EAS (see Section 8.2.3.6.7)                       |
| A5h  | Custom        | Not defined   | EAS ALARM (see Section 8.2.3.6.8)                      |
| A6h  | Custom        | Not defined   | PROTECT EAS/AFI (see Section 8.2.3.6.9)                |
| A7h  | Custom        | Not defined   | WRITE EAS ID (see Section 8.2.3.6.10)                  |
| ABh  | Custom        | Not defined   | GET NXP SYSTEM INFORMATION (see Section 8.2.3.6.14)    |
| B2h  | Custom        | Not defined   | GET RANDOM NUMBER (see Section 8.2.3.3.1)              |
| B3h  | Custom        | Not defined   | SET PASSWORD (see Section 8.2.3.3.2)                   |
| B3h  | Custom        | Not defined   | DISABLE NFC PRIVACY (see Section 8.2.3.3.10)           |
| B4h  | Custom        | Not defined   | WRITE PASSWORD (see Section 8.2.3.3.3)                 |
| B5h  | Custom        | Not defined   | LOCK PASSWORD (see Section 8.2.3.3.4)                  |
| B6h  | Custom        | Not defined   | PROTECT PAGE (see Section 8.2.3.3.6)                   |
| B7h  | Custom        | Not defined   | LOCK PAGE PROTECTION CONDITION (see Section 8.2.3.3.7) |
| B9h  | Custom        | Not defined   | DESTROY (see Section 8.2.3.3.8)                        |
| BAh  | Custom        | Not defined   | ENABLE NFC PRIVACY (see Section 8.2.3.3.9)             |
| BBh  | Custom        | Not defined   | 64 BIT PASSWORD PROTECTION (see Section 8.2.3.3.5)     |
| BDh  | Custom        | Not defined   | READ SIGNATURE (see Section 8.2.3.5.1)                 |
| C0h  | Custom        | Not defined   | READ CONFIGURATION (see Section 8.2.3.2.1)             |
| C1h  | Custom        | Not defined   | WRITE CONFIGURATION (see Section 8.2.3.2.2)            |

All command/responses are sent/received in the request/response format as defined in ISO/IEC 15693 and NFC Forum Type 5 Tag specification.

### 8.2.3.1 Commands for state transitions

Following commands are implemented for all possible state transitions according to ISO/ IEC 15693.

- INVENTORY
- STAY QUIET
- SELECT
- RESET TO READY

On top of these commands, NTAG 5 switch offers

- INVENTORY READ in extended mode (see Section 8.2.3.4.1)
- FAST INVENTORY READ in extended mode (see Section 8.2.3.4.2)

# 8.2.3.2 Configuration operations

#### 8.2.3.2.1 READ CONFIGURATION

Command code = C0h

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The READ CONFIG command returns configuration memory content starting with the first block defined by the Block Address and reads Number of Blocks + 1 configuration blocks.

Access to the configuration blocks depends on the status and definition of the related block within the configuration memory (see <u>Section 8.1.3</u>).

If one of the requested configuration blocks is not accessible due to the actual status, NTAG 5 switch will respond with Error flag set.

A READ CONFIG command can read one or multiple blocks of the following areas of the configuration memory within one command execution:

- · Block 00h to block 17h
- · rest of configuration memory

Only Option flag = 0b is supported.

#### Table 70. READ CONFIG request format

| Flags  | READ CONFIG | Manuf. code | UID                   | Block Address | Number of Blocks | CRC16   |
|--------|-------------|-------------|-----------------------|---------------|------------------|---------|
| 8 bits | 8 bits      | 8 bits      | 64 bits<br>(optional) | 8 bits        | 8 bits           | 16 bits |

#### Table 71. READ CONFIG response format when Error\_flag is NOT set

| Flags  | Data                                 | CRC16   |
|--------|--------------------------------------|---------|
| 8 bits | (Number of blocks + 1) times 32 bits | 16 bits |

#### Table 72. READ CONFIGURATION response format when Error flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.2.2 WRITE CONFIGURATION

### Command code = C1h

The WRITE CONFIG command writes the 4 byte data to the requested block address of the configuration memory.

Access to the configuration blocks depends on the status and definition of the related block within the configuration memory (see <u>Section 8.1.3</u>).

If the requested configuration block is not write accessible due to the actual status, NTAG 5 switch will respond with Error flag set.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### Table 73. WRITE CONFIG request format

| Flags  | WRITE<br>CONFIG | Manuf.<br>code | UID           | Block<br>Address | Data    | CRC16   |
|--------|-----------------|----------------|---------------|------------------|---------|---------|
| 8 bits | 8 bits          | 8 bits         | 64 (optional) | 8 bits           | 32 bits | 16 bits |

#### Table 74. WRITE CONFIG response format when Error flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 75. WRITE CONFIG response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### 8.2.3.3 PWD Authentication

NTAG 5 switch can be configured to be used for plain password authentication.

#### 8.2.3.3.1 GET RANDOM NUMBER

#### Command code = B2h

The GET RANDOM NUMBER command is required to receive a 16-bit random number. The passwords that will be transmitted with the SET PASSWORD, ENABLE/DISABLE NFC PRIVACY and DESTROY commands have to be calculated with the password and the random number (see <u>Section 8.2.3.3.2</u>).

### Table 76. GET RANDOM NUMBER request format

| Flags  | GET RANDOM<br>NUMBER | Manuf. code | UID                | CRC16   |
|--------|----------------------|-------------|--------------------|---------|
| 8 bits | 8 bits               | 8 bits      | 64 bits (optional) | 16 bits |

### Table 77. GET RANDOM NUMBER response format when Error\_flag is NOT set

| Flags  | Random_Number | CRC16   |
|--------|---------------|---------|
| 8 bits | 16 bits       | 16 bits |

### Table 78. GET RANDOM NUMBER response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### 8.2.3.3.2 SET PASSWORD

### Command code = B3h

The SET PASSWORD command enables the different passwords to be transmitted to the IC to access the different protected functionalities of the following commands. The

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

SET PASSWORD command has to be executed just once for the related password if the IC is powered.

**Remark:** The SET PASSWORD command can only be executed in addressed or selected mode and the timing of the SET PASSWORD command is write alike.

The XOR password has to be calculated with the password and two times the received random number from the last GET RANDOM NUMBER command:

XOR\_Password[31:0] = Password[31:0] XOR {Random\_Number[15:0], Random\_Number[15:0]}.

The different passwords are addressed with the password identifier.

Only Option\_flag = 0b is supported.

### Table 79. SET PASSWORD request format

| Flags  | SET<br>PASSWORD | Manuf. code | UID                   | Password identifier | XOR password | CRC16   |
|--------|-----------------|-------------|-----------------------|---------------------|--------------|---------|
| 8 bits | 8 bits          | 8 bits      | 64 bits<br>(optional) | 8 bits              | 32 bits      | 16 bits |

#### Table 80. Password Identifier

| Password Identifier | Password                      |  |
|---------------------|-------------------------------|--|
| 01h                 | Read                          |  |
| 02h                 | Write                         |  |
| 04h                 | see <u>Section 8.2.3.3.10</u> |  |
| 08h                 | Destroy                       |  |
| 10h                 | EAS/AFI                       |  |
| 40h                 | Read from AREA_1              |  |
| 80h                 | Write to AREA_1               |  |

#### Table 81. SET PASSWORD response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 82. SET PASSWORD response format when Error flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

**Remark:** If the IC receives an invalid password, it will not execute any following command until a Power-On Reset (POR) (NFC reset) is executed.

### 8.2.3.3.3 WRITE PASSWORD

### Command code = B4h

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The WRITE PASSWORD command enables a new password to be written into the related memory if the related old password has already been transmitted with a SET PASSWORD command and the addressed password is not locked (see Section 8.2.3.3.4).

**Remark:** The WRITE PASSWORD command can only be executed in addressed or SELECTED mode. The new password takes effect immediately which means that the new password has to be transmitted with the SET PASSWORD command to access protected blocks/pages.

The different passwords are addressed with the password identifier as defined in Table 80.

The timing of the command is write-alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

Table 83. WRITE PASSWORD request format

| Flags  | WRITE<br>PASSWORD | Manuf. code | UID                   | Password identifier | Password | CRC16   |
|--------|-------------------|-------------|-----------------------|---------------------|----------|---------|
| 8 bits | 8 bits            | 8 bits      | 64 bits<br>(optional) | 8 bits              | 32 bits  | 16 bits |

### Table 84. WRITE PASSWORD response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 85. WRITE PASSWORD response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### 8.2.3.3.4 LOCK PASSWORD

### Command code = B5h

The LOCK PASSWORD command enables the addressed password to be locked if the related password has already been transmitted with a SET PASSWORD command. A locked password cannot be changed.

The different passwords are addressed with the password identifier (see Table 80).

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

#### Table 86. LOCK PASSWORD request format

| Flags  | LOCK<br>PASSWORD | Manuf. code | UID                | Password identifier | CRC16   |
|--------|------------------|-------------|--------------------|---------------------|---------|
| 8 bits | 8 bits           | 8 bits      | 64 bits (optional) | 8 bits              | 16 bits |

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 87. LOCK PASSWORD response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 88. LOCK PASSWORD response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### 8.2.3.3.5 64 BIT PASSWORD PROTECTION

#### Command code = BBh

The 64-bit PASSWORD PROTECTION command enables NTAG 5 switch to be instructed that both, Read and Write passwords are required to get access to password protected blocks. This mode can be enabled if the Read and Write passwords have been transmitted first with a SET PASSWORD command.

If the 64-bit password protection is enabled, both passwords are required for read & write access to protected blocks.

Once the 64-bit password protection is enabled, a change back to 32-bit password protection (read and write password) is not possible.

**Remark:** A retransmission of the passwords is not required after the execution of the 64-bit PASSWORD PROTECTION command.

**Remark:** The 64-bit PASSWORD PROTECTION does not include the 16-bit counter block.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

### Table 89. 64 BIT PASSWORD PROTECTION request format

| Flags  | 64 BIT PASSWORD PROTECTION | Manuf. code | UID                | CRC16   |
|--------|----------------------------|-------------|--------------------|---------|
| 8 bits | 8 bits                     | 8 bits      | 64 bits (optional) | 16 bits |

### Table 90. 64 BIT PASSWORD PROTECTION response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

# Table 91. 64 BIT PASSWORD PROTECTION response format when Error\_flag is NOT set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### 8.2.3.3.6 PROTECT PAGE

### Command code = B6h

NTP5210 All information

© NXP B.V. 2020. All rights reserved.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The PROTECT PAGE command defines the protection pointer address of the user memory to divide the user memory into two arbitrarily sized pages and defines the access conditions for the two pages.

The protection pointer address defines the base address of the higher user memory segment Page 0-H. All block addresses smaller than the protection pointer address are in the user memory segment Page 0-L.

Table below shows an example of the user memory segmentation with the protection pointer address PP\_AREA\_0H 14h.

**Remark:** In the example below PP\_AREA\_1 is pointing outside the user memory.

Table 92. Memory organization

| Block | Byte 0 | Byte 1 | Byte 2 | Byte 3     | Description |
|-------|--------|--------|--------|------------|-------------|
| 00h   |        |        |        |            |             |
| 01h   |        |        |        |            |             |
| 02h   |        |        |        |            | Daga O I    |
| :     | :      | :      | :      | :          | Page 0-L    |
| 12h   |        |        |        |            |             |
| 13h   |        |        |        |            |             |
| 14h   |        |        |        |            |             |
| 15h   |        |        |        |            | Page 0-H    |
| :     | :      | :      | :      | :          |             |
| 7Fh   | C0     | C1     | 00     | Protection | Counter     |

**Remark:** If the protection pointer address is set to block 0, the entire user memory is defined as Page 0-H.

The access conditions and the protection pointer address can be changed under the following circumstances for plain password mode:

- The related passwords (Read and Write password) have been transmitted first with the SET PASSWORD command.
- The page protection condition is not locked (see Section 8.2.3.3.7)

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

Table 93. PROTECT PAGE request format

| Flags  | PROTECT<br>PAGE | Manuf.<br>code | UID                   | Protection pointer address | Extended protection status | CRC16   |
|--------|-----------------|----------------|-----------------------|----------------------------|----------------------------|---------|
| 8 bits | 8 bits          | 8 bits         | 64 bits<br>(optional) | 8 bits                     | 8 bits                     | 16 bits |

**Remark:** The IC only accepts protection pointer address values from 00h to 7Eh. The block containing the 16-bit counter is excluded from the standard user memory protection scheme.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 94. Extended Protection status byte

| Bit | Name | Value | Description                     |
|-----|------|-------|---------------------------------|
| 7   | RFU  | 0b    |                                 |
| 6   | RFU  | 0b    |                                 |
| 5   | WH   | 0b    | Page 0-H is not write protected |
| 3   | VVII | 1b    | Page 0-H is write protected     |
| 4   | RH   | 0b    | Page 0-H is not read protected  |
| 4   | КП   | 1b    | Page 0-H is read protected      |
| 3   | RFU  | 0b    |                                 |
| 2   | RFU  | 0b    |                                 |
| 1   | WL   | 0b    | Page 0-L is not write protected |
| 1   | VVL  | 1b    | Page 0-L is write protected     |
| 0   | RL   | 0b    | Page 0-L is not read protected  |
| U   | ) KL |       | Page 0-L is read protected      |

### Table 95. Protection status bits definition

| WH/WL | RH/RL | 32-bit Protection                                                                      | 64-bit Protection                                        |
|-------|-------|----------------------------------------------------------------------------------------|----------------------------------------------------------|
| 0b    | 0b    | Public                                                                                 | Public                                                   |
| 0b    | 1b    | Read and Write protected by the Read password                                          | Read and Write protected by the Read plus Write password |
| 1b    | 0b    | Write protected by the Write password                                                  | Write protected by the Read plus<br>Write password       |
| 1b    | 1b    | Read protected by the Read password and Write protected by the Read and Write password | Read and Write protected by the Read plus Write password |

# Table 96. PROTECT PAGE response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

# Table 97. PROTECT PAGE response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

The information about the stored settings of the protection pointer address and access conditions can be read with the GET NXP SYSTEM INFORMATION command (see Section 8.2.3.6.14).

### 8.2.3.3.7 LOCK PAGE PROTECTION CONDITION

# Command code = B7h

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

The LOCK PAGE PROTECTION CONDITON command locks the protection pointer address and the status of the page protection conditions.

The LOCK PAGE PROTECTION CONDITON command can be successfully executed under the following circumstances:

 The Read and Write passwords have been transmitted with the SET PASSWORD command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

**Table 98. LOCK PAGE PROTECTION CONDITION request format** 

|        | LOCK PAGE<br>PROTECTION<br>CONDITION | Manuf. code |                    | Protection pointer address | CRC16   |
|--------|--------------------------------------|-------------|--------------------|----------------------------|---------|
| 8 bits | 8 bits                               | 8 bits      | 64 bits (optional) | 8 bits                     | 16 bits |

# Table 99. LOCK PAGE PROTECTION CONDITION response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 100. LOCK PAGE PROTECTION CONDITION response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

**Remark:** If the transmitted protection pointer address does not match with the stored address the IC will respond according to the error handling.

### 8.2.3.3.8 DESTROY

### Command code = B9h

T DESTROY command disables NTAG 5 switch if the destroy password is correct. This command is irreversible and NTAG 5 switch will never respond to any command again.

The DESTROY command can only be executed in addressed or SELECTED mode.

The XOR password has to be calculated with the password and two times the received random number from the last GET RANDOM NUMBER command:

XOR\_Password[31:0] = Password[31:0] XOR {Random\_Number[15:0], Random\_Number[15:0]}.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### Table 101. DESTROY request format

| Flags  | DESTROY | Manuf. code | UID                | XOR password | CRC16   |
|--------|---------|-------------|--------------------|--------------|---------|
| 8 bits | 8 bits  | 8 bits      | 64 bits (optional) | 16 bits      | 16 bits |

#### Table 102. DESTROY response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 103. DESTROY response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.3.9 ENABLE NFC PRIVACY

#### Command code = BAh

The ENABLE NFC PRIVACY command enables NFC PRIVACY mode (see <u>Section 8.6</u>) for NTAG 5 switch if the Privacy password is correct.

The XOR password has to be calculated with the password and two times the received random number from the last GET RANDOM NUMBER command:

XOR\_Password[31:0] = Password[31:0] XOR {Random\_Number[15:0], Random\_Number[15:0]}.

To get out of the NFC PRIVACY mode, the valid Privacy password has to be transmitted to the IC with the DISABLE NFC PRIVACY command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

### Table 104. ENABLE NFC PRIVACY request format

| Flags  | SET<br>PASSWORD | IC Mfg<br>code | UID              | XOR password | CRC16   |
|--------|-----------------|----------------|------------------|--------------|---------|
| 8 bits | 8 bits          | 8 bits         | 64 bits optional | 32 bits      | 16 bits |

### Table 105. ENABLE NFC PRIVACY response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 106. ENABLE NFC PRIVACY response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 8.2.3.3.10 DISABLE NFC PRIVACY

#### Command code = B3h

The DISABLE NFC PRIVACY command moves the NTAG 5 switch out of the NFC PRIVACY mode.

Remark: The timing of the DISABLE PRIVACY command is write alike.

The XOR password has to be calculated with the password and two times the received random number from the last GET RANDOM NUMBER command:

XOR\_Password[31:0] = Password[31:0] XOR {Random\_Number[15:0], Random\_Number[15:0]}.

The Privacy identifier is 04h.

Option\_flag = 1b and Option\_flag = 0b are supported.

#### Table 107. DISABLE NFC PRIVACY request format

| Flags  | SET<br>PASSWORD | Manuf.<br>code | UID                   | Privacy identifier | XOR password | CRC16   |
|--------|-----------------|----------------|-----------------------|--------------------|--------------|---------|
| 8 bits | 8 bits          | 8 bits         | 64 bits<br>(optional) | 8 bits             | 32 bits      | 16 bits |

### Table 108. DISABLE NFC PRIVACY response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 109. DISABLE NFC PRIVACY response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

**Remark:** If the IC receives an invalid password, it will not execute any following command until a Power-On Reset (POR) (NFC reset) is executed.

#### 8.2.3.4 Memory operations

Following commands are implemented for accessing user memory according to ISO/IEC 15693.

- READ SINGLE BLOCK
- WRITE SINGLE BLOCK
- LOCK BLOCK
- READ MULTIPLE BLOCKS up to 3Fh blocks

On top of these commands, NTAG 5 switch offers INVENTORY READ and FAST INVENTORY READ

# 8.2.3.4.1 INVENTORY READ

### Command code = A0h

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

When receiving the INVENTORY READ request, NTAG 5 switch performs the same as the anti-collision sequence, with the difference that instead of the UID and the DSFID, the requested response is defined by additional options.

The INVENTORY READ command provides two modes which are defined by the most significant bit of the mask length byte as follows:

- Standard mode (most significant bit of mask length byte equal 0b) (see Section 8.2.3.4.1.1)
- Extended mode (most significant bit of mask length byte equal 1b)
   The extended mode offers additional features to optimize the inventory procedure for different requirements (see <u>Section 8.2.3.4.1.2</u>)

The INVENTORY READ command may also be transmitted in addressed or SELECTED mode. Then the command behaves similar to a READ or READ MULTIPLE BLOCK (see Section 8.2.3.4.1.3).

#### 8.2.3.4.1.1 Standard mode

If most significant bit of mask length byte is equal 0b the INVENTORY READ command is used in the standard mode.

If the Inventory\_flag is set to 1b and an error is detected, NTAG 5 switch remains silent.

If the Option flag is set to 0b, n blocks of data are transmitted. If the Option flag is set to 1b, n blocks of data and the part of the UID which is not part of the mask are transmitted.

The request contains:

- Flags
- INVENTORY READ command code
- IC manufacturer code
- AFI (if AFI flag is set to 1b)
- Mask length (most significant bit equal 0b)
- Mask value (if mask length > 00h)
- · First block number to be read
- · Number of blocks to be read
- CRC 16

Table 110. INVENTORY READ request format

| Flags  | INVENTORY<br>READ | Manuf.<br>code | AFI                  | Mask<br>length | Mask value   |        | Number of blocks | CRC16   |
|--------|-------------------|----------------|----------------------|----------------|--------------|--------|------------------|---------|
| 8 bits | 8 bits            | 8 bits         | 8 bits<br>(optional) | 8 bits         | 0 to 8 bytes | 8 bits | 8 bits           | 16 bits |

If the Inventory\_flag is set to 1b, only NTAG 5 switch in the READY or SELECTED (SECURE) state will respond (same behavior as in the INVENTORY command). The meaning of Flags bits 7 to 4 is as defined in <a href="ISO/IEC 15693">ISO/IEC 15693</a>.

The INVENTORY READ command can also be transmitted in the addressed or SELECTED mode (see Section 8.2.3.4.1.3).

The number of blocks in the request is one less than the number of blocks that NTAG 5 switch returns in its response.

If the Option\_flag in the request is set to logic 0b the response contains:

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 111. INVENTORY READ response format: Option flag logic 0b

| Flags  | Data                           | CRC16   |
|--------|--------------------------------|---------|
| 8 bits | Number of blocks times 32 bits | 16 bits |

NTAG 5 switch reads the requested block(s) and sends back their value in the response. The mechanism and timing of the INVENTORY READ command performs the same as the INVENTORY command which is defined in ISO/IEC 15693.

If the Option\_flag in the request is set to logic 1b, the response contains:

Table 112. INVENTORY READ response format: Option flag logic 1b

| <u> </u> |                                                           |                                |         |  |  |  |  |
|----------|-----------------------------------------------------------|--------------------------------|---------|--|--|--|--|
|          | Rest of UID which is not part of the mask and slot number | Data                           | CRC16   |  |  |  |  |
| 8 bits   | 0 to 64 bit, always a multiple of 8 bits                  | Number of blocks times 32 bits | 16 bits |  |  |  |  |

NTAG 5 switch reads the requested block(s) and sends back their value in the response. Additionally the bytes of the UID, which are not parts of the mask and the slot number in case of 16 slots, are returned. Instead of padding with zeros up to the next byte boundary, the corresponding bits of the UID are returned. The mechanism and timing of the INVENTORY READ command perform the same as the INVENTORY command which is defined in ISO/IEC 15693.

Remark: The number of bits of the retransmitted UID can be calculated as follows:

- 16 slots: 60 bits (bit 64 to bit 4) mask length rounded up to the next byte boundary
- 1 slot: 64 bits mask length rounded up to the next byte boundary

**Remark:** If the sum of first block number and number of blocks exceeds the total available number of user blocks, the number of transmitted blocks is less than the requested number of blocks. This means that the last returned block is the highest available user block, followed by the 16-bit CRC and the EOF.

Example: mask length = 30 bits

Returned: bit 64 to bit 4 (30 bits) = 30 gives 4 bytes

Table 113. Example: mask length = 30

| Byte 0                                  | Byte 1 | Byte 2 | Byte 3 | Byte 4         | Byte 5 | Byte 6 | Byte 7                       | UID |
|-----------------------------------------|--------|--------|--------|----------------|--------|--------|------------------------------|-----|
| mask value including padding with zeros |        |        | -      |                |        |        | transmitted by interrogator  |     |
|                                         |        |        |        | returned value |        |        | transmitted by NTAG 5 switch |     |

### 8.2.3.4.1.2 Extended Mode

If the most significant bit of the Mask Length byte is equal 1b the response format is defined by the extended option byte.

The request contains:

- Flags
- · Inventory Read command code
- IC Manufacturer code
- AFI (if the AFI flag is set to 1b)

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

- Mask length (most significant bit equal 1b)
- Extended Options
- Mask value (if mask length > 0)
- · First Block Number to be read, if specified in extended options byte
- Number of Blocks to be read, if specified in extended options byte
- CRC 16

Table 114. Inventory Read (extended mode) request format

| Flags  | INVENTOR<br>READ | Manuf.<br>code | AFI                  | Mask<br>Length | ext.Optio<br>ns | Mask<br>Value | First<br>block<br>number | Number of blocks     | CRC 16  |
|--------|------------------|----------------|----------------------|----------------|-----------------|---------------|--------------------------|----------------------|---------|
| 8 bits | 8 bits           | 8 bits         | 8 bits<br>(optional) | 8 bits         | 8 bits          | 0 to 64 bits  | 8 bits<br>(optional)     | 8 bits<br>(optional) | 16 bits |

If the Inventory\_flag is set to 1b, only NTAG 5 switch in the READY or SELECTED (SECURE) state will respond (same behavior as in the INVENTORY command). The meaning of flags 5 to 8 is in accordance with table 5 in ISO/IEC 15693.

The INVENTORY READ command can also be transmitted in the addressed or SELECTED mode (see <u>Section 8.2.3.4.1.3</u>).

Table 115. Extended options

| Bit | Name         | Value | Feature                                                                                                                                          |
|-----|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RFU          | 0     |                                                                                                                                                  |
| 6   | RFU          | 0     |                                                                                                                                                  |
| 5   | QUIET        | 0     | remain in current state                                                                                                                          |
| 3   | QUIET        | 1     | go to QUIET state after response                                                                                                                 |
| 4   | 4 SKIP_DATA  |       | NTAG 5 switch will add the user memory blocks in the response as requested with first block number byte and number of blocks byte in the command |
|     |              | 1     | No user memory data is requested, first block number byte and number of blocks byte shall not be transmitted in the command                      |
| 3   | CID RESPONSE | 0     | Custom ID (CID) will be NOT transmitted in the response                                                                                          |
|     | CID_RESPONSE | 1     | Custom ID (CID) will be transmitted in the response                                                                                              |
| 2   |              | 0     | No CID is transmitted in the command                                                                                                             |
|     | CID_COMPARE  | 1     | 16-bit CID will be transmitted in the command and only NTAG 5 switch with the same CID will respond                                              |
| 1   | UID MODE     | 0     | UID will be transmitted as in regular mode (truncated reply depending on least significant 7 bits value of mask length and the mask value)       |
|     | _            | 1     | Complete UID will be transmitted (independent from mask length)                                                                                  |
| 0   | EAS MODE     | 0     | NTAG 5 switch responds independent from the EAS status                                                                                           |
|     | EAS_MODE     | 1     | Respond only, when EAS is enabled                                                                                                                |

If the Option\_flag in the request is set to 1b the response contains the truncated or complete UID depending on the extended option UID\_MODE bit.

If the Option\_flag in the request is set to 0b the UID is not part of the response.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 116. Inventory Read (extended mode) response format: Option\_flag 1b

| Flags  | Optional truncated UID OR complete UID | Optional data      | CRC16   |
|--------|----------------------------------------|--------------------|---------|
| 8 bits | 0 to 64 bits                           | Block length       | 16 bits |
|        | Multiple of 8 bits                     | Repeated as needed |         |

The mechanism and timing of the INVENTORY READ command performs the same as at the INVENTORY command which is defined in ISO/IEC 15693.

If the UID is requested in the truncated format the retransmitted UID can be calculated as follows:

16 slots: 64 - 4 - mask length rounded up to the next byte boundary

1 slot: 64 - mask length rounded up to the next byte boundary

Example: mask length = 30 Returned: 64 - 4 - 30 = 30 gives 4 bytes

### Table 117. Example

| Byte 0                              | Byte 1 | Byte 2 | Byte 3      | Byte 4 | Byte 5 | Byte 6 | Byte 7                         | UID |
|-------------------------------------|--------|--------|-------------|--------|--------|--------|--------------------------------|-----|
| mask value incl. padding with zeros |        |        |             |        |        |        | transmitted by<br>Interrogator |     |
|                                     |        |        | returned va | lue    |        |        | transmitted by NTAG 5 switch   |     |

#### 8.2.3.4.1.3 Addressed and SELECTED mode

The INVENTORY READ command can also be transmitted in the addressed or SELECTED mode. In this case, the Inventory\_flag is set to 0 and the meaning of flags 7 to 4 is in accordance with ISO/IEC 15693.

In the addressed or selected mode, the INVENTORY READ command behaves similar to a READ or READ MULTIPLE BLOCK command.

In the addressed mode, it is recommended to address the IC with a mask length of 64 and to transmit the complete UID in the mask value field.

In the selected mode (IC has been selected with a valid SELECT command before), it is recommended to address the IC with a mask length of 0 (and do not transmit the mask value field).

**Remark:** If the INVENTORY READ command is used in the addressed or selected mode, the AFI shall not be transmitted and the IC will only respond in the first-time slot.

### 8.2.3.4.2 FAST INVENTORY READ

#### Command code = A1h

When receiving the FAST INVENTORY READ command, NTAG 5 switch behaves the same as the INVENTORY READ command with the following exceptions:

The data rate in the direction NTAG 5 switch to the reader is twice as defined in <a href="ISO/IEC">ISO/IEC</a>
15693 depending on the Datarate\_flag 53 kbit (high data rate) or 13 kbit (low data rate).

The data rate from the reader to NTAG 5 switch and the time between the rising edge of the EOF from the reader to NTAG 5 switch remains unchanged (stays the same as defined in ISO/IEC 15693).

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Only the single subcarrier mode is supported for the response to the FAST INVENTORY READ command.

### 8.2.3.5 Originality Signature

#### 8.2.3.5.1 READ SIGNATURE

### Command code = BDh

The READ SIGNATURE command returns an IC-specific, 32 byte ECC signature. How to change and / or lock the originality signature is described in <u>Section 8.7</u>.

Only Option flag = 0b is supported.

# Table 118. READ SIGNATURE request format

| Flags  | READ<br>SIGNATURE | Manuf. code | UID                | CRC16   |
|--------|-------------------|-------------|--------------------|---------|
| 8 bits | 8 bits            | 8 bits      | 64 bits (optional) | 16 bits |

#### Table 119. READ SIGNATURE response format when Error flag is NOT set

| Flags  | Originality Signature | CRC16   |
|--------|-----------------------|---------|
| 8 bits | 256 bits              | 16 bits |

# Table 120. READ SIGNATURE response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

Details on how to validate the signature is provided in AN11350.

#### 8.2.3.6 Other

#### 8.2.3.6.1 WRITE AFI

As defined in ISO/IEC 15693.

### 8.2.3.6.2 LOCK AFI

As defined in ISO/IEC 15693.

#### 8.2.3.6.3 WRITE DSFID

As defined in ISO/IEC 15693.

### 8.2.3.6.4 LOCK DSFID

As defined in ISO/IEC 15693.

### 8.2.3.6.5 SET EAS

Command code = A2h

The SET EAS command enables the EAS mode if the EAS mode is not locked.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

If the EAS mode is password protected the EAS password has to be first transmitted with the SET PASSWORD command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

### Table 121. SET EAS request format

| Flags  | SET EAS | Manuf. code | UID                | CRC16   |
|--------|---------|-------------|--------------------|---------|
| 8 bits | 8 bits  | 8 bits      | 64 bits (optional) | 16 bits |

#### Table 122. SET EAS response format when Error flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 123. SET EAS response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.6.6 RESET EAS

Command code = A3h

The RESET EAS command disables the EAS mode if the EAS mode is not locked.

If the EAS mode is password protected the EAS password has to be first transmitted with the SET PASSWORD command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

#### Table 124. RESET EAS request format

| Flags  | RESET EAS | Manuf. code | UID              | CRC16   |
|--------|-----------|-------------|------------------|---------|
| 8 bits | 8 bits    | 8 bits      | 64 bits optional | 16 bits |

### Table 125. RESET EAS response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 126. RESET EAS response format when Error flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

#### 8.2.3.6.7 LOCK EAS

Command code = A4h

The LOCK EAS command locks the current state of the EAS mode and the EAS ID.

If the EAS mode is password protected the EAS password has to be first transmitted with the SET PASSWORD command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

Table 127. LOCK EAS request format

| Flags  | LOCK EAS | Manuf. code | UID                | CRC16   |
|--------|----------|-------------|--------------------|---------|
| 8 bits | 8 bits   | 8 bits      | 64 bits (optional) | 16 bits |

#### Table 128. LOCK EAS response format when Error flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

### Table 129. LOCK EAS response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.6.8 EAS ALARM

Command code = A5h

The EAS ALARM command can be used in the following configurations:

- Option\_flag is set to 0b: EAS ID mask length and EAS ID value shall not be transmitted.
   If the EAS mode is enabled, the EAS response is returned from the IC.
- Option\_flag is set to 1b:
   Within the command, the

Within the command, the EAS ID mask length has to be transmitted to identify how many bits of the following EAS ID value are valid (multiple of 8-bits). Only those ICs will respond with the EAS sequence which have stored the corresponding data in the EAS ID configuration (selective EAS) and if the EAS Mode is set.

If the EAS ID mask length is set to 00h, the IC will answer with its EAS ID.

# Table 130. EAS ALARM Request format

| Flags  | EAS ALARM | Manuf. code | UID                   | EAS ID mask length | EAS ID value                  | CRC16   |
|--------|-----------|-------------|-----------------------|--------------------|-------------------------------|---------|
| 8 bits | 8 bits    | 8 bits      | 64 bits<br>(optional) | 8 bits (optional)  | 0, 8 or 16 bits<br>(optional) | 16 bits |

If an error is detected the IC remains silent.

Option\_flag is set to 0b or Option\_flag is set to logic 1b and the EAS ID mask length is not equal to 00h:

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 131. EAS ALARM Response format (Option flag logic 0)

| Flags  | EAS sequence | CRC16   |
|--------|--------------|---------|
| 8 bits | 256 bits     | 16 bits |

EAS sequence (starting with the least significant bit, which is transmitted first; read from left to right):

Option flag is set to 1b and the EAS ID mask length is equal to 00h:

Table 132. EAS ALARM Response format(Option flag logic 1)

| Flags  | EAS ID value | CRC16   |
|--------|--------------|---------|
| 8 bits | 16 bits      | 16 bits |

Table 133. EAS ALAMR response format when Error flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

If the EAS mode is disabled, the IC remains silent.

**Remark:** NTAG 5 switch in the QUIET state will not respond to an EAS ALARM command except the addressed flag is set.

#### 8.2.3.6.9 PROTECT EAS/AFI

#### Command code = A6h

The PROTECT EAS/AFI command enables the password protection for EAS and/or AFI if the EAS/AFI password is first transmitted with the SET PASSWORD command.

Option flag set to 0b: EAS will be protected.

Option\_flag set to 1b: AFI will be protected.

Both protections (AFI and EAS) can be enabled separately.

Once the EAS/AFI protection is enabled, it is not possible to change back to unprotected EAS and/or AFI.

The timing of the command is write-alike as of write commands with Option\_flag set to 0b.

**Note:** Option\_flag is only related to the parameter to be locked, and NOT to the response behavior.

Table 134. PROTECT EAS/AFI request format

| Flags  | PROTECT EAS/AFI | Manuf. code | UID                | CRC16   |
|--------|-----------------|-------------|--------------------|---------|
| 8 bits | 8 bits          | 8 bits      | 64 bits (optional) | 16 bits |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### Table 135. PROTECT EAS/AFI response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 136. PROTECT EAS/AFI response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.6.10 WRITE EAS ID

#### Command code = A7h

The command WRITE EAS ID enables a new EAS Identifier to be stored in the corresponding configuration memory.

If EAS is password protected (for Set and Reset EAS) the EAS password has to be first transmitted with the SET PASSWORD command.

The timing of the command is write alike.

Option\_flag = 0b and Option\_flag = 1b is supported and is in accordance with ISO/IEC 15693 write-alike commands.

### Table 137. WRITE EAS ID request format

| Flags  | WRITE EAS ID | Manuf. code | UID                | EAS ID value | CRC16   |
|--------|--------------|-------------|--------------------|--------------|---------|
| 8 bits | 8 bits       | 8 bits      | 64 bits (optional) | 16 bits      | 16 bits |

### Table 138. WRITE EAS ID response format when Error\_flag is NOT set

| Flags  | CRC16   |
|--------|---------|
| 8 bits | 16 bits |

#### Table 139. WRITE EAS ID response format when Error flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

#### 8.2.3.6.11 GET MULTIPLE BLOCK SECURITY STATUS

As defined in ISO/IEC 15693.

# 8.2.3.6.12 GET SYSTEM INFORMATION

As defined in ISO/IEC 15693.

The TAG type of NTAG 5 switch is "01h".

### 8.2.3.6.13 EXTENDED GET SYSTEM INFORMATION

As defined in <u>ISO/IEC 15693</u> and ISO/IEC 29167-10.

Command code = 3Bh

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 8.2.3.6.14 GET NXP SYSTEM INFORMATION

#### Command code = ABh

The GET NXP SYSTEM INFORMATION command provides information about the IC access conditions and supported features.

Table 140. GET NXP SYSTEM INFORMATION request format

| Flags  | Get NXP System Info | Manuf. code | UID                | CRC16   |
|--------|---------------------|-------------|--------------------|---------|
| 8 bits | 8 bits              | 8 bits      | 64 bits (optional) | 16 bits |

Table 141. GET NXP SYSTEM INFORMATION response format when Error\_flag is NOT set

| Flags  | PP<br>pointer | PP condition | Lock bits | Feature flag | CRC16   |
|--------|---------------|--------------|-----------|--------------|---------|
| 8 bits | 8 bits        | 8 bits       | 8 bits    | 32 bits      | 16 bits |

On a valid received command the IC responds with detailed information:

PP pointer byte contains the block address of the protection pointer.

PP condition byte contains information about the access condition to Page H and Page L.

**Table 142. Protection Pointer condition byte** 

| Bit | Name | Value | Description                     |
|-----|------|-------|---------------------------------|
| 7   | RFU  | 0b    |                                 |
| 6   | RFU  | 0b    |                                 |
| 5   | WH   | 0b    | Page 0-H is not write protected |
| 3   | VVII | 1b    | Page 0-H is write protected     |
| 4   | RH   | 0b    | Page 0-H is not read protected  |
| 7   | IXII | 1b    | Page 0-H is read protected      |
| 3   | RFU  | 0b    |                                 |
| 2   | RFU  | 0b    |                                 |
| 1   | WL   | 0b    | Page 0-L is not write protected |
| '   | VVL  | 1b    | Page 0-L is write protected     |
| 0   | RL   | 0b    | Page 0-L is not read protected  |
| U   | KL   | 1b    | Page 0-L is read protected      |

Lock bits byte contains information about permanently locked features.

Table 143. Lock bits byte

| Table 1401 Eook bite byte |                     |       |                                      |  |
|---------------------------|---------------------|-------|--------------------------------------|--|
| Bit                       | Name                | Value | Description                          |  |
| 7 to 4                    | RFU                 | 0b    |                                      |  |
| 3 PP_ARI                  | PP_AREA_0H and NFC_ | 0b    | PP_AREA_0H and NFC_PPC is NOT locked |  |
| 3                         | PPC                 | 1b    | PP_AREA_0H and NFC_PPC is locked     |  |
| 2                         | DSFID               | 0b    | DSFID is NOT locked                  |  |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Bit   | Name  | Value | Description       |
|-------|-------|-------|-------------------|
|       |       | 1b    | DSFID is locked   |
| 1     | 1 EAS | 0b    | EAS is NOT locked |
| I     | EAS   | 1b    | EAS is locked     |
| 0 AFI | ۸۵    | 0b    | AFI is NOT locked |
|       | AFI   | 1b    | AFI is locked     |

Feature flag byte contains information about supported features (related bit is 1b) of NTAG 5 switch. With this response, it is possible to distinguish the different NTAG 5 family members.

# Table 144. Feature flags byte 0

| Bit | Name               | Description                                                                                | NTAG 5 |
|-----|--------------------|--------------------------------------------------------------------------------------------|--------|
| 7   | CID                | Customer ID supported (see Section 8.1.3.3)                                                | 1b     |
| 6   | EAS IR             | EAS selection supported by extended mode in INVENTORY READ command (see Section 8.2.3.4.1) | 1b     |
| 5   | INVENTORY READ EXT | Extended mode supported by INVENTORY READ command (see Section 8.2.3.4.1)                  | 1b     |
| 4   | AFI PROT           | AFI protection supported (see Section 8.2.3.6.9)                                           | 1b     |
| 3   | EAS PROT           | EAS protection supported (see Section 8.2.3.6.9)                                           | 1b     |
| 2   | EAS ID             | EAS ID supported by EAS ALARM command (see Section 8.2.3.6.10)                             | 1b     |
| 1   | COUNTER            | NFC Counter supported (see Section 8.1.2.1)                                                | 1b     |
| 0   | UM PROT            | User memory protection supported (see <u>Section 8.2.3.3.6</u> )                           | 1b     |

# Table 145. Feature flags byte 1

|     |               |                                                               | NTAG 5  |                               |  |
|-----|---------------|---------------------------------------------------------------|---------|-------------------------------|--|
| Bit | Name          | Description                                                   | NTP5210 | NTP5312<br>NTP5332<br>NTA5332 |  |
| 7   | HIGH BITRATES | high bitrates supported                                       | 0b      | 1b                            |  |
| 6   | WRITE CID     | Write and Lock CID enabled (see Section 8.1.3.3)              | 1       | b                             |  |
| 5   | DESTROY       | DESTROY feature supported (see Section 8.2.3.3.8)             | 1       | b                             |  |
| 4   | NFC PRIVACY   | NFC Privacy mode supported (see <u>Section 8.2.3.3.9</u> )    | 1       | b                             |  |
| 3   | RFU           |                                                               | 0       | b                             |  |
| 2   | PERS QUIET    | PERSISTENT QUIET feature supported                            | 0       | b                             |  |
| 1   | RFU           |                                                               | 0       | b                             |  |
| 0   | ORIG SIG      | Originality signature supported (see <u>Section 8.1.3.1</u> ) | 1       | b                             |  |

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

Table 146. Feature flags byte 2

|        | Name Description |                                         | NTAG 5             |    |  |
|--------|------------------|-----------------------------------------|--------------------|----|--|
| Bit    |                  | NTP5210<br>NTP5312                      | NTP5332<br>NTA5332 |    |  |
| 7 to 3 | RFU              |                                         | all                | 0b |  |
| 2      | KEY PRIV         | Key privileges supported                | 0b                 | 1b |  |
| 1      | MUTUAL AUTH      | Mutual Authentication feature supported | 0b                 | 1b |  |
| 0      | TAG AUTH         | Tag Authentication feature supported    | 0b                 | 1b |  |

# Table 147. Feature flags byte 3

|          |             |                                                  | NTAG 5  |                    |    |  |
|----------|-------------|--------------------------------------------------|---------|--------------------|----|--|
| Bit Name | Description | NTP5210                                          | NTP5312 | NPT5332<br>NTA5332 |    |  |
| 7        | EXT FLAG    | Additional 32 bits feature flags are transmitted | 0b      |                    |    |  |
|          |             | 00b only NFC interface available                 | 01b     | 11b                |    |  |
| 6-5      | Interface   | 01b GPIO/ED host interface                       |         |                    |    |  |
| 0-3      | Interiace   | 10b RFU                                          |         |                    |    |  |
|          |             | 11b GPIO and I <sup>2</sup> C host interface     |         |                    |    |  |
| 4        | RFU         |                                                  |         | 0b                 |    |  |
| 3 to 0   | NUM KEYS    | Number of Keys                                   | 0       | h                  | 4h |  |

Table 148. GET NXP SYSTEM INFORMATION response format when Error\_flag is set

| Flags  | Error Code | CRC16   |
|--------|------------|---------|
| 8 bits | 8 bits     | 16 bits |

# 8.2.4 Data integrity

Following mechanisms are implemented in the contactless communication link between reader and NTAG 5 switch to ensure very reliable data transmission:

- 16-bit CRC per block
- · Bit count checking
- Bit coding to distinguish between logic 1, logic 0, and no information
- Channel monitoring (protocol sequence and bit stream analysis)

# 8.2.5 Error Handling

# 8.2.5.1 Transmission Errors

According to ISO/IEC 15693 NTAG 5 switch will not respond if a transmission error (CRC, bit coding, bit count, wrong framing) is detected and will silently wait for the next correct received command.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

# 8.2.5.2 Not supported commands or options

If the received command or option is not supported, the behavior depends on the addressing mechanism.

- Non-Addressed Mode NTAG 5 switch remains silent
- · Addressed or selected Mode

NTAG 5 switch responds with error code 0Fh (no information given, or error code not supported).

If the Inventory flag or the Protocol Extension flag is set, the IC will not respond if the command or option is not supported.

- · Parameter out of range
  - Read alike commands

If the sum of the first block number and the number of blocks exceeds the total available number of user blocks, the number of transmitted blocks is less than the requested number of blocks. This means that the last returned block is the highest available user block, followed by the 16-bit CRC and the EOF.

- Write alike commands

If the address of a block to be written does not exist or a block to be written is locked, the behavior of the IC depends on the addressing mechanism.

- Non-Addressed Mode
   NTAG 5 switch remains silent.
- Addressed or SELECTED Mode
   NTAG 5 switch responds with error code 0Fh (no information given, or error code not supported).

### 8.3 Wired Interface

NTAG 5 switch has not only an NFC interface, but also a wired interface. Details are described in following clauses.

#### 8.3.1 Event detection

The event detection feature provides the capability to trigger an external device (e.g.,  $\mu$ Controller) or switch on the connected circuitry by an external power management unit depending on activities on the NFC interface. On top this active low pin can be used as one of the two possible PWM channels.

As the event detection pin functionality is operated via NFC field power, V<sub>CC</sub> supply for the IC itself is only required when ED pin is used as PWM channel.

NOTE: In some cases  $V_{\text{OUT}}$  pin might be used as field detection trigger.

The configurable events indicated at event detection pin are:

- The presence/absence of the NFC field
- NDEF Message TLV length field is ZERO/non-ZERO
- · IC is/is not in standby mode
- · Dedicated config bit is ZERO
- · Write/Read command ongoing

Event detection pin is an active LOW signal. Due to open-drain implementation an external pull-up resistor shall be used on this pin.

How to use the event detection pin in applications is described in AN11203.

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 8.3.2 **GPIO**

At POR, the GPIO are set to high-impedance state. When configuration is read, the pins are controlled to behave as per the configuration.

GPIOs can be configured to be either input or output (see <u>Section 8.1.3.9</u>). In input mode, the status of the pad will be available in one of the session register bits. In output mode status depends on the session register/config bits content.

How to use the GPIO pins in applications is described in AN11203.

### 8.3.3 PWM

GPIO pins and ED pin are multiplexed and can be used as a pulse width modulation output. GPIO pins have push-pull architecture, ED pin is an open-drain implementation, which means the PWM signal gets inverted.

PWM resolution, pre-scalar factor (see <u>Section 8.1.3.9</u>) as well as duty cycle can be configured using configuration bytes (see <u>Section 8.1.3.10</u>).

The pulse width modulation resolution (PWMx\_RESOLUTION\_CONF) defines the maximum number of pulses that are available in the given PWM period. PWM resolution can be set independently for both outputs to either 6, 8, 10 or 12 bits.

The 2-bit PWMx\_PRESCALE value divides the PWM input frequency (1695 kHz) by a factor of 1, 2, 4 or 8.

**Table 149. Pulse Width Modulation Frequency** 

| Resolution | Pre-scalar |          |          |          |
|------------|------------|----------|----------|----------|
|            | 00b        | 01b      | 10b      | 11b      |
| 12 bit     | 413 Hz     | 206 Hz   | 103 Hz   | 52 Hz    |
| 10 bit     | 1.7 kHz    | 825.0 Hz | 412.6 Hz | 206.2 Hz |
| 8 bit      | 6.6 kHz    | 3.3 kHz  | 1.7 kHz  | 825.0 Hz |
| 6 bit      | 26.4 kHz   | 13.2 kHz | 6.6 kHz  | 3.3 kHz  |

PWMx\_ON and PWMx\_OFF defines the starting point and end point of the PWMx output is asserted to HIGH.

To calculate proper PWMx\_ON (start of HIGH level) and PWMx\_OFF (end of HIGH level) values, PWMx\_RESOLUTION\_CONF value and PWM\_PRESCALE values need to be set to achieve desired PWM frequency. As an example 12-bit resolution is chosen. Duty cycle shall be set to 20 % and start time shall be 10 % offset.

Start Time 10 %: 2<sup>12</sup> \* 10/100= 4096 \* 10/100 = ~410 -> PWMx ON = 19Ah

PWM Duty Cycle 20 %: 2<sup>12</sup> \* 20/100= 4096 \* 20/100 = ~819 -> PWMx\_OFF = 410 + 819 = 1229 = 4CDh

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge



How to use PWM in applications is described in AN11203.

### 8.3.4 Standby mode

To minimize overall current consumption, when the IC is supplied via  $V_{CC}$  NTAG 5 switch can be set to standby mode by writing related session bit form NFC perspective. The IC will leave standby mode when NFC field is detected, automatically, or HPD pin gets pulled to HIGH for at least 20  $\mu$ s and released again. In standby mode the current is typically less than 6  $\mu$ A.

Worst case standby current consumption values can be found in Section 10.1 table.

In case GPIO/PWM pins are not used the pins can be left floating. However, to ensure lowest standby current, following settings are needed:

CONFIG bytes USE\_CASE\_CONF shall be set in any case to GPIO/PWM, both pins SDA GPIO1 and SCL GPIO0 shall be set as input using weak pull-up (GPIOx IN in).

Block 37h: CONFIG\_1, USE\_CASE\_CONF shall be set to GPIO/PWM (10b) and CONFIG, GPIOx IN, both shall be set to plain input with weak pullup (01b).

Block 39h: PWM\_GPIO\_CONFIG\_0, SDA\_GPIO1 and SCL\_GPIO0 shall both be set to 1b to define them as general-purpose input.

### 8.3.5 Hard power-down mode

In hard power-down mode NTAG 5 switch is switched off using hard power down pin. When pulled to HIGH, the hard power down current is typically less than 0.25  $\mu$ A. This mode can only be left by connecting HPD pin to ground.

There is no hard power-down mode, when using SO8 packaged version of NTAG 5 switch.

Worst case hard power down current consumption values can be found in <u>Section 10.1</u> table.

# 8.4 Energy harvesting

NTAG 5 switch provides the capability to supply external low-power devices with energy harvested from the NFC field of an NFC device.

When DISABLE\_POWER\_CHECK bit is set to 0b, minimum provided output power can be configured by setting desired voltage and minimum required output current in the related configuration bytes (see <u>Section 8.1.3.11</u>).

WARNING: Sufficient RF field is required when DISABLE\_ POWER\_CHECK is set to 0b to have access to EEPROM. As long as NTAG 5 switch detects too less

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

energy to be harvested from the field only INVENTORY command and READ/WRITE CONFIGURATION to access session registers will be handled. This feature ensures a stable system, as the host will only be supplied if there is sufficient energy available. However, during design phase we recommend disabling this power check.

The provided output power in general of course depends on many parameters like the strength of the NFC field, the antenna size, or the distance from the NFC device. The design ensures with the right settings, that  $V_{OUT}$  is only enabled, when sufficient energy can be harvested from the NFC field.

1.8 V, 2.4 V or 3 V output voltage can be selected by coding EH\_VOUT\_V\_SEL accordingly.

Minimum required load current can be coded in EH\_VOUT\_I\_SEL configuration field.

VOUT and VCC need to be connected as soon as energy harvesting is used. Otherwise there is no EEPROM access possible from NFC perspective and status registers may contain invalid information.

Appropriate capacitor dependent on load needs to be placed between  $V_{\text{OUT}}$  and ground to close energy gaps during miller pauses. An example circuit is illustrated in the figure below.

V<sub>OUT</sub> pin shall be kept floating (not connected) in case energy harvesting feature is not used. If energy harvesting is disabled, pin will be connected to GND internally.

With EH\_ENABLE configuration bit st to 1b, energy harvesting will be enabled after boot, automatically and all energy harvesting-related session register bits are meaningless.

When enabling energy harvesting via session registers, EH\_MODE, EH\_VOUT\_SEL and EH\_IOUT\_SEL needs to be configured properly in the related configuration bytes. EH\_ENABLE configuration bit need to be 0b in this case.

After boot, session registers can be used to first trigger current detection by setting EH\_TRIGGER to 1b, then poll for EH\_LOAD\_OK that gets 1b and finally set EH\_TRIGGER and EH\_ENABLE to 1b, or directly enable energy harvesting by setting EH\_TRIGGER and EH\_ENABLE bit to 1b (see Table 66).



How to use energy harvesting in applications is described in AN12365.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

# 8.5 Security

NTAG 5 switch implements different levels to protect data. The easiest, but efficient method is to lock EEPROM to read only.

With the plain password authentication scheme, the memory can be split in three different parts with different access conditions.

Configuration area can be protected as well.

Further implementation details can be found in AN12366.

# 8.5.1 Locking EEPROM to read only

Independent on the split of the memory, the user memory may be locked to read-only. If the user EEPROM shall stay in read/write state, the LOCK BLOCK command can be disabled (see <u>Table 25</u>) and lock block sections can be locked (see <u>Table 52</u>). With these features, it can be ensured, NTAG 5 switch stays in read/write state.

Locking the complete EEPROM to read-only as defined in NFC Forum Type 5 Tag specification is quite time consuming. Every single block needs to be addressed by a LOCK BLOCK command (see Section 8.2.3.4). To accelerate this locking, NTAG 5 switch stores the information in the configuration area. With this feature, locking the EEPROM can be accelerated by a factor of 16. Note, that these bits are one time programmable (see Section 8.1.3.20) and blocks are indicated as locked in the Get Multiple Block Security Status response.

**Table 150. NFC Lock Block Configuration location** 

| Block A | ddress | Byte 0        | Byte 1        | Byte 2 | Byte 3 |  |
|---------|--------|---------------|---------------|--------|--------|--|
| NFC     |        | Dyte 0        | Dyte i        | Dyte 2 | byte 3 |  |
| 6Ah     |        | NFC_LOCK_BL0  | NFC_LOCK_BL1  |        |        |  |
|         |        |               |               | RFU    | RFU    |  |
| 71h     |        | NFC_LOCK_BL14 | NFC_LOCK_BL15 |        |        |  |

### 8.5.2 Memory Areas

The memory may be split into three different configurable areas with different access conditions.

Highest priority has the 16-bit Protection Pointer PP\_AREA\_1. It splits the memory into an AREA\_0 and an AREA\_1 at the address configured with the PP\_AREA\_1.

Restricted area AREA\_1, starting from block address PP\_AREA\_1 is automatically protected by the AREA\_1 read and AREA\_1 write password in plain password mode.

The area below this address can be split into two more areas with the 8-bit PP\_AREA\_0-H (see Section 8.1.3.18).

AREA\_0-L, usually used to store NDEF messages, starts from block 0. AREA\_0-H, usually used as password protected area to store private data, starts from block address configured by the 8-bit PP\_AREA\_0H and ends just before the block addressed with the PP\_AREA\_1 configuration byte. If PP\_AREA\_1 points outside the addressable memory space, only AREA\_0-L and AREA\_0-H are available.

The concept is illustrated in the Figure below and further details can be found in AN12366.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge



# 8.5.3 Plain password authentication

NTAG 5 switch implements plain password authentication scheme from NFC perspective.

In summary, seven 32-bit passwords are available from NFC perspective.

- Read
- Write
- Restricted AREA 1 Read
- Restricted AREA 1 Write
- Destroy
- NFC Privacy password (is used to come out of NFC PRIVACY mode)
- EAS/AFI protection

64-bit password protection can be enabled for read and write operations.

A 32-bit password is used to authenticate, before doing memory operations. The mechanism is easy to use. After setting and locking the password, and setting right access conditions in initialization phase, the NFC Device needs to fetch a random number from the ICs. XORing the plain password and this random number results in used password to authenticate.

To resist brute force attacks, a negative authentication counter can be enabled.

How to use plain password authentication in applications is described in AN12366.

# 8.6 NFC privacy mode

In the privacy mode, the NTAG 5 switch is not traceable by its UID neither by data stored in the user memory. All NTAG 5 switch in the NFC PRIVACY mode will respond to an Inventory command with the UID E0 04 00 00 00 00 00, consequently also the user memory is NOT accessible.

NTOE: An anti-collision procedure is not possible.

ENABLE NFC PRIVACY Mode command (see <u>Section 8.2.3.3.9</u>) with a valid privacy password is used to set NTAG 5 switch to this mode and DISABLE NFC PRIVACY (see <u>Section 8.2.3.3.10</u>) is used to disable it again.

NTAG 5 switch in NFC PRIVACY mode only support following commands:

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

- INVENTORY
- SELECT
- STAY QUIET
- RESET TO READY
- GET RANDOM NUMBER
- DISABLE NFC PRIVACY

# 8.7 Programmable Originality signature

NTAG 5 switch original signature is based on standard Elliptic Curve Cryptography (curve name secp128r1), according to the ECDSA algorithm. The use of a standard algorithm and curve ensures easy software integration of the originality check procedure in NFC devices without specific hardware requirements.

The UID is signed with an NXP private key and the resulting 32 byte signature is stored in the configuration memory during IC production.

The originality signature is stored in the configuration memory block 00h to block 07h.

Table 151. 32 Byte Originality Signature

| <b>Block Address</b> | Byte 0     | Duto 4 | Purto 2 | Purto 2     |
|----------------------|------------|--------|---------|-------------|
| NFC                  |            | Byte 1 | Byte 2  | Byte 3      |
| 00h                  | SIG0 (LSB) | SIG1   | SIG2    | SIG3        |
| 01h                  | SIG4       | SIG5   | SIG6    | SIG7        |
| 02h                  | SIG8       | SIG9   | SIG10   | SIG11       |
| 03h                  | SIG12      | SIG13  | SIG14   | SIG15       |
| 04h                  | SIG16      | SIG17  | SIG18   | SIG19       |
| 05h                  | SIG20      | SIG21  | SIG22   | SIG23       |
| 06h                  | SIG24      | SIG25  | SIG26   | SIG27       |
| 07h                  | SIG28      | SIG29  | SIG30   | SIG31 (MSB) |

This signature can be retrieved using the READ\_SIGNATURE command or with the READ CONFIG command and can be verified in the NFC device by using the corresponding ECC public key provided by NXP. In case the NXP public key is stored in the reader device, the complete signature verification procedure can be performed offline.

To verify the signature (for example with the use of the public domain crypto library OpenSSL) the tool domain parameters shall be set to secp128r1, defined within the standards for elliptic curve cryptography SEC.

NTAG 5 switch provides the possibility to customize the originality signature to personalize the IC individually for specific application. At delivery, the NTAG 5 switch is pre-programmed with the NXP originality signature described above. This signature is unlocked in the dedicated memory. If needed, the signature can be reprogrammed with a custom-specific signature using the WRITE CONFIG command during the personalization process by the customer. The signature can be permanently locked afterwards by setting the Config Header to "locked" with the WRITE CONFIG command to avoid further modifications.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

In any case, it is recommended to permanently lock the originality signature during the initialization process by setting the Config Header to lock with the WRITE CONFIG command.

How to use and verify Originality Signature in applications is described in AN11350.

How to generate Originality Signature is described in AN11859.

# NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

# **Limiting values**

Table 152. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                       | Conditions                                   | Min  | Max  | Unit |
|---------------------|---------------------------------|----------------------------------------------|------|------|------|
| T <sub>stg</sub>    | storage temperature             | all packages                                 | -65  | +150 | °C   |
| Tj                  | junction temperature            | EEPROM write operation                       | -    | +95  | °C   |
| Tj                  | junction temperature            | EEPROM read, SRAM and register operation     | -    | +115 | °C   |
| V <sub>ESD</sub>    | electrostatic discharge voltage | charged device model (CDM) <sup>[1]</sup>    | -2   | 2    | kV   |
|                     |                                 | human body model (HBM) <sup>[2]</sup>        | -2   | 2    | kV   |
| V <sub>CC</sub>     | supply voltage                  | on pin V <sub>CC</sub>                       | -0.5 | 7.15 | V    |
| Vi                  | input voltage                   | on pin ED, HPD                               | -0.5 | 7.15 | V    |
| V <sub>I (RF)</sub> | RF input voltage                | on pin LA/LB                                 | -0.5 | 5.2  | Vp   |
| Vi                  | input voltage                   | on pin LA; LB is 0 V; sine wave of 13.56 MHz | -0.5 | 5.2  | Vp   |
|                     |                                 | on pin LB; LA is 0 V; sine wave of 13.56 MHz | -0.5 | 5.2  | Vp   |
| I <sub>i(max)</sub> | maximum input current           | La/Lb; peak                                  | -168 | 168  | mA   |

According to ANSI/ESDA/JEDEC JS-002. According to ANSI/ESDA/JEDEC JS-001.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 10 Characteristics

### 10.1 Static Characteristics

**Table 153. Characteristics** 

| Symbol                          | Parameter                      | Conditions                                                                               | Min    | Тур   | Max    | Unit |
|---------------------------------|--------------------------------|------------------------------------------------------------------------------------------|--------|-------|--------|------|
| General                         |                                |                                                                                          |        |       |        |      |
| f <sub>i</sub>                  | input frequency                | ISO/IEC 15693                                                                            | 13.553 | 13.56 | 13.567 | MHz  |
| C <sub>i</sub>                  | input capacitance              | LA-LB, Pin capacitance,<br>VLA-LB @ 1.8Vp, Network<br>Analyzer (13.56 MHz)<br>@Room temp | -      | 15    | -      | pF   |
| R <sub>i</sub>                  | Impedance from LA to LB        | V <sub>LALB</sub> =1.8Vpp                                                                | 30     | -     | -      | kΩ   |
| Operating co                    | onditions                      |                                                                                          |        |       |        | '    |
| T <sub>amb</sub>                | ambient temperature            | T <sub>j</sub> <t<sub>j_max; for EEPROM write operation</t<sub>                          | -40    | 25    | 85     | °C   |
| T <sub>amb</sub>                | ambient temperature            | T <sub>j</sub> <t<sub>j_max; for EEPROM read, SRAM and register operation</t<sub>        | -40    | 25    | 105    | °C   |
| $R_{TH\_JA}$                    | thermal resistance             | JEDEC 2s2p board and SO8 package                                                         | -      | 82    | -      | K/W  |
| R <sub>TH_JA</sub>              | thermal resistance             | JEDEC 2s2p board and TSSOP16 package                                                     | -      | 126   | -      | K/W  |
| R <sub>TH_JA</sub>              | thermal resistance             | JEDEC 2s2p board and XQFN16 package                                                      | -      | 75    | -      | K/W  |
| V <sub>CC</sub>                 | supply voltage                 | on pin V <sub>CC</sub>                                                                   | 1.62   | -     | 5.5    | V    |
|                                 | :                              | La/Lb; 12 A/m; RMS                                                                       | -      | -     | 43.75  | mA   |
| l <sub>i</sub>                  | input current                  | La/Lb; 12 A/m; peak                                                                      | -      | -     | 61.87  | mA   |
| Current cons                    | sumption                       |                                                                                          |        |       |        |      |
| I <sub>vcc</sub>                | V <sub>CC</sub> supply current | V <sub>CC</sub> = 5.5 V; NFC passive communication no host activity                      | -      | 120   | 150    | μA   |
| I <sub>VCC</sub>                | V <sub>CC</sub> supply current | V <sub>CC</sub> = 5.5 V, IDLE Mode.<br>No NFC or Host activity                           | -      | -     | 120    | μΑ   |
| I <sub>VCC</sub>                | V <sub>CC</sub> supply current | V <sub>CC</sub> = 5.5 V, PWM/GPIO use case                                               | -      | 128   | 175    | μΑ   |
| I <sub>hrd_pwr_dwn</sub><br>Vcc | hard power down current        | V <sub>CC</sub> = 1.8 V; XQFN16 package only                                             | -      | 0.23  | 2.3    | μΑ   |
| I <sub>hrd_pwr_dwn</sub><br>Vcc | hard power down current        | V <sub>CC</sub> = 3.3 V; XQFN16 package only                                             | -      | 0.25  | 3.44   | μΑ   |
| I <sub>hrd_pwr_dwn</sub>        | hard power down current        | V <sub>CC</sub> = 5.5 V; XQFN16 package only                                             | -      | 0.31  | 5.72   | μΑ   |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Symbol           | Parameter                       | Conditions                                                                                                                          | Min                 | Тур | Max                 | Unit |
|------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|
|                  |                                 | configured to 1.8 V; load<br>current <= configured<br>output current                                                                | 1.62                | -   | 1.98                | V    |
| $V_{out}$        | output voltage                  | configured to 2.4 V; load current <= configured output current                                                                      | 2.16                | -   | 2.64                | V    |
|                  |                                 | configured to 3.0 V; load<br>current <= configured<br>output current                                                                | 2.7                 | -   | 3.3                 | V    |
| l <sub>out</sub> | min. output current             | at different regulated output<br>voltages when current<br>detection is enabled and<br>dependent on selected<br>output current value | 0.4                 | -   | 12.5                | mA   |
| ED pin cha       | aracteristics                   |                                                                                                                                     |                     |     |                     |      |
| $V_{OL}$         | LOW-level output voltage        | IOL = 3 mA                                                                                                                          | -                   | -   | 0.4                 | V    |
| I <sub>IED</sub> | leakage current                 | V <sub>IN</sub> = 0 V to 5.5 V                                                                                                      | 10                  | -   | 1000                | nA   |
| HPD pin c        | haracteristics for XQFN16 packa | age                                                                                                                                 |                     |     |                     |      |
| V <sub>IL</sub>  | LOW-level input voltage         |                                                                                                                                     | 0                   | -   | 0.3*V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage        |                                                                                                                                     | 0.7*V <sub>CC</sub> | -   | V <sub>CC</sub>     | V    |
| I <sub>IL</sub>  | LOW-level input current         | V <sub>IN</sub> = 0 V                                                                                                               | -1                  | -   | -                   | μΑ   |
| I <sub>IH</sub>  | HIGH-level input current        | V <sub>IN</sub> = 5.5 V                                                                                                             | -                   | -   | 1                   | μA   |
| Ci               | input capacitance               |                                                                                                                                     | -                   | -   | 1.2                 | pF   |
| $V_{IH}$         | HIGH-level input voltage        |                                                                                                                                     | 0.7*V <sub>CC</sub> | -   | -                   | V    |
| V <sub>IL</sub>  | LOW-level input voltage         |                                                                                                                                     | -                   | -   | 0.3*V <sub>CC</sub> | V    |
| I <sub>OL</sub>  | static output low current       | at V <sub>OL</sub> = 0.4 V                                                                                                          | 4                   | -   | -                   | μΑ   |
| I <sub>OH</sub>  | static output high current      | at V <sub>OH</sub> = V <sub>CC</sub> - 0.4 V                                                                                        | 4                   | -   | 1                   | μA   |
| I <sub>IL</sub>  | LOW-level input current         |                                                                                                                                     | -1                  | -   | -                   | μA   |
| I <sub>OH</sub>  | HIGH-level output current       |                                                                                                                                     | -                   | -   | 1                   | μA   |
| Ci               | input capacitance               |                                                                                                                                     | -                   | -   | 3.5                 | pF   |
| C <sub>L</sub>   | load capacitance                |                                                                                                                                     | -                   | 400 | -                   | pF   |

## 10.2 Dynamic characteristics

#### Table 154.

| Table 134.              |                                |            |     |     |       |      |
|-------------------------|--------------------------------|------------|-----|-----|-------|------|
| Symbol                  | Parameter                      | Conditions | Min | Тур | Max   | Unit |
| PWM AC timings          |                                |            |     |     |       |      |
| PWM <sub>freq</sub>     | PWM output frequency           |            | 414 | -   | 26400 | Hz   |
| Pulse Width             | PWM signal pulse width         |            | 0.6 | -   | -     | μs   |
| PWM <sub>freq_tol</sub> | PWM output frequency tolerance |            | -   | -   | 10    | %    |

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Symbol                 | Parameter                                                                                                              | Conditions                          | Min                   | Тур | Max             | Unit  |
|------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|-----|-----------------|-------|
| $PWM_{V\_tol}$         | PWM output voltage tolerance                                                                                           | I <sub>OH</sub> = 4 mA              | V <sub>CC</sub> - 0.4 | -   | V <sub>CC</sub> | V     |
| GPIO pin ch            | aracteristics                                                                                                          |                                     |                       |     |                 | ,     |
| tr                     | rise time                                                                                                              | CL = 20 pF; V <sub>CC</sub> = 1.8 V | -                     | -   | 20.9            | ns    |
|                        |                                                                                                                        | CL = 20 pF; V <sub>CC</sub> = 3.3 V | -                     | -   | 10.92           | ns    |
|                        |                                                                                                                        | CL = 20 pF; V <sub>CC</sub> = 5.5 V | -                     | -   | 8.22            | ns    |
| tf                     | fall time                                                                                                              | CL = 20 pF; V <sub>CC</sub> = 1.8 V | -                     | -   | 129             | ns    |
|                        |                                                                                                                        | CL = 20 pF; V <sub>CC</sub> = 3.3 V | -                     | -   | 77.9            | ns    |
|                        |                                                                                                                        | CL = 20 pF; V <sub>CC</sub> = 5.5 V | -                     | -   | 66.9            | ns    |
| Start Up time          | e                                                                                                                      |                                     | <u>'</u>              |     | <u>'</u>        |       |
| t <sub>Start_</sub> RF | Startup time from NFC from Power OFF state. After this time, the IC is able to receive the command from NFC interface. |                                     | -                     | -   | 1               | ms    |
| EEPROM ch              | naracteristics                                                                                                         | 1                                   |                       | 1   |                 |       |
| t <sub>ret</sub>       | retention time                                                                                                         | Ta < 85 °C                          | 40                    | -   | -               | year  |
| N <sub>endu(W)</sub>   | write endurance                                                                                                        | Ta <85 °C                           | 1000000               | -   | -               | cycle |

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

# 11 Package outline



NTP5210

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge



### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|----------|------------|--------|-------|----------|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT403-1 |            | MO-153 |       |          |            | <del>99-12-27</del><br>03-02-18 |

Figure 11. Package outline TSSOP16

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|---------|------------|--------|-------|----------|------------|---------------------------------|
| VERSION | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT96-1 | 076E03     | MS-012 |       |          |            | <del>99-12-27</del><br>03-02-18 |

Figure 12. Package outline SO8

JESD625-A or equivalent standards.

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 12 Handling information

#### **CAUTION**



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5,

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 13 Abbreviations

#### Table 155. Abbreviations

| Acronym     | Description                                         |
|-------------|-----------------------------------------------------|
| ВоМ         | Bill of Material                                    |
| CCH         | Crypto Configuration Header                         |
| СН          | Configuration Header                                |
| CID         | Customer ID                                         |
| ECC         | Elliptic Curve Cryptography                         |
| EEPROM      | Electrically Erasable Programmable Read-only Memory |
| GPIO        | General Purpose Input Output                        |
| IC          | Integrated Circuit                                  |
| Isb         | least significant bit                               |
| LSB         | Least Significant Byte                              |
| Manuf. Code | IC Manufacturing Code of NXP is 04h.                |
| msb         | most significant bit                                |
| MSB         | Most Significant Byte                               |
| NDEF        | NFC Data Exchange Format                            |
| NFC         | Near Field Communication                            |
| POR         | Power On Reset                                      |
| PWM         | Pulse Width Modulation                              |
| RFU         | Reserved for Future Use                             |
| TNEP        | Tag NDEF Exchange Protocol                          |
| SRAM        | Static Random-Access Memory                         |

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 14 References

- [1] NFC Forum specification, Digital Protocol Technical Specification Version 2.1 2019-04-03 [T5T] NFC Forum<sup>TM</sup>
  <a href="https://nfc-forum.org/product-category/specification/">https://nfc-forum.org/product-category/specification/</a>
- [2] NFC Forum specification, Type 5 Tag Technical Specification Version 1.0 2018-04-27 [T5T] NFC Forum<sup>TM</sup> <a href="https://nfc-forum.org/product-category/specification/">https://nfc-forum.org/product-category/specification/</a>
- [3] ISO/IEC 15693 https://www.iso.org/ics/35.240.15/x/
- [4] AN11203 NTAG 5 Use of PWM, GPIO and Event detection, doc.no. 5302xx https://www.nxp.com/docs/en/application-note/AN11203.pdf
- [5] AN11201 NTAG 5 How to use energy harvesting, doc.no. 5304xx https://www.nxp.com/docs/en/application-note/AN12365.pdf
- [6] AN12366 NTAG 5 Memory Configuration and Scalable Security, doc.no. 5305xx https://www.nxp.com/docs/en/application-note/AN12366.pdf
- [7] AN11859 MIFARE Ultralight and NTAG Generating Originality Signature <a href="https://www.docstore.nxp.com/products">https://www.docstore.nxp.com/products</a>
- [8] AN11350 NTAG Originality Signature Validation https://www.nxp.com/confidential/AN11350

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## 15 Revision history

### Table 156. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                            | Data sheet status      | Change notice | Supersedes     |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|----------------|--|--|
| NTP5210 v. 3.3 | 20200703                                                                                                                                                                                                                                                                                                                                                | Product data sheet     | -             | NTP5210 v. 3.2 |  |  |
| Modifications: | <ul> <li>Ambient temperature added for non write operations (see <u>Table 153</u>)</li> <li>PICK RANDOM UID is not supported by NTAG 5 switch</li> <li>Information about privacy mode was missing (see <u>Section 8.6</u>)</li> <li>Password identifier for access to restricted area added (see <u>Table 80</u>)</li> <li>Editorial updates</li> </ul> |                        |               |                |  |  |
| NTP5210 v. 3.2 | 20200427                                                                                                                                                                                                                                                                                                                                                | Product data sheet     | -             | NTP5210 v. 3.1 |  |  |
| NTP5210 v. 3.1 | 20200324                                                                                                                                                                                                                                                                                                                                                | Product data sheet     | -             | NTP5210 v. 3.0 |  |  |
| NTP5210 v. 3.0 | 20200116                                                                                                                                                                                                                                                                                                                                                | Product data sheet     | -             | NTP5210 v. 2.0 |  |  |
| NTP5210 v. 2.0 | 20191002                                                                                                                                                                                                                                                                                                                                                | Preliminary data sheet | -             | NTP5210 v. 1.0 |  |  |
| NTP5210 v. 1.0 | 20190528                                                                                                                                                                                                                                                                                                                                                | Objective data sheet   |               | -              |  |  |

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### 16 Legal information

#### 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

Draft — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed,authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own

 $\ensuremath{\mathbf{Applications}}$  — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

NTP5210

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved

#### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — While NXP Semiconductors has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP Semiconductors accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

#### 16.4 Licenses

#### Purchase of NXP ICs with NFC technology

Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software.

#### 16.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NTAG — is a trademark of NXP B.V.

 ${f NXP}$  — wordmark and logo are trademarks of NXP B.V.

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## **Tables**

| Tab. 3.   Marking codes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Tab. 1.   | Ordering information               |      | Tab. 38.  | Event Detection Clear Register Location      |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------|------|-----------|----------------------------------------------|------|
| Tab. 5. Pin description for TSSOP16. 9 Tab. 5. Din description for SOB 10 Tab. 6. User memory organization 11 Tab. 7. Momony content at delivery 12 Tab. 7. A configuration Protection (CONF_PROT) 26 Tab. 10. Increment counter data structure 13 Tab. 11. Configuration Memory organization 14 Tab. 11. Configuration Memory organization 14 Tab. 12. Configuration Header (CoH) location 17 Tab. 13. Configuration Header (COH) location 17 Tab. 14. Configuration Header (COH) location 17 Tab. 15. Configuration Header (COH) location 18 Tab. 16. NFC Global Crypto Header (GCH) location 18 Tab. 18. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header (CH) location 18 Tab. 19. Crypto Configuration Header (CH) location 18 Tab. 20. Configuration Definition (CONFIG_ 20 Tab. 23. Configuration Definition (CONFIG_ 30) Tab. 24. Configuration Definition (CONFIG_ 30) Tab. 25. Configuration Definition (CONFIG_ 30) Tab. 26. PWM and GPIO Configuration Definition (PWM, GPIO_ CONFIG_ 1) Tab. 27. PWM and GPIO Configuration Definition (PWM, GPIO_ CONFIG_ 1) Tab. 28. PWM and GPIO Configuration Definition (PWM, GPIO_ CONFIG_ 1) Tab. 29. Pulse Width Modulation Duty Cycle Configuration Definition (PWM, OR and PWM, OF F REG) Tab. 31. Pulse Width Modulation OFF time Configuration Definition (PWM, OR and PWM, OF F REG) Tab. 32. Pulse Width Modulation OFF time Configuration Definition (PWM, OR and PWM, OFF REG) Tab. 33. Event Detection Configuration Location (EH_CONFIG). Tab. 34. Event Detection Configuration Location (EH_CONFIG). Tab. 35. Event Detection Configuration Location (EH_CONFIG). Tab. 36. Event Detection Configuration Location (EH_CONFIG). Tab. 37. Event Detection Configuration Location (EH_CONFIG). Tab. 38. Event Detection Configuration Location (EH_CONFIG). Tab |           |                                    |      |           |                                              | 26   |
| Tab. 5. Pin description for SO8 10 Tab. 40. Configuration Byte location 26 Tab. 7. Memory content at delivery 12 Tab. 41. Configuration Protection (CONP_PROT) 26 Tab. 8. COUNTER BLOCK data structure 12 Tab. 9. Preset counter data structure 13 Tab. 41. Increment counter data structure 13 Tab. 42. Restricted AREA 1 Pointer location 27 Tab. 9. Preset counter data structure 13 Tab. 44. Application Family Identifier (AFI) location 27 Tab. 13. Configuration Location 17 Tab. 13. Configuration December (Coll) Location 17 Tab. 14. Configuration Header (COH) Location 17 Tab. 15. Configuration Header (GOH) Location 18 Tab. 15. Configuration Header (GOH) Location 18 Tab. 16. Configuration Header (GOH) Location 18 Tab. 17. Global Crypto Header (GOH) Location 18 Tab. 19. Crypto Configuration Header Values 19 Tab. 21. Pain Password Location 19 Tab. 22. Configuration Bytes Location (CONFIG) 20 Tab. 23. Configuration Header (GOH) Location 18 Tab. 44. Application Family Identifier (DSFID) Location 27 Tab. 44. Application Family Identifier (DSFID) Location 28 Tab. 45. Data Storage Format Identifier (DSFID) Location 28 Tab. 47. Tab. 48. Protection Pointer (INFC PP) Location 28 Tab. 49. NFC Protection Pointer (NFC PP) Location 28 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location 18 Tab. 49. NFC Protection Pointer Configuration (PMC PP) Location (PMC PP) Locat |           |                                    |      | Tab. 39.  |                                              |      |
| Tab. 7. Memory content at delivery. 12 Tab. 7. Tab. 41. Configuration Protection (CONF_PROT). 26 Tab. 7. Tab. 8. COUNTER BLOCK data structure. 12 Tab. 43. Memory organization example. 27 Tab. 9. Preset counter data structure. 13 Tab. 43. Memory organization example. 27 Tab. 10. Increment counter data structure. 13 Tab. 43. Memory organization example. 27 Tab. 10. Increment counter data structure. 13 Tab. 43. Memory organization example. 27 Tab. 43. Sorge Format Identifier (DSFID) location. 14 Tab. 12. 32 Byte Originally Signature. 17 Tab. 13. Configuration Header (CH) location. 17 Tab. 13. Configuration Header (CH) location. 18 Tab. 16. NFC Global Crypto Header (GCH) location. 18 Tab. 18. Crypto Configuration Header (CCH) location. 18 Tab. 19. Crypto Configuration Header (CCH) location. 18 Tab. 19. Crypto Configuration Header (CH) location. 18 Tab. 20. NFC Authentication Limit Counter (NFC PRO). 20 Tab. 23. Configuration Definition (CONFIG.) 20 Tab. 23. Configuration Definition (CONFIG.) 20 Tab. 23. Configuration Definition (CONFIG.) 21 Tab. 25. Configuration Definition (CONFIG.) 21 Tab. 27. Wm and GPIO Configuration Location (PWM, GPIO CONFIG.) 21 Tab. 28. PWM and GPIO Configuration Definition (PWM, GPIO CONFIG.) 21 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Definition (PWM, ON PRO). 27 Tab. 31. Pulse Width Modulation ON time Configuration Definition (PWM, ON Register Location (PWM, ON R |           |                                    |      |           |                                              |      |
| Tab. 8. COUNTER BLOCK data structure. 12 Tab. 8. OLIVITER BLOCK data structure. 13 Tab. 19. Preset counter data structure. 13 Tab. 11. Configuration Memory organization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Tab. 5.   |                                    |      | Tab. 40.  |                                              |      |
| Tab. 9. Preset counter data structure 12 Tab. 43. Memory organization example 27 Tab. 10. Increment counter data structure 13 Tab. 44. Application Family Identifier (AFI) location 27 Tab. 10. Configuration Memory organization 14 Tab. 12. 32 Byte Originality Signature 17 Tab. 13. Configuration Header (CH) location 17 Tab. 13. Configuration Header (CH) location 17 Tab. 14. Configuration Header (CGCH) location 18 Tab. 18. Customer ID (CID) location 18 Tab. 19. Crypto Leader (CGCH) location 18 Tab. 18. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header (CCH) location 18 Tab. 19. Orpyto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header (CH) location 18 Tab. 19. Crypto Configuration Header (CH) location 18 Tab. 20. NFC Authentication Limit Counter (NFC AUTH-LIMIT) location 19 Tab. 21. Plain Password location (CONFIG 2) 17 Tab. 25. Configuration Definition (CONFIG 2) 17 Tab. 26. Configuration Definition (CONFIG 3) 17 Tab. 27. PWM and GPIO Configuration Location (PWM_GPIO_CONFIG 1) 17 Tab. 27. PWM and GPIO Configuration Definition (CONFIG 2) 17 Tab. 28. PWM and GPIO Configuration Definition (CONFIG 2) 17 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWM_GPIO_CONFIG 3) 17 Tab. 29. Pulse Width Modulatin On time Configuration Definition (PWM_OF) 20 Tab. 20 Tab. 30. Pulse Width Modulation Duty Cycle Session Register Location (PWM_OF) 20 Tab. 31. Pulse Width Modulatin On time Configuration Definition (PWM_OF) 20 Tab. 32. Pulse Width Modulation Duty Cycle Session Register Location (PWM_OF) 20 Tab. 33. Tab. 34. Energy harvesting Configuration Location (PWM_OF) 20 Tab. 35. PWM and GPIO Configuration Register Location (PWM_OF) 20 Tab. 35. PWM and GPIO Configuration Register Location (EH_CONFIG) 21 Tab. 36. PWM and GPIO Configuration Register Location (EH_CONFIG) 21 Tab. 36. PWM and GPIO Configuration Register Location (EH_CONFIG) 21 Tab. 36. PWM and GPIO Configuration Register Location (EH_CONFIG | Tab. 6.   | User memory organization           | 11   |           | Configuration Protection (CONF_PROT)         | 26   |
| Tab. 9. Preset counter data structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Tab. 7.   | Memory content at delivery         | 12   | Tab. 42.  |                                              |      |
| Tab. 10. Increment counter data structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Tab. 8.   | COUNTER BLOCK data structure       | . 12 | Tab. 43.  | Memory organization example                  | 27   |
| Tab. 12. 32 Byte Originality Signature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab. 9.   | Preset counter data structure      | 13   | Tab. 44.  | Application Family Identifier (AFI) location | 27   |
| Tab. 13. Configuration Header (CH) location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab. 10.  | Increment counter data structure   | . 13 | Tab. 45.  | Data Storage Format Identifier (DSFID)       |      |
| Tab. 13. Configuration Header (CH) location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab. 11.  | Configuration Memory organization  | 14   |           | location                                     | 28   |
| Tab. 14. Configuration Header Codes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Tab. 12.  | 32 Byte Originality Signature      | 17   | Tab. 46.  | Electronic Article Surveillance ID (EASID)   |      |
| Tab. 15. Customer ID (CID) location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Tab. 13.  | Configuration Header (CH) location | 17   |           | location                                     | 28   |
| Tab. 16. NFC Global Crypto Header (CGH) location 18 Tab. 17. Global Crypto Header Configuration 18 Tab. 18. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header Values 19 Tab. 20. NFC Authentication Limit Counter (NFC_AUTHIC LIMIT) location 19 Tab. 21. Plain Password location 20 Tab. 22. Configuration Bytes Location (CONFIG_0) 20 Tab. 23. Configuration Definition (CONFIG_0) 20 Tab. 24. Configuration Definition (CONFIG_1) 21 Tab. 25. Configuration Definition (CONFIG_1) 21 Tab. 26. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 21 Tab. 27. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 21 Tab. 28. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 25 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWM_GPIO_CONFIG_1 and PWM_GPIO_CONFIG_1 and PWM_CPIO_CONFIG_1 REG) 23 Tab. 30. Pulse Width Modulation Duty Cycle Configuration Location (PWM_CPIO_CONFIG_1 REG) 23 Tab. 31. Pulse Width Modulation Duty Cycle Configuration Definition (PWM_CPIO_CONFIG_0) 23 Tab. 32. Pulse Width Modulation Off time Configuration Definition (PWM_CPIO_CONFIG_0) 24 Tab. 33. Energy harvesting Configuration Location (PMM_CPIO_CONFIG_0) 24 Tab. 34. Energy harvesting Configuration Location (EH_CONFIG) 24 Tab. 35. Event Detection Configuration Register Location (EH_CONFIG) 24 Tab. 36. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Definition (PDIO_CONFIG_SEG) 25 Tab. 38. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 39. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 31. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 36. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 37.                                                                                                                  | Tab. 14.  | Configuration Header Codes         | 17   | Tab. 47.  |                                              |      |
| Tab. 16. NFC Global Crypto Header (CGH) location 18 Tab. 17. Global Crypto Header Configuration 18 Tab. 18. Crypto Configuration Header (CCH) location 18 Tab. 19. Crypto Configuration Header Values 19 Tab. 20. NFC Authentication Limit Counter (NFC_AUTHIC LIMIT) location 19 Tab. 21. Plain Password location 20 Tab. 22. Configuration Bytes Location (CONFIG_0) 20 Tab. 23. Configuration Definition (CONFIG_0) 20 Tab. 24. Configuration Definition (CONFIG_1) 21 Tab. 25. Configuration Definition (CONFIG_1) 21 Tab. 26. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 21 Tab. 27. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 21 Tab. 28. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1) 25 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWM_GPIO_CONFIG_1 and PWM_GPIO_CONFIG_1 and PWM_CPIO_CONFIG_1 REG) 23 Tab. 30. Pulse Width Modulation Duty Cycle Configuration Location (PWM_CPIO_CONFIG_1 REG) 23 Tab. 31. Pulse Width Modulation Duty Cycle Configuration Definition (PWM_CPIO_CONFIG_0) 23 Tab. 32. Pulse Width Modulation Off time Configuration Definition (PWM_CPIO_CONFIG_0) 24 Tab. 33. Energy harvesting Configuration Location (PMM_CPIO_CONFIG_0) 24 Tab. 34. Energy harvesting Configuration Location (EH_CONFIG) 24 Tab. 35. Event Detection Configuration Register Location (EH_CONFIG) 24 Tab. 36. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Configuration Register Location (ED_CONFIG_REG) 25 Tab. 37. Event Detection Definition (PDIO_CONFIG_SEG) 25 Tab. 38. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 39. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 31. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 36. Event Detection Configuration Register Location (ED_CONFIG_REG) 24 Tab. 37.                                                                                                                  | Tab. 15.  | Customer ID (CID) location         | 18   | Tab. 48.  | Memory organization example                  | 28   |
| Tab. 17. Global Crypto Header (COCH) location 18 Tab. 18. Crypto Configuration Header (COCH) location 18 Tab. 19. Crypto Configuration Header (VILI) counter (NFC_PAUTH_LIMIT) location 19. Tab. 20. NFC Authentication Limit Counter (NFC_PAUTH_LIMIT) location 19. Tab. 21. Plain Password location 20 Tab. 22. Configuration Definition (CONFIG_O) 20 Tab. 23. Configuration Definition (CONFIG_O) 20 Tab. 24. Configuration Definition (CONFIG_O) 20 Tab. 25. Configuration Definition (CONFIG_O) 20 Tab. 26. PWM and GPIO Configuration Location (PWM_GPIO_CONFIG_O) 21 Tab. 27. PWM and GPIO Configuration Definition (PWING_O) 21 Tab. 28. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_O) 21 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWM_CPIO_CONFIG_1 and PWM_CPIO_CONFIG_1 and PWM_CPIO_CONFIG_ | Tab. 16.  |                                    |      | Tab. 49.  |                                              |      |
| Tab. 18. Crypto Configuration Header (CCH) location . 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Tab. 17.  |                                    |      |           | PPC) location                                | 29   |
| Tab. 19. Crypto Configuration Header Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab. 18.  |                                    |      | Tab. 50.  |                                              |      |
| Tab. 20. NFC Authentication Limit Counter (NFC AUTH_LIMIT) location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Tab. 19.  |                                    |      |           |                                              | . 29 |
| AUTH_LIMIT] location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           | • • •                              |      | Tab. 51.  |                                              |      |
| Tab. 21. Plain Password location                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |                                    | 19   |           |                                              |      |
| Tab. 22. Configuration Bytes Location (CONFIG_)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Tab. 21.  | _ ′                                |      | _         | •                                            | 30   |
| Tab. 23. Configuration Definition (CONFIG_0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                                    |      | Tab. 53.  |                                              |      |
| Tab. 24. Configuration Definition (CONFIG_1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | ,                                  |      |           | ·                                            | 30   |
| Tab. 25. Configuration Definition (CONFIG_2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                                    |      | Tab. 54.  |                                              |      |
| Tab. 26. PWM and GPIO Configuration Location (PWM_GPIO_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |                                    |      |           |                                              | 31   |
| PWM GPIO_CONFIG   21   Tab. 56. Status Register Location   32   Status O Register   33   Status O Register   34   Status O Register   35   Status O Register   36   Status O Register   36   Status O Register   36   Status O Register   37   Status O Register   38   Status O Register   39   Statu   |           |                                    |      | Tab 55    |                                              |      |
| Tab. 27. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 100. 20.  |                                    | 21   |           |                                              |      |
| (PWM_GPIO_CONFIG_0) 22 Tab. 58. Status 1 Register 33 Tab. 28. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1 and PWM_GPIO_CONFIG_1 REG) 22 Tab. 59. Configuration Register Location (CONFIG_ REG) 34 Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWMx_ON and PWMx_OFF) 23 Tab. 30. Pulse Width Modulation Duty Cycle Session Register Location (PWMx_ON and PWMx_OFF) 23 Tab. 31. Pulse Width Modulatin ON time Configuration Definition (PWMx_ON and PWMx_OFF) 23 Tab. 32. Pulse Width Modulatin ON time Configuration Definition (PWMx_ON and PWMx_ON_REG) 23 Tab. 32. Pulse Width Modulation OFF time Configuration Definition (PWMx_OFF and PWMx_OFF_REG) 23 Tab. 33. Energy harvesting Configuration Location (EH_CONFIG) 24 Tab. 34. Energy harvesting Configuration Value Definition (EH_CONFIG) 24 Tab. 35. Event Detection Configuration Register Location (EH_CONFIG) 24 Tab. 36. Event Detection Configuration Location (ED_CONFIG_REG) 24 Tab. 37. Event Detection Configuration Register Location (PWM_GPIO_CONFIG_1_REG) 35 Tab. 68. Status 1 Register Location (CONFIG_REG) 34 Tab. 59. Configuration Register Location (CONFIG_REG) 34 Tab. 61. Configuration Definition (PWM_GPIO_CONFIG_REG) 35 Tab. 63. PWM and GPIO Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 64. PWM and GPIO Configuration Register Definition (PWM_GPIO_CONFIG_1_REG) 35 Tab. 65. Energy Harvesting Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 65. Energy Harvesting Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 65. Energy Harvesting Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 66. Energy Harvesting Register Value Definition (EH_CONFIG NEG) 37 Tab. 67. RESET_GEN_REG location 37 Tab. 68. Energy Harvesting Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 69. PWM and GPIO Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 69. PWM and GPIO Configuration Register Definition (PWM_GPIO_CONFIG_NEG) 35 Tab. 69. PWM and GPIO Configuration Profiguration Profiguration Pr | Tah 27    |                                    |      |           |                                              |      |
| Tab. 28. PWM and GPIO Configuration Definition (PWM_GPIO_CONFIG_1 and PWM_GPIO_CONFIG_1_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 ab. 27. |                                    | 22   |           |                                              |      |
| (PWM_GPIO_CONFIG_1 and PWM_GPIO_CONFIG_1 REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Tah 28    |                                    | . 22 |           | Configuration Register Location (CONFIG      | 00   |
| GPIO_CONFIG_1_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 140. 20.  |                                    |      | 1 ab. 00. |                                              | 3/   |
| Tab. 29. Pulse Width Modulation Duty Cycle Configuration Location (PWMx_ON and PWMx_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |                                    | 22   | Tah 60    |                                              |      |
| Configuration Location (PWMx_ON and PWMx_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Tah 20    |                                    |      |           |                                              |      |
| PWMx_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 ab. 25. |                                    |      |           |                                              | 54   |
| Tab. 30. Pulse Width Modulation Duty Cycle Session Register Location (PWMx_ON and PWMx_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |                                    | 23   | 1 ab. 02. |                                              | 35   |
| Register Location (PWMx_ON and PWMx_OFF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Tab 30    |                                    | 20   | Tah 63    |                                              | 55   |
| Tab. 31. Pulse Width Modulatin ON time Configuration Definition (PWMx_ON and PWMx_ON_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 ab. 50. |                                    |      | 1ab. 05.  |                                              | 35   |
| Tab. 31. Pulse Width Modulatin ON time Configuration Definition (PWMx_ON and PWMx_ON_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                    | 23   | Tab 64    | ` = = = /                                    | 55   |
| Configuration Definition (PWMx_ON and PWMx_ON_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Tab 31    | •                                  | 23   | 1 ab. 04. |                                              | 35   |
| PWMx_ON_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1ab. 51.  |                                    |      | Tab 65    |                                              | 55   |
| Tab. 32. Pulse Width Modulation OFF time Configuration Definition (PWMx_OFF and PWMx_OFF_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           |                                    | 23   | 1ab. 00.  |                                              | 36   |
| Configuration Definition (PWMx_OFF and PWMx_OFF_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab 32    |                                    | 20   | Tab 66    |                                              | 50   |
| PWMx_OFF_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 140. 52.  |                                    |      | 1 ab. 00. |                                              | 27   |
| Tab. 33. Energy harvesting Configuration Location (EH_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           |                                    | 22   | Tab 67    |                                              |      |
| (EH_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab 33    |                                    | 23   |           |                                              |      |
| Tab. 34. Energy harvesting Configuration Value Definition (EH_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 ab. 55. |                                    | 24   |           |                                              | 31   |
| Definition (EH_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Tab 24    |                                    | 24   | 1ab. 69.  |                                              | 40   |
| Tab. 35. Event Detection Configuration Location (ED_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1ab. 34.  |                                    | 0.4  | T-5 70    |                                              |      |
| (ED_CONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T-1- 05   |                                    | 24   |           |                                              | 42   |
| Tab. 36. Event Detection Configuration Register Location (ED_CONFIG_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 ab. 35. |                                    | 0.4  | 1ab. / 1. |                                              | 40   |
| Location (ED_CONFIG_REG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T-1- 00   |                                    | 24   | T-1- 70   |                                              | 42   |
| Tab. 37. Event Detection Definition (ED_CONFIG Tab. 73. WRITE CONFIG request format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 ab. 36. |                                    | 0.5  | rap. 72.  |                                              | 40   |
| and ED_CONFIG_REG)25 Tab. 74. WRITE CONFIG response format when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T-1- 07   |                                    | 25   | T-1- 70   |                                              |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rap. 37.  |                                    | 0.5  |           |                                              | 43   |
| Error_flag is NOT set43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | and ED_CONFIG_REG)                 | . 25 | 1ap. /4.  |                                              | 40   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                                    |      |           | Error_flag is NOT set                        | 43   |

NTP5210

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Tab.       | 75.               | WRITE CONFIG response format when             |                      | INVENTORY READ response format:            |     |
|------------|-------------------|-----------------------------------------------|----------------------|--------------------------------------------|-----|
|            |                   | Error_flag is set43                           |                      | Option flag logic 0b                       | 53  |
| Tab.       | 76.               | GET RANDOM NUMBER request format43            | Tab. 112.            | INVENTORY READ response format:            |     |
| Tab.       | 77.               | GET RANDOM NUMBER response format             |                      | Option flag logic 1b                       | 53  |
|            |                   | when Error_flag is NOT set43                  | Tab. 113.            | Example: mask length = 30                  | 53  |
| Tab.       | 78.               | GET RANDOM NUMBER response format             | Tab. 114.            | Inventory Read (extended mode) request     |     |
|            |                   | when Error_flag is set43                      |                      | format                                     | 54  |
| Tab.       | 79.               | SET PASSWORD request format44                 |                      | Extended options                           |     |
| Tab.       |                   | Password Identifier44                         |                      | Inventory Read (extended mode) response    |     |
| Tab.       | 81.               | SET PASSWORD response format when             |                      | format: Option_flag 1b                     | 55  |
|            | •                 | Error_flag is NOT set44                       | Tab. 117.            | Example                                    |     |
| Tab.       | 82                | SET PASSWORD response format when             |                      | READ SIGNATURE request format              |     |
| I GD.      | 02.               | Error_flag is set44                           |                      | READ SIGNATURE response format when        | 00  |
| Tab.       | 83                | WRITE PASSWORD request format45               |                      | Error_flag is NOT set                      | 56  |
| Tab.       |                   | WRITE PASSWORD response format when           |                      | READ SIGNATURE response format when        | 00  |
| Tab.       | O <del>-1</del> . | Error_flag is NOT set45                       |                      |                                            | 56  |
| Tab.       | 95                |                                               |                      | Error_flag is set SET EAS request format   |     |
| ι aυ.      | 05.               | WRITE PASSWORD response format when           |                      |                                            | 31  |
| Toh        | 06                | Error_flag is set                             |                      | SET EAS response format when Error_flag    | 57  |
| Tab.       |                   | LOCK PASSWORD request format                  |                      | is NOT set                                 | 37  |
| Tab.       | 01.               | LOCK PASSWORD response format when            |                      | SET EAS response format when Error_flag    |     |
| T - L      | 00                | Error_flag is NOT set                         |                      | is set                                     |     |
| Tab.       | 88.               | LOCK PASSWORD response format when            |                      | RESET EAS request format                   | 57  |
| T - L      | 00                | Error_flag is set46                           | ) Iab. 125.          | RESET EAS response format when Error_      |     |
| Tab.       | 89.               | 64 BIT PASSWORD PROTECTION request            | T 1 400              | flag is NOT set                            | 57  |
| <b>-</b> . |                   | format                                        | 1 ab. 126.           | RESET EAS response format when Error_      |     |
| Tab.       | 90.               | 64 BIT PASSWORD PROTECTION                    |                      | flag is set                                |     |
|            |                   | response format when Error_flag is NOT set 46 |                      | LOCK EAS request format                    | 58  |
| Tab.       | 91.               | 64 BIT PASSWORD PROTECTION                    |                      | LOCK EAS response format when Error_       |     |
|            |                   | response format when Error_flag is NOT set 46 |                      | flag is NOT set                            | 58  |
| Tab.       |                   | Memory organization47                         |                      | LOCK EAS response format when Error_       |     |
| Tab.       | 93.               | PROTECT PAGE request format47                 |                      | flag is set                                |     |
| Tab.       | 94.               | Extended Protection status byte48             | Tab. 130.            | EAS ALARM Request format                   | 58  |
| Tab.       | 95.               | Protection status bits definition 48          | Tab. 131.            | EAS ALARM Response format (Option flag     |     |
| Tab.       | 96.               | PROTECT PAGE response format when             |                      | logic 0)                                   | 59  |
|            |                   | Error_flag is NOT set48                       | Tab. 132.            | EAS ALARM Response format(Option flag      |     |
| Tab.       | 97.               | PROTECT PAGE response format when             |                      | logic 1)                                   | 59  |
|            |                   | Error_flag is set48                           | Tab. 133.            | EAS ALAMR response format when Error_      |     |
| Tab.       | 98.               | LOCK PAGE PROTECTION CONDITION                |                      | flag is set                                | 59  |
|            |                   | request format49                              | Tab. 134.            | PROTECT EAS/AFI request format             |     |
| Tab.       | 99.               | LOCK PAGE PROTECTION CONDITION                | Tab. 135.            | PROTECT EAS/AFI response format when       |     |
|            |                   | response format when Error_flag is NOT set 49 |                      | Error_flag is NOT set                      | 60  |
| Tab.       | 100.              | LOCK PAGE PROTECTION CONDITION                |                      | PROTECT EAS/AFI response format when       |     |
|            |                   | response format when Error_flag is set49      |                      | Error_flag is set                          |     |
| Tab.       | 101.              | DESTROY request format50                      |                      | WRITE EAS ID request format                |     |
|            |                   | DESTROY response format when Error_flag       |                      | WRITE EAS ID response format when          |     |
|            |                   | is NOT set50                                  |                      | Error_flag is NOT set                      | 60  |
| Tab.       | 103.              | DESTROY response format when Error_flag       |                      | WRITE EAS ID response format when          |     |
|            |                   | is set50                                      |                      | Error_flag is set                          | 60  |
| Tab        | 104               | ENABLE NFC PRIVACY request format 50          |                      | GET NXP SYSTEM INFORMATION request         |     |
|            |                   | ENABLE NFC PRIVACY response format            | 145. 110.            | format                                     | 61  |
| I GD.      | 100.              | when Error_flag is NOT set50                  | Tab. 141.            |                                            | 0 1 |
| Tah        | 106               | ENABLE NFC PRIVACY response format            | 105. 141.            | response format when Error_flag is NOT set | 61  |
| ı ab.      | .00.              | when Error_flag is set50                      | Tah 1/12             | Protection Pointer condition byte          |     |
| Tah        | 107               | DISABLE NFC PRIVACY request format 51         |                      | Lock bits byte                             |     |
|            |                   |                                               |                      |                                            |     |
| ı av.      | 100.              | DISABLE NFC PRIVACY response format           |                      | Feature flags byte 1                       |     |
| Tah        | 100               | when Error_flag is NOT set51                  | 140. 140.<br>Tab 140 | Feature flags byte 1Feature flags byte 2   |     |
| ı av.      | าบฮ.              | DISABLE NFC PRIVACY response format           |                      |                                            |     |
| Tab        | 110               | when Error_flag is set                        |                      | Feature flags byte 3                       | 03  |
| ı ab.      | 110.              | INVENTORY READ request format 52              | <u>.</u>             |                                            |     |

NTP5210

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

| Tab. 148. GET NXP SYSTEM INFORMATION              | Tab. 152. Limiting values In accordance with the |    |
|---------------------------------------------------|--------------------------------------------------|----|
| response format when Error_flag is set63          | Absolute Maximum Rating System (IEC              |    |
| Tab. 149. Pulse Width Modulation Frequency65      | 60134)                                           | 72 |
| Tab. 150. NFC Lock Block Configuration location68 | Tab. 153. Characteristics                        | 73 |
| Tab. 151. 32 Byte Originality Signature70         | Tab. 154                                         | 74 |
|                                                   | Tab. 155. Abbreviations                          | 80 |
|                                                   | Tab. 156. Revision history                       | 82 |

## NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

## **Figures**

| Fig. 1. | NTAG 5 switch overview1                | Fig. 7.  | Pulse Width Modulation Example    | 66 |
|---------|----------------------------------------|----------|-----------------------------------|----|
| Fig. 2. | Block diagram NTAG 5 switch7           | Fig. 8.  | Energy harvesting example circuit | 67 |
| Fig. 3. | Pin configuration for XQFN16 package8  | Fig. 9.  | Concept of memory areas           |    |
| Fig. 4. | Pin configuration for TSSOP16 package9 | Fig. 10. | Package outline XQFN16            |    |
| Fig. 5. | Pin configuration for SO8 package9     | Fig. 11. | Package outline TSSOP16           |    |
| Fig. 6. | State Machine and State Transitions 38 | Fig. 12. | Package outline SO8               | 78 |

### NTAG 5 switch - NFC Forum-compliant PWM and GPIO bridge

### **Contents**

| 1 (      | General description1                          |
|----------|-----------------------------------------------|
|          |                                               |
| 2 I      | Features and benefits3                        |
|          | Applications4                                 |
|          | Ordering information5                         |
|          | Marking6                                      |
|          | Block diagram7                                |
|          | Pinning information8                          |
|          | Functional description11                      |
| 8.1      | Memory Organization11                         |
| 8.1.1    | General11                                     |
| 8.1.2    | User memory11                                 |
| 8.1.2.1  | 16-bit counter                                |
| 8.1.3    | Configuration memory                          |
| 8.1.3.1  | Originality Signature 16                      |
| 8.1.3.2  | Configuration Header17                        |
| 8.1.3.3  | Customer ID (CID)17                           |
| 8.1.3.4  | NFC Global Crypto Header18                    |
| 8.1.3.5  | NFC Crypto Configuration Header18             |
| 8.1.3.6  | NFC Authentication Limit Counter              |
| 8.1.3.7  | Passwords 19                                  |
| 8.1.3.8  | Configuration20                               |
| 8.1.3.9  | Pulse Width Modulation and GPIO               |
|          | configuration21                               |
| 8.1.3.10 | Pulse Width Modulation duty cycle settings 22 |
| 8.1.3.11 | Energy harvesting settings                    |
| 8.1.3.12 | Event detection pin configuration settings 24 |
| 8.1.3.13 | configuration protection                      |
| 8.1.3.14 | Restricted AREA_1 pointer26                   |
| 8.1.3.15 | Application Family Identifier27               |
| 8.1.3.16 | Data Storage Format Identifier                |
| 8.1.3.17 | Electronic Article Surveillance ID            |
| 8.1.3.18 | NFC protection pointer                        |
| 8.1.3.19 | NFC Protection Pointer Conditions29           |
| 8.1.3.20 | NFC lock bytes                                |
| 8.1.3.21 | Device configuration section lock bytes30     |
| 8.1.4    | Session registers                             |
| 8.1.4.1  | Status register                               |
| 8.1.4.2  | Configuration register                        |
| 8.1.4.3  | Pulse Width Modulation and GPIO               |
| 0.1.4.3  |                                               |
| 8.1.4.4  | configuration register                        |
|          | Pulse Width Modulation duty cycle register 36 |
| 8.1.4.5  | Energy harvesting register36                  |
| 8.1.4.6  | Event detection register                      |
| 8.1.4.7  | System reset generation37                     |
| 8.1.4.8  | Clear event detection register37              |
| 8.2      | NFC interface                                 |
| 8.2.1    | Passive communication mode                    |
| 8.2.2    | State diagram and state transitions           |
| 8.2.2.1  | POWER-OFF state38                             |
| 8.2.2.2  | READY state                                   |
| 8.2.2.3  | SELECTED state39                              |
| 8.2.2.4  | QUIET state39                                 |
| 8.2.3    | Command set39                                 |

| 8.2.3.1 | Commands for state transitions     | 41 |
|---------|------------------------------------|----|
| 8.2.3.2 | Configuration operations           |    |
| 8.2.3.3 | PWD Authentication                 | 43 |
| 8.2.3.4 | Memory operations                  | 51 |
| 8.2.3.5 | Originality Signature              |    |
| 8.2.3.6 | Other                              | 56 |
| 8.2.4   | Data integrity                     | 63 |
| 8.2.5   | Error Handling                     | 63 |
| 8.2.5.1 | Transmission Errors                | 63 |
| 8.2.5.2 | Not supported commands or options  | 64 |
| 8.3     | Wired Interface                    | 64 |
| 8.3.1   | Event detection                    | 64 |
| 8.3.2   | GPIO                               | 65 |
| 8.3.3   | PWM                                | 65 |
| 8.3.4   | Standby mode                       |    |
| 8.3.5   | Hard power-down mode               |    |
| 8.4     | Energy harvesting                  |    |
| 8.5     | Security                           |    |
| 8.5.1   | Locking EEPROM to read only        |    |
| 8.5.2   | Memory Areas                       |    |
| 8.5.3   | Plain password authentication      |    |
| 8.6     | NFC privacy mode                   |    |
| 8.7     | Programmable Originality signature |    |
| 9       | Limiting values                    |    |
| 10      | Characteristics                    |    |
| 10.1    | Static Characteristics             |    |
| 10.2    | Dynamic characteristics            |    |
| 11      | Package outline                    |    |
| 12      | Handling information               |    |
| 13      | Abbreviations                      |    |
| 14      | References                         | 81 |
| 15      | Revision history                   |    |
| 16      | Legal information                  | 83 |
|         |                                    |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2020.

All rights reserved.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

NTP52101G0JTZ NTP52101G0JTTZ NTP52101G0JHKZ