

#### **Freescale Semiconductor**

Data Sheet

#### Document Number: MWCT1000DS Rev. 1.0, 02/2014

# MWCT1000DS

#### Features

- Low power (5 W) solution for Wireless Power Consortium (WPC) compliant transmitter design
- Conforms to the latest version low power WPC specifications
- Supports wide DC input voltage range starting from 4.2 V, typically 5 V, 12 V and 19 V
- Integrated digital demodulation on chip
- Supports all types of receiver modulation strategies (AC capacitor, AC resistor and DC resistor)
- Supports Foreign Object Detection (FOD)
- Dynamic input power limit for limited input power supply, like USB power.
- Super low standby power (less than 25 mW) by Freescale Touch technology
- Supports any guided positioning single coil power transmitter solutions using frequency and duty cycle control
- LED & buzzer for system status indication
- Over-voltage/current/temperature protection
- Software based solution to provide maximum design freedom and product differentiation
- FreeMASTER GUI tool to enable configuration, calibration and debugging

#### Applications

• Low Power Wireless Power Transmitter Any guided positioning single coil solution with frequency & duty cycle control (WPC A types or customer properties)

#### **Overview Description**

The WCT1000 is a wireless power transmitter controller that integrates all required functions for WPC "Qi" compliant wireless power transmitter design. It's an intelligent device to work with Freescale touch sensing technology or use periodically analog PING (configurable by user) to detect a mobile device for charging while gaining super low standby power. Once the mobile device is detected, the WCT1000 controls the power transfer by adjusting operation frequency of power stage according to message packets sent by mobile device.

In order to maximize the design freedom and product differentiation, WCT1000 supports any low power guided positioning single coil power transmitter design (WPC types or customization) using operation frequency and duty cycle control by software based solutions. Besides, easy-to-use FreeMASTER GUI tool with configuration, calibration and debugging functions provides user-friendly design experience and speed time-to-market.

The WCT1000 includes digital demodulation module to reduce external components, over-voltage/current/ temperature protection and FOD method to protect from overheating by misplaced metallic foreign objects. It also handles any abnormal condition and operational status, and provides comprehensive indicator outputs for robust system design.



#### Wireless Charging System Functional Diagram



© Freescale Semiconductor, Inc., 2014. All rights reserved.



### Contents

| 1   | Absolute Maximum Ratings            | 5  |
|-----|-------------------------------------|----|
| 1.1 | Electrical Operating Ratings        | 5  |
| 1.2 | Thermal Handling Ratings            | 6  |
| 1.3 | ESD Handling Ratings                | 6  |
| 1.4 | Moisture Handling Ratings           | 6  |
| 2   | Electrical Characteristics          | 7  |
| 2.1 | General Characteristics             | 7  |
| 2.2 | Device Characteristics              | 9  |
| 2.3 | Thermal Operating Characteristics   | 14 |
| 3   | Typical Performance Characteristics |    |
| 3.1 | System Efficiency                   | 15 |
| 3.2 | Standby Power                       | 15 |
| 3.3 | Digital Demodulation                | 15 |
| 3.4 | Foreign Object Detection            | 16 |
| 3.5 | Dynamic Input Power Limit           | 16 |
| 4   | Device Information                  |    |
| 4.1 | Functional Block Diagram            | 16 |
| 4.2 | Pinout Diagram                      |    |
| 4.3 | Pin Function Description            |    |
| 4.4 | Ordering Information                | 19 |
| 4.5 | Package Outline Drawing             | 19 |



| 5    | Wireless Charging System Operation Principle | 20 |
|------|----------------------------------------------|----|
| 5.1  | Fundamentals                                 | 20 |
| 5.2  | Power Transfer                               | 20 |
| 5.3  | Communication                                | 21 |
| 5.4  | System Control State Machine                 | 24 |
| 5.5  | Standby Power                                | 26 |
| 5.6  | Foreign Object Detection                     | 27 |
| 6    | Application Information                      |    |
| 6.1  | On-Board Regulator                           | 28 |
| 6.2  | Inverter and Driver Control                  | 28 |
| 6.3  | Primary Coil and Resonant Capacitor          | 29 |
| 6.4  | Low Power Control                            | 30 |
| 6.5  | Touch Sensor                                 | 31 |
| 6.6  | ADC Input Channels                           | 31 |
| 6.7  | Faults Handling/Recovery                     | 32 |
| 6.8  | LEDs Function                                | 33 |
| 6.9  | Buzzer Function                              | 34 |
| 6.10 | 0 Configurable Pins                          | 35 |
| 6.11 | 1 Unused Pins                                | 35 |
| 6.12 | 2 Power-On Reset                             | 35 |
| 6.13 | 3 External Reset                             | 35 |
| 6.14 | 4 Programming & Debug Interface              | 36 |
| 6.15 | 5 Software Module                            | 36 |
| 6.16 | 6 Example Design Schematics                  |    |



| 6.17 | Guideline to Other Solutions Configuration39 |
|------|----------------------------------------------|
| 7    | Design Considerations                        |
| 7.1  | Electrical Design Considerations             |
| 7.2  | PCB Layout Considerations                    |
| 7.3  | Thermal Design Considerations41              |
| 8    | References and Links                         |
| 8.1  | References                                   |
| 8.2  | Useful Links                                 |



## 1 Absolute Maximum Ratings

#### 1.1 Electrical Operating Ratings

| Table 1. Absolute Maximu                                                     |                          | $a \text{tings} (\mathbf{v}_{SS} = 0)$ | $v$ , $v_{SSA} = 0$ $v$ | )     |      |
|------------------------------------------------------------------------------|--------------------------|----------------------------------------|-------------------------|-------|------|
| Characteristic                                                               | Symbol                   | Notes <sup>1</sup>                     | Min.                    | Max.  | Unit |
| Supply Voltage Range                                                         | V <sub>DD</sub>          |                                        | -0.3                    | 4.0   | V    |
| Analog Supply Voltage Range                                                  | V <sub>DDA</sub>         |                                        | -0.3                    | 4.0   | V    |
| ADC High Voltage Reference                                                   | V <sub>REFHx</sub>       |                                        | -0.3                    | 4.0   | V    |
| Voltage difference $V_{\text{DD}}$ to $V_{\text{DDA}}$                       | $\Delta V_{DD}$          |                                        | -0.3                    | 0.3   | V    |
| Voltage difference V <sub>SS</sub> to V <sub>SSA</sub>                       | ΔV <sub>ss</sub>         |                                        | -0.3                    | 0.3   | V    |
| Digital Input Voltage Range                                                  | V <sub>IN</sub>          | Pin Group 1                            | -0.3                    | 5.5   | V    |
| RESET Input Voltage Range                                                    | V <sub>IN_RESET</sub>    | Pin Group 2                            | -0.3                    | 4.0   | V    |
| Analog Input Voltage Range                                                   | VINA                     | Pin Group 3                            | -0.3                    | 4.0   | V    |
| Input clamp current, per pin $(V_{IN} < V_{SS} - 0.3 V)^{2, 3}$              | V <sub>IC</sub>          |                                        | _                       | -5.0  | mA   |
| Output clamp current, per pin <sup>4</sup>                                   | V <sub>oc</sub>          |                                        | _                       | ±20.0 | mA   |
| Contiguous pin DC injection current—regional limit sum of 16 contiguous pins | I <sub>ICont</sub>       |                                        | -25                     | 25    | mA   |
| Output Voltage Range (normal push-pull mode)                                 | V <sub>OUT</sub>         | Pin Group 1,2                          | -0.3                    | 4.0   | V    |
| Output Voltage Range (open drain mode)                                       | Voutod                   | Pin Group 1                            | -0.3                    | 5.5   | V    |
| RESET Output Voltage Range                                                   | V <sub>OUTOD_RESET</sub> | Pin Group 2                            | -0.3                    | 4.0   | V    |
| Ambient Temperature                                                          | T <sub>A</sub>           |                                        | -40                     | 85    | °C   |
| Storage Temperature Range (Extended Industrial)                              | T <sub>STG</sub>         |                                        | -55                     | 150   | °C   |

#### Table 1. Absolute Maximum Electrical Ratings ( $V_{SS} = 0 V$ , $V_{SSA} = 0 V$ )

1. Default Mode:

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET
- Pin Group 3: ADC and Comparator Analog Inputs

2. Continuous clamp current.

All 5 volt tolerant digital I/O pins are internally clamped to VSS through an ESD protection diode. There is no diode connection to VDD. If VIN greater than VDIO\_MIN (= VSS-0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required.

4. I/O is configured as push-pull mode.



### 1.2 Thermal Handling Ratings

**Table 2. Thermal Handling Ratings** 

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | -    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, *High Temperature Storage Life*.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 1.3 ESD Handling Ratings

#### Table 3. ESD Handling Ratings

| Characteristic <sup>1</sup>                      | Min.  | Max.  | Unit |
|--------------------------------------------------|-------|-------|------|
| ESD for Human Body Model (HBM)                   | -2000 | +2000 | V    |
| ESD for Machine Model (MM)                       | -200  | +200  | V    |
| ESD for Charge Device Model (CDM)                | -500  | +500  | V    |
| Latch-up current at TA= 85°C (I <sub>LAT</sub> ) | -100  | +100  | mA   |

1. Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 1.4 Moisture Handling Ratings

#### **Table 4. Moisture Handling Ratings**

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | -    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.



# 2 Electrical Characteristics

### 2.1 General Characteristics

#### **Table 5. General Electrical Characteristics**

| Characteristic                                                                                                                                                                           | Symbol                                   | Notes                                        | Min.                  | Тур. | Max.                 | Unit | Test<br>Conditions                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------|-----------------------|------|----------------------|------|------------------------------------------------------------|
| Supply Voltage <sup>2</sup>                                                                                                                                                              | V <sub>DD</sub> ,V <sub>DDA</sub>        |                                              | 2.7                   | 3.3  | 3.6                  | V    | -                                                          |
| ADC Reference Voltage High                                                                                                                                                               | V <sub>refha</sub><br>V <sub>refhb</sub> |                                              | V <sub>DDA</sub> -0.6 |      | $V_{DDA}$            | V    | -                                                          |
| Voltage difference $V_{DD}$ to $V_{DDA}$                                                                                                                                                 | $\Delta V_{DD}$                          |                                              | -0.1                  | 0    | 0.1                  | V    | -                                                          |
| Voltage difference $V_{SS}$ to $V_{SSA}$                                                                                                                                                 | $\Delta V_{ss}$                          |                                              | -0.1                  | 0    | 0.1                  | V    | -                                                          |
| Input Voltage High (digital inputs)                                                                                                                                                      | V <sub>IH</sub>                          | 1 (Pin Group 1)                              | $0.7 \times V_{DD}$   |      | 5.5                  | V    | -                                                          |
| RESET Voltage High                                                                                                                                                                       | V <sub>IH_RESET</sub>                    | 1 (Pin Group 2)                              | $0.7 \times V_{DD}$   | -    | V <sub>DD</sub>      | V    | -                                                          |
| Input Voltage Low (digital inputs)                                                                                                                                                       | VIL                                      | 1 (Pin Group<br>1,2)                         |                       |      | $0.35 \times V_{DD}$ | V    | -                                                          |
| <ul> <li>Output Source Current High<br/>(at V<sub>OH</sub> min.)<sup>3,4</sup></li> <li>Programmed for low drive<br/>strength</li> <li>Programmed for high drive<br/>strength</li> </ul> | I <sub>OH</sub>                          | 1 (Pin Group 1)<br>1 (Pin Group 1)           | -                     |      | -2<br>-9             | mA   |                                                            |
| <ul> <li>Output Source Current High (at V<sub>OL</sub> max.)<sup>3,4</sup></li> <li>Programmed for low drive strength</li> <li>Programmed for high drive strength</li> </ul>             | I <sub>OL</sub>                          | 1 (Pin Group<br>1,2)<br>1 (Pin Group<br>1,2) | -                     |      | 2<br>9               | mA   | -                                                          |
| Output Voltage High                                                                                                                                                                      | V <sub>OH</sub>                          | 1 (Pin Group 1)                              | V <sub>DD</sub> -0.5  | -    | -                    | V    | I <sub>OH</sub> = I <sub>OHmax</sub>                       |
| Output Voltage Low                                                                                                                                                                       | V <sub>OL</sub>                          | 1 (Pin Group<br>1,2)                         | -                     | -    | 0.5                  | V    | I <sub>OL</sub> = I <sub>OLmax</sub>                       |
| Digital Input Current High<br>pull-up enabled or disabled                                                                                                                                | IIH                                      | 1 (Pin Group 1)<br>1 (Pin Group 2)           | -                     | 0    | +/-2.5               | μA   | $V_{IN} = 2.4V \text{ to}$ 5.5V $V_{IN} = 2.4V \text{ to}$ |
| Comparator Input Current High                                                                                                                                                            | I <sub>IHC</sub>                         | 1 (Pin Group 3)                              |                       | 0    | +/-2                 | μA   | V <sub>DD</sub><br>V <sub>IN</sub> = V <sub>DDA</sub>      |



| Internal Pull-Up Resistance                                   | $R_{Pull-Up}$           |                      | 20                   | -  | 50   | kΩ           | -                   |
|---------------------------------------------------------------|-------------------------|----------------------|----------------------|----|------|--------------|---------------------|
| Internal Pull-Down Resistance                                 | R <sub>Pull-Down</sub>  |                      | 20                   | -  | 50   | kΩ           | -                   |
| Comparator Input Current Low                                  | I <sub>ILC</sub>        | 1 (Pin Group 3)      | -                    | 0  | +/-2 | μA           | $V_{IN} = 0V$       |
| Output Current <sup>1</sup> High Impedance<br>State           | I <sub>OZ</sub>         | 1 (Pin Group<br>1,2) | -                    | 0  | +/-1 | μA           | -                   |
| Schmitt Trigger Input Hysteresis                              | V <sub>HYS</sub>        | 1 (Pin Group<br>1,2) | $0.06 \times V_{DD}$ | -  | -    | V            | -                   |
| Input capacitance                                             | CIN                     |                      | -                    | 10 | -    | pF           | -                   |
| Output capacitance                                            | C <sub>OUT</sub>        |                      | -                    | 10 | -    | pF           | -                   |
| GPIO pin interrupt pulse width <sup>5</sup>                   | T <sub>INT_Pulse</sub>  | 6                    | 1.5                  | -  | -    | Bus<br>clock | -                   |
| Port rise and fall time (high drive strength). Slew disabled. | T <sub>Port_H_DIS</sub> | 7                    | 5.5                  | -  | 15.1 | ns           | 2.7 ≤ VDD ≤<br>3.6V |
| Port rise and fall time (high drive strength). Slew enabled.  | T <sub>Port_H_EN</sub>  | 7                    | 1.5                  | -  | 6.8  | ns           | 2.7 ≤ VDD ≤<br>3.6V |
| Port rise and fall time (low drive strength). Slew disabled.  | T <sub>Port_L_DIS</sub> | 8                    | 8.2                  | -  | 17.8 | ns           | 2.7 ≤ VDD ≤<br>3.6V |
| Port rise and fall time (low drive strength). Slew enabled.   | T <sub>Port_L_EN</sub>  | 8                    | 3.2                  | -  | 9.2  | ns           | 2.7 ≤ VDD ≤<br>3.6V |
| Device (system and core) clock frequency                      | f <sub>SYSCLK</sub>     |                      | 0.001                | -  | 100  | MHz          | -                   |
| Bus clock                                                     | f <sub>BUS</sub>        |                      | -                    | -  | 50   | MHz          | -                   |

1. Default Mode

• Pin Group 1: GPIO, TDI, TDO, TMS, TCK

Pin Group 2: RESET

• Pin Group 3: ADC and Comparator Analog Inputs

2. ADC specifications are not guaranteed when VDDA is below 3.0 V.

- 3. Total chip source or sink current cannot exceed 75mA.
- 4. Contiguous pin DC injection current of regional limit—including sum of negative injection currents or sum of positive injection currents of 16 contiguous pins—is 25mA.
- 5. Applies to a pin only when it is configured as GPIO and configured to cause an interrupt by appropriately programming GPIOn\_IPOLR and GPIOn\_IENR.
- 6. The greater synchronous and asynchronous timing must be met.
- 7. 75 pF load
- 8. 15 pF load



## 2.2 Device Characteristics

#### **Table 6. General Device Characteristics**

| Symbol               | Description                                                                                                                                       | Min.                                                | Max.                   | Unit | Notes |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------|------|-------|
| T <sub>POR</sub>     | After a POR event, the amount of delay from when VDD reaches 2.7 V to when the first instruction executes (over the operating temperature range). | 199                                                 | 225                    | μs   |       |
| T <sub>S2R</sub>     | STOP mode to RUN mode                                                                                                                             | 6.79                                                | 7.27                   | μs   | 1     |
| T <sub>LPS2LPR</sub> | LPS mode to LPRUN mode                                                                                                                            | 240.9                                               | 551                    | μs   | 2     |
| Reset and In         | terrupt Timing                                                                                                                                    |                                                     |                        |      |       |
| Symbol               | Characteristic                                                                                                                                    | Min.                                                | Max.                   | Unit | Notes |
| t <sub>RA</sub>      | Minimum RESET Assertion Duration                                                                                                                  | 16                                                  | -                      | ns   | 3     |
| t <sub>RDA</sub>     | RESET desertion to First Address Fetch                                                                                                            | 865 × T <sub>OSC</sub> +<br>8 × T <sub>SYSCLK</sub> | -                      | ns   | 4     |
| tıF                  | Delay from Interrupt Assertion to Fetch of first instruction (exiting STOP mode)                                                                  | 361.3                                               | 570.9                  | ns   |       |
| PMC Low-Vo           | bltage Detection (LVD) and Power-On Reset (POR) Par                                                                                               | ameters                                             |                        |      |       |
| Symbol               | Characteristic                                                                                                                                    | Min.                                                | Тур.                   | Max. | Unit  |
| $V_{POR_A}$          | POR Assert Voltage <sup>5</sup>                                                                                                                   | -                                                   | 2.0                    | -    | V     |
| V <sub>POR_R</sub>   | POR Release Voltage <sup>6</sup>                                                                                                                  | -                                                   | 2.7                    | -    | V     |
| V <sub>LVI_2p7</sub> | LVI_2p7 Threshold Voltage                                                                                                                         | -                                                   | 2.73                   | -    | V     |
| $V_{LVI_{2p2}}$      | LVI_2p2 Threshold Voltage                                                                                                                         | -                                                   | 2.23                   | -    | V     |
| JTAG Timing          | 9                                                                                                                                                 |                                                     |                        |      |       |
| Symbol               | Description                                                                                                                                       | Min.                                                | Max.                   | Unit | Notes |
| f <sub>OP</sub>      | TCK frequency of operation                                                                                                                        | DC                                                  | f <sub>SYSCLK</sub> /8 | MHz  |       |
| t <sub>PW</sub>      | TCK clock pulse width                                                                                                                             | 50                                                  | -                      | ns   |       |
| t <sub>DS</sub>      | TMS, TDI data set-up time                                                                                                                         | 5                                                   | -                      | ns   |       |
| t <sub>DH</sub>      | TMS, TDI data hold time                                                                                                                           | 5                                                   | -                      | ns   |       |
| t <sub>DV</sub>      | TCK low to TDO data valid                                                                                                                         | -                                                   | 30                     | ns   |       |
| $t_{TS}$             | TCK low to TDO tri-state                                                                                                                          | -                                                   | 30                     | ns   |       |
| Regulator 1.         | 2 V Parameters                                                                                                                                    |                                                     | -                      |      |       |
| Symbol               | Characteristic                                                                                                                                    | Min.                                                | Тур.                   | Max. | Unit  |



| VCAP                        | Output Voltage <sup>7</sup>                                                    | -       | 1.22        | -    | V        |
|-----------------------------|--------------------------------------------------------------------------------|---------|-------------|------|----------|
| I <sub>SS</sub>             | Short Circuit Current <sup>8</sup>                                             | -       | 600         | -    | mA       |
| T <sub>RSC</sub>            | Short Circuit Tolerance (VCAP shorted to ground)                               | -       | -           | 30   | Mins     |
| V <sub>REF</sub>            | Reference Voltage (after trim)                                                 | -       | 1.21        | -    | V        |
| Phase-Locke                 | d Loop Timing                                                                  | •       |             | 1    |          |
| Symbol                      | Characteristic                                                                 | Min.    | Тур.        | Max. | Unit     |
| f <sub>Ref_PLL</sub>        | PLL input reference frequency <sup>9</sup>                                     | 8       | 8           | 16   | MHz      |
| f <sub>OP_PLL</sub>         | PLL output frequency <sup>10</sup>                                             | 200     | -           | 400  | MHz      |
| $t_{Lock_PLL}$              | PLL lock time <sup>11</sup>                                                    | 35.5    | -           | 73.2 | μs       |
| t <sub>DC_PLL</sub>         | Allowed Duty Cycle of input reference                                          | 40      | 50          | 60   | %        |
| Relaxation O                | scillator Electrical Specifications                                            | I       |             |      |          |
| Symbol                      | Characteristic                                                                 | Min.    | Тур.        | Max. | Unit     |
|                             | 8 MHz Output Frequency <sup>12</sup>                                           |         |             |      |          |
|                             | RUN Mode                                                                       | 7.84    | 8           | 8.16 | MHz      |
| f <sub>ROSC_8M</sub>        | • 0°C to 105°C                                                                 | 7.76    | 8           | 8.24 | MHz      |
| _                           | <ul> <li>-40°C to 105°C</li> <li>Standby Mode (IRC trimmed @ 8 MHz)</li> </ul> | 1.10    | 0           | 0.24 | IVIT IZ  |
|                             | • -40°C to 105°C                                                               | -       | 405         | -    | kHz      |
|                             | 8 MHz Frequency Variation over 25°C                                            |         |             |      |          |
|                             | RUN Mode                                                                       |         |             |      |          |
| f <sub>ROSC_8M_Delta</sub>  | Due to temperature                                                             |         |             |      |          |
|                             | • 0°C to 105°C                                                                 | -       | +/-1.5      | +/-2 | %        |
|                             | • -40°C to 105°C                                                               | -       | +/-1.5      | +/-3 | %        |
|                             | 200 kHz Output Frequency <sup>13</sup>                                         |         |             |      |          |
| f <sub>ROSC_200k</sub>      | RUN Mode                                                                       | 104     | 200         | 200  |          |
|                             | • -40°C to 105°C                                                               | 194     | 200         | 206  | kHz      |
|                             | 200 kHz Output Frequency Variation over 25°C                                   |         |             |      |          |
| f <sub>ROSC_200k_Delt</sub> | RUN Mode                                                                       |         |             |      |          |
| a                           | <ul> <li>Due to temperature</li> <li>0°C to 85°C</li> </ul>                    | -       | +/-1.5      | +/-2 | %        |
|                             | • -40°C to 105°C                                                               | -       | +/-1.5      | +/-3 | %        |
|                             |                                                                                |         |             |      |          |
| to                          | Stabilization Time     • 8 MHz output <sup>14</sup>                            |         | 0.12        |      |          |
| t <sub>Stab</sub>           | <ul> <li>200 kHz output<sup>15</sup></li> </ul>                                | -       | 10          | -    | μs<br>μs |
| t                           | Output Duty Cycle                                                              | - 48    | 50          | 52   | %        |
| t <sub>DC_ROSC</sub>        |                                                                                | +0      | 50          | 52   | /0       |
| Flash Specifi<br>Symbol     | Cations Description                                                            | Min.    | Тур.        | Max. | Unit     |
| -                           | Longword Program high-voltage time                                             | - WIIN. | тур.<br>7.5 | 18   |          |
| t <sub>hvpgm4</sub>         | Sector Erase high-voltage time <sup>16</sup>                                   | -       | 13          | 113  | μs       |
| t <sub>hversscr</sub>       |                                                                                |         |             |      | ms       |
| t <sub>hversall</sub>       | Erase All high-voltage time <sup>16</sup>                                      | -       | 52          | 452  | ms       |



| t <sub>rd1sec1k</sub>      | Read 1s Section execution time (flash sector) <sup>17</sup>           | -          | -                  | 60               | μs                  |
|----------------------------|-----------------------------------------------------------------------|------------|--------------------|------------------|---------------------|
| t <sub>pgmchk</sub>        | Program Check execution time <sup>17</sup>                            | -          | -                  | 45               | μs                  |
| t <sub>rdrsrc</sub>        | Read Resource execution time <sup>17</sup>                            | -          | -                  | 30               | μs                  |
| t <sub>pgm4</sub>          | Program Longword execution time                                       | -          | 65                 | 145              | μs                  |
| t <sub>ersscr</sub>        | Erase Flash Sector execution time <sup>18</sup>                       | -          | 14                 | 114              | ms                  |
| t <sub>rd1all</sub>        | Read 1s All Blocks execution time                                     | -          | -                  | 0.9              | ms                  |
| t <sub>rdonce</sub>        | Read Once execution time <sup>17</sup>                                | -          | -                  | 25               | μs                  |
| t <sub>pgmonce</sub>       | Program Once execution time                                           | -          | 65                 | -                | μs                  |
| t <sub>ersall</sub>        | Erase All Blocks execution time <sup>18</sup>                         | -          | 70                 | 575              | ms                  |
| t <sub>vfykey</sub>        | Verify Backdoor Access Key execution time <sup>17</sup>               | -          | -                  | 30               | μs                  |
| t <sub>flashretp10k</sub>  | Data retention after up to 10 K cycles                                | 5          | 50 <sup>19</sup>   | -                | years               |
| t <sub>flashretp1k</sub>   | Data retention after up to 1 K cycles                                 | 20         | 100 <sup>19</sup>  | -                | years               |
| n <sub>flashcyc</sub>      | Cycling endurance <sup>20</sup>                                       | 10 K       | 50 K <sup>19</sup> | -                | cycles              |
| 12-bit ADC E               | lectrical Specifications                                              |            |                    |                  |                     |
| Symbol                     | Characteristic                                                        | Min.       | Тур.               | Max.             | Unit                |
| V <sub>DDA</sub>           | Supply voltage <sup>21</sup>                                          | 3          | 3.3                | 3.6              | V                   |
| <b>f</b> <sub>ADCCLK</sub> | ADC conversion clock <sup>22</sup>                                    | 0.1        | -                  | 10               | MHz                 |
| R <sub>ADC</sub>           | Conversion range with single-ended/unipolar <sup>23</sup>             | $V_{REFL}$ | -                  | $V_{REFH}$       | V                   |
| VADCIN                     | Input voltage range (per input) with internal reference <sup>24</sup> | 0          | -                  | V <sub>DDA</sub> | V                   |
| t <sub>ADC</sub>           | Conversion time <sup>25</sup>                                         | -          | 8                  | -                | t <sub>ADCCLK</sub> |
| <b>t</b> ADCPU             | ADC power-up time (from adc_pdn)                                      | -          | 13                 | -                | <b>t</b> ADCCLK     |
| IADCRUN                    | ADC RUN current (per ADC block)                                       | -          | 1.8                | -                | mA                  |
| INLADC                     | Integral non-linearity <sup>26</sup>                                  | -          | +/- 1.5            | +/- 2.2          | LSB <sup>27</sup>   |
| DNL <sub>ADC</sub>         | Differential non-linearity <sup>26</sup>                              | -          | +/- 0.5            | +/- 0.8          | LSB <sup>27</sup>   |
| E <sub>GAIN</sub>          | Gain Error                                                            | -          | 0.996 to<br>1.004  | 0.99 to<br>1.101 | -                   |
| ENOB                       | Effective number of bits                                              | -          | 10.6               | -                | bits                |
| I <sub>INJ</sub>           | Input injection current <sup>28</sup>                                 | -          | -                  | +/-3             | mA                  |
| C <sub>ADCI</sub>          | Input sampling capacitance                                            | -          | 4.8                | -                | pF                  |
| Comparator                 | and 6-bit DAC Electrical Specifications                               |            |                    |                  |                     |
| Symbol                     | Description                                                           | Min.       | Тур.               | Max.             | Unit                |
| V <sub>DD</sub>            | Supply voltage                                                        | 2.7        | -                  | 3.6              | V                   |
| IDDHS                      | Supply current, High-speed mode(EN=1, PMODE=1)                        | -          | 300                | -                | μA                  |
|                            | Supply current, Low-speed mode(EN=1, PMODE=0)                         | -          | 36                 | _                | μA                  |
| IDDLS                      | Supply current, Low-speed mode(LIN=1, TMODE=0)                        | -          | 50                 |                  | P                   |



| V <sub>AIO</sub>            | Analog input offset voltage                                     | -                            | -                                                    | 20              | mV                |
|-----------------------------|-----------------------------------------------------------------|------------------------------|------------------------------------------------------|-----------------|-------------------|
|                             | Analog comparator hysteresis <sup>29</sup>                      | -                            | 5                                                    | 13              | mV                |
|                             | CR0[HYSTCTR]=00     CR0[HYSTCTR] 01                             | -                            | 25                                                   | 48              | mV                |
| V <sub>H</sub>              | <ul> <li>CR0[HYSTCTR]=01</li> <li>CR0[HYSTCTR]=10</li> </ul>    | -                            | 55                                                   | 105             | mV                |
|                             | CR0[HYSTCTR]=11                                                 | -                            | 80                                                   | 148             | mV                |
| $V_{CMPOh}$                 | Output high                                                     | V <sub>DD</sub> -0.5         | -                                                    | -               | V                 |
| V <sub>CMPOI</sub>          | Output low                                                      | -                            | -                                                    | 0.5             | V                 |
| t <sub>DHS</sub>            | Propagation delay, high-speed mode(EN=1, PMODE=1) <sup>30</sup> | -                            | 25                                                   | 50              | ns                |
| t <sub>DLS</sub>            | Propagation delay, low-speed mode(EN=1, PMODE=0) <sup>30</sup>  | -                            | 60                                                   | 200             | ns                |
| t <sub>DInit</sub>          | Analog comparator initialization delay <sup>31</sup>            | -                            | 40                                                   | -               | μs                |
| I <sub>DAC6b</sub>          | 6-bit DAC current adder (enabled)                               | -                            | 7                                                    | -               | μA                |
| R <sub>DAC6b</sub>          | 6-bit DAC reference inputs                                      | V <sub>DDA</sub>             | -                                                    | V <sub>DD</sub> | V                 |
| INL <sub>DAC6b</sub>        | 6-bit DAC integral non-linearity                                | -0.5                         | -                                                    | 0.5             | LSB <sup>32</sup> |
| <b>DNL</b> <sub>DAC6b</sub> | 6-bit DAC differential non-linearity                            | -0.3                         | -                                                    | 0.3             | LSB               |
| PWM Timing                  | g Parameters                                                    |                              |                                                      |                 | •                 |
| Symbol                      | Characteristic                                                  | Min.                         | Тур.                                                 | Max.            | Unit              |
| f <sub>PWM</sub>            | PWM clock frequency <sup>33,34</sup>                            | -                            | 100                                                  | -               | MHz               |
| Spwmnep                     | NanoEdge Placement (NEP) step size                              | -                            | 312                                                  | -               | ps                |
| t <sub>DFLT</sub>           | Delay for fault input activating to PWM output deactivated      | 1                            | -                                                    | -               | ns                |
| t <sub>PWMPU</sub>          | Power-up time <sup>35</sup>                                     | -                            | 25                                                   | -               | μs                |
| Timer Timing                | g                                                               |                              |                                                      |                 |                   |
| Symbol                      | Characteristic                                                  | Min.                         | Max.                                                 | Unit            | Notes             |
| P <sub>IN</sub>             | Timer input period                                              | 2T <sub>timer</sub> + 6      | -                                                    | ns              | 36                |
| PINHL                       | Timer input high/low period                                     | 1T <sub>timer</sub> + 3      | -                                                    | ns              | 36                |
| P <sub>OUT</sub>            | Timer output period                                             | 2T <sub>timer</sub> - 2      | -                                                    | ns              | 36                |
| POUTHL                      | Timer output high/low period                                    | 1T <sub>timer</sub> - 2      | -                                                    | ns              | 36                |
| SCI Timing                  |                                                                 |                              |                                                      |                 |                   |
| -                           | Characteristic                                                  | Min.                         | Max.                                                 | Unit            | Notes             |
| Symbol                      | Gilaracteristic                                                 |                              |                                                      |                 | 1                 |
| Symbol<br>BR <sub>SCI</sub> | Baud rate                                                       | -                            | (f <sub>MAX_SCI</sub> /16)                           | Mbit/s          | 37                |
| -                           |                                                                 | -<br>0.965/BR <sub>SCI</sub> | (f <sub>MAX_SCI</sub> /16)<br>1.04/BR <sub>SCI</sub> | Mbit/s<br>ns    | 37                |

| N |  |  |
|---|--|--|
|   |  |  |

| C Timing              |                                                                                              |                   |                    |                           |                   |      |        |
|-----------------------|----------------------------------------------------------------------------------------------|-------------------|--------------------|---------------------------|-------------------|------|--------|
|                       |                                                                                              | Min.              |                    | Max.                      |                   |      |        |
| Symbol                | Characteristic                                                                               | Min.              | Max.               | Min.                      | Max.              | Unit | Notes  |
| f <sub>SCL</sub>      | SCL clock frequency                                                                          | 0                 | 100                | 0                         | 400               | kHz  |        |
| t <sub>HD_STA</sub>   | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4                 | -                  | 0.6                       | -                 | μs   |        |
| t <sub>SCL_LOW</sub>  | LOW period of the SCL clock                                                                  | 4.7               | -                  | 1.3                       | -                 | μs   |        |
| t <sub>SCL_HIGH</sub> | HIGH period of the SCL clock                                                                 | 4                 | -                  | 0.6                       | -                 | μs   |        |
| t <sub>SU_STA</sub>   | Set-up time for a repeated START condition                                                   | 4.7               | -                  | 0.6                       | -                 | μs   |        |
| t <sub>HD_DAT</sub>   | Data hold time for IIC bus devices                                                           | 0 <sup>38</sup>   | 3.45 <sup>39</sup> | 0 <sup>40</sup>           | 0.9 <sup>38</sup> | μs   |        |
| t <sub>SU_DAT</sub>   | Data set-up time                                                                             | 250 <sup>41</sup> | -                  | 100 <sup>42</sup>         | -                 | ns   |        |
| t <sub>r</sub>        | Rise time of SDA and SCL signals                                                             | -                 | 1000               | 20 +<br>0.1C <sub>b</sub> | 300               | ns   | 43     |
| t <sub>f</sub>        | Fall time of SDA and SCL signals                                                             | -                 | 300                | 20 +<br>0.1C <sub>b</sub> | 300               | ns   | 42, 43 |
| t <sub>SU_STOP</sub>  | Set-up time for STOP condition                                                               | 4                 | -                  | 0.6                       | -                 | μs   |        |
| t <sub>BUS_Free</sub> | Bus free time between STOP and START condition                                               | 4.7               | -                  | 1.3                       | -                 | μs   |        |
| t <sub>SP</sub>       | Pulse width of spikes that must be suppressed by the input filter                            | N/A               | N/A                | 0                         | 50                | ns   |        |

1. Clock configuration: CPU and system clocks= 100 MHz; Bus Clock = 100 MHz.

- 2. CPU clock = 200 kHz and 8 MHz IRC on standby.
- 3. If the **RESET** pin filter is enabled by setting the RST\_FLT bit in the SIM\_CTRL register to 1, the minimum pulse assertion must be greater than 21 ns.
- 4. TOSC means oscillator clock cycle; TSYSCLK means system clock cycle.
- 5. During 3.3 V VDD power supply ramp down
- 6. During 3.3 V VDD power supply ramp up (gated by LVI\_2p7)
- 7. Value is after trim
- 8. Guaranteed by design
- 9. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8 MHz input.
- 10. The frequency of the core system clock cannot exceed 50 MHz. If the NanoEdge PWM is available, the PLL output must be set to 400 MHz.
- 11. This is the time required after the PLL is enabled to ensure reliable operation.
- 12. Frequency after application of 8 MHz trimmed.
- 13. Frequency after application of 200 kHz trimmed.
- 14. Standby to run mode transition.
- 15. Power down to run mode transition.
- 16. Maximum time based on expectations at cycling end-of-life.
- 17. Assumes 25 MHz flash clock frequency.
- 18. Maximum times for erase parameters based on expectations at cycling end-of-life.
- 19. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 20. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  Tj  $\leq$  125°C.
- 21. The ADC functions up to VDDA = 2.7 V. When VDDA is below 3.0 V, ADC specifications are not guaranteed.
- 22. ADC clock duty cycle is  $45\% \approx 55\%$ .
- 23. Conversion range is defined for x1 gain setting. For x2 and x4 the range is 1/2 and 1/4, respectively.
- 24. In unipolar mode, positive input must be ensured to be always greater than negative input.
- 25. First conversion takes 10 clock cycles.



- 26. INLADC/DNLADC is measured from VADCIN = VREFL to VADCIN = VREFH using Histogram method at x1 gain setting.
- 27. Least Significant Bit = 0.806 mV at 3.3 V VDDA, x1 gain setting.
- 28. The current that can be injected into or sourced from an unselected ADC input without affecting the performance of the ADC.
- 29. Typical hysteresis is measured with input voltage range limited to 0.6 to VDD-0.6V.
- 30. Signal swing is 100 mV.
- 31. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.
- 32. 1 LSB = Vreference/64.
- 33. Reference IPbus clock of 100 MHz in NanoEdge Placement mode.
- 34. Temperature and voltage variations do not affect NanoEdge Placement step size.
- 35. Powerdown to NanoEdge mode transition.
- 36. Ttimer = Timer input clock cycle. For 100 MHz operation, Ttimer = 10 ns.
- 37. fMAX\_SCI is the frequency of operation of the SCI clock in MHz, which can be selected as the bus clock (max. 50 MHz depending on part number) or 2x bus clock (max. 100 MHz) for the device.
- 38. The master mode I2C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.
- 39. The maximum tHD\_DAT must be met only if the device does not stretch the LOW period (tSCL\_LOW) of the SCL signal.
- 40. Input signal Slew = 10 ns and Output Load = 50 pF
- 41. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 42. A Fast mode IIC bus device can be used in a Standard mode IIC bus system, but the requirement tSU\_DAT ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line trmax + tSU\_DAT = 1000 + 250 = 1250ns (according to the Standard mode I2C bus specification) before the SCL line is released.
- 43. Cb = total capacitance of the one bus line in pF.

#### 2.3 Thermal Operating Characteristics

#### **Table 7. General Thermal Characteristics**

| Symbol         | Description              | Min | Max | Unit |
|----------------|--------------------------|-----|-----|------|
| TJ             | Die junction temperature | -40 | 125 | °C   |
| T <sub>A</sub> | Ambient temperature      | -40 | 85  | °C   |



## **3** Typical Performance Characteristics

### 3.1 System Efficiency

The typical maximum system efficiency (Rx output power vs. Tx input power) on WCT1000 solution with standard receiver (aka Rx, bq51013AEVM-764) is more than 75%.



System Efficiency vs. Rx Output Power (Watts)

Figure 1. System Efficiency on WCT1000 Solution

**Note:** Power components are the main factor to determine the system efficiency, such as drivers and MOSFETs. The efficiency data in figure 1 is obtained on Freescale reference solution with A11 configuration.

### 3.2 Standby Power

WCT1000 solution only consumes the very low standby power with the special low power control method, and can further achieve ultra low standby power by using the touch sensor technology. (Freescale reference solution with A11 configuration uses Freescale Touch Sensor IC MPR121).

Transmitter (aka Tx) power consumption in standby mode: <12 mA (60 mW with 5 V DC input)

Transmitter power consumption in standby mode with Touch Sensor technology: < 5 mA (25 mW with 5 V DC input)

### 3.3 Digital Demodulation

WCT1000 solution employs digital demodulation algorithm to communicate with Rx. This method can achieve high performance, low cost, very simple coil signal sensing circuit with less component number.



### 3.4 Foreign Object Detection

WCT1000 solution uses flexible, intelligent, and easy-to-use FOD algorithm to assure accurate foreign metal objects detection. With Freescale FreeMASTER GUI tool, FOD algorithm can be easily calibrated to get accurate power loss information especially for very sensitive foreign objects. On Freescale reference solution, the calculated power loss resolution between transmitted power and received power is less than 100 mW.

#### 3.5 Dynamic Input Power Limit

When Tx is powered by a limited power supply, such as USB power, WCT1000 can limit the Tx output power and provide necessary margin relative to the input power supply capability. By monitoring the input voltage and input current of Tx, when it drops to a specified level and still positive Control Error Packet (CEP) is received, WCT1000 will stop increasing power output and control Tx operating in input power limit status. Users can know the system is in DIPL control mode by LED indication, LED1 and LED2 will be in fast blinking mode when input power is limited. WCT1000 will exit DIPL control mode and return to normal PID control mode if a negative Control Error Packet (CEP) is received to reduce output power. The input voltage level for DIPL control can be configured in the WCT1000 example project.

## 4 Device Information

#### 4.1 Functional Block Diagram

From Figure 2, the low power feature with Freescale touch technology is optional according to user requirements for minimizing standby power. When this function is not deployed, its pins can be configured for other purpose of use. Besides, 11 pins (dashed) are also configurable for different design requirements to provide design freedom and differentiation.





Figure 2. WCT1000 Function Block Diagram

#### 4.2 Pinout Diagram



Figure 3. WCT1000 Pin Configuration (32-pin QFN)

#### 4.3 Pin Function Description

By default, each pin is configured for its primary function (listed first). Any alternative functionality, shown in parentheses, must be programmed through FreeMASTER GUI tool.

#### Freescale Semiconductor



#### Table 8. Pin Signal Descriptions

| Signal<br>Name | Pin No. | Туре         | Function Description                                                                                                                                          |
|----------------|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| тск            | 1       | Input        | Test clock input, connected internally to a pull-up resistor                                                                                                  |
| RESET          | 2       | Input        | A direct hardware reset, when RESET is asserted low, device is initialized and placed in the reset state. Connect a pull-up resistor and decoupling capacitor |
|                |         | Output       | UART transmit data output                                                                                                                                     |
| UART_TX        | 3       | Input/Output | General purpose input/output pin                                                                                                                              |
|                |         | Input        | UART receive data input                                                                                                                                       |
| UART_RX        | 4       | Input/Output | General purpose input/output pin                                                                                                                              |
|                | _       | Output       | LED drive output for system status indicator                                                                                                                  |
| LED1           | 5       | Input/Output | General purpose input/output pin                                                                                                                              |
| IN_VOL         | 6       | Input        | Input voltage detection, analog input pin                                                                                                                     |
|                | _       | Input/Output | General purpose input/output pin                                                                                                                              |
| PORT1          | 7       | Input        | Analog signal detection input pin                                                                                                                             |
| IN_CURR        | 8       | Input        | Input current detection, analog input pin                                                                                                                     |
| VDDA           | 9       | Supply       | Analog power to on-chip analog module                                                                                                                         |
| VSSA           | 10      | Supply       | Analog ground to on-chip analog module                                                                                                                        |
| TEMP           | 11      | Input        | Board temperature detection, analog input pin                                                                                                                 |
|                |         | Input/Output | General purpose input/output pin                                                                                                                              |
| PORT2          | 12      | Input        | Analog signal detection input pin                                                                                                                             |
| COIL_CURR      | 13      | Input        | Primary coil current detection, analog input pin                                                                                                              |
| VSS1           | 14      | Supply       | Digital ground to on-chip digital module                                                                                                                      |
| TOUCH_IRQ      | 15      | Input        | External interrupt event input to wake up chip, active: low level; inactive: high level                                                                       |
|                | 10      | Input/Output | General purpose input/output pin                                                                                                                              |
|                | Output  |              | Primary coil discharging enable pin, enable: high level; disable: low level                                                                                   |
| COIL_DIS       | 16      | Input/Output | General purpose input/output pin                                                                                                                              |
|                | 47      | Output       | Auxiliary power control pin, connect: high level; disconnect: low level                                                                                       |
| AUXP_CTRL      | 17      | Input/Output | General purpose input/output pin                                                                                                                              |
| PORT3          | 18      | Input/Output | General purpose input/output pin                                                                                                                              |



|           |    | 1                          |                                                                            |
|-----------|----|----------------------------|----------------------------------------------------------------------------|
| SCL/LED2  | 19 | Input/Open-drain<br>output | IIC serial clock                                                           |
|           |    | Output                     | LED drive output for system status indicator                               |
| SDA       | 20 | Input/Open-drain<br>output | IIC serial data line                                                       |
|           |    | Input/Output               | General purpose input/output pin                                           |
| PWM2      | 21 | Output                     | PWM output 2, control one half of inverter bridge                          |
| PWM1      | 22 | Output                     | PWM output 1, control another half of inverter bridge                      |
| PORT4     | 23 | Input/Output               | General purpose input/output pin                                           |
| PORT5     | 24 | Input/Output               | General purpose input/output pin                                           |
|           |    | Output                     | AC Buzzer drive control for system status indicator                        |
| BUZZER    | 25 | Input/Output               | General purpose input/output pin                                           |
|           |    | Output                     | Pre-driver chip output enable pin, enable: high level; disable: low level  |
| DRIVER_EN | 26 | Input/Output               | General purpose input/output pin                                           |
| VCAP      | 27 | Supply                     | Connect a 2.2 $\mu$ F or greater bypass capacitor between this pin and VSS |
| VDD       | 28 | Supply                     | Digital power to on-chip digital module                                    |
| VSS2      | 29 | Supply                     | Digital ground to on-chip digital module                                   |
| TDO       | 30 | Output                     | Test data output                                                           |
| TMS       | 31 | Input                      | Test mode select input, connect a pull-up resistor to VDD                  |
| TDI       | 32 | Input                      | Test data input, connected internally to a pull-up resistor                |
|           |    |                            |                                                                            |

### 4.4 Ordering Information

Table 9 lists the pertinent information needed to place an order. Consult a Freescale Semiconductor sales office or authorized distributor to determine availability and to order this device.

Table 9. WCT1000 Ordering Information

| Device   | Supply Voltage | Package Type                 | Pin Count | Ambient Temp. | Order Number |
|----------|----------------|------------------------------|-----------|---------------|--------------|
| MWCT1000 | 2.7 to 3.6V    | Quad Flat No-leaded<br>(QFN) | 32        | -40 to +85°C  | MWCT1000CFM  |

### 4.5 Package Outline Drawing

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number of 98ASA00473D.



## 5 Wireless Charging System Operation Principle

### 5.1 Fundamentals



Figure 4. Working Principle of Wireless Charging System

The Wireless Charging system works as the digital switched mode power supply with the transformer, which is separated into two parts: The transformer primary coil is on the transmitter, working as the Tx coil, and the transformer secondary coil is on the receiver side as the Rx coil. The basic system working principle diagram is shown in Figure 4. As this system works based on magnetic induction, the better coupling between the Tx coil and Rx coil gain better system efficiency, so the Rx coil should be closely and center aligned with the Tx coil as possible. After the Rx coil receives the power from the Tx coil by magnetic field, it regulates the received voltage to power the load, and send its operational information to Tx according to specific protocol by the communication link. Then the system can achieve the closed-loop control, and power the load stably and wirelessly.

### 5.2 Power Transfer

When the wireless charging receiver is centrally placed on the transmitter coil, and, at the same time, the required conditions are met, the power transfer starts.

- The Tx coil and Rx coil meet proper specifications, such as the inductance, coil dimensions, coil materials, and magnets shielding.
- The distance is in suitable range (less than 6 mm for Z axis) between the Tx coil and Rx coil.
- The Rx coil should be in the active area of the Tx charging surface, which still means that the Tx coil and Rx coil should be coupled well. Coils' coupling will highly impact the power transfer efficiency, and good coupling can achieve high efficiency.

The coil shielding is also important, because the magnetic field leaking into the air will not transfer the power from Tx to Rx, and the shielding can contain the magnetic field as much as possible to improve the system efficiency and avoid bad effect of the nearby objects from interference. The shielding should be designed to place at the back of the Tx coil and Rx coil.



The power transfer must function correctly under the conditions when the Rx coil is on the Tx charging area during the overall system operational phases. To facilitate power transfer control, set the system operating frequency on the right side of resonant frequency of resonant network (because resonant converter works in a soft-switching mode when its operational frequency is over the resonant frequency and its output power changes monotonously with the adjustment of the operational frequency).

For WPC specification, the "Qi" defines the coil inductance and resonant capacitance, the resonant frequency is fixed as 100 kHz, then power transfer can work normally by adjusting the Tx operating frequency from 110 kHz to 205 kHz with fixed 50% duty cycle. The higher operating frequency means lower power transferred to Rx, and lower operating frequency means higher power transferred to Rx. The duty cycle will decrease when the operating frequency reaches to 205 kHz. Figure 5 shows the voltage gain (voltage on resonant inductor vs. the input voltage) change with operating frequency, as we can see voltage gain will increase when the operating frequency decreases.



Figure 5. LC Parallel Resonant Converter Control Principle

#### 5.3 Communication

#### 5.3.1 Modulator

In low power wireless charging application, there is only one-way communication link between the receiver and the transmitter, and the receiver sends the information to transmitter by communication packages. The information includes the power requirements, received power, receiver ID and version, receiver power ratings, and charging end command, etc.





Figure 6. Load Modulation Scheme

Figure 6 shows the modulation technologies at the Rx side. Rx modulates load by switching modulation

resistor ( $R_m$ , AC side or DC side), or modulation capacitor ( $C_m$ , AC side). The amplitude of voltage/current on Rx coil is modulated through connecting or disconnecting modulation load (resistor or capacitor). The amplitude of voltage/current on Tx coil is also modulated to reflect load switching through

magnetic induction. Then Tx demodulates the sensed amplitude change of current ( $\Delta I_p > 15$ mA), or

voltage ( $\Delta V_p > 200 \text{mV}$ ) on Tx coil. Figure 7 shows how the Rx switching modulation capacitor affects the Tx resonant characteristics (Gain vs. Frequency characteristics).



Figure 7. Load Modulation Principle

The Bode diagram in Figure 7 shows that the voltage amplitude on the Tx coil will decrease when the modulation capacitor is connected on the Rx side, the Rx couples the communication signal onto the power signal through modulating power signal directly. WPC defines the modulation baud rate to 2 kbps.

#### 5.3.2 Demodulator

As the Rx modulates the communication signal on the power signal, the Tx has to demodulate communication signal from power signal to get the correct information sent by Rx, and further control the whole system operation. Figure 8 shows the power signal (voltage) waveform coupled with communication signal on Tx coil.





Figure 8. Tx Coil Voltage Profile with Rx Modulation

WCT1000 employs software solution to implement demodulator, also called digital demodulation technology. WCT1000 directly senses the voltage on resonant capacitor through the very simple, low cost RC circuit (Figure 9), and the high speed 12-bit cyclic ADC is capable of handling the maximum 205 kHz signal in time to assure accurate signal sampling. After the resonant capacitors voltage value is obtained, the equivalent resonant current in the coil can be calculated, and this coil current is used for the digital demodulation algorithm. After that, WCT1000 decodes the demodulated information to get the accurate communication message. Besides, the calculated coil current is also used for the FOD algorithm.



Figure 9. Sensing Circuit and Waveform of Tx Resonant Capacitor Voltage

With Freescale digital demodulation algorithm, WCT1000 can support all available modulation methods on the Rx, such AC resistor, DC resistor, or AC capacitor, and pass all compliance tests defined in the WPC specifications.

#### 5.3.3 Message Encoding Scheme

The WCT1000 demodulates and decodes the message sent from Rx that is encoded by the differential bi-phase scheme. A logic ONE bit is encoded using two transitions in the 2 kHz clock period (500 us), and a logic ZERO bit using one transition. One 8-bit data, one Start bit, one Parity bit and one Stop bit

compose one message byte. A typical packet consists of four parts, namely a preamble ( $\geq 11$  bits), a header (1 byte), a message (1 to 27 bytes), and a checksum (1 byte). Figure 10 shows the detailed message encoding scheme that WPC defines. Digital demodulation module in WCT1000 extracts the digital encoded communication signal from the analog power signal. The decoding module packs up the demodulated bits into message byte, and then message packet, which is processed by the system State Machine.





Figure 10. WPC Communication Message Encoding Scheme

#### 5.4 System Control State Machine

WCT1000 embeds a WPC "Qi" State Machine to process received communication message from Rx and control power transfer to Rx. The overall system behavior between transmitter and receiver is controlled by the state machine shown here:



Figure 11. WPC Wireless Charging System State Machine



#### 5.4.1 Selection Phase

In the Selection phase, the Tx system runs in low power mode to judge whether an object is placed on the Tx coil surface. The PING operation runs every 400 ms, and during the PING interval, the system is in Selection phase. If the touch sensor module is enabled, WCT1000 enters deep low power mode as described in the Standby Power section.

#### 5.4.2 Ping Phase

In the Ping phase, the Tx system works on both analog PING and digital PING to detect a receiver placed on the Tx charging area. The analog PING time is far shorter than the digital PING for power-saving purposes. The analog PING enables a very short AC pulse on the Tx coil, WCT1000 reads back the coil current and compares it with the predefined current change threshold to judge whether an object is put on. The default coil current change threshold is 5%, which the user can set in FreeMASTER GUI to get good sensitivity.

For digital PING, the Tx system applies a power signal at 175 kHz with 50% duty cycle to attempt to set up communication with Rx. In response, Rx must send out the Signal Strength packet. Signal Strength message indicates the degree of coupling between Tx coil and Rx coil, and is the percentage of rectifier output signal against the possible maximum PING signal.

Signal Strength Value = 
$$\frac{U}{U_{max}} \times 256$$

In this formula, U is the monitored variable, and  $U_{max}$  is the maximum value, which the Rx expects for during digital PING.

When the Signal Strength packet is received in the Ping phase, the system enters the Identification & Configuration phase.

#### 5.4.3 Identification & Configuration Phase

In the Identification & Configuration phase, the Tx system continues to identify the receiver device and collects the configuration information for a power transfer setup.

Required packets in the Identification & Configuration phase:

- Identification packet (0x71)
- Extended Identification packet (0x81)\*
- Configuration packet (0x51)
- \* If Ext bit of Identification packet is set to 1.

The system must receive these packets in order:

- Identification packet (0x71)
- Extended Identification packet (0x81)
- Up to 7 optional configuration packets (0x51)



- Power Control Hold-off Packet (0x06)
- Proprietary Packet (0x18 0xF2)
- Configuration Packet (0x51)

If the Identification & Configuration packets are received in right timing and format according to specifications, the Tx system enters power transfer phase.

#### 5.4.4 Power Transfer Phase

During the Power Transfer phase, the Tx system receives the Control Error packet from the Rx and controls the amount of output power by adjusting the PWM frequency in 110 kHz – 205 kHz range with 50% duty cycle. If the PWM frequency reaches 110 kHz and the positive Control Error value is still received (more output power required), the Tx system keeps the current power output. If the PWM frequency reaches 205 kHz and the negative Control Error value is still received, the Tx system decreases PWM duty cycle in the range from 50% to 10%.

During the power transfer, the Tx system also executes the FOD algorithm by using the power packet received from the Rx.

Required packets in the Power Transfer phase:

- Control Error packet (0x03)
- Received Power packet (0x04)

When the Tx system receives the following packets, it ends power transfer in the Power Transfer phase:

- Charge Status packet (0x05) \*
- End Power Transfer packet (0x02)
- \* If the Charge Status packet value is set to 0xFF.

In the Power Transfer phase, the Tx system always checks the timing of the Control Error packet and the Received Power packet, and whether it complies with specifications. If any violation happens, the Tx system ends the power transfer.

#### 5.5 Standby Power

When there is no charging activity, the Tx system enters the standby (Selection phase) mode. In standby mode, all analog parts on a board are powered down by the WCT1000, and the WCT1000 itself runs in low power state during the PING interval. The WCT1000 can enter deep sleep state if Freescale Touch Sensor technology MPR121 is supported in Tx system. At this condition, WCT1000 is in LPSTOP (low power STOP) state, only one GPIO is active to listen to the wakeup signal sent from Touch Sensor chip MPR121, which can sense the electrode capacitance change to know if an object is placed on Tx charging area. By the Touch Sensor technology, the standby current of the overall Tx system can be as low as 5 mA under 5 volts input voltage condition. For more information about the MPR121 chip, see Freescale website: freescale.com/webapp/sps/site/taxonomy.jsp?code=SNSPROXIMITY.



### 5.6 Foreign Object Detection

Following the latest WPC "Qi" specifications, WCT1000 supports the Foreign Object Detection (FOD) function. The WCT1000 detects foreign objects on the Tx charging area by using a power loss method during the Power Transfer phase. Tx power loss is calculated by using these equations. When the power loss is greater than a predefined threshold, the system FOD protection is activated. For a "Qi" v1.1 or later version compliant Rx, it should send Received Power packet to Tx, which equals the Rx output power plus Rx power loss. But for a "Qi" v1.0 compliant Rx, it sends only rectifier output power to Tx. The FOD function in WCT1000 is only active when a "Qi" v1.1 or later version compliant Rx is detected.

To get an accurate power loss on the Tx, the user must calibrate the analog sensing modules on the Tx system to get accurate input power value and transmitted power value. As a part of the FOD solution, Freescale provides an easy-to-use and user-friendly FreeMASTER GUI tool for input voltage, input current and power loss calibration on the Tx board. For the calibration details, see the *WCT1000 A11 Reference Design Calibration User Guide.pdf* (WCT1000CALUG). FOD parameters are burned in the WCT1000 internal Flash, about how to tune FOD related parameters, like power loss threshold, see *WCT Runtime Debug User Guide.pdf* (WCT1XXXRTDUG).

```
\begin{split} P_{loss} &= P_{transmitted} - P_{received} \\ P_{transmitted} &= P_{Tx_in} - P_{Tx_ilosses} \\ P_{received} &= P_{Rx_out} + P_{Rx_ilosses} \\ P_{Tx_ilosses} &= C_2 I_{coil}^2 + C_1 I_{coil} + C_0 \end{split}
```

Where:

- Ploss Wireless charging system power loss
- P<sub>transmitted</sub> Transmitted power from Tx coil
- Preceived Received power from Rx coil
- P<sub>Tx in</sub> Tx input power from power source
- P<sub>Tx losses</sub> Total Tx power losses for producing transmitted power
- P<sub>Rx out</sub> Rx output power to load
- P<sub>Rx losses</sub> Total Rx power losses for producing output power
- $C_2, C_1, C_0$  Coefficients to estimate the total Tx power losses by coil current
- I<sub>coil</sub> Tx coil current



## 6 Application Information

#### 6.1 On-Board Regulator

The auxiliary power supply provides supply source for control, sensing, communication and driving circuits. In transmitter design, 3.3 V is required for WCT1000, ADC conditioning circuits, and communication demodulation circuits. And 5 V input voltage is supplied for inverter pre-driver circuit. LDO TC1185 or GS7108 is selected to generate 3.3 V power, this IC can provide 100 mA output current capacity to the load. At the same time, other type LDO can be used to meet the requirements, and the below parameters must be considered for the regulator selection.

- Maximum input voltage: > 6 V
- Maximum output current: > 100 mA
- Output voltage accuracy: < 1%

#### 6.2 Inverter and Driver Control



Figure 12. Schematic Full-Bridge Inverter Topology

Figure 12 shows the schematic full-bridge inverter. The input voltage range of this application is from 4.2 to 5.5 volts, the input current range is from 0 to 2 amps. LC resonant network is connected between the middle point (a) of bridge leg 1 and the middle point (b) of bridge leg 2. N-channel MOSFETs of Q1–Q4 are controlled by PWMs generated from WCT1000, and the operating frequency range of MOSFETs is 110 kHz to 205 kHz. To meet the system efficiency and power transfer requirements, these are some suggestions for the MOSFETs and driver IC selection.

• Full-bridge inverter MOSFETs:  $V_{ds} \ge 20 \text{ V}$ ,  $R_{ds(on)} < 20 \text{ mOhm for power switching application}$ MOSFET is recommended. The MOSFET is the critical component for the system efficiency, AON7400A from AOS is selected as the main power switch, and AON7400A is a 30 V, 40 A,

 $R_{ds(on)} < 10.5 \text{ mOhm} (V_{gs} = 4.5 \text{ V})$ , N-channel power MOSFET.

• Driver: the synchronous BUCK driver IC or bridge driver IC can meet the requirements for the full-bridge inverter. The driver IC should handle 8 V voltage input for some de-rating applications. The synchronous BUCK driver IC is recommended for this application because of good cost advantage, so NCP3420DR2G is selected on this design. This driver IC has the following features:



- Supporting low voltage power supply down to 4.6 V.
- Very short propagation delay from input to output (less than 30 ns).
- 2 channels PWM can be controlled by WCT1000 independently.
- Safety Timer and Overlap protection circuit.

#### 6.3 Primary Coil and Resonant Capacitor

The resonant network is shown in Figure 13, which is the basic LC series resonant network circuit. The section of "Power Transfer" in chapter of "Wireless Charging System Operation Principle" describes the basic operation process of LC resonant inverter. For the design principles of resonant components parameters, consider two points:

- Set a fixed resonant frequency (WPC defines it as 100 kHz)
- Configure a suitable Q (quality factor) value to output required power in specific operational range

Meanwhile, all specifications define the specific resonant network parameters for available Tx types. Like

WPC A11 Tx type,  $C_r = 400 \text{ nF}$ ,  $L_p = 6.3 \text{ uH}$ , this resonant network parameters can meet the low power (5 W) wireless charger requirements under defined operational conditions.



Figure 13. Schematic Resonant Network Circuit

 $L_p$  and  $C_r$  are connected in series, the resonant frequency of A11 resonant network can be obtained:

$$f_r = \frac{1}{2\pi\sqrt{L_pC_r}} = \frac{1}{2\pi\sqrt{6.3\times10^{-6}\times400\times10^{-9}}} = 100 \text{ kHz}$$

The electrical and mechanical features of the Tx coils are defined in details in specifications. Figure 14 shows the mechanical features of A11 and A16 type coils, which are the 2 types out of the WCT1000 supporting WPC Tx coils.





Figure 14. A11 Round Coil and A16 Triangle Coil Mechanical Features

The A16 triangle coil has the same inductance with the A11 round coil, and the larger active charging area, but lower system efficiency (about 5% difference) because of the bad coupling factor with the rectangle Rx coil. Besides, different manufacturers provide the same type of coil, such as TDK, Sumida, E&E, Mingstar and so on. System is also required to work well with these coils.

For resonant capacitor, COG ceramic capacitor is selected to meet the critical system requirements, because the capacitance will affect the resonant frequency of resonant network, 5% tolerance is allowed for the whole system operation. And this capacitance with the A11 or A16 coil can achieve the 100 kHz resonant frequency. Two types of capacitors are recommended to select:

- Murata: GRM31C5C1H104JA01L 1206 50 V 100 nF
- TDK: C3225C0G1H104JT 1210 50 V 100 nF

Total 4 pieces of 100 nF above capacitors should be used on this design.

#### 6.4 Low Power Control

To achieve low power consumption, the driver and analog circuits power are shut down when the system is in standby mode or interval time between the PINGs. AUXP\_CTRL signal is designed to achieve this target, figure 15 is the typical application circuit to control VCCH on or off.



Figure 15. A11 Round Coil and A16 Triangle Coil Mechanical Features

The power source of the full-bridge drivers and current sensor can be controlled by the above circuit. This circuit is still benefited from the Touch Sensor technology. When the Tx goes to the standby mode, the



WCT1000 enters deep sleep mode, and the power of the driver and analog circuits is shut down by the AUXP\_CTRL signal. Only the Touch Sensor IC is running, so ultra low power consumption can be achieved when the Rx is not placed on the Tx charging area. If this feature is not used, leave this signal open.

### 6.5 Touch Sensor



Figure 16. Basic Theory of Capacitive Touch Sensor

Capacitive touch sensor is selected in this design, and an additional electrode touch pad is designed to sense the placement of mobile device. When the mobile device is put on the Tx coil, Touch Sensor IC will detect the capacitance change on the pad, and then trigger an interrupt request signal to wake up WCT1000. Figure 16 shows the basic theory for this method.

Because of FOD function, this electrode touch pad should not be placed on the top of the Tx coil, and 5 mm XY (horizontal) distance is required between the Tx coil and the electrode touch pad. Freescale proximity capacitive touch sensor IC MPR121 is selected to implement this function.

MPR121 has the following features:

- 1.71 V to 3.6 V operation
- 29 µA typical run current at 16 ms sampling interval
- 3 µA current in scan stop mode
- 12 electrodes/capacitance sensing inputs where 8 channels are multi-functional for LED driving and GPIO
- Integrated independent automatic calibration for each electrode input
- Automatic configuration of charge current and charge time for each electrode input
- Separate touch and release trip thresholds for each electrode, providing hysteresis and electrode independence
- IIC interface, with IRQ interrupt output to inform electrode status changes

#### 6.6 ADC Input Channels

To sense the necessary analog signals in the Tx system, 4 ADC input channels are designed for these analog signals, and 2 ADC input channels (PORT1 and PORT2) are reserved for user configuration. This



list describes the design details of these analog signals in the default setting. For the specific circuits, see the system example design schematics.

- Input voltage: 154 kOhm and 20 kOhm resistors to divide the input voltage.
- Input current: 10 mOhm current sensing resistor and 1:100 current sensor (TSC888CILT) are recommended.
- Temperature: 100 kOhm NTC (NCP15WL104E03RC) and 100 kOhm resistors are recommended to sense the temperature of board or coil (over-temperature protection point: 60°C @ 2.74V ADC input).
- Coil current: 51 kOhm and 5.11 kOhm to divide the resonant capacitor voltage, and 7.5 kOhm pull-up resistor and 33 pF filter capacitor are recommended.

#### 6.7 Faults Handling/Recovery

WCT1000 supports several types of fault protections during the Tx system operation, including FOD fault, Tx system fault, and Rx device fault. According to the fault severity, the faults are divided into several rates: fatal fault, immediate retry fault, and retry fault after several minutes. The fault thresholds and time limits are described in *WCT Runtime Debug User Guide.pdf*. Table 10 lists all the available fault types and their corresponding fault handlings.

| Types              | Name                          | Handling                                             | Recovery Wait<br>Time           | Conditions                                                                                                                       | Description                                                                                                                                                                                                         |
|--------------------|-------------------------------|------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FOD Fault          | FOD fault                     | Tx system shuts<br>off after fault lasts<br>1 second | Wait 5 minutes or<br>RX removed | 1, Power loss<br>base threshold<br>2, Power loss<br>indication to<br>power<br>cessation<br>3, Power loss<br>fault retry<br>times | Foreign object is detected<br>and lasts for the defined<br>time. The system shuts off,<br>and waits for recovery time<br>or Rx removed to enable<br>power transfer. The time<br>limit can be configured by<br>user. |
|                    | Hardware fault<br>(ADC, Chip) | Tx system shuts off immediately                      | No retry any more               | -                                                                                                                                | Once hardware fault<br>happens, the Tx system<br>shuts off forever.                                                                                                                                                 |
| Tx System<br>Fault | EEPROM<br>corruption fault    | Tx system shuts off immediately                      | No retry any more               | -                                                                                                                                | The WCT1000 checks<br>data validity of EEPROM<br>after power on, stop<br>running forever if<br>EEPROM is corrupted.                                                                                                 |
|                    | Input<br>over-voltage         | Tx system shuts off immediately                      | No retry any more               | Safety input<br>threshold                                                                                                        | When input voltage<br>exceeds the threshold, the<br>Tx system shuts off<br>immediately and waits for<br>recovery time to enable<br>power transfer.                                                                  |

 Table 10. System Faults Handling



|                    | Input over-power                   | Tx system shuts off immediately | Wait for 5 minutes or<br>Rx removed | Input power<br>threshold  | When input power<br>exceeds the threshold, the<br>Tx system shuts off<br>immediately and waits for<br>recovery time to enable<br>power transfer.                                                                           |
|--------------------|------------------------------------|---------------------------------|-------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | Coil over-current                  | Tx system shuts off immediately | Retry immediately                   | Coil current<br>threshold | When coil current exceeds<br>the threshold, the Tx<br>system shuts off<br>immediately and tries<br>PING again.                                                                                                             |
|                    | Tx<br>over-temperature             | Tx system shuts off immediately | Wait for 5 minutes or<br>Rx removed | Temperature<br>threshold  | When the temperature on<br>the board or the coil<br>exceeds the threshold<br>during power transfer, the<br>Tx system shuts off<br>immediately and waits for<br>recovery time or Rx<br>removed to enable power<br>transfer. |
|                    | Rx internal fault<br>(EPT-02)      | Tx system shuts off immediately | No retry any more                   | -                         | The Tx system shuts off<br>forever if End Power<br>packet is received and<br>End Power code is internal<br>fault.                                                                                                          |
|                    | Rx<br>over-temperature<br>(EPT-03) | Tx system shuts off immediately | Wait for 5 minutes or<br>Rx removed | -                         | The Tx system shuts off<br>and waits for recovery time<br>to enable power transfer if<br>End Power packet is<br>received and End Power<br>code is over temperature.                                                        |
| Rx Device<br>Fault | Rx over-voltage<br>(EPT-04)        | Tx system shuts off immediately | Wait for 5 minutes or<br>Rx removed | -                         | The Tx system shuts off<br>and tries PING again if<br>End Power packet is<br>received and End Power<br>code is over voltage.                                                                                               |
|                    | Rx over-current<br>(EPT-05)        | Tx system shuts off immediately | Retry immediately                   | -                         | The Tx system shuts off<br>and tries PING again if<br>End Power packet is<br>received and End Power<br>code is over current.                                                                                               |
|                    | Rx battery failure<br>(EPT-06)     | Tx system shuts off immediately | No retry any more                   | -                         | The Tx system shuts off<br>forever if End Power<br>packet is received and<br>End Power code is battery<br>failure.                                                                                                         |

## 6.8 LEDs Function

Two pins (user can re-configure them to different configuration ports) on WCT1000 are used to drive LEDs for different system status indication in this design, such as charging, standby and fault status, etc. The LEDs can work on different functions using software configuration. WCT1000 controls the LEDs on/off and blink according to the parameters configuration under different system status. For how to



configure LED functions by the FreeMASTER GUI tool, see *WCT Runtime Debug User Guide.pdf* (WCT1XXXRTDUG). The suggested LED functions are listed in the below table for different system status indication.

| LED               |                   |       |            | LED Operational States |            |             |            |            |            |
|-------------------|-------------------|-------|------------|------------------------|------------|-------------|------------|------------|------------|
| Configure         |                   |       |            |                        | Charge     |             |            |            |            |
| Option            | Description       | LED # | Standby    | Charging               | Complete   | Power Limit | FOD Fault  | TX Fault   | RX Fault   |
| Default           | Default Choice    | LED1  | Off        | Blink slow             | Off        | Blink fast  | On         | On         | On         |
| Delault           | Delaut choice     | LED2  | Blink slow | On                     | On         | Blink fast  | Off        | Off        | Off        |
| Option 1          | Option-1 Choice-1 | LED1  | Off        | Blink slow             | On         | Off         | Off        | Off        | Off        |
| Option-1          |                   | LED2  | Off        | Off                    | Off        | Blink fast  | Blink fast | Blink fast | Blink fast |
| Option-2          | Choice-2          | LED1  | Off        | On                     | Off        | Blink fast  | Off        | Off        | Off        |
| Option-2          | Choice-2          | LED2  | Off        | Off                    | Off        | Blink fast  | On         | Blink slow | Blink slow |
| Option-3 Choice-3 | LED1              | Off   | Blink slow | On                     | Blink fast | Blink fast  | Blink fast | Blink fast |            |
| 00000-5           | Choice-5          | LED2  | -          | -                      | -          |             | -          | -          | -          |

| Table | 11. | System | LED | Modes |
|-------|-----|--------|-----|-------|
|       |     | •,•••  |     |       |

## 6.9 Buzzer Function

The WCT1000 integrates a port to drive an external AC Buzzer for sound indication. Through software configuration, a tone can be enabled at power transfer start or stop state. The tone frequency and duration can be configured through WCT1000 software parameters header file. It's recommended to set it according to the speaker's frequency range to ensure that it is working correctly.



## 6.10 Configurable Pins

The WCT1000 supports pin multiplexer, which means that one pin can be configured to different functions. If the default on-chip functions are not used in your applications, such as touch sensor IIC communication, and ultra low power control, these pins can be configured for other functions. Table 12 lists the pin multiplexer for WCT1000 configurable pins.

| Pin No. | Default Function | Alternative Function |
|---------|------------------|----------------------|
| 3       | UART_TX          | GPIO                 |
| 4       | UART_RX          | GPIO                 |
| 5       | LED1             | GPIO                 |
| 7       | GPIO             | ANI                  |
| 12      | GPIO             | ANI                  |
| 15      | TOUCH_IRQ        | GPIO                 |
| 16      | COIL_DIS         | GPIO                 |
| 17      | AUXP_CTRL        | GPIO                 |
| 18      | GPIO             | -                    |
| 19      | SCL              | LED2                 |
| 20      | SDA              | GPIO                 |
| 23      | GPIO             | -                    |
| 24      | GPIO             | -                    |
| 25      | BUZZER           | GPIO                 |
| 26      | DRIVER_EN        | GPIO                 |

| Table 12. | Configurable | Pins | Multiplexer |
|-----------|--------------|------|-------------|
|           | Connigarabio |      | manupioxo   |

#### 6.11 Unused Pins

All unused pins can be left open unless otherwise indicated. For better system EMC performance, it is recommended that all unused pins are tied to system digital ground and flooded with copper to improve ground shielding.

#### 6.12 Power-On Reset

WCT1000 can handle the whole system power on sequence with integrated POR mechanism, so no more action and hardware is needed for the whole system powered on.

#### 6.13 External Reset

WCT1000 can be reset when the **RESET** pin is pull down to logic low (digital ground). A 4.7 kOhm pull-up resistor to 3.3 V digital power and a 0.1 uF filter capacitor to digital ground are recommended for the reliable operation. This pin is used for the JTAG debug and programming purpose in this design.



## 6.14 Programming & Debug Interface

One JTAG and one UART communication ports are designed for the communication with the PC. JTAG is used for the system debug, calibration, and programming. And UART is used for the communication with the PC to display the system information, such as input voltage, input current, coil current, and operating frequency. For the hardware design, see the system example design schematics.

#### 6.15 Software Module

The software in WCT1000 is matured and tested for production ready. Freescale provides a Wireless Charging Transmitter (WCT) software library for speeding user designs. In this library, low level drivers of HAL (Hardware Abstract Layer), callback functions for library access are open to user. About the software API and library details, see *WCT1000 TX Library User Guide.pdf*.

#### 6.15.1 Memory Map

WCT1000 has 32 Kbytes on-chip Flash memory and 6 Kbytes program/data RAM. Besides for wireless transmitter library code, the user can develop private functions and link it to library through predefined APIs.

| Memory | Total Size | Example Code<br>Size | Library Size | FreeMASTER<br>Size | Free Size  |
|--------|------------|----------------------|--------------|--------------------|------------|
| Flash  | 32 Kbytes  | 31 Kbytes            | 19 Kbytes    | 1.5 Kbytes         | 1 Kbytes   |
| RAM    | 6 Kbytes   | 5.9 Kbytes           | 5.8 Kbytes   | 0.1 Kbytes         | 0.1 Kbytes |

Table 13. WCT1000 Memory Footprint

#### 6.15.2 Software Library

The WCT software library provides the complete wireless charging function which is compliant with the latest version WPC "Qi" specifications. This library includes the "Qi" communication protocol, power transfer control program, FOD algorithm using power loss method, system status indication module, and fault protection module. Figure 17 shows the complete software structure of this library. A data structure in the software library can be accessed by user code, which contains runtime data like input current, input voltage, coil current, PWM frequency and duty cycle. For the details of how to use this library, the API definitions, and the data structure, see *WCT1000 TX Library User Guide.pdf*. Besides, a FreeMASTER calibration module is integrated into this library, which enables the end product customization and FOD calibration through the JTAG port.





Figure 17. Software Structure of WCT Library

#### 6.15.3 API Description

Through WCT library APIs, the user can easily get the typical signals on Tx system, such as the input voltage, input current, coil current, and PWM frequency etc. The user can conveniently know WCT1000 operational status by watching variables through the FreeMASTER GUI tool. For more information about API definitions, see *WCT1000 TX Library User Guide.pdf*.









MWCT1000DS, Rev. 1.0



## 6.17 Guideline to Other Solutions Configuration

WCT1000 supports any guided positioning single coil power transmitter solutions by using frequency and duty cycle control. Based on the example design schematics of Freescale wireless transmitter system with A11 configuration, you can easily develop other solutions according to the following guidelines from both hardware and software perspectives.

- For higher input voltage solutions (Such as A1, A10)
  - 1. Replace LDO (U1) with Buck converter for 3.3V voltage generation from input voltage.
  - 2. Change full bridge power stage to half bridge power stage.
  - 3. Use corresponding primary coil and resonant capacitor.
  - 4. Need new coil current calibration formula in software.
- For same input voltage solutions (Such as A5, A12, A16)
   Replace the corresponding primary coil only.

## 7 Design Considerations

#### 7.1 Electrical Design Considerations

Use the following list of considerations to assure correct operation of the device and system:

- The minimum bypass requirement is to place 0.01 0.1 µ F capacitors positioned as near as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the VDD/VSS pairs, including VDDA/VSSA. Ceramic and tantalum capacitors tend to provide better tolerances.
- Bypass the VDD and VSS with approximately 10  $\mu$  F, plus the number of 0.1  $\mu$  F ceramic capacitors.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the VDD and VSS circuits.
- Take special care to minimize noise levels on the VDDA, and VSSA pins.
- Using separate power planes for VDD and VDDA and separate ground planes for VSS and VSSA are recommended. Connect the separate analog and digital power and ground planes as near as possible to power supply outputs. If an analog circuit and digital circuit are powered by the same power supply, you should connect a small inductor or ferrite bead in serial with VDDA traces.
- If desired, connect an external RC circuit to the RESET pin. The resistor value should be in the range of 4.7 kOhm 10 kOhm; and the capacitor value should be in the range of 0.1  $\mu$  F 4.7  $\mu$  F.



- Add a 2.2 kOhm external pull-up on the TMS pin of the JTAG port to keep device in a restate during normal operation if JTAG converter is not present.
- During reset and after reset but before I/O initialization, all I/O pins are at input mode with internal weak pull-up.
- To eliminate PCB trace impedance effect, each ADC input should have a no less than 33 pF/10 Ohm RC filter.
- Need some optional circuits for the power saving function, those circuit can be removed when the design is not sensitive for this requirements, so the touch sensor IC and AUXP\_CTRL can be removed.
- The system with A11 round coil or A16 triangle coil can pass the EMI test with the qualified adaptor and without additional filter. The margin should be more than 6 dB, and the following design items should be considered:
  - The full bridge Mosfet driver resistor can be adjusted. For AOS7400A, the driver resistor is 33 ohm.
  - The mosfet Snubber circuit should be added to decrease the spike on the mosfet during switching. At present, the Snubber circuit is a 4700pF ceramic capacitor. This circuit is shown on the example schematic.

#### 7.2 PCB Layout Considerations

- Provide a low-impedance path from the board power supply to each VDD pin on the device and from the board ground to each VSS pin.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip VDD and VSS pins are as short as possible.
- PCB trace lengths should be minimal for high-frequency signals.
- Physically separate analog components from noisy digital components by ground planes. Do not place an analog trace in parallel with digital traces. Place an analog ground trace around an analog signal trace to isolate it from digital traces.
- The decoupling capacitors of 0.1 µ F must be placed on the VDD pins as close as possible, and place those ceramic capacitors on the same PCB layer with WCT1000 device. VIA is not recommend between the VDD pins and decoupling capacitors.
- The WCT1000 bottom EP pad should be soldered to the ground plane, which will make the system more stable, and VIA matrix method can be used to connect this pad to the ground plane.
- As the wireless charging system functions as a switching-mode power supply, the power components layout is very important for the whole system power transfer efficiency and EMI performance. The power routing loop should be small and short as can as possible, especially for the resonant network, the traces of this circuit should be short and wide, and the current loop



should be optimized smaller for the MOSFETs, resonant capacitor and primary coil. Another important thing is that the control circuit and power circuit should be separated.

### 7.3 Thermal Design Considerations

WCT1000 power consumption is not so critical, so there is not additional part needed for power dissipation. But the full-bridge inverter needs the additional PCB Cu copper to dissipate the heat, so good thermal package MOSFET is recommended to select, such as DFN package, and for the resonant capacitor, COG material, and 1206 or 1210 package are recommended to meet the thermal requirement. The transmitter system internal power loss is about 0.4 W with full 5 W loads, and the worst case is on the inverter, so the user should make some special action to dissipate those heat. Figure 20 shows one thermal strategy for the inverter.



Figure 19. Thermal Design Strategy for Inverter



## 8 References and Links

#### 8.1 References

- WCT1000 A11 Reference Design System User Guide.pdf (WCT1000SYSUG)
- *WCT1000 TX Library User Guide.pdf* (WCT1000LIBUG)
- *WCT Runtime Debug User Guide.pdf* (WCT1XXXRTDUG)
- *WCT1000 A11 Reference Design Calibration User Guide.pdf* (WCT1000CALUG)
- WPC Low Power Wireless Transfer System Description, Part 1: Interface Definition

#### 8.2 Useful Links

- <u>freescale.com</u>
- <u>freescale.com\wirelesscharging</u>
- <u>www.wirelesspowerconsortium.com</u>
- <u>www.powermatters.org</u>



How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners.

©2014 Freescale Semiconductor, Inc.



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

MWCT1000CFM