## NXP Semiconductors Technical Data

# 700 mA dual H-Bridge motor driver with 3.0 V compatible logic I/O

The 17531A is a monolithic dual H-Bridge power IC ideal for portable electronic applications containing bipolar step motors and/or brush DC motors (e.g., cameras and disk drive head positioners).

The 17531A operates from 2.0 to 8.6 V using the internal charge pump, with independent control of each H-Bridge, via a parallel MCU interface. The device features built-in shoot-through current protection and an undervoltage shutdown function.

The 17531A has four operating modes: Forward, Reverse, Brake, and Tri-state (high-impedance). The 17531A has a low total  $R_{DS(on)}$  of 1.2  $\Omega$  (max at 25 °C).

The 17531A efficiently drives many types of micromotors with low power dissipation owing to its low output resistance and high output slew rates. The H-Bridge outputs can be independently pulse width modulated (PWM'ed) at up to 200 kHz for speed/torque and current control.

This device is powered by SMARTMOS technology.

#### Features

- Low total R<sub>DS(on)</sub> 0.8 Ω (Typ), 1.2 Ω (Max) at 25 °C
- Output current 0.7 A (DC)
- Shoot-through current protection circuit
- · PWM control input frequency up to 200 kHz
- Built-in charge pump circuit
- Low power consumption
- · Undervoltage detection and shutdown circuit
- Power save mode with current draw  $\leq$  2.0  $\mu$ A





Figure 1. 17531A Simplified application diagram



## Orderable parts

## Table 1. Orderable part variations <sup>(1)</sup>

| Part number                    | Temperature (T <sub>A</sub> ) | Package                |
|--------------------------------|-------------------------------|------------------------|
| MPC17531ATEP                   |                               | 24 QFN                 |
| MPC17531ATEV/EL <sup>(2)</sup> | -20 °C to 65 °C               | 20 VMFP                |
| MPC17531ATEJ                   |                               | 20 TSSOP (exposed pad) |

Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.

2. Not recommended for new designs.

## Internal block diagram





NXP Semiconductors

17531A

## **Pin connections**



#### Figure 3. Pin connections

A functional description of each pin can be found in the Functional Pin Description section beginning on page.9.

| Pin number<br>20-Pin VMFP,<br>20-Pin TSSOP | Pin number<br>24-Pin QFN | Pin name | Formal name                | Definition                                                                  |
|--------------------------------------------|--------------------------|----------|----------------------------|-----------------------------------------------------------------------------|
| 1                                          | 22                       | VDD      | Logic Supply               | Control circuit power supply pin.                                           |
| 2                                          | 23                       | IN1A     | Logic Input Control 1A     | Logic input control of OUT1A (refer to Table 6, Truth table, page 8).       |
| 3                                          | 24                       | IN1B     | Logic Input Control 1B     | Logic input control of OUT1B (refer to Table 6, Truth table, page 8).       |
| 4                                          | 2                        | PSAVE    | Power Save                 | Logic input controlling power save mode.                                    |
| 5                                          | 3                        | OUT2A    | H-Bridge Output 2A         | Output A of H-Bridge channel 2.                                             |
| 6                                          | 4                        | PGND1    | Power Ground 1             | High-current power ground 1.                                                |
| 7                                          | 5                        | OUT1A    | H-Bridge Output 1A         | Output A of H-Bridge channel 1.                                             |
| 8                                          | 8                        | VM1      | Motor Drive Power Supply 1 | Positive power source connection for H-Bridge 1 (Motor Drive Power Supply). |
| 9                                          | 9                        | CRES     | Predriver Power Supply     | Internal triple charge pump output as predriver power supply.               |
| 10                                         | 10                       | C2H      | Charge Pump 2H             | Charge pump bucket capacitor 2 (positive pole).                             |
| 11                                         | 11                       | C1H      | Charge Pump 1H             | Charge pump bucket capacitor 1 (positive pole).                             |
| 12                                         | 12                       | C1L      | Charge Pump 1L             | Charge pump bucket capacitor 1 (negative pole).                             |
| 13                                         | 13                       | C2L      | Charge Pump 2L             | Charge pump bucket capacitor 2 (negative pole).                             |
| 14                                         | 14                       | OUT1B    | H-Bridge Output 1B         | Output B of H-Bridge channel 1.                                             |
| 15                                         | 15                       | PGND2    | Power Ground 2             | High-current power ground 2.                                                |
| 16                                         | 16                       | OUT2B    | H-Bridge Output 2B         | Output B of H-Bridge channel 2.                                             |
| 17                                         | 17                       | VM2      | Motor Drive Power Supply 2 | Positive power source connection for H-Bridge 2 (Motor Drive Power Supply). |
| 18                                         | 19                       | IN2B     | Logic Input Control 2B     | Logic input control of OUT2B (refer to Table 6, Truth table, page 8).       |
| 19                                         | 20                       | IN2A     | Logic Input Control 2A     | Logic input control of OUT2A (refer to Table 6, Truth table, page 8).       |
| 20                                         | 21                       | LGND     | Logic Ground               | Low-current logic signal ground.                                            |
| N/A                                        | 1, 6, 7, 17              | NC       | —                          | No Connect                                                                  |
| -                                          | N/A                      | -        | -                          | Exposed pad on 20-Pin TSSOP                                                 |

#### Table 2. 17531A, pin definitions

#### 17531A

## **Electrical characteristics**

#### Maximum ratings

#### Table 3. Maximum ratings

All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                                 | Ratings                                              | Value                        | Unit | Notes    |
|----------------------------------------|------------------------------------------------------|------------------------------|------|----------|
| V <sub>M</sub>                         | Motor Supply Voltage                                 | -0.5 to 11.0                 | V    |          |
| V <sub>CRES</sub>                      | Charge Pump Output Voltage                           | -0.5 to 14.0                 | V    |          |
| V <sub>DD</sub>                        | Logic Supply Voltage                                 | -0.5 to 5.0                  | V    |          |
| V <sub>IN</sub>                        | Signal Input Voltage                                 | -0.5 to V <sub>DD</sub> +0.5 | V    |          |
| I <sub>О</sub><br>I <sub>ОРК</sub>     | Driver Output Current<br>• Continuous<br>• Peak      | 0.7<br>1.4                   | А    | (3)      |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub> | ESD Voltage<br>• Human Body Model<br>• Machine Model | ±1200<br>±150                | V    | (4)      |
| TJ                                     | Operating Junction Temperature                       | -20 to 150                   | °C   |          |
| T <sub>A</sub>                         | Operating Ambient Temperature                        | -20 to 65                    | °C   |          |
| T <sub>STG</sub>                       | Storage Temperature Range                            | -65 to 150                   | °C   |          |
| $R_{\thetaJA}$                         | Thermal Resistance                                   | 50                           | °C/W | (5)      |
| PD                                     | Power Dissipation<br>• WMFP<br>• QFN                 | 1.0<br>2.5                   | W    | (6)      |
| T <sub>SOLDER</sub>                    | Pin Soldering Temperature                            | 260                          | °C   | (7)      |
| T <sub>PPRT</sub>                      | Peak Package Reflow Temperature During Reflow        | Note 8                       | °C   | (7), (8) |

Notes

- 3.  $T_A = 25 \text{ °C}$ , 10 ms pulse width at 200 ms intervals.
- ESD1 testing is performed in accordance with the Human Body Model (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), ESD2 testing is performed in accordance with the Machine Model (C<sub>ZAP</sub> = 200 pF, R<sub>ZAP</sub> = 0 Ω).
- 5. QFN24: 45 x 30 x 1 [mm] glass EPOXY board mount. (See: recommended heat pattern) VMFP16: 37 x 50 x 1.6 [mm] glass EPOXY board mount. When the exposed pad is bonded, Rsj is not performed.
- 6. Maximum at  $T_A = 25$  °C. When the exposed pad is bonded, Rsj is not performed.
- 7. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.NXP.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

#### **Static electrical characteristics**

#### Table 4. Static electrical characteristics

Characteristics noted under conditions  $T_A = 25$  °C,  $V_{DD} = 3.0$  V,  $V_M = 5.0$  V, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25$  °C under nominal conditions, unless otherwise noted.

| Symbol                                        | Characteristic                                                                                   | Min. | Тур. | Max.       | Unit     | Notes        |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------------|----------|--------------|
| ower input                                    |                                                                                                  |      |      |            | 1        |              |
| V <sub>M-CP</sub>                             | Motor Supply Voltage (Using Internal Charge Pump)                                                | 2.0  | 5.0  | 8.6        | V        | (9)          |
| V <sub>M-NCP</sub>                            | Motor Supply Voltage (V <sub>CRES</sub> Applied Externally)                                      | -    | -    | 10         | V        | (10)         |
| V<br>CRES-VM                                  | Gate Drive Voltage - Motor Supply Voltage (V <sub>CRES</sub> Applied Externally)                 | 5.0  | 6.0  | -          | V        | (11)         |
| V <sub>DD</sub>                               | Logic Supply Voltage                                                                             | 2.7  | 3.0  | 3.6        | V        |              |
| I <sub>QM</sub><br>I <sub>QM-PSAVE</sub>      | Driver Quiescent Supply Current<br>• No Signal Input<br>• Power Save Mode                        | -    |      | 100<br>1.0 | μΑ       |              |
| I <sub>QVDD</sub><br>I <sub>QVDD-</sub> PSAVE | Logic Quiescent Supply Current<br>• No Signal Input<br>• Power Save Mode                         | -    |      | 1.0<br>1.0 | mA<br>μA | (12)         |
| VDD<br>I<br>CRES                              | Operating Power Supply Current<br>• Logic Supply Current<br>• Charge Pump Circuit Supply Current | -    |      | 3.0<br>0.7 | mA       | (13)<br>(14) |
| V <sub>DDDET</sub>                            | Low V <sub>DD</sub> Detection Voltage                                                            | 1.0  | 1.6  | 2.5        | V        | (15)         |
| R <sub>DS(ON)</sub>                           | Driver Output ON Resistance                                                                      | _    | 0.8  | 1.2        | Ω        | (16)         |

#### Gate drive

| VCRES           | Gate Drive Voltage <ul> <li>No Current Load</li> </ul>                                | 12   | 13  | 13.5 | V  | (14) |
|-----------------|---------------------------------------------------------------------------------------|------|-----|------|----|------|
| V<br>CRESLOAD   | Gate Drive Ability (Internally Supplied)<br>• <sup>I</sup> C <sub>RES</sub> = -1.0 mA | 8.5  | 9.2 | _    | V  |      |
| C <sub>CP</sub> | Recommended External Capacitance (C1L–C1H, C2L–C2H, C <sub>RES</sub> –GND)            | 0.01 | 0.1 | 1.0  | μF |      |

#### Control logic

| V <sub>IN</sub> | Logic Input Voltage                            | 0                     | _  | V <sub>DD</sub>       | V  |  |
|-----------------|------------------------------------------------|-----------------------|----|-----------------------|----|--|
|                 | Logic Inputs (2.7 V < V <sub>DD</sub> < 3.3 V) |                       |    |                       |    |  |
| V <sub>IH</sub> | High Level Input Voltage                       | V <sub>DD</sub> x 0.7 | -  | -                     | V  |  |
| V <sub>IL</sub> | Low Level Input Voltage                        | -                     | -  | V <sub>DD</sub> x 0.3 | V  |  |
| Чн              | High Level Input Current                       | -                     | -  | 1.0                   | μA |  |
| IIL             | Low Level Input Current                        | -1.0                  | _  | _                     | μA |  |
| IIL-PSAVE       | PSAVE Pin Input Current Low                    | -                     | 50 | 100                   | μA |  |

Notes

9. Gate drive voltage V<sub>CRES</sub> is generated internally. 2 x V<sub>DD</sub> + V<sub>M</sub> must be < V<sub>CRES MAX</sub> (13.5 V).

10. No internal charge pump used. V<sub>CRES</sub> is applied from an external source.

11.  $R_{DS(ON)}$  is not guaranteed if  $V_{CRES-VM} < 5.0$  V. Also, function is not guaranteed if  $V_{CRES}-V_M < 3.0$  V.

12.  $I_{QVDD}$  includes the current to pre-driver circuit.

13.  $I_{VDD}$  includes the current to predriver circuit at  $f_{IN}$  = 100 kHz.

14. At f<sub>IN</sub> = 20 kHz.

 Detection voltage is defined as when the output becomes high-impedance after V<sub>DD</sub> drops below the detection threshold. V<sub>CRES</sub> is applied from an external source. 2 x V<sub>DD</sub> + V<sub>M</sub> must be < V<sub>CRES MAX</sub> (13.5 V).

16.  $I_0 = 0.7 \text{ A source + sink.}$ 

#### **Dynamic electrical characteristics**

#### Table 5. Dynamic electrical characteristics

Characteristics noted under conditions  $T_A = 25 \text{ °C}$ ,  $V_{DD} = 3.0 \text{ V}$ ,  $V_M = 5.0 \text{ V}$ , GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25 \text{ °C}$  under nominal conditions, unless otherwise noted.

| Symbol                               | Characteristic                                              | Min. | Тур.       | Max.                | Unit | Notes |
|--------------------------------------|-------------------------------------------------------------|------|------------|---------------------|------|-------|
| Input                                | · ·                                                         |      | 1          | 1                   | 1    |       |
| f <sub>IN</sub>                      | Pulse Input Frequency                                       | -    | -          | 200                 | kHz  |       |
| t <sub>R</sub>                       | Input Pulse Rise Time                                       | -    | -          | 1.0 <sup>(18)</sup> | μs   | (17)  |
| t <sub>F</sub>                       | Input Pulse Fall Time                                       | -    | -          | 1.0 <sup>(18)</sup> | μs   | (19)  |
| Output                               |                                                             |      |            |                     |      |       |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay Time<br>• Turn-ON Time<br>• Turn-OFF Time |      | 0.1<br>0.1 | 0.5<br>0.5          | μs   | (20)  |
| t <sub>VGON</sub>                    | Charge Pump Wake-up Time                                    | -    | 1.0        | 3.0                 | ms   | (21)  |
| t <sub>VDDDET</sub>                  | Low Voltage Detection Time                                  | -    | -          | 10                  | ms   |       |

Notes

17. Time is defined between 10% and 90%.

18. That is, the input waveform slope must be steeper than this.

19. Time is defined between 90% and 10%.

20. Output load is 8.0  $\Omega$  DC.

21.  $C_{CP} = 0.1 \,\mu F.$ 

#### **Timing diagrams**



Figure 4.  $t_{\text{PLH}},\,t_{\text{PHL}},\,\text{and}\,t_{\text{PZH}}$  timing



Figure 5. Low voltage detection timing



## Figure 6. Charge pump timing

#### Table 6. Truth table

|       | INPUT        |              | OUTPUT         |                | Charge nump and low                     |
|-------|--------------|--------------|----------------|----------------|-----------------------------------------|
| PSAVE | IN1A<br>IN2A | IN1B<br>IN2B | OUT1A<br>OUT2A | OUT1B<br>OUT2B | Charge pump and low<br>voltage detector |
| L     | L            | L            | L              | L              | RUN                                     |
| L     | Н            | L            | Н              | L              | RUN                                     |
| L     | L            | Н            | L              | Н              | RUN                                     |
| L     | Н            | Н            | Z              | Z              | RUN                                     |
| Н     | Х            | Х            | Z              | Z              | STOP                                    |

H = High. L = Low. Z = High-impedance.  $\frac{X = Don't}{PSAVE}$  pin is pulled up to V<sub>DD</sub> with internal resistance.

## **Functional description**

#### Introduction

The 17531A is a monolithic dual H-Bridge ideal for portable electronic applications to control bipolar step motors and brush DC motors, such as those found in camera lens assemblies, camera shutters, and optical disk drives. The device features an on-board charge pump, as well as built-in shoot-through current protection and under-voltage shutdown.

The 17531A has four operating modes: Forward, Reverse, Brake, and Tri-state (high-impedance). The MOSFETs comprising the output bridge have a total source + sink  $R_{DS(ON)} \le 1.2 \Omega$ . The 17531A can simultaneously drive two brush DC motors or one bipolar step motor. The drivers are designed to be PWMed at frequencies up to 200 kHz.

#### **Functional pin description**

#### Logic supply (VDD)

The VDD pin carries the logic supply voltage and current into the logic sections of the IC. VDD has an undervoltage threshold. If the supply voltage drops below the undervoltage threshold, the output power stage switches to a tri-state condition. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input pins.

#### Logic input control (IN1A, IN1B, IN2A, and IN2B)

These logic input pins control each H-Bridge output. IN1A logic HIGH = OUT1A HIGH. However, if all inputs are taken HIGH, the outputs bridges are both tri-stated (refer to Table 6, Truth table, page 8).

#### Power save (PSAVE)

The PSAVE pin is a HIGH = TRUE power save mode input. When PSAVE = HIGH, all H-Bridge outputs (OUT1A, OUT1B, OUT2A, and OUT2B) are tri-stated (High-Z), regardless of logic inputs (IN1A, IN1B, IN2A, and IN2B) states, and the internal charge pump and low voltage detection current are shut off to save power.

#### H-Bridge output (OUT1A, OUT1B, OUT2A, and OUT2B)

These pins provide connection to the outputs of each of the internal H-Bridges (see Figure 2, 17531A Simplified internal block diagram, page 3).

#### Motor drive power supply (VM1 and VM2)

The VM pins carry the main supply voltage and current into the power sections of the IC. This supply then becomes controlled and/or modulated by the IC as it delivers the power to the loads attached between the OUTput pins. All VM pins must be connected together on the printed circuit board.

#### Charge pump (C1L and C1H, C2L and C2H)

These two pairs of pins, the C1L and C1H, and the C2L and C2H, connect to the external bucket capacitors required by the internal charge pump. The typical value for the bucket capacitors is  $0.1 \,\mu$ F.

#### Predriver power supply (CRES)

The CRES pin is the output of the internal charge pump. Its output voltage is approximately three times of  $V_{DD}$  voltage. The  $V_{CRES}$  voltage is power supply for the internal predriver circuit of H-Bridges.

Power ground (PGND)

Power ground pins. They must be tied together on the PCB.

Logic ground (LGND) Logic ground pin.

## **Typical applications**

Figure 7 shows a typical application for the 17531A. When applying the gate voltage to the CRES pin from an external source, be sure to connect it via a resistor equal to or greater than  $R_G = V_{CRES}/0.02 \Omega$ .

The internal charge pump of this device is generated from the V<sub>DD</sub> supply; therefore, care must be taken to provide sufficient gate-source voltage for the high side MOSFETs when  $V_M >> V_{DD}$  (e.g.,  $V_M = 5.0 \text{ V}$ ,  $V_{DD} = 3.3 \text{ V}$ ), in order to ensure full enhancement of the high side MOSFET channels.



Figure 7. 17531A typical application diagram

#### CEMF snubbing techniques

Care must be taken to protect the IC from potentially damaging CEMF spikes induced when commutating currents in inductive loads. Typical practice is to provide snubbing of voltage transients via placing a capacitor or zener at the supply pin (VM) (see Figure 8).

#### PCB layout

When designing the printed circuit board (PCB), connect sufficient capacitance between power supply and ground pins to ensure proper filtering from transients. For all high current paths, use wide copper traces and the shortest possible distances.



Figure 8. CEMF snubbing techniques

## Packaging

#### **Package dimensions**

For the most current package revision, visit <u>www.NXP.com</u> and perform a keyword search using the "98A" drawing number listed.







| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NOT  | TO SCALE   |
|--------------------------------------------------|---------------|---------|--------------------|------------|
| TITLE:                                           | - 6           | DOCUMEN | NT NO: 98ASA10616D | REV: C     |
| EIAJ VMFP 20LD,<br>0 65 pitch                    |               |         | RD: NON-JEDEC      |            |
| 0.00 + 1+0                                       | I             | SOT339- | -2 11              | 1 MAR 2016 |





VIEW Y

SECTION R-R

| © NXP SEMICONDUCTORS N. V.<br>ALL RIGHTS RESERVED | MECHANICAL OUT | ΓLINE   | PRINT VERS   | SION NOT | TO SCALE |
|---------------------------------------------------|----------------|---------|--------------|----------|----------|
| TITLE: EIA L VMED 20                              |                | DOCUMEN | NT NO: 98ASA | 10616D   | REV: C   |
| EIAJ VMFP 20<br>0.65 Pitch                        | ,              | STANDAF | RD: NON-JEDE | C        |          |
|                                                   |                | SOT339- | -2           | 11       | MAR 2016 |



NOTES:

- 1 DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.
- 2 ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0. 10 ANY SIDE. DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0. 15 PER SIDE.
- A DIMENSIONS ARE DETERMINED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS, AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- 5 TERMINAL NUMBER ARE SHOWN FOR REFERENCE ONLY.

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NO   | T TO SCALE  |
|--------------------------------------------------|---------------|---------|--------------------|-------------|
| TITLE: EIAI VMED 20                              |               | DOCUMEN | NT NO: 98ASA10616D | REV: C      |
| EIAJ VMFP 20LD,<br>0.65 pitch                    |               |         | RD: NON-JEDEC      |             |
|                                                  |               | SOT339- | -2                 | 11 MAR 2016 |



| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED  | MECHANICAL OU | TLINE              | PRINT VERSION NO | T TO SCALE  |
|---------------------------------------------------|---------------|--------------------|------------------|-------------|
| TITLE:                                            | DOCUME        | NT NO: 98ASA00474D | REV: B           |             |
| QFN, THERMALLY ENHA<br>4 X 4 X 0.9. 0.5 PITCH. 24 |               | STANDAF            | RD: NON-JEDEC    |             |
|                                                   |               | SOT616-            | 8                | 12 JAN 2016 |

#### 17531A





DETAIL F VIEW ROTATED 90°CW

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED                         | MECHANICAL OUTLINE |         | PRINT VERSION NO   | T TO SCALE  |
|--------------------------------------------------------------------------|--------------------|---------|--------------------|-------------|
| TITLE:<br>QFN, THERMALLY ENHANCED<br>4 X 4 X 0.9, 0.5 PITCH, 24 TERMINAL |                    | DOCUMEN | NT NO: 98ASA00474D | REV: B      |
|                                                                          |                    | STANDAR | D: NON-JEDEC       |             |
|                                                                          |                    | SOT616- | 8                  | 12 JAN 2016 |



NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. THIS IS A NON-JEDEC REGISTERED PACKAGE.
- A. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.
- 5. MIN. METAL GAP SHOULD BE 0.2 MM.

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED               | MECHANICAL OUTLINE |         | PRINT VERSION NOT  | TO SCALE   |
|----------------------------------------------------------------|--------------------|---------|--------------------|------------|
| QFN, THERMALLY ENHANCED<br>4 X 4 X 0.9, 0.5 PITCH, 24 TERMINAL |                    | DOCUMEN | NT NO: 98ASA00474D | REV: B     |
|                                                                |                    | STANDAF | RD: NON-JEDEC      |            |
|                                                                |                    | SOT616- | 8 12               | 2 JAN 2016 |







| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED        | MECHANICAL OU | TLINE   | PRINT VERSION NO   | T TO SCALE  |
|---------------------------------------------------------|---------------|---------|--------------------|-------------|
| TSSOP, 6.5 X 4.4 X 0.95 PKG,<br>0.65 PITCH, 20 TERMINAL |               | DOCUMEN | NT ND: 98ASA00887D | RE∨: D      |
|                                                         |               | STANDAR | RD: NON-JEDEC      |             |
|                                                         |               | SOT527- | -2 2               | 24 MAR 2016 |





SECTION F-F



VIEW G-G



DETAIL E

| NXP SEMICENDUCTERS N.V.<br>ALL RIGHTS RESERVED          | MECHANICAL OUTLINE |         | PRINT VERSION NO   | T TO SCALE  |
|---------------------------------------------------------|--------------------|---------|--------------------|-------------|
| TSSOP, 6.5 X 4.4 X 0.95 PKG,<br>0.65 PITCH, 20 TERMINAL |                    |         | NT ND: 98ASA00887D | REV: D      |
|                                                         |                    | STANDAR | RD: NON-JEDEC      |             |
|                                                         |                    | SDT527- | -2 2               | 24 MAR 2016 |



| LAND | PAT | TERN |
|------|-----|------|
|------|-----|------|

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.

| © NXP SEMICENDUCTERS N.V.<br>ALL RIGHTS RESERVED |                                                         | Mechanical outline |         | PRINT VERSION NOT | TO SCALE   |
|--------------------------------------------------|---------------------------------------------------------|--------------------|---------|-------------------|------------|
| TITLE:                                           | TSSOP, 6.5 X 4.4 X 0.95 PKG,<br>0.65 PITCH, 20 TERMINAL |                    | DOCUMEN | ND: 98ASA00887D   | RE∨: D     |
|                                                  |                                                         |                    | STANDAR | D: NON-JEDEC      |            |
|                                                  |                                                         |                    | SOT527- | -2 2              | 4 MAR 2016 |



NOTES:

1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994.

2. DIMENSIONS ARE IN MILLIMETERS.

 $\sqrt{3}$  dimension does not include mold protrusion. Allowable mold protrusion is 0.15 per side.

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR MOLD PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE.

5. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM.

6, datums a and b to be determined at datum plane H.

7. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.

| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED        | MECHANICAL OUTLINE |         | PRINT VERSION NO   | T TO SCALE  |
|---------------------------------------------------------|--------------------|---------|--------------------|-------------|
| TSSOP, 6.5 X 4.4 X 0.95 PKG,<br>0.65 PITCH, 20 TERMINAL |                    | DOCUMEN | IT ND: 98ASA00887D | RE∨: D      |
|                                                         |                    | STANDAR | D: NON-JEDEC       |             |
|                                                         |                    | SOT527- | -2                 | 24 MAR 2016 |

#### 17531A

NXP Semiconductors

## **Revision history**

| Revision | Date    | Description of changes                                                                                                                                                                    |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0      | 9/2005  | <ul><li>Implemented Revision History page</li><li>Converted to Freescale format</li></ul>                                                                                                 |
| 3.0      | 2/2008  | Corrected Table 2, Pin Definitions on page 4                                                                                                                                              |
| 4.0      | 5/2009  | Corrected Note 7, in Static Electrical Characteristics table                                                                                                                              |
| 5.0      | 10/2013 | <ul> <li>Updated package drawings</li> <li>Corrected ordering information table to MPC17531ATEP and MPC17531ATEV/EL</li> <li>Added new back page and document properties</li> </ul>       |
| 6.0      | 10/2013 | Corrected packaging information on page 1                                                                                                                                                 |
| 7.0      | 11/2014 | Changed the QFN 98A to 98ASA00474D per PCN 16331     Corrected errors in ordering information                                                                                             |
| 8.0      | 3/2015  | Corrected unit typo for Logic Quiescent Supply Current                                                                                                                                    |
| 9.0      | 7/2015  | <ul> <li>Added 98ASA00887D package information and updated tables where applicable</li> <li>Added MPC17531ATEJ to the ordering information</li> <li>Updated as per PCN # 16724</li> </ul> |
| Γ        | 8/2015  | Corrected the 98A package information for 20-pin TSSOP                                                                                                                                    |
| 10.0     | 10/2015 | <ul> <li>Added EP notation for TSSOP package.</li> <li>Fixed notations for TSSOP in Orderable parts and Pin connections.</li> <li>Updated Packaging 98A drawing for TSSOP</li> </ul>      |
|          | 7/2016  | Updated to NXP document form and style                                                                                                                                                    |

#### How to Reach Us:

Home Page: NXP.com

Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © 2016 NXP B.V.

Document Number: MPC17531A Rev. 10.0 7/2016



## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

MPC17531ATEP MPC17531ATEPR2 MPC17531AEV MPC17531AEVEL MPC17531ATEV MPC17531ATEVEL MPC17531ATEJ MPC17531ATEJR2