## MCXA153, A152, A143, A142, A133, A132 Data Sheet

Rev. 5.1 — 16 October 2024

**Product Data Sheet** 

MCXA13x MCXA14x

MCXA15x

LQFP48

0.5 mm)

LQFP64

0.5 mm)

(7 x 7 x 1.4 mm,

(10 x 10 x 1.4 mm,

HVQFN32

0.5 mm)

0.5 mm)

HVQFN48

(5 x 5 x 0.9 mm,

(7 x 7 x 0.9 mm,

#### Features

- Arm Cortex-M33 48MHz(A14x) or 96MHz(A15x, A13x) with 381 CoreMark (3.97 CoreMark/MHz)
- Up to 128 KB Flash, 32 KB SRAM, up to 8 KB SRAM with ECC
- · All RAM can be retained down to Deep Power Down mode
- -40 °C to 125 °C temperature range
- Down to 53 µA/MHz active current, 6.5 µA Power Down mode with all SRAM retention, 394 nA Deep Power Down current

#### Core

 Arm 32-bit Cortex-M33 CPU, no FPU, no DSP extension instruction set, no TrustZone, no MPU

#### Memories

- Single-bank Flash: Up to 128 KB FLASH with ECC (support one bit correction and two bits detection)
- Cache Engine with 4 KB RAM
- Up to 32 KB RAM, configurable as up to 8 KB RAM with ECC (support single bit correction and two bits detection)
- All RAM can be retained down to Deep Power Down mode
- 16 KB ROM

#### Security

- 128-bit Universal Unique Identifier (UUID) per device in accordance with IETF's RFC4122 version 5 specification
- Device lifecycle management
- · Flash read/write/execute permission protect by MBC and lockable
- Implicit-protected Flash Region (IFR)
- · Security Monitoring
  - Code Watchdog for code flow integrity checking
  - GLIKEY enhances protection against attacks to gain unauthorized access to sensitive registers

#### Low-Power Performance

- Active: 53 µA/MHz in Active Mode (While(1) executing from flash, 3.3 V @25 °C )
- Deep Sleep: 20.28 μA, 7.4 μs wake-up ( 3.3 V @25 °C)
- Power Down: 6.5 µA, 17.1 µs wake-up (full SRAM retention, 3.3 V@ 25 °C)
- Deep Power Down: 394 nA, 2.36 ms wake-up (wake timer disabled, reset pin enabled, all SRAM off, 3.3 V @25 °C)

#### System and Clocks

• 192 MHz free-running oscillator (FRO192M)



- 12 MHz free-running oscillator (FRO12M)
- 16 KHz free-running oscillator (FRO16K)
- · Up to 50 MHz crystal oscillator
- · Hardware and Software Watchdogs
- · Asynchronous DMA modules (4-channels)

#### Communication interfaces

- 2x LPSPI, 1x LPI2C, 3x LPUART
- 1x I3C
- · USB Full-speed (Device) with on-chip FS PHY

#### **Advanced Motor Control**

- 1x FlexPWM each with 3 submodules, providing 6 complementary outputs of PWM (no Nanoedge module)
- 1x Quadrature Decoder (eQDC)
- 1x AOI (AND/OR/INVERT) module support up to 4 output trigger

#### Analog

- 1x 16-bit ADC
  - up to 3.2 Msps in 16-bit mode, and 4 Msps in 12-bit mode
  - up to 24 ADC Input channels (depending on the package)
  - one integrated temperature sensor
- · 2x Low power Comparators (LPCMP) with 8 input pins and 8-bit DAC as internal reference
  - 1x LPCMP is functional down to Deep Power Down mode

#### Timers

- 3x 32-bit standard general-purpose asynchronous timers/counters, which support up to four capture inputs and four compare outputs, PWM mode, and external count input. Specific timer events can be selected to generate DMA requests
- · Low power timer
- Frequency measurement timer
- Windowed watchdog Timer
- · Wake timer
- Micro-tick timer (UTICK)
- · OS event timer

#### General-purpose input/outputs

- · Up to 52 GPIOs
  - Up to eight 20 mA IO
  - 50 MHz IO on P1 and P3
  - Up to 19-pin wake-up sources function down to Deep Power Down mode
  - Support 1.71 V~3.6 V IO supply range

#### **Power Management**

- · Integrated voltage regulator
  - Core LDO, other LDOs

MCXAP64M96FS3

- Operating voltage: 1.71 V to 3.6 V
- IOs: 1.71 V 3.6 V full-performance

#### Target Applications

#### Industrial

- Energy Storage and Management System
- Smart Metering
- · Factory Automation
- Industrial HMI
- Mobile Robotics Ecosystem
- Motion Control and Robotics
- Motor Drives
- Brushless DC Motor (BLDC) Control
- Permanent Magnet Synchronous Motor (PMSM)

#### Smart Home

- Home Control Panel
- Major Home Appliances
- Robotic Appliance
- Smart Speaker
- Soundbar
- Gaming Accessories
- Smart Lighting
- Smart Power Socket and Light Switch

#### Table 1. Ordering Information

| Part Number | Marking    | Core<br>Speed<br>(MHz) | Flash (KB) | SRAM<br>(KB) | GPIOs | Pin Count | Package | Packing |
|-------------|------------|------------------------|------------|--------------|-------|-----------|---------|---------|
| MCXA153VLH  | MCXA153VLH | 96                     | 128        | 32           | 52    | 64        | LQFP    | Tray    |
| MCXA153VFT  | MCXA153VFT | 96                     | 128        | 32           | 41    | 48        | HVQFN   | Tray    |
| MCXA153VFM  | MCXA153VFM | 96                     | 128        | 32           | 26    | 32        | HVQFN   | Tray    |
| MCXA153VLF  | MCXA153VLF | 96                     | 128        | 32           | 38    | 48        | LQFP    | Tray    |
| MCXA152VLH  | MCXA152VLH | 96                     | 64         | 16           | 52    | 64        | LQFP    | Tray    |
| MCXA152VFT  | MCXA152VFT | 96                     | 64         | 16           | 41    | 48        | HVQFN   | Tray    |
| MCXA152VFM  | MCXA152VFM | 96                     | 64         | 16           | 26    | 32        | HVQFN   | Tray    |
| MCXA152VLF  | MCXA152VLF | 96                     | 64         | 16           | 38    | 48        | LQFP    | Tray    |
| MCXA143VLH  | MCXA143VLH | 48                     | 128        | 32           | 52    | 64        | LQFP    | Tray    |
| MCXA143VFT  | MCXA143VFT | 48                     | 128        | 32           | 41    | 48        | HVQFN   | Tray    |

MCXAP64M96FS3

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Part Number | Marking    | Core<br>Speed<br>(MHz) | Flash (KB) | SRAM<br>(KB) | GPIOs | Pin Count | Package | Packing |
|-------------|------------|------------------------|------------|--------------|-------|-----------|---------|---------|
| MCXA143VFM  | MCXA143VFM | 48                     | 128        | 32           | 26    | 32        | HVQFN   | Tray    |
| MCXA143VLF  | MCXA143VLF | 48                     | 128        | 32           | 38    | 48        | LQFP    | Tray    |
| MCXA142VLH  | MCXA142VLH | 48                     | 64         | 16           | 52    | 64        | LQFP    | Tray    |
| MCXA142VFT  | MCXA142VFT | 48                     | 64         | 16           | 41    | 48        | HVQFN   | Tray    |
| MCXA142VFM  | MCXA142VFM | 48                     | 64         | 16           | 26    | 32        | HVQFN   | Tray    |
| MCXA142VLF  | MCXA142VLF | 48                     | 64         | 16           | 38    | 48        | LQFP    | Tray    |
| MCXA133VFT  | MCXA133VFT | 96                     | 128        | 32           | 44    | 48        | HVQFN   | Tray    |
| MCXA133VFM  | MCXA133VFM | 96                     | 128        | 32           | 29    | 32        | HVQFN   | Tray    |
| MCXA133VLF  | MCXA133VLF | 96                     | 128        | 32           | 41    | 48        | LQFP    | Tray    |
| MCXA132VFT  | MCXA132VFT | 96                     | 64         | 16           | 44    | 48        | HVQFN   | Tray    |
| MCXA132VFM  | MCXA132VFM | 96                     | 64         | 16           | 29    | 32        | HVQFN   | Tray    |
| MCXA132VLF  | MCXA132VLF | 96                     | 64         | 16           | 41    | 48        | LQFP    | Tray    |

#### Table 1. Ordering Information ... continued

#### Table 2. Device Revision Number

| Device Mask Set Number | DIE_ID     | JTAG ID Register[PRN] |
|------------------------|------------|-----------------------|
| 0P07H                  | 0x0055F1A0 | 0x0726602B            |

#### Table 3. Related Resources

| Туре                           | Description                                                                                                                          | Resource                                                                                                                                          |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Fact Sheet                     | The Fact Sheet gives overview of the product key features and its uses.                                                              | MCXA1xxFS                                                                                                                                         |
| Reference<br>Manual            | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.                     | MCXAP64M96FS3RM                                                                                                                                   |
| Data Sheet                     | The Data Sheet includes electrical characteristics and signal connections.                                                           | This document                                                                                                                                     |
| Chip Errata                    | The chip mask set Errata provides additional or corrective information for a particular device mask set.                             | MCXA153_P07H                                                                                                                                      |
| Package<br>drawing             | Package dimensions are provided in package drawings.                                                                                 | <ul> <li>LQFP 64-pin: 98ASS23234W</li> <li>HVQFN 48-pin: 98ASA01637D</li> <li>HVQFN 32-pin:98ASA02110D</li> <li>LQFP 48-pin:98AH00962A</li> </ul> |
| Software<br>development<br>kit | MCUXpresso SDK. An open source software development kit (SDK) built specifically for your processor and evaluation board selections. | http://www.nxp.com/mcuxpresso                                                                                                                     |

MCXA153, A152, A143, A142, A133, A132 Data Sheet



MCXA153, A152, A143, A142, A133, A132 Data Sheet



## 1 Feature Comparison

#### Table 4. Feature Comparison

|                    | Part Number                                    | MCXA133                                | MCXA132                             | MCXA143                             | MCXA142                             | MCXA153                                | MCXA152                                |  |  |  |
|--------------------|------------------------------------------------|----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|----------------------------------------|----------------------------------------|--|--|--|
| Core               | Core Cortex-M33                                | 96 MHz                                 | 96 MHz                              | 48 MHz                              | 48 MHz                              | 96 MHz                                 | 96 MHz                                 |  |  |  |
| Platform           | Cache                                          |                                        | I                                   | 4                                   | kB                                  |                                        | 1                                      |  |  |  |
|                    | DMA                                            | 4 Channels                             |                                     |                                     |                                     |                                        |                                        |  |  |  |
|                    | Wakeup Unit (WUU)                              |                                        |                                     | YI                                  | ES                                  |                                        |                                        |  |  |  |
|                    | Peripheral Input<br>Multiplexing<br>(INPUTMUX) |                                        |                                     | YI                                  | ES                                  |                                        |                                        |  |  |  |
| Clock              | FRO192M                                        | 192 MHz                                | 192 MHz                             | 48 MHz                              | 48 MHz                              | 192 MHz                                | 192 MHz                                |  |  |  |
|                    | FRO12M                                         |                                        |                                     | 12                                  | MHz                                 |                                        |                                        |  |  |  |
|                    | FRO16K                                         |                                        |                                     | 16.38                               | 4 KHz                               |                                        |                                        |  |  |  |
|                    | System Crystal<br>Oscillator (SOSC)            |                                        |                                     | 8-50                                | MHz                                 |                                        |                                        |  |  |  |
| Memory             | Flash                                          | 128 kB                                 | 64 kB                               | 128 kB                              | 64 kB                               | 128 kB                                 | 64 kB                                  |  |  |  |
|                    | SRAM                                           | 32 kB<br>including 8<br>kB with<br>ECC | 16 kB<br>including 8 kB<br>with ECC | 32 kB<br>including 8 kB<br>with ECC | 16 kB<br>including 8 kB<br>with ECC | 32 kB<br>including 8<br>kB with<br>ECC | 16 kB<br>including 8<br>kB with<br>ECC |  |  |  |
|                    | Error Injection Module<br>(EIM)                | YES                                    |                                     |                                     |                                     |                                        |                                        |  |  |  |
|                    | Error Recording<br>Module (ERM)                | YES                                    |                                     |                                     |                                     |                                        |                                        |  |  |  |
| Security           | Life Cycle for Read<br>Out Protection (ROP)    |                                        |                                     | YI                                  | ES                                  |                                        |                                        |  |  |  |
|                    | Memory Block<br>Checker (MBC)                  |                                        |                                     | YI                                  | ES                                  |                                        |                                        |  |  |  |
|                    | GLIKEY                                         |                                        |                                     | YI                                  | ES                                  |                                        |                                        |  |  |  |
|                    | UUID                                           |                                        |                                     | 128                                 | 3-bit                               |                                        |                                        |  |  |  |
|                    | Code Watchdog<br>(CDOG)                        |                                        |                                     |                                     | 1                                   |                                        |                                        |  |  |  |
|                    | Cyclic Redundancy<br>Check (CRC)               |                                        |                                     |                                     | 1                                   |                                        |                                        |  |  |  |
| Communica          | LPI2C                                          |                                        |                                     |                                     | 1                                   |                                        |                                        |  |  |  |
| tion<br>Interfaces | LPUART                                         |                                        |                                     | ;                                   | 3                                   |                                        |                                        |  |  |  |
|                    | LPSPI                                          |                                        |                                     | 2                                   | 2                                   |                                        |                                        |  |  |  |
|                    | 13C                                            | 1                                      |                                     |                                     |                                     |                                        |                                        |  |  |  |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

|                       | USB FS Device                         | 0  | 0  | 1         | 1        | 1  | 1  |  |  |  |  |
|-----------------------|---------------------------------------|----|----|-----------|----------|----|----|--|--|--|--|
| Analog                | Low Power<br>Comparator (LPCMP)       |    |    | 2         | 2        |    |    |  |  |  |  |
|                       | ADC                                   |    |    | ,         | 1        |    |    |  |  |  |  |
| Motor                 | FlexPWM                               |    | 1  |           |          |    |    |  |  |  |  |
| Control               | AND/OR INVERT<br>(AOI)                |    |    |           | 1        |    |    |  |  |  |  |
|                       | Enhanced Quadrature<br>Decoder (eQDC) |    | 1  |           |          |    |    |  |  |  |  |
| Timer                 | Standard counter/<br>timers (CTimer)  |    |    | 3         | 3        |    |    |  |  |  |  |
| -                     | Low-Power Timer<br>(LPTMR)            |    |    |           | 1        |    |    |  |  |  |  |
|                       | Micro-Tick Timer<br>(UTICK)           | 1  |    |           |          |    |    |  |  |  |  |
|                       | OS Event Timer                        | 1  |    |           |          |    |    |  |  |  |  |
|                       | Windowed Watchdog<br>Timer            | 1  |    |           |          |    |    |  |  |  |  |
|                       | Frequency<br>Measurement<br>(FREQME)  |    |    |           | 1        |    |    |  |  |  |  |
|                       | Wake Timer                            |    |    | ,         | 1        |    |    |  |  |  |  |
|                       | 5V tolerant IO <sup>1</sup>           |    |    | 2         | 2        |    |    |  |  |  |  |
|                       | High Drive IO (20 mA) <sup>2</sup>    |    |    | Up        | to 8     |    |    |  |  |  |  |
|                       | 50 MHz IO <sup>3</sup>                |    |    | Up t      | o 15     |    |    |  |  |  |  |
| Packages <sup>4</sup> | LQFP48 (LF)                           | 41 | 41 | 38        | 38       | 38 | 38 |  |  |  |  |
|                       | LQFP64 (LH)                           | _5 | _5 | 52        | 52       | 52 | 52 |  |  |  |  |
|                       | HVQFN48 (FT)                          | 44 | 44 | 41        | 41       | 41 | 41 |  |  |  |  |
|                       | HVQFN32 (FM)                          | 29 | 29 | 26        | 26       | 26 | 26 |  |  |  |  |
|                       | Temperature Range                     |    |    | -40 °C to | 5 125 °C |    |    |  |  |  |  |

#### Table 4. Feature Comparison ... continued

1. P3\_27, P3\_28 are 5V tolerant IOs.

2. P1\_8,P1\_9,P1\_30,P1\_31,P3\_1,P3\_0,P0\_16,P0\_17 are High Drive IOs

3. 50 MHz IOs are located on P1, P3 ports

4. Show the package types and GPIO numbers

5. Package is not available on this part

## 2 Ratings

## 2.1 Thermal handling ratings

#### Table 5. Thermal handling ratings

| Symbol | Description                                | Min | Тур | Max | Unit | Condition |
|--------|--------------------------------------------|-----|-----|-----|------|-----------|
| TSTG   | Storage temperature <sup>1</sup>           | -55 | _   | 150 | °C   | _         |
| TSDR   | Solder temperature, lead-free <sup>2</sup> | —   | —   | 260 | °C   | —         |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 2.2 Moisture handling ratings

Table 6. Moisture handling ratings

| Symbol | Description                             | Min | Тур | Max | Unit | Condition |
|--------|-----------------------------------------|-----|-----|-----|------|-----------|
| MSL    | Moisture sensitivity level <sup>1</sup> | —   | _   | 3   | —    | —         |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 2.3 ESD handling ratings

#### Table 7. ESD handling ratings

| Description                                                         | Rating           | Unit | Notes |
|---------------------------------------------------------------------|------------------|------|-------|
| Electrostatic discharge voltage, human body model                   | +/-2000          | V    | 1     |
| Electrostatic discharge voltage, charged-device model               | +/-500           | V    | 2     |
| Electrostatic discharge voltage, charged device model (corner pins) | +/-750           | V    | 2     |
| Latch-up immunity level (Class II at 125 °C junction temperature)   | Immunity Level A | —    | 3     |

1. Determined according to ANSI/ESDA/JEDEC Standard JS-001-2023, For Electrostatic Discharge Sensitivity Testing, Human Body Model (HBM) - Device Level.

2. Determined according to ANSI/ESDA/JEDEC Standard JS-002-2022, For Electrostatic Discharge Sensitivity Testing, Charged Device Model (CDM) - Device Level.

3. Determined according JEDEC Standard JESD78F, IC Latch-Up Test.

## 2.4 Voltage and current maximum ratings

The table below shows the absolute minimum and maximum ratings for the device. If the values are violated, the device could be damaged. See Voltage and current operating requirements for operating requirements, and Terminology and guidelines for definitions of terms.

#### 2.4.1 Voltage and current maximum ratings

#### Table 8. Voltage and current maximum ratings

| Symbol     | Description                                                                                                                                  | Min  | Тур | Max                         | Unit | Condition |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------|------|-----------|
| VDD        | Supply voltage for Port 0, Port<br>1, Port 2 and Port 3                                                                                      | -0.3 | _   | 3.63                        | V    | —         |
| VDD_ANA    | Supply voltage for ADC                                                                                                                       | -0.3 | —   | 3.63                        | V    | -         |
| VDD_USB    | Supply voltage for USB analog                                                                                                                | -0.3 | —   | 3.63                        | V    | —         |
| VUSB0_Dx   | USB0_DP and USB0_DM input voltage                                                                                                            | -0.3 | _   | 3.63                        | V    | —         |
| VDIO       | Digital input voltage                                                                                                                        | -0.3 | _   | VDD + 0.<br>3               | V    | —         |
| VDIO_5VTOL | Digital input voltage for 5V<br>tolerant I/O pins                                                                                            | -0.3 | -   | min(VDD<br>+ 3.6V,<br>5.5V) | V    | -         |
| VAIO       | Analog input voltageAnalog pins<br>are defined as pins that do<br>not have an associated general-<br>purpose I/O port function. <sup>1</sup> | -0.3 | _   | VDD_<br>ANA + 0.<br>3       | V    | _         |
| IDD        | Digital supply current <sup>2</sup>                                                                                                          | —    | _   | 100                         | mA   | -         |
| ID         | Maximum current single pin limit<br>(digital output pins)                                                                                    | -25  | -   | 25                          | mA   | —         |

1. Analog pins are defined as pins that do not have an associated general-purpose I/O port function.

2. This limit is per supply pin. It includes all power pins, including VDD, VDD\_ANA, VDD\_USB.

## 2.5 Required Power-On-Reset (POR) Sequencing

· VDD and VDD\_ANA must be same voltage

## 3 General

## 3.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



© 2024 NXP B.V. All rights reserved.

### 3.2 Nonswitching electrical specifications

### 3.2.1 Voltage and current operating requirement

#### Table 9. Voltage and current operating requirement

| Symbol        | Description                                                                                                                     | Min           | Тур | Max           | Unit | Condition                                          |
|---------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|-----|---------------|------|----------------------------------------------------|
| VDD           | Supply Voltage for IO, LDO,<br>Flash, and LPCMP                                                                                 | 1.71          | -   | 3.6           | V    | -                                                  |
| VDD_ANA       | Supply voltage for ADC                                                                                                          | VDD - 0.<br>1 | _   | VDD + 0.<br>1 | V    | —                                                  |
| VSS - VSS_ANA | VSS-to-VSS_ANA differential voltage                                                                                             | -0.1          | _   | 0.1           | V    | —                                                  |
| VDD_USB       | Supply voltage for USB analog                                                                                                   | 3.0           | -   | 3.6           | V    | —                                                  |
| VIH           | Input high voltage                                                                                                              | 0.7 ×<br>VDD  | -   | —             | V    | 1.71 V ≤ VDD ≤ 3.6 V                               |
| VIH_5VTOL     | Input high voltage of 5V tolerant IO                                                                                            | 0.7 ×<br>VDD  | -   | —             | V    | 1.71 V ≤ VDD ≤ 3.6 V                               |
| VIL           | Input low voltage                                                                                                               | _             | -   | 0.3 ×<br>VDD  | V    | 1.71 V ≤ VDD ≤ 3.6 V                               |
| VIL_5VTOL     | Input low voltage of 5 V tolerant IO                                                                                            | _             | -   | 0.3 ×<br>VDD  | V    | 1.71 V ≤ VDD ≤ 3.6 V                               |
| VHYS          | Input hysteresis                                                                                                                | 0.1 ×<br>VDD  | -   | _             | V    | —                                                  |
| VHYS_5VTOL    | Input hysteresis of 5 V tolerant<br>IO                                                                                          | 0.1 ×<br>VDD  | -   | _             | V    | _                                                  |
| IICIO         | IO pin DC injection current — per pin <sup>1</sup>                                                                              | -3            | -   | -             | mA   | VIN < VSS-0.3<br>V (negative current<br>injection) |
| IICIO         | IO pin DC injection current — per pin <sup>1</sup>                                                                              | _             | _   | 3             | mA   | VIN > VDD+0.3<br>V (positive current<br>injection) |
| IICcont       | Contiguous pin DC injection<br>current —regional limit, includes<br>sum of negative injection<br>currents of 16 contiguous pins | -25           | _   | -             | mA   | Negative current<br>injection                      |
| IICcont       | Contiguous pin DC injection<br>current —regional limit, includes<br>sum of negative injection<br>currents of 16 contiguous pins |               | -   | 25            | mA   | Positive current<br>injection                      |
| VODPU         | Open drain pullup voltage level <sup>2</sup>                                                                                    | VDD           | _   | VDD           | V    | -                                                  |

 All I/O pins are internally clamped to VSS and VDD through an ESD protection diode. If VIN is greater than VDD\_MIN(=VSS-0.3 V) or is less than VDD\_MAX(=VDD+ 0.3 V), then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = (-0.3 - VIN)/(-IICIOmin). The positive injection current limiting resistor is calculated as R=(VIN-VDD\_MAX)/IICIOmax. The actual resistor should be an order of magnitude higher to tolerate transient voltages

2. Open drain outputs must be pulled to whichever supply voltage corresponds to that IO, VDD as appropriate.

### 3.2.2 HVD, LVD, and POR operating requirements

The device includes low-voltage detection (LVD) and high-voltage detection (HVD) power supervisor circuits for following power supplies:

• VDD

#### 3.2.2.1 VDD supply HVD, LVD, and POR Operating Requirements

#### Table 10. VDD supply HVD, LVD, and POR Operating Requirements

| Symbol        | Description                                                                 | Min   | Тур   | Max   | Unit | Condition |
|---------------|-----------------------------------------------------------------------------|-------|-------|-------|------|-----------|
| VHVDH_VDD     | VDD Rising high-voltage detect threshold (HVD assertion)                    | 3.730 | 3.810 | 3.890 | V    | —         |
| VHVDH_HYS_VDD | VDD High-voltage inhibit reset/<br>recover hysteresis                       | —     | 38    | _     | mV   | —         |
| VLVDH_VDD     | VDD Falling low-voltage detect<br>threshold (LVD assertion) - high<br>range | 2.567 | 2.619 | 2.673 | V    | _         |
| VLVDH_HYS_VDD | VDD Low-voltage inhibit reset/<br>recover hysteresis - high range           | _     | 27    | _     | mV   | —         |
| VLVDL_VDD     | VDD Falling low-voltage detect<br>threshold (LVD assertion) - low<br>range  | 1.618 | 1.651 | 1.684 | V    | _         |
| VLVDL_HYS_VDD | VDD Low-voltage inhibit reset/<br>recover hysteresis - low range            | _     | 16    | _     | mV   | _         |

### 3.2.3 Voltage and current operating behaviors

#### Table 11. Voltage and current operating behaviors

| Symbol | Description                                               | Min           | Тур | Max | Unit | Condition                                 |
|--------|-----------------------------------------------------------|---------------|-----|-----|------|-------------------------------------------|
| VOH    | Output high voltage — Normal drive strength <sup>1</sup>  | VDD – 0.<br>5 | —   |     | V    | 2.7 V ≤ VDD ≤ 3.6 V,<br>IOH = 4 mA        |
| VOH    | Output high voltage — Normal drive strength <sup>1</sup>  | VDD – 0.<br>5 | _   | _   | V    | 1.71 V ≤ VDD < 2.7 V,<br>IOH = 2.5 mA     |
| VOH    | Output high voltage — High drive strength <sup>1,2</sup>  | VDD – 0.<br>5 | _   | _   | V    | 2.7 V ≤ VDD ≤ 3.6 V,<br>IOH = 6 mA        |
| VOH    | Output high voltage — High drive strength <sup>1,2</sup>  | VDD – 0.<br>5 | —   |     | V    | 1.71 V ≤ VDD < 2.7 V,<br>IOH = 3.75 mA    |
| IOHT   | Output high current total for all ports                   | _             | _   | 100 | mA   | —                                         |
| VOL    | Output low voltage — Normal drive strength <sup>1,3</sup> | _             | _   | 0.5 | V    | $2.7 V \le VDD \le 3.6 V$ ,<br>IOL = 4 mA |
| VOL    | Output low voltage — Normal drive strength <sup>1,3</sup> | -             | _   | 0.5 | V    | 1.71 V ≤ VDD < 2.7 V,<br>IOL = 2.5 mA     |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Symbol    | Description                                                                    | Min                       | Тур   | Max   | Unit | Condition                                                         |
|-----------|--------------------------------------------------------------------------------|---------------------------|-------|-------|------|-------------------------------------------------------------------|
| VOL       | Output low voltage — High drive strength <sup>1,2,3</sup>                      | —                         | -     | 0.5   | V    | $2.7 \text{ V} \leq \text{VDD} \leq 3.6 \text{ V},$<br>IOL = 6 mA |
| VOL       | Output low voltage — High drive strength <sup>1,2,3</sup>                      | —                         | -     | 0.5   | V    | 1.71 V ≤ VDD < 2.7 V,<br>IOL = 3.75 mA                            |
| IOLT      | Output low current total for all ports                                         | —                         | -     | 100   | mA   | —                                                                 |
| IIN       | Input leakage current (per pin)<br>for full temperature range <sup>4</sup>     | —                         | 0.02  | 1     | μΑ   | —                                                                 |
| IIN       | Input leakage current (per pin)<br>at 25 °C <sup>4</sup>                       | —                         | 0.001 | 0.025 | μΑ   | —                                                                 |
| IIN       | Input leakage current (total all pins) for full temperature range <sup>4</sup> | _                         | 0.025 | 41    | μΑ   | —                                                                 |
| IOZ       | Hi-Z (off-state) leakage current (per pin)                                     | _                         | 0.02  | 1     | μΑ   | —                                                                 |
| RPU       | Internal pullup resistors                                                      | 33                        | 50    | 75    | kΩ   | —                                                                 |
| RPU (I3C) | Internal pullup resistors <sup>5</sup>                                         | (VDD -<br>0.27 V)/3<br>mA | 1.75  | —     | kΩ   | -                                                                 |
| RPD       | Internal pulldown resistors                                                    | 33                        | 50    | 75    | kΩ   | —                                                                 |
| RHPU      | High-resistance pullup option<br>(PCRx[PV] = 1) <sup>6</sup>                   | 0.67                      | _     | 1.5   | ΜΩ   | -                                                                 |
| RHPD      | High-resistance pulldown option<br>(PCRx[PV] = 1) <sup>6</sup>                 | 0.67                      | -     | 1.5   | ΜΩ   | -                                                                 |
| VBG       | Bandgap voltage reference voltage                                              | 0.98                      | 1.0   | 1.02  | V    | -                                                                 |

#### Table 11. Voltage and current operating behaviors ... continued

1. For the HD pads, when setting DSE1=1, the IOH/IOL are four times higher at the same VOH/VOL.

2. RESET\_B pins are always configured in high drive mode

3. Open drain outputs must be pulled to VDD

4. Measured at VDD = 3.6 V.

5. Only I3C pins support this option

6. Only RESET\_B pins support this option.

#### 3.2.4 On-chip regulator electrical specifications

#### 3.2.4.1 LDO\_CORE electrical specifications

#### Table 12. LDO\_CORE electrical specifications

| Symbol | Description                   | Min  | Тур | Max | Unit | Condition             |
|--------|-------------------------------|------|-----|-----|------|-----------------------|
| VDD    | LDO_CORE input supply voltage | 1.71 | —   | 3.6 | V    | —                     |
| ILOAD  | LDO_CORE max load current     | _    | _   | 16  | mA   | Normal drive strength |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### Table 12. LDO\_CORE electrical specifications...continued

| Symbol  | Description                  | Min | Тур | Max | Unit | Condition             |
|---------|------------------------------|-----|-----|-----|------|-----------------------|
| ILOAD   | LDO_CORE max load current    | —   | —   | 2   | mA   | Low drive strength    |
| IDD     | LDO_CORE current consumption | _   | _   | 250 | μΑ   | Normal drive strength |
| IDD     | LDO_CORE current consumption | —   | —   | 500 | nA   | Low drive strength    |
| IINRUSH | LDO_CORE inrush current      | —   | —   | 10  | mA   | _                     |

### 3.2.5 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration:

- CPU clock = 48 MHz
- AHB clock = 48 MHz
- Clock source = FIRC

#### 3.2.5.1 Power mode transition operating behaviors

#### Table 13. Power mode transition operating behaviors

| Symbol  | Description                                                                                                                                                                                                          | Min | Тур  | Max  | Unit | Condition | Spec<br>Number |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|-----------|----------------|
| tPOR    | After a POR event,<br>amount of time<br>to execution of<br>the first instruction<br>(measured from<br>the point where<br>VDD reach 1.8V)<br>across the operating<br>temperature range of<br>the chip. <sup>1,2</sup> | _   | 2.31 | 2.38 | ms   |           | _              |
| tSLEEP  | Sleep $\rightarrow$ Active <sup>1,2,3,4</sup>                                                                                                                                                                        | _   | 0.21 | 0.25 | μs   | _         | _              |
| tDSLEEP | Deep Sleep →<br>Active <sup>1,2,3,4</sup>                                                                                                                                                                            | —   | 7.4  | 8.7  | μs   |           | _              |
| tPWDN   | Power Down →<br>Active <sup>1,2,3,5</sup>                                                                                                                                                                            | _   | 17.1 | 20.6 | μs   | —         | _              |
| tDPWDN  | Deep Power Down →<br>Active <sup>1,2,3,4</sup>                                                                                                                                                                       |     | 2.36 | 2.45 | ms   | —         | -              |

1. Max value is mean+3 × sigma of tested values at the worst case of ambient temperature range and VDD 1.71 V to 3.6 V. Max values are based on characterization but not covered by test limits in production.

- 2. Typical value is the average of values tested at Temperature=25 °C and VDD=3.3 V
- 3. WFE used for low-power mode entry
- 4. SPC->LPWKUP\_DELAY[LPWKUP\_DELAY] = 0x00 and the Core voltage level is configured as same level for active and low power mode (SPC->ACTIVE\_CFG[CORELDO\_VDD\_LVL]=SPC->LP\_CFG[CORELDO\_VDD\_LVL] = 01b).
- 5. SPC->LPWKUP\_DELAY[LPWKUP\_DELAY] = 0x5B and the Core voltage level is configured as different level for active and low power mode (SPC->ACTIVE\_CFG[CORELDO\_VDD\_LVL] = 01b for active mode, SPC->LP\_CFG[CORELDO\_VDD\_LVL] = 00b for low power mode)

| MCXAP64M96FS3      | All information provided in this document is subject to legal disclaimers. | © 2024 NXP B.V. All rights reserve |
|--------------------|----------------------------------------------------------------------------|------------------------------------|
| Product Data Sheet | Rev. 5.1 — 16 October 2024                                                 |                                    |

Ν

ved.

14/81

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### 3.2.6 Power consumption operating behaviors

When calculating the total MCU current consumption the following considerations should be made:

- Specifications below only include power for the MCU itself including VDD, VDD\_ANA
- VDD\_USB current draw are not included
- · On top of the device's IDD current consumption, external loads applied to pins of the device need to be considered

#### 3.2.6.1 Power consumption operating behaviors

#### Table 14. Power consumption operating behaviors

| Symbol                    | Description                                                                                                                                                                                                                 | Condition <sup>1</sup> | Min | Тур  | Max | Unit |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|-----|------|
| IDD_ACT_MD_1 <sup>2</sup> | While(1) loop executing from                                                                                                                                                                                                | 25 °C                  | —   | 2.54 | _   | mA   |
|                           | internal flash, All peripheral<br>clocks disabled, CPU_CLK                                                                                                                                                                  | 105 °C                 | —   | 2.85 | _   | mA   |
|                           | = 48 MHz; AHB_CLK = 48<br>MHz; SLOW_CLK = 12 MHz,<br>CPU_CLK from FRO192M;<br>Flash is configured to LP<br>mode. VDD_CORE (1.0 V)                                                                                           | 125 °C                 | _   | 3.11 |     | mA   |
| IDD_ACT_MD_2              | While(1) loop executing from                                                                                                                                                                                                | 25 °C                  | —   | 2.97 | _   | mA   |
|                           | internal flash, All peripheral<br>clocks enabled, CPU_CLK =                                                                                                                                                                 | 105 °C                 | —   | 3.29 | _   | mA   |
|                           | 48 MHz; AHB_CLK = 48<br>MHz; SLOW_CLK = 12 MHz,<br>CPU_CLK from FRO192M.<br>VDD_CORE (1.0 V).                                                                                                                               | 125 °C                 | -   | 3.56 | _   | mA   |
| IDD_ACT_MD_CM_1           | Coremark executing from<br>internal flash, All peripheral<br>clocks disabled, CPU_CLK<br>= 48 MHz; AHB_CLK = 48<br>MHz; SLOW_CLK = 12 MHz,<br>CPU_CLK from FRO192M.<br>Flash is configured to LP<br>mode. VDD_CORE (1.0 V). | 25 °C                  | —   | 2.82 | _   | mA   |
|                           |                                                                                                                                                                                                                             | 105 °C                 | —   | 3.13 | _   | mA   |
|                           |                                                                                                                                                                                                                             | 125 °C                 |     | 3.38 |     | mA   |
| IDD_ACT_MD_CM_2           | Coremark executing from                                                                                                                                                                                                     | 25 °C                  | _   | 3.25 |     | mA   |
|                           | internal flash, All peripheral<br>clocks enabled, CPU_CLK =                                                                                                                                                                 | 105 °C                 | _   | 3.57 | _   | mA   |
|                           | 48 MHz; AHB_CLK = 48<br>MHz; SLOW_CLK = 12 MHz,<br>CPU_CLK from FRO192M.<br>VDD_CORE (1.0 V).                                                                                                                               | 125 °C                 | -   | 3.84 | -   | mA   |
| IDD_ACT_SD_1              | While(1) loop executing from                                                                                                                                                                                                | 25 °C                  | —   | 5.44 | _   | mA   |
|                           | internal flash, All peripheral<br>clocks disabled, CPU_CLK                                                                                                                                                                  | 105 °C                 | -   | 5.85 | _   | mA   |
|                           | = 96 MHz; AHB_CLK = 96<br>MHz; SLOW_CLK = 24 MHz,<br>CPU_CLK from FRO192M.<br>VDD_CORE (1.1 V)                                                                                                                              | 125 °C                 | -   | 6.17 | -   | mA   |

| Symbol                                                                                                                                  | Description                                                                                                               | Condition <sup>1</sup> | Min    | Тур    | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|--------|--------|-----|------|
| IDD_ACT_SD_2                                                                                                                            | While(1) loop executing from                                                                                              | 25 °C                  | _      | 6.92   | _   | mA   |
|                                                                                                                                         | internal flash, All peripheral<br>clocks enabled, CPU_CLK =                                                               | 105 °C                 | _      | 7.36   | _   | mA   |
|                                                                                                                                         | 96 MHz; AHB_CLK = 96<br>MHz; SLOW_CLK = 24 MHz,<br>FRO192M output is 192MHz.<br>VDD_CORE (1.1 V)                          | 125 °C                 | _      | 7.68   | _   | mA   |
| DD_ACT_SD_CM_1                                                                                                                          | Coremark executing from                                                                                                   | 25 °C                  | _      | 5.94   | _   | mA   |
|                                                                                                                                         | internal flash, All peripheral clocks disabled, CPU_CLK                                                                   | 105 °C                 | —      | 6.33   | _   | mA   |
|                                                                                                                                         | = 96 MHz; AHB_CLK = 96<br>MHz; SLOW_CLK = 24 MHz,<br>CPU_CLK from FRO192M.<br>VDD_CORE (1.1 V)                            | 125 °C                 | -      | 6.64   | _   | mA   |
| DD_ACT_SD_CM_2                                                                                                                          | J J                                                                                                                       | 25 °C                  | _      | 7.42   | _   | mA   |
|                                                                                                                                         | internal flash, All peripheral<br>clocks enabled, CPU_CLK =                                                               | 105 °C                 | _      | 7.84   | _   | mA   |
|                                                                                                                                         | 96 MHz; AHB_CLK = 96<br>MHz; SLOW_CLK = 24 MHz,<br>CPU_CLK from FRO192M.<br>FRO192M output is 192MHz.<br>VDD_CORE (1.1 V) | 125 °C                 | -      | 8.14   | _   | mA   |
| DD_SLEEP_SD                                                                                                                             | Core in WFI; CPU_CLK                                                                                                      | 25 °C                  | _      | 2.92   | _   | mA   |
|                                                                                                                                         | = OFF, All peripheral<br>clocks disabled, AHB_CLK                                                                         | 105 °C                 | —      | 3.29   | _   | mA   |
|                                                                                                                                         | = 96 MHz; SLOW_CLK<br>= 24 MHz,AHB_CLK from<br>FRO192M, LDO_CORE<br>drive strenth is normal.<br>VDD_CORE (1.1 V)          | 125 °C                 | _      | 3.60   | _   | mA   |
| DD_SLEEP_MD                                                                                                                             | Core in WFI; CPU_CLK =                                                                                                    | 25 °C                  | _      | 0.34   | _   | mA   |
|                                                                                                                                         | OFF, All peripheral clocks<br>disabled, AHB_CLK = 12                                                                      | 105 °C                 | —      | 0.60   | _   | mA   |
|                                                                                                                                         | MHz; SLOW_CLK = 3 MHz,<br>AHB_CLK from FRO-12M.<br>LDO_CORE drive strenth is<br>low. VDD_CORE (1.0 V)                     | 125 °C                 | _      | 0.85   | _   | mA   |
| DD_DEEP_SLEEP_SD                                                                                                                        | Core in WFI; CPU_CLK                                                                                                      | 25 °C                  | —      | 242.05 | _   | μA   |
|                                                                                                                                         | = OFF, All peripheral<br>clocks disabled, AHB_CLK                                                                         | 105 °C                 | —      | 537.99 | _   | μA   |
| = OFF; SLOW_CLK = OFF,<br>FRO-12M disabled, all on-<br>chip SRAM in deep sleep.<br>LDO_CORE drive strenth is<br>normal.VDD_CORE (1.1 V) | 125 °C                                                                                                                    | _                      | 800.22 | _      | μΑ  |      |

| Symbol             | Description                                                                                                                           | Condition <sup>1</sup> | Min      | Тур    | Max      | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|--------|----------|------|
| IDD_DEEP_SLEEP_MD1 | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | —        | 20.28  | —        | μA   |
|                    | = OFF, All peripheral<br>clocks disabled, AHB_CLK                                                                                     | 105 °C                 | —        | 251.85 | -        | μA   |
|                    | = OFF; SLOW_CLK = OFF,<br>FRO-12M disabled, all on-<br>chip SRAM in deep sleep.<br>LDO_CORE drive strenth is<br>low. VDD_CORE (1.0 V) | 125 °C                 | -        | 472.36 | -        | μA   |
| IDD_DEEP_SLEEP_MD2 | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | _        | 90.44  | —        | μA   |
|                    | = OFF, All peripheral<br>clocks disabled, AHB_CLK                                                                                     | 105 °C                 | _        | 320.75 | -        | μA   |
|                    | = OFF; SLOW_CLK =<br>OFF, FRO-12M enabled.<br>VDD_CORE (1.0 V).                                                                       | 125 °C                 | _        | 541.68 | _        | μA   |
| IDD_POWER_DOWN     | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | <b>—</b> | 6.47   | <u> </u> | μA   |
|                    | = OFF, all VDD_CORE<br>domains power static,                                                                                          | 105 °C                 | <b>—</b> | 134.69 | _        | μA   |
|                    | AHB_CLK = OFF;<br>SLOW_CLK = OFF;<br>FRO-16K disabled; Flash is<br>OFF. All RAM retained.                                             | 125 °C                 | -        | 267.54 | —        | μA   |
| IDD_DEEP_POWER_    | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | <b>—</b> | 0.39   | _        | μA   |
| DOWN_1             | = OFF, all VDD_CORE<br>domains power gated,                                                                                           | 105 °C                 | —        | 3.66   | —        | μA   |
|                    | AHB_CLK = OFF;<br>SLOW_CLK = OFF;<br>FRO-16K disabled. Wakeup<br>timer is OFF. SRAM is OFF                                            | 125 °C                 | -        | 8.06   | —        | μA   |
| IDD_DEEP_POWER_    | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | —        | 0.52   | —        | μA   |
| DOWN_2             | = OFF, all VDD_CORE<br>domains power gated,                                                                                           | 105 °C                 | _        | 3.78   | -        | μA   |
|                    | AHB_CLK = OFF;<br>SLOW_CLK = OFF,<br>FRO-16K enabled. Wakeup<br>timer is ON. SRAM is OFF                                              | 125 °C                 | -        | 8.18   | —        | μA   |
| IDD_DEEP_POWER_    | Core in WFI; CPU_CLK                                                                                                                  | 25 °C                  | _        | 0.72   | _        | μA   |
| DOWN_3             | = OFF, all VDD_CORE<br>domains power gated,                                                                                           | 105 °C                 | _        | 6.47   | _        | μA   |
|                    | AHB_CLK = OFF;<br>SLOW_CLK = OFF,<br>FRO-16K enabled. Wakeup<br>timer is ON. RAM A0 retained                                          | 125 °C                 | _        | 13.87  | _        | μA   |

Table 14. Power consumption operating behaviors...continued

1. Ambient Temperature

2. SD: standard drive, core voltage is 1.1V. MD: middle drive, core voltage is 1.0V

### 3.2.7 EMC radiated emissions operating behaviors

EMC measurements to IC-level IEC standards are available from NXP on request.

MCXAP64M96FS3

#### 3.2.8 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to nxp.com.
- 2. Perform a keyword search for "EMC design".

#### 3.2.9 Capacitance attributes

#### Table 15. Capacitance attributes

| Symbol | Description                     | Min | Тур | Max | Unit | Condition |
|--------|---------------------------------|-----|-----|-----|------|-----------|
| CIN_A  | Input capacitance: analog pins  | _   | _   | 7   | pF   | —         |
| CIN_D  | Input capacitance: digital pins | _   | _   | 7   | pF   | _         |

#### 3.3 Switching specifications

#### 3.3.1 Device clock specs

#### Table 16. Device clock specs

| Symbol  | Description               | Min | Тур | Max | Unit | Condition                                        |
|---------|---------------------------|-----|-----|-----|------|--------------------------------------------------|
| fCPU    | CPU clock (CPU_CLK)       |     | _   | 96  | MHz  | Standard drive (SD)<br>mode VDD_CORE = 1.<br>1 V |
| fSYSTEM | SYSTEM clock (SYSTEM_CLK) | _   | _   | 96  | MHz  | Standard drive (SD)<br>mode VDD_CORE = 1.<br>1 V |
| fSLOW   | Slow clock (SLOW_CLK)     | _   | _   | 24  | MHz  | Standard drive (SD)<br>mode VDD_CORE = 1.<br>1 V |
| fCPU    | CPU clock (CPU_CLK)       | _   | _   | 48  | MHz  | Middle drive (MD)<br>mode VDD_CORE = 1.<br>0 V   |
| fSYSTEM | SYSTEM clock (SYSTEM_CLK) | _   | _   | 48  | MHz  | Middle drive (MD)<br>mode VDD_CORE = 1.<br>0 V   |
| fSLOW   | Slow clock (SLOW_CLK)     |     | _   | 12  | MHz  | Middle drive (MD)<br>mode VDD_CORE = 1.<br>0 V   |

#### 3.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO, LPUART, LPI2C, LPI3C, LPSPI functions.

3.3.2.1 General switching specifications

NOTE

Refer to attached pinout spreadsheet.

| Symbol | Description                                                                                                          | Min | Тур | Max | Unit                      | Condition                                                                |
|--------|----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---------------------------|--------------------------------------------------------------------------|
|        | GPIO pin interrupt pulse width<br>(digital glitch filter disabled) —<br>Synchronous path <sup>1</sup>                | 1.5 | _   | _   | SYSTEM<br>clock<br>cycles | The synchronous and asynchronous timing must be met.                     |
| _      | GPIO pin interrupt pulse width<br>(digital glitch filter disabled,<br>analog filter enabled) —<br>Asynchronous path  | 150 | _   | _   | ns                        |                                                                          |
| -      | GPIO pin interrupt pulse width<br>(digital glitch filter disabled,<br>analog filter disabled) —<br>Asynchronous path | 50  | _   | _   | ns                        | _                                                                        |
| _      | External RST pin interrupt pulse width — Asynchronous path <sup>2</sup>                                              | 330 | _   | _   | ns                        | This is the shortest<br>pulse that is<br>guaranteed to be<br>recognized. |
| _      | GPIO pin interrupt pulse width<br>— Asynchronous path <sup>2</sup>                                                   | 16  | —   | _   | ns                        |                                                                          |
| _      | Port rise/fall time for slow I/O pins <sup>3,4</sup>                                                                 | 1   | -   | 7   | ns                        | 2.7 ≤ VDD ≤ 3.6 V,<br>Fast slew rate (SRE =<br>0; DSE = 0)               |
| _      | Port rise/fall time for slow I/O pins <sup>3,4</sup>                                                                 | 3.5 | _   | 15  | ns                        | 2.7 ≤ VDD≤ 3.6 V,<br>Slow slew rate (SRE =<br>1; DSE = 0)                |
| _      | Port rise/fall time for slow I/O pins <sup>3,4</sup>                                                                 | 1   | _   | 7   | ns                        | 1.71 ≤ VDD < 2.7 V,<br>Fast slew rate (SRE =<br>0; DSE = 1)              |
| _      | Port rise/fall time for slow I/O pins <sup>3,4</sup>                                                                 | 3.5 | _   | 25  | ns                        | 1.71 ≤ VDD < 2.7 V,<br>Slow slew rate (SRE =<br>1; DSE = 1)              |
| _      | Port rise/fall time for slow I/O pins, 5V Tolerant <sup>3,4</sup>                                                    | 1   | _   | 7   | ns                        | 2.7 ≤ VDD ≤ 3.6 V,<br>Fast slew rate (SRE =<br>0; DSE = 0)               |
| _      | Port rise/fall time for slow I/O pins, 5V Tolerant <sup>3,4</sup>                                                    | 3.5 | _   | 15  | ns                        | 2.7 ≤ VDD≤ 3.6 V,<br>Slow slew rate (SRE =<br>1; DSE = 0)                |
|        | Port rise/fall time for slow I/O pins, 5V Tolerant <sup>3,4</sup>                                                    | 1   | _   | 7   | ns                        | 1.71 ≤ VDD < 2.7 V,<br>Fast slew rate (SRE =<br>0; DSE = 1)              |
|        | Port rise/fall time for slow I/O pins, 5V Tolerant <sup>3,4</sup>                                                    | 3.5 | -   | 25  | ns                        | 1.71 ≤ VDD < 2.7 V,<br>Fast slew rate (SRE =<br>1; DSE = 1)              |

#### Table 17. General switching specifications

| Symbol | Description                                            | Min | Тур | Max | Unit | Condition                                                                     |
|--------|--------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------|
| -      | Port rise/fall time for medium I/O pins <sup>5,6</sup> | 0.8 | —   | 4   | ns   | 2.7 ≤ VDD ≤ 3.6 V,<br>Fast slew rate (SRE =<br>0; DSE = 0)                    |
| _      | Port rise/fall time for medium I/O pins <sup>5,6</sup> | 1   | —   | 7   | ns   | 2.7 ≤ VDD ≤ 3.6 V,<br>Slow slew rate (SRE =<br>1; DSE = 0)                    |
| _      | Port rise/fall time for medium I/O pins <sup>5,6</sup> | 0.8 | —   | 4   | ns   | 1.71 ≤ VDD < 2.7 V,<br>Fast slew rate (SRE =<br>0; DSE = 1)                   |
| _      | Port rise/fall time for medium I/O pins <sup>5,6</sup> | 1   | —   | 7   | ns   | 1.71 ≤ VDD < 2.7 V,<br>Slow slew rate (SRE =<br>1; DSE = 1)                   |
|        | HD pins <sup>7</sup>                                   | 2.2 | _   | 7   | ns   | 2.7 ≤ VDD≤ 3.6 V,<br>Normal drive, fast slew<br>rate (SRE = 0; DSE =<br>0)    |
| _      | Port rise/fall time for HD pins <sup>7</sup>           | 1   | -   | 7   | ns   | 2.7 ≤ VDD≤ 3.6 V,<br>Normal drive (DSE =<br>0), fast slew rate (SRE<br>= 0)   |
| -      | Port rise/fall time for HD pins <sup>7</sup>           | 3.5 | -   | 15  | ns   | 2.7 ≤ VDD ≤ 3.6 V,<br>Normal drive (DSE =0),<br>slow slew rate (SRE =<br>1)   |
| -      | Port rise/fall time for HD pins <sup>7</sup>           | 1   | -   | 7   | ns   | $1.71 \le VDD < 2.7 V,$<br>High drive (DSE=1),<br>Fast slew rate (SRE = 0)    |
| -      | Port rise/fall time for HD pins <sup>7</sup>           | 3.5 | _   | 25  | ns   | $1.71 \leq VDD < 2.7$<br>V, High drive (DSE<br>=1), Slow slew rate<br>(SRE=1) |
| —      | RST pins <sup>4</sup>                                  | 3   | -   | 8   | ns   | 2.7 ≤ VDD ≤ 3.6 V                                                             |
| —      | RST pins <sup>4</sup>                                  | 3.6 | -   | 20  | ns   | 1.71 ≤ VDD < 2.7 V                                                            |

#### Table 17. General switching specifications...continued

1. The synchronous and asynchronous timing must be met.

2. This is the shortest pulse that is guaranteed to be recognized

3. For the HD I/O pins, setting DSE1 = 1 will support the same rise/fall time at 4x the load capacitance. For the 5VTOL I/O pins, setting DSE1=1 will support the same fall time at 2x the load capacitance, but the rise time will increase due to the increased loading

- 4. Load is 25 pF.
- 5. Assumes default values in CALIB1 and CALIB0 in PORTS
- 6. 25 pF lumped load
- 7. Load is 25 pF for DSE=0. Load is 100 pF for DSE=2 or DSE=3. Drive strength and slew rate are configured using PORTx\_PCRn[DSE1], PORTx\_PCRn[DSE], and PORTx\_PCRn[SRE].

## 3.4 Thermal specifications

### 3.4.1 Thermal operating requirements

Table 18. Thermal operating requirements

| Symbol | Description                               | Min | Тур | Max | Unit | Condition |
|--------|-------------------------------------------|-----|-----|-----|------|-----------|
| ТА     | Ambient temperature <sup>1</sup>          | -40 | 25  | 125 | °C   | _         |
| TJ     | Die junction temperature <sup>2,3,4</sup> | —   | _   | 125 | °C   | _         |

1. The device may operate at maximum TA rating as long as TJ maximum of 125 °C is not exceeded. The simplest method to determine TJ is: TJ = TA + R0JA\*chip power dissipation.

2. Operating at maximum conditions for extended periods may affect device reliability. Refer to Product Lifetime Usage Estimates application note (AN14194)

3. The device operating specification is not guaranteed beyond 125 °C TJ.

4. The maximum operating requirement applies to all chapters unless otherwise specifically stated.

### 3.4.2 Thermal attributes

#### Table 19. Thermal attributes

| Rating                                                                           | Board Type <sup>1</sup> | Symbol            | HVQFN 32          | LQFP 48 | HVQFN<br>48       | LQFP<br>64        | Unit |
|----------------------------------------------------------------------------------|-------------------------|-------------------|-------------------|---------|-------------------|-------------------|------|
| Junction to Ambient Thermal<br>Resistance <sup>2</sup>                           | JESD51-7,<br>2s2p       | R <sub>θJA</sub>  | 37.4              | 60.2    | 35.0              | 55.9              | °C/W |
| Junction-to-Top of Package<br>Thermal Characterization<br>Parameter <sup>2</sup> | JESD51-7,<br>2s2p       | $\Psi_{JT}$       | 3.3               | 5.1     | 3.5               | 6.1               | °C/W |
| Junction to Case Top Thermal<br>Resistance                                       | NA                      | R <sub>θJCT</sub> | 36.5 <sup>3</sup> | 31.2    | 23.7 <sup>3</sup> | 30.3 <sup>4</sup> | °C/W |
| Junction to Case Bottom<br>Thermal Resistance                                    | NA                      | R <sub>θJCB</sub> | 7.6 <sup>5</sup>  | 23.8    | 8.2 <sup>5</sup>  | 24.5 <sup>5</sup> | °C/W |

1. Thermal test board meets JEDEC specification for this package (JESD51-7)

 Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment

3. Junction-to-Case top thermal resistance determined using an isothermal cold plate. Case temperature refers to the mold surface temperature at the package top side dead center

4. Junction-to-Case top thermal resistance determined using an isothermal cold plate.

5. Junction-to-Case (Bottom) thermal resistance determined using an isothermal cold plate. Case temperature refers to the mold surface temperature at the package top side dead center

## 4 Peripheral operating requirements and behaviors

## 4.1 Core modules

#### 4.1.1 Debug trace operating behaviors

#### Table 20. Debug trace operating behaviors

| Symbol | Description              | Min   | Тур | Max | Unit | Condition |
|--------|--------------------------|-------|-----|-----|------|-----------|
| —      | Frequency of operation   | _     | _   | 36  | MHz  | SD mode   |
| —      | Frequency of operation   | _     | _   | 25  | MHz  | MD mode   |
| T1     | Clock period             | 27.78 | —   | —   | ns   | SD mode   |
| T1     | Clock period             | 40    | —   | —   | ns   | MD mode   |
| T2     | Low pulse width          | 2     | _   | —   | ns   | —         |
| Т3     | High pulse width         | 2     | _   | —   | ns   | —         |
| T4     | Clock and data rise time | —     | —   | 3   | ns   | —         |
| Т5     | Clock and data fall time | _     | _   | 3   | ns   | —         |
| Т6     | Data setup               | 1.5   | _   | _   | ns   | —         |
| Т7     | Data hold                | 1.0   | _   | _   | ns   | _         |



#### Figure 4. TRACE\_CLKOUT specifications



### 4.1.2 JTAG Debug Interface Timing

The following table gives the JTAG specifications in debug interface mode.

#### Table 21. JTAG Debug Interface Timing

| Symbol | Description       | Min  | Тур | Max | Unit | Condition |
|--------|-------------------|------|-----|-----|------|-----------|
| —      | Operating voltage | 1.71 | —   | 3.6 | V    | _         |

Table continues on the next page ...

MCXAP64M96FS3 Product Data Sheet

© 2024 NXP B.V. All rights reserved.

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Symbol | Description                                               | Min     | Тур | Max  | Unit | Condition               |
|--------|-----------------------------------------------------------|---------|-----|------|------|-------------------------|
| 1      | TCLK frequency of operation                               | -       | -   | 25   | MHz  | Boundary Scan (SD mode) |
| J1     | TCLK frequency of operation                               | -       | -   | 12.5 | MHz  | Boundary Scan (MD mode) |
| J1     | TCLK frequency of operation                               | -       | -   | 25   | —    | JTAG-DP/TAP (SD mode)   |
| J1     | TCLK frequency of operation                               | —       | -   | 12.5 | —    | JTAG-DP/TAP (MD mode)   |
| J2     | TCLK cycle period                                         | 1000/J1 | —   | _    | ns   | —                       |
| 13     | TCLK clock pulse width                                    | J2/2    | —   | —    | ns   | —                       |
| 14     | TCLK rise and fall times                                  | _       | _   | 3    | ns   | —                       |
| 15     | Boundary scan input data setup time to TCLK rise          | 8       | -   | —    | ns   | SD mode                 |
| 15     | Boundary scan input data setup time to TCLK rise          | 16      | -   | _    | ns   | MD mode                 |
| J6     | Boundary scan input data hold time after TCLK rise        | -1      | -   | _    | ns   | SD mode                 |
| J6     | Boundary scan input data hold time after TCLK rise        | -1      | -   | _    | ns   | MD mode                 |
| J7     | TCLK low to boundary scan output data valid               | -       | -   | 18   | ns   | SD mode                 |
| J7     | TCLK low to boundary scan output data valid               | -       | -   | 38   | _    | MD mode                 |
| J8     | TCLK low to boundary scan output high-Z                   | _       | -   | 18   | ns   | SD mode                 |
| J8     | TCLK low to boundary scan output high-Z                   | -       | -   | 38   | -    | MD mode                 |
| 19     | JTAG-DP/TAP TMS, TDI input data setup time to TCLK rise   | 8       | -   | _    | ns   | SD mode                 |
| 19     | JTAG-DP/TAP TMS, TDI input data setup time to TCLK rise   | 16      | -   | _    | _    | MD mode                 |
| J10    | JTAG-DP/TAP TMS, TDI input data hold time after TCLK rise | 1       | -   | -    | ns   | SD mode                 |
| J10    | JTAG-DP/TAP TMS, TDI input data hold time after TCLK rise | 1       | -   | -    | -    | MD mode                 |
| J11    | TCLK low to JTAG-DP/TAP<br>TDO data valid                 | -       | -   | 18   | -    | SD mode                 |
| J11    | TCLK low to JTAG-DP/TAP<br>TDO data valid                 | -       | -   | 38   | ns   | MD mode                 |

#### Table 21. JTAG Debug Interface Timing...continued

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### Unit Condition Symbol Description Min Тур Max TCLK low to JTAG-DP/TAP 18 SD mode J12 ns TDO high-Z TCLK low to JTAG-DP/TAP 38 MD mode J12

#### Table 21. JTAG Debug Interface Timing...continued

TDO high-Z

TDOC represents the TDO bit frame of the scan packet in compact JTAG 2-wire mode.





MCXA153, A152, A143, A142, A133, A132 Data Sheet



### 4.1.3 Serial Wire Debug (SWD) Timing

The following table gives the Serial Wire Debug specifications for the device.

#### Table 22. Serial Wire Debug (SWD) Timing

| Symbol | Description                                     | Min     | Тур | Max | Unit | Condition |
|--------|-------------------------------------------------|---------|-----|-----|------|-----------|
| —      | Operating voltage                               | 1.71    | _   | 3.6 | V    | —         |
| S1     | SWD_CLK frequency of operation                  | _       | _   | 25  | MHz  | SD mode   |
| S1     | SWD_CLK frequency of operation                  | _       | _   | 20  | MHz  | MD mode   |
| S2     | SWD_CLK cycle period                            | 1000/S1 | —   | —   | ns   | SD mode   |
| S2     | SWD_CLK cycle period                            | 1000/S1 | _   | —   | ns   | MD mode   |
| S3     | SWD_CLK clock pulse width                       | 20      | _   | —   | ns   | SD mode   |
| S3     | SWD_CLK clock pulse width                       | 25      | —   | —   | ns   | MD mode   |
| S4     | SWD_CLK rise and fall times                     | —       | _   | 3   | ns   | —         |
| S5     | SWD_DIO input data setup time to SWD_CLK rise   | 10      | -   | _   | ns   | SD mode   |
| S5     | SWD_DIO input data setup time to SWD_CLK rise   | 12.5    | -   | —   | ns   | MD mode   |
| S6     | SWD_DIO input data hold time after SWD_CLK rise | 0       | -   | —   | ns   | SD mode   |
| S6     | SWD_DIO input data hold time after SWD_CLK rise | 0       | -   | _   | ns   | MD mode   |
| S7     | SWD_CLK high to SWD_DIO data valid              | -       | -   | 25  | ns   | SD mode   |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Symbol | Description                        | Min | Тур | Max | Unit | Condition |
|--------|------------------------------------|-----|-----|-----|------|-----------|
| S7     | SWD_CLK high to SWD_DIO data valid | _   | _   | 30  | ns   | MD mode   |
| S8     | SWD_CLK high to SWD_DIO<br>high-Z  | 25  | _   | _   | ns   | SD mode   |
| S8     | SWD_CLK high to SWD_DIO<br>high-Z  | 30  | —   | —   | ns   | MD mode   |





Figure 9. Serial Wire clock input timing



## 4.2 Clock modules

### 4.2.1 Reference Oscillator Specification

This chip is designed to meet targeted specifications with a ±40 ppm frequency error over the life of the part, which includes the temperature, mechanical, and aging excursions.

The table below shows typical specifications for the Crystal Oscillator.

### 4.2.1.1 System Crystal Oscillator Specification

Table 23. System Crystal Oscillator Specification

| Symbol | Description       | Min | Тур | Max | Unit | Condition |
|--------|-------------------|-----|-----|-----|------|-----------|
| fosc   | Crystal Frequency | 8   | —   | 50  | MHz  | —         |

Table continues on the next page ...

MCXAP64M96FS3

© 2024 NXP B.V. All rights reserved.

| Symbol    | Description                                            | Min                                             | Тур | Max | Unit | Condition           |
|-----------|--------------------------------------------------------|-------------------------------------------------|-----|-----|------|---------------------|
| Tol       | Frequency tolerance                                    | —                                               | ±10 | ±40 | ppm  | —                   |
| Jitosc    | Jitter                                                 | —                                               | 70  | —   | —    | Period jitter (RMS) |
| Vpp       | Peak-to-peak amplitude of oscillation <sup>1</sup>     | -                                               | 0.6 | -   | V    | —                   |
| fec       | Externally provided input clock frequency <sup>2</sup> | 0                                               | _   | 50  | MHz  | -                   |
| tDC_EXTAL | External clock duty cycle                              | 45                                              | 50  | 55  | %    | —                   |
| Vec       | Externally provided input clock amplitude <sup>2</sup> | Refer to<br>VIH and<br>VIL<br>specificat<br>ion | _   | _   | _    | _                   |

#### Table 23. System Crystal Oscillator Specification ... continued

1. When a crystal is being used with the oscillator, the EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

2. This specification is for an externally supplied clock driven to EXTAL and does not apply to any other clock input.

#### 4.2.1.2 System Oscillator Crystal Specifications.

Table 24. System Oscillator Crystal Specifications.

| Symbol | Description                                       | Min  | Тур  | Max   | Unit | Condition   |
|--------|---------------------------------------------------|------|------|-------|------|-------------|
| СР     | Shunt Capacitance                                 | —    | 1    | 2     | pF   | —           |
| ESR    | Crystal equivalent series resistance <sup>1</sup> | —    | 20   | 50    | Ω    |             |
| Cpara  | Parasitic capacitance of EXTAL                    | —    | —    | 8     | pF   | —           |
| Cpara  | Parasitic capacitance of XTAL                     | _    | —    | 10    | pF   | —           |
| Cm     | Motional capacitance Cm                           | 2.05 | 2.05 | 2.665 | fF   | —           |
| Lm     | Motional inductance Lm                            | 7.7  | —    | —     | mH   | —           |
| tstart | Crystal start-up time <sup>2</sup>                | —    | 350  | 500   | μs   | _           |
| IOSC   | Current consumption                               | —    | 270  | _     | μA   | Normal mode |
| IOSC   | Current consumption                               | _    | 1    | 465   | _    | Sleep mode  |

1. Maximum crystal equivalent series resistance for 16 MHz is 80 ohms with 2 pF shunt capacitance.

2. Dependent on crystal specifications, proper PC board layout procedures must be followed to achieve specifications

27/81

MCXA153, A152, A143, A142, A133, A132 Data Sheet



Figure 11. Crystal Electrical Block Diagram

### 4.2.1.3 System Oscillator Crystal Specifications

| Table 25. | System | Oscillator ( | Crystal | Specifications. |
|-----------|--------|--------------|---------|-----------------|
|-----------|--------|--------------|---------|-----------------|

| Freq             | R <sub>m</sub> (ohms) | C <sub>p</sub> (pF) | C <sub>load</sub> (pF) | C <sub>m</sub> (pF) | L <sub>m</sub> (mH) | Typical                      | Typical                                      | Drive le | vel (µW) |
|------------------|-----------------------|---------------------|------------------------|---------------------|---------------------|------------------------------|----------------------------------------------|----------|----------|
| Crystal<br>(MHz) |                       |                     |                        |                     |                     | startup<br>(µs) <sup>1</sup> | Current<br>consumpti<br>on (µA) <sup>1</sup> | min      | max      |
| 8                | 100                   | 5.00                | 18.0                   | 0.008               | 49.47               | 1240                         | 168                                          | 24       | 34       |
| 16               | 80                    | 2.00                | 8.00                   | 0.008               | 12.37               | 215                          | 168.3                                        | 16       | 22       |
| 16               | 200                   | 1.00                | 8.00                   | 0.008               | 12.37               | 186                          | 200.4                                        | 31       | 46       |
| 25               | 60                    | 3.00                | 11.0                   | 0.008               | 5.07                | 224                          | 245.6                                        | 70       | 93       |
| 25               | 60                    | 2.00                | 10.0                   | 0.008               | 5.07                | 128                          | 232.5                                        | 61       | 80       |
| 25               | 100                   | 1.00                | 8.00                   | 0.008               | 5.07                | 73.6                         | 232.7                                        | 62       | 82       |
| 32               | 60                    | 3.00                | 9.00                   | 0.008               | 3.09                | 233                          | 269.6                                        | 71       | 95       |
| 32               | 60                    | 2.00                | 8.00                   | 0.008               | 3.09                | 116                          | 253.2                                        | 59       | 80       |
| 32               | 100                   | 1.00                | 8.00                   | 0.008               | 3.09                | 52.4                         | 289.3                                        | 91       | 123      |
| 40               | 50                    | 2.00                | 8.00                   | 0.008               | 1.98                | 80.4                         | 296.9                                        | 73       | 99       |
| 40               | 60                    | 3.00                | 9.00                   | 0.008               | 1.98                | 162                          | 333.2                                        | 99       | 135      |
| 48               | 50                    | 2.00                | 8.00                   | 0.008               | 1.37                | 73.1                         | 359.6                                        | 104      | 140      |
| 48               | 60                    | 3.00                | 9.00                   | 0.008               | 1.37                | 155                          | 407.9                                        | 138      | 188      |

1. This is based on simulation

## 4.2.2 FRO192M specifications

Table 26. FRO192M specifications

| Symbol    | Description                                   | Min | Тур | Max  | Unit | Condition |
|-----------|-----------------------------------------------|-----|-----|------|------|-----------|
| ffro192m  | FRO-192M frequency (nominal)                  | —   | 192 | _    | MHz  | —         |
| Δffro192m | Frequency deviation (Ta = 0 °C<br>– 85 °C)    | _   | _   | ±1.5 | %    | Open loop |
| Δffro192m | Frequency deviation (Ta = –40<br>°C – 125 °C) | _   | _   | ±3   | %    | Open loop |

MCXAP64M96FS3

| Symbol          | Description                                     | Min | Тур | Max   | Unit | Condition                                                                                   |
|-----------------|-------------------------------------------------|-----|-----|-------|------|---------------------------------------------------------------------------------------------|
| Δffro192m       | Frequency deviation (Ta = –40<br>°C – 125 °C)   | _   | _   | ±0.25 | %    | Closed loop (using<br>accurate clock source<br>as reference)                                |
| tstartup        | Start-up time                                   |     | 2   | _     | μs   | Oscillation time with<br>initial accuracy of -20<br>% to +2 % of enable<br>signal assertion |
| tstartup        | Start-up time                                   |     | _   | 20    | μs   | Oscillation time within<br>+/- 2 % from enable<br>signal assertion                          |
| fos             | Frequency overshoot during startup              | _   | _   | 2     | %    | —                                                                                           |
| jitper          | Period jitter RMS <sup>1</sup>                  | _   | 70  | —     | ps   | _                                                                                           |
| jitper          | Accumulated jitter over 10K cycles <sup>1</sup> | _   | 800 | -     | ps   | -                                                                                           |
| jitcyc          | Cycle to cycle jitter <sup>1</sup>              | —   | 100 | —     | ps   | _                                                                                           |
| lfro192m_vdd1p8 | Current consumption for vdd1p8                  | —   | 70  | —     | μA   | _                                                                                           |
| lfro192m_vddlv  | Current consumption for vddlv                   | —   | 35  | _     | μA   | _                                                                                           |

Table 26. FRO192M specifications...continued

1. Tested at 96 MHz

## 4.2.3 FRO12M specifications

#### Table 27. FRO12M specifications

| Symbol   | Description                        | Min | Тур | Max  | Unit | Condition                                                    |
|----------|------------------------------------|-----|-----|------|------|--------------------------------------------------------------|
| ffro12m  | FRO-12M frequency (nominal)        | _   | 12  | —    | MHz  | —                                                            |
| Δffro12m | Frequency deviation                | —   | —   | ±3   | %    | open loop                                                    |
| Δffro12m | Frequency deviation                |     | _   | ±0.6 | %    | closed loop (using<br>accurate clock source<br>as reference) |
| tstartup | Start-up time                      | _   | 5   | —    | μs   | _                                                            |
| fos      | Frequency overshoot during startup | _   | 10  | 20   | %    | —                                                            |
| lfro12m  | Current consumption                | _   | 7   | _    | μA   | _                                                            |

### 4.2.4 FRO16K specifications

Table 28. FRO16K specifications

| Symbol  | Description                | Min | Тур    | Max | Unit | Condition |
|---------|----------------------------|-----|--------|-----|------|-----------|
| ffro16k | FRO16K frequency (nominal) | —   | 16.384 | —   | kHz  | _         |

| Symbol   | Description                                     | Min | Тур | Max | Unit | Condition |
|----------|-------------------------------------------------|-----|-----|-----|------|-----------|
| Δffro16k | Frequency deviation over –40<br>°C to 125 °C Ta | —   | —   | ±6  | %    | open loop |
| TRIMstep | Trimming step                                   | _   | 1.5 | _   | %    | —         |
| tstartup | Start-up time                                   | _   | 310 | _   | μs   | —         |
| lfro16k  | Current consumption                             | —   | 50  | _   | nA   | —         |

#### Table 28. FRO16K specifications...continued

## 4.3 Memories and memory interfaces

#### 4.3.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 4.3.1.1 Timing specifications

The following command times assume a flash bus clock frequency of 24 MHz. Command times will be increased by up to 10 µs at 24 MHz if the module is exiting sleep mode when the command is launched. The time to abort a command is not included in the following table.

#### 4.3.1.1.1 Flash command time specifications

Table 29. Flash command time specifications

| Symbol      | Description                                               | Min | Тур | Max | Unit | Condition |
|-------------|-----------------------------------------------------------|-----|-----|-----|------|-----------|
| trd1all128k | Read 1s All execution time (128<br>KB)                    | _   | _   | 940 | μs   | —         |
| trd1blk128k | Read 1s Block execution time<br>(128 KB)                  | —   | _   | 750 | μs   | _         |
| trd1scr     | Read 1s Sector execution time <sup>1</sup>                | _   | —   | 50  | μs   | —         |
| trd1pg      | Read 1s Page execution time <sup>1</sup>                  | —   | —   | 4.4 | μs   | —         |
| trd1pglv    | Read 1s Page at low voltage execution time <sup>1</sup>   | _   | _   | 5.8 | μs   | —         |
| trd1phr     | Read 1s Phrase execution time <sup>1</sup>                | —   | _   | 3.8 | μs   | —         |
| trdphrlv    | Read 1s Phrase at low voltage execution time <sup>1</sup> | _   | _   | 4.8 | _    | —         |
| trdmisr8k   | Read into MISR (8 KB) <sup>1</sup>                        | —   | —   | 50  | μs   | —         |
| trdmisr128k | Read into MISR (128 KB) <sup>1</sup>                      | _   | —   | 750 | μs   | —         |
| trd1iscr    | Read 1s IFR Sector execution time <sup>1</sup>            | _   | _   | 50  | μs   | —         |
| trd1ipg     | Read 1s IFR Page execution time <sup>1</sup>              | _   | -   | 4.4 | μs   | _         |

| Symbol           | Description                                                                      | Min | Тур | Max | Unit | Condition |
|------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----------|
| trdipglv         | Read 1s IFR Page execution<br>time at low voltage execution<br>time <sup>1</sup> | _   | _   | 5.8 | μs   | _         |
| trd1iphr         | Read 1s IFR Phrase execution time <sup>1</sup>                                   | _   | -   | 3.8 | μs   | —         |
| trd1iphlv        | Read 1s IFR Phrase execution time at low voltage execution time <sup>1</sup>     | _   | —   | 4.8 | μs   | _         |
| trdimisr8k       | Read IFR into MISR (8 KB) <sup>1</sup>                                           | —   | —   | 50  | μs   | —         |
| trdimisrk32k     | Read IFR into MISR (32 KB) <sup>1</sup>                                          | —   | —   | 190 | μs   | —         |
| tpgmpg_initial   | Program Page execution time at <1k cycles <sup>2</sup>                           | -   | 450 | 600 | μs   | -         |
| tpgmpg_lifetime  | Program Page execution time at >1k cycles <sup>3</sup>                           | -   | 450 | 750 | ha   | -         |
| tpgmphr_initial  | Program Phrase execution time<br>at <1k cycles <sup>2</sup>                      | -   | 135 | 180 | μs   | -         |
| tpgmphr_lifetime | Program Phrase execution time<br>at >1k cycles <sup>2</sup>                      | _   | 135 | 225 | μs   | -         |
| tersall128k      | Erase All execution time (128<br>KB)                                             | -   | -   | 400 | ms   | -         |
| tmasers128k      | Mass Erase execution time ( via sideband) (128 KB)                               | -   | —   | 400 | ms   | -         |
| terrscr          | Erase Sector execution time <sup>3</sup>                                         | —   | 2   | 22  | ms   | —         |

| Table 29. | Flash command | time specificationscontinued |
|-----------|---------------|------------------------------|
|-----------|---------------|------------------------------|

1. Time based on simulation

2. Based on simulation with 3 pulse programming for typ, 6 pulse programming for max.

3. Based on TSMC specification for erase sector time with no added time for verification and overhead.

#### 4.3.1.2 Flash high voltage current behavior

Table 30. Flash high voltage current behavior

| Symbol     | Description                                                                        | Min | Тур | Max | Unit | Condition |
|------------|------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|
| IDD_IO_PGM | Average current adder to<br>VDD during flash programming<br>operation <sup>1</sup> |     | _   | 6   | mA   | _         |
| IDD_IO_ERS | Average current adder to VDD during flash erase operation <sup>1</sup>             | _   | _   | 4   | mA   | —         |

1. See the Power Management chapter in the reference manual for the specific VDD voltage supply powering the flash array.

#### 4.3.1.3 Flash reliability specifications

#### Table 31. Flash reliability specifications

| Symbol       | Description                                            | Min   | Тур   | Max | Unit   | Condition     | Spec<br>Number |
|--------------|--------------------------------------------------------|-------|-------|-----|--------|---------------|----------------|
| tnvmretp10k  | Data retention after<br>up to 10 K cycles              | 10    | 50    | —   | years  | Program Flash | _              |
| nnvmcycscr   | Sector cycling<br>endurance <sup>1</sup>               | 10 K  | 500 K | -   | cycles | Program Flash | _              |
| tnvmretp1k   | Data retention after<br>up to 1 K cycles               | 20    | 100   | —   | years  | Program Flash | _              |
| tnvmretp100k | Data retention after<br>up to 100 K cycles             | 5     | 50    | —   | years  | Program Flash | _              |
| nnvmcyc256k  | Sector cycling<br>endurance for 256<br>KB <sup>2</sup> | 100 K | 500 K | -   | cycles | Program Flash | -              |

1. Sector cycling endurance represents the number of Program/Erase cycles on a single sector at  $-40^{\circ}C \le Tj \le 125^{\circ}C$ .

 For devices with a single flash block, sectors must be located within the last 256 KB of the flash main memory. For devices with two flash blocks, sectors must be located within the last 256 KB of each flash main memory but must not total more than 256 KB per device.

> **NOTE** Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile.

### 4.4 Analog

#### 4.4.1 ADC electrical specifications

#### 4.4.1.1 ADC operating conditions

#### Table 32. ADC operating conditions

| Symbol | Description                         | Min   | Тур   | Max   | Unit | Condition                   |
|--------|-------------------------------------|-------|-------|-------|------|-----------------------------|
| VDDAD  | Supply voltage                      | 1.71  | _     | 3.6   | V    | _                           |
| VSSAD  | Ground voltage                      | -0.1  | 0     | 0.1   | V    | —                           |
| ΔVDD   | 1                                   | -0.1  | 0     | 0.1   | V    | —                           |
| ΔVSS   | 1                                   | -0.1  | 0     | 0.1   | V    | —                           |
| VREFH  | Reference Voltage High <sup>2</sup> | 0.99  | VDDAD | VDDAD | V    | —                           |
| VREFL  | Reference Voltage Low <sup>3</sup>  | VSSAD | VSSAD | VSSAD | V    | —                           |
| VADIN  | Input Voltage 3,4,5                 | VREFL | _     | VREFH | V    | —                           |
| FADCK  | ADC conversion clock<br>frequency   | 6     | _     | 24    | MHz  | Low-power mode,<br>PWRSEL=0 |

| MCXAP64M96FS3      |  |  |  |  |  |  |  |
|--------------------|--|--|--|--|--|--|--|
| Product Data Sheet |  |  |  |  |  |  |  |

| Symbol | Description                                         | Min | Тур   | Max   | Unit | Condition                      |
|--------|-----------------------------------------------------|-----|-------|-------|------|--------------------------------|
| FADCK  | ADC conversion clock<br>frequency                   | 6   | _     | 64    | MHz  | Normal Mode, 16b,<br>PWRSEL=1  |
| FADCK  | ADC conversion clock<br>frequency                   | 6   | —     | 64    | MHz  | Normal Mode, 12b ,<br>PWRSEL=1 |
| RAS    | Analog source resistance<br>(external) <sup>6</sup> | —   | —     | 5     | kΩ   | —                              |
| RADIN  | Input Resistance ADC channels 7:0 <sup>7,8</sup>    | —   | —     | 1.65  | kΩ   | VDDAD ≥ 1.71 V                 |
| RADIN  | Input Resistance ADC channels 7:0 <sup>7,8</sup>    | —   | —     | 1.525 | kΩ   | VDDAD ≥ 2.1 V                  |
| RADIN  | Input Resistance ADC channels 7:0 <sup>7,8</sup>    | —   | 0.925 | 1.35  | kΩ   | VDDAD ≥ 2.5 V                  |
| CADIN  | Input Capacitance                                   | —   | 1.92  | 2.4   | pF   | _                              |

Table 32. ADC operating conditions...continued

1. DC potential difference

2. Minimum VDDAD/VREFH is 2.4 V in high-speed mode (when HS =1)

3. For devices that do not have a dedicated VREFL and VSS\_ANA pins, VREFL and VSS\_ANA are tied to VSS internally.

- 4. ADC selected inputs and unselected dedicated inputs must not exceed VDD\_ANA during an ADC conversion. Unselected muxed inputs may exceed VDD\_ANA but must not exceed the IO supply associated with the inputs (VDD) when a conversion is in progress. If an ADC input may exceed these levels, then a minimum of 1 K series resistance must be used between the source and the ADC input pin.
- 5. If VREFH is less than VDD\_ANA, then voltage inputs greater than VREFH but less than VDD\_ANA are allowed but result in a full-scale conversion result
- 6. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible.
- 7. If the input come through a mux in the IO pad, add the IO Mux Resistance Adder value to the resistance for the channel type
- 8. There are several types of ADC inputs. To see which channels correspond to which type of ADC inputs, see channel index map in reference manual

#### 4.4.1.2 I/O mux resistance table

Table 33. I/O mux resistance table

| Symbol | Description        | Min | Тур  | Max  | Unit | Condition   |
|--------|--------------------|-----|------|------|------|-------------|
| RIOMUX | I/O MUX Resistance | _   | _    | 5.35 | kΩ   | VDD ≥ 1.71v |
| RIOMUX | I/O MUX Resistance | —   | —    | 1    | kΩ   | VDD ≥ 2.1v  |
| RIOMUX | I/O MUX Resistance | —   | 0.35 | 0.66 | kΩ   | VDD ≥ 2.5 v |

MCXA153, A152, A143, A142, A133, A132 Data Sheet



#### 4.4.1.3 ADC electrical characteristics

|  | Table 34. | ADC | electrical | characteristics |
|--|-----------|-----|------------|-----------------|
|--|-----------|-----|------------|-----------------|

| Symbol | Description                 | Min | Тур | Max | Unit | Condition                                              |
|--------|-----------------------------|-----|-----|-----|------|--------------------------------------------------------|
| _      | Supply current <sup>1</sup> |     | 7   |     | _    | PWREN=0,<br>Conversions triggered<br>at 10 kS/s        |
| IDDAD  | Supply current <sup>1</sup> | _   | 60  | _   | μΑ   | PWREN=1, No<br>Conversions                             |
| IDDAD  | Supply current <sup>1</sup> | —   | 209 | _   | μA   | Low-power mode,<br>6 MHz Clock,<br>PWRSEL=0, 16b mode  |
| IDDAD  | Supply current <sup>1</sup> | _   | 272 | _   | μA   | Low-power mode,<br>24 MHz clock,<br>PWRSEL=0, 16b mode |
| IDDAD  | Supply current <sup>1</sup> | —   | 708 | —   | μΑ   | Normal Mode, 64 MHz,<br>PWRSEL=1, 12b mode             |
| IDDAD  | Supply current <sup>1</sup> | _   | 806 | _   | μA   | High Speed Mode,<br>64 MHz Clock,                      |

Table continues on the next page ...

© 2024 NXP B.V. All rights reserved.

| Table 34. ADC electrical charact | eristicscontinued |
|----------------------------------|-------------------|
|----------------------------------|-------------------|

| Symbol   | Description                                                        | Min   | Тур          | Max   | Unit    | Condition                                                                                          |
|----------|--------------------------------------------------------------------|-------|--------------|-------|---------|----------------------------------------------------------------------------------------------------|
|          |                                                                    |       |              |       |         | PWRSEL=1, HS=1,<br>12b mode                                                                        |
| IDDTS    | Temp Sensor Supply Current                                         | _     | 50           | _     | μA      | Temperature Sensor<br>Adder                                                                        |
| CSMP     | ADC Sample cycles <sup>2</sup>                                     | 3.5   | -            | 131.5 | cycles  | Low-power mode and<br>High speed mode                                                              |
| Fconv    | ADC conversion rate <sup>3</sup>                                   | —     | _            | 4.0   | MS/s    | 12b mode, (HS=1)                                                                                   |
| Fconv    | ADC conversion rate <sup>3</sup>                                   | —     | -            | 3.2   | MS/s    | 16b mode, (HS=1)                                                                                   |
| TSMP_REQ | Required Sample Time <sup>4</sup>                                  | -     | _            | _     | ns      | Use equation based<br>on RAS, RIOMUX,<br>RADIN, CADIN, RAS,<br>CAS, CP and desired<br>accuracy (B) |
| TSMP     | Sample Time <sup>5</sup>                                           | 145.8 | TSMP_R<br>EQ | _     | ns      | Low-power mode                                                                                     |
| TSMP     | Sample Time <sup>6</sup>                                           | 54.7  | TSMP_R<br>EQ | _     | ns      | High-speed 16b mode                                                                                |
| TSMP     | Sample Time <sup>6</sup>                                           | 54.7  | TSMP_R<br>EQ | _     | ns      | High-speed 12b mode                                                                                |
| TSMPINT  | Internal channel sample time inputs <sup>7</sup>                   | 2.0   | —            | _     | μs      | -                                                                                                  |
| DNL      | Differential non-linearity 8,9                                     | —     | ±1           | -     | 12b LSB | —                                                                                                  |
| INL      | Integral non-linearity <sup>8,9</sup>                              | —     | ±1           | —     | 12b LSB | —                                                                                                  |
| ZSE      | Zero-scale error (V_ADIN = V_<br>REFL) <sup>8,9</sup>              | _     | ±1           | _     | 12b LSB | -                                                                                                  |
| FSE      | Full-scale error (V_ADIN = V_<br>REFH) <sup>8,9</sup>              | -     | ±2           | _     | 12b LSB | -                                                                                                  |
| TUE      | Total Unadjusted Error <sup>8,9</sup>                              | —     | ±3           | —     | 12b LSB | —                                                                                                  |
| ENOB16   | Effective number of bits, 16b<br>Mode, 1 kHz input <sup>9,10</sup> | _     | 14.1         | -     | bits    | 25.2 kS/s (FADCK<br>= 64 MHz, HS =1,<br>AVGS=0111)                                                 |
| ENOB16   | Effective number of bits, 16b<br>Mode, 1 kHz input <sup>9,10</sup> | -     | 13.2         | -     | bits    | 200 kS/s (FADCK =<br>64 MHz, HS=1, AVGS<br>=0100)                                                  |
| ENOB16   | Effective number of bits, 16b<br>Mode, 1 kHz input                 | -     | 12.6         | -     | bits    | 800 kS/s (FADCK =<br>64 MHz, HS=1, AVGS<br>=0010)                                                  |
| ENOB16   | Effective number of bits, 16b<br>Mode, 1 kHz input                 | -     | 11.6         | -     | bits    | 3.2 MS/s (FADCK =<br>64 MHz, HS=1, AVGS<br>=0000)                                                  |

| Symbol   | Description                                                               | Min | Тур   | Max | Unit | Condition                                         |
|----------|---------------------------------------------------------------------------|-----|-------|-----|------|---------------------------------------------------|
| ENOB12   | Effective number of bits, 12b<br>Mode, 1 kHz input <sup>9,10</sup>        |     | 11.5  | _   | bits | 1.0 MS/s (FADCK =<br>64 MHz, HS =1,<br>AVGS=0010) |
| ENOB12   | Effective number of bits, 12b<br>Mode, 1 kHz input <sup>9,10</sup>        |     | 11.0  | -   | bits | 4.0 MS/s (FADCK<br>= 64 MHz, HS<br>=1,AVGS=0000)  |
| SNDR16   | Signal-to-noise plus distortion,<br>16b Mode, 1 kHz input <sup>9,10</sup> |     | 86.6  | -   | dB   | 25.2 kS/s (FADCK=64<br>MHz, HS=1,<br>AVGS=0111)   |
| SNDR16   | Signal-to-noise plus distortion,<br>16b Mode, 1 kHz input <sup>9,10</sup> | _   | 81.2  | -   | dB   | 200 kS/s (FADCK=64<br>MHz, HS=1,<br>AVGS=0100)    |
| SNDR16   | Signal-to-noise plus distortion,<br>16b Mode, 1 kHz input <sup>9,10</sup> | _   | 77.6  | -   | dB   | 800 kS/s<br>(FADCK=64MHz,<br>HS=1, AVGS=0010)     |
| SNDR16   | Signal-to-noise plus distortion,<br>16b Mode, 1 kHz input                 | _   | 71.6  | -   | dB   | 3.2 MS/s (FADCK=64<br>MHz, HS=1,<br>AVGS=0000)    |
| SNDR12   | Signal-to-noise plus distortion,<br>12b Mode, 1 kHz input <sup>9,10</sup> |     | 71.0  | _   | dB   | 1.0 MS/s (FADCK=64<br>MHz, HS=1,<br>AVGS=0010)    |
| SNDR12   | Signal-to-noise plus distortion,<br>12b Mode, 1 kHz input <sup>9,10</sup> |     | 68.0  | -   | dB   | 4.0 MS/s (FADCK=64<br>MHz, HS=1,<br>AVGS=0000)    |
| SFDR     | Spurious free dynamic range <sup>9,10</sup>                               | _   | 88.0  | -   | dB   | 12b/16b Mode, 1kHz<br>input, AVGS =0010           |
| SFDR     | Spurious free dynamic range <sup>9,10</sup>                               | _   | 82.0  | _   | dB   | 12b/16b Mode, 1kHz<br>input, AVGS =0000           |
| tADCSTUP | Start-up time <sup>11</sup>                                               | 5   | —     | —   | μs   | —                                                 |
| E_TS     | Temperature sensor error <sup>12</sup>                                    | —   | ±1    | ±3  | °C   | Tj=-40 to 105 °C                                  |
| E_TS     | Temperature sensor error <sup>12</sup>                                    | _   | ±2    | ±4  | °C   | Tj=-40 to 125 °C                                  |
| A        | Temp Sensor Slope Constant <sup>13</sup>                                  | _   | 738   | _   | °C   | —                                                 |
| В        | Temp Sensor Offset Constant <sup>13</sup>                                 | _   | 287.5 | -   | °C   | —                                                 |
| α        | Temp Sensor Bandgap<br>Constant <sup>13</sup>                             | _   | 10.06 | -   | °C   | -                                                 |

Table 34. ADC electrical characteristics ... continued

1. The ADC supply current depends on the ADC conversion clock speed, conversion rate, and power mode. Typical value show is at 6 MHz, 24 MHz, and 64 MHz. For lowest power operation, PWRSEL should be set to 0.

2. Must meet minimum TSMP requirement

3. fADCK=64 MHz (HS Mode)

4. Required sample time is dictated by external components RAS, CAS, internal components RADIN, CADIN, CP, and desired sample accuracy in bits (B). Calculate it with formula: TSMP\_REQ = B\*In(2)\*[RAS\*(CAS + CP + CADIN)+ (RAS + RADIN)\* CADIN]. RIOMUX=0 unless the ADC input channel goes through an analog mux in the IO"

5. Min based on 3.5 cycles

MCXAP64M96FS3

MCXA153, A152, A143, A142, A133, A132 Data Sheet

- 6. Min based on 3.5 cycles @ 64 MHz
- 7. Internal channel inputs are those that do not come from external source (temperature sensor, bandgap).
- 8. 1 LSB = (VREFH VREFL)/2N (N=14 bits), for 16- bit specifications, multiply by 4.
- All accuracy numbers assume that the ADC is calibrated with VREFH=VDD\_ANA and using a high- speed- dedicated input channel. Typical values assume VDD\_ANA = 3.0 V, Temp = 25 °C, fADCK = 24 MHz, sample time of 3.5 ADCK cycles (CMDHn[STS]=0h) u nless otherwise stated. Typical values are for reference only, and are not tested in production.
- 10. Dynamic results assume Fin=1 kHz sinewave, no averaging unless otherwise specified
- 11. Delay required if PWREN=0. Set the power-up delay (PUDLY) according to the ADC start-up time if PWREN=0.
- 12. The temperature sensor can be calibrated to a +/- 1 % precision after board assembly by using a 3-temperature calibration flow with accurate ± 0.15 % temperature chamber
- 13. T(°C) = A\*[α(Vbe8 Vbe1)/(Vbe8 + α(Vbe8 Vbe1))] B where Vbe1 is the first value stored to FIFO as a result of the temperature sensor channel conversion, Vbe8 is the second value stored to FIFO as a result of the temperature sensor channel conversion, A is the slope factor, B is the offset factor, α is the bandgap coefficient

Typical values are for reference only and are not tested in production







© 2024 NXP B.V. All rights reserved.

### 4.4.2 Comparator and 8-bit DAC electrical specifications

Table 35. Comparator and 8-bit DAC electrical specifications

| Symbol  | Description                                         | Min           | Тур | Max | Unit | Condition                                              |
|---------|-----------------------------------------------------|---------------|-----|-----|------|--------------------------------------------------------|
| VDD     | Supply voltage                                      | 1.71          | _   | 3.6 | V    | _                                                      |
| VREFH   | 8-bit DAC reference voltage high                    | 0.97          | -   | VDD | V    | —                                                      |
| IDD_CMP | Supply current                                      | —             | 200 | —   | μΑ   | High speed mode<br>(EN=1, HPMD=1)                      |
| IDD_CMP | Supply current                                      | —             | 10  | —   | μΑ   | Normal mode (EN=1,<br>HPMD=0, NPMD=0)                  |
| IDD_CMP | Supply current                                      | -             | 400 | _   | nA   | Low-power mode<br>(EN=1, HPMD=0,<br>NPMD=1)            |
| VAIN    | Analog input voltage                                | VSS           | —   | VDD | V    | —                                                      |
| VAIO    | Analog input offset voltage                         | —             | -   | 20  | mV   | High speed mode                                        |
| VAIO    | Analog input offset voltage                         | —             | _   | 20  | mV   | Normal mode                                            |
| VAIO    | Analog input offset voltage                         | —             | —   | 40  | mV   | Low-power mode                                         |
| VH      | Analog comparator hysteresis <sup>1</sup>           | —             | 0   | —   | mV   | CR0[HYSTCTR] = 00                                      |
| VH      | Analog comparator hysteresis <sup>1</sup>           | _             | 10  | _   | mV   | CR0[HYSTCTR] = 01                                      |
| VH      | Analog comparator hysteresis <sup>1</sup>           | -             | 20  | _   | mV   | CR0[HYSTCTR] = 10                                      |
| VH      | Analog comparator hysteresis <sup>1</sup>           | —             | 30  | _   | mV   | CR0[HYSTCTR] = 11                                      |
| VCMPOh  | Output high                                         | VDD - 0.<br>2 | -   | —   | V    | _                                                      |
| VCMPOI  | Output low                                          | —             | _   | 0.2 | V    | —                                                      |
| tD      | Propagation delay <sup>2</sup>                      | -             | -   | 25  | ns   | High speed mode, 100<br>mV overdrive, power ><br>1.71V |
| tD      | Propagation delay <sup>2</sup>                      | -             | -   | 50  | ns   | High speed mode, 30<br>mV overdrive, power ><br>1.71V  |
| tD      | Propagation delay <sup>2</sup>                      | -             | -   | 600 | ns   | Normal mode, 30 mV<br>overdrive, power > 1.<br>71V     |
| tD      | Propagation delay <sup>2</sup>                      | -             | -   | 5   | μs   | Low-power mode, 30<br>mV overdrive, power ><br>1.71V   |
| tinit   | Analog comparator initialization delay <sup>3</sup> |               | _   | 40  | μs   | _                                                      |
| IDAC8b  | 8-bit DAC current adder<br>(enabled)                | -             | 10  | -   | μΑ   | High power mode<br>(EN=1, PMODE=1)                     |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Symbol | Description                                   | Min | Тур | Max  | Unit | Condition                                    |
|--------|-----------------------------------------------|-----|-----|------|------|----------------------------------------------|
| IDAC8b | 8-bit DAC current consumption                 | _   | 1   | _    | μA   | Low power mode<br>(EN=1, PMODE=0)            |
| INL    | 8-bit DAC integral non-linearity <sup>4</sup> | -1  | _   | +1.0 | LSB  | Low/High power mode,<br>supply power > 1.71V |
| DNL    | 8-bit DAC differential non-<br>linearity      | -1  | _   | +1.0 | LSB  | Low/High power mode,<br>power > 1.71V        |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to VDD\_ANA-0.6 V.

2. Overdrive does not include input offset voltage or hysteresis. The propagation delay is defined as the time delay between the change of the voltage on input pin and the output change of the comparator analog part

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

4. 1 LSB = Vreference/256



Figure 15. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 1)

MCXA153, A152, A143, A142, A133, A132 Data Sheet







### 4.5 Timers

See General switching specifications.

MCXAP64M96FS3

Product Data Sheet

#### 4.6 Communication interfaces

#### 4.6.1 LPUART

The Low Power Universal Asynchronous Receiver / Transmitter (LPUART) provides an asynchronous serial bus with master and slave operations, can reach to 24Mbps transfer rate, based on characterization but not covered by test limits in production. See General switching specifications.

#### 4.6.2 LPSPI switching specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes.

#### 4.6.2.1 LPSPI master mode timing

Table 36. LPSPI master mode timing

| Symbol | Description                         | Min      | Тур | Max    | Unit    | Condition         |
|--------|-------------------------------------|----------|-----|--------|---------|-------------------|
| LP1    | Frequency of operation <sup>1</sup> | —        | —   | _      | MHz     | —                 |
| LP1    | LPSPI0 ~ LPSPI1 medium<br>speed pad | _        | _   | 48     | MHz     | Master in SD mode |
| LP1    | LPSPI0 ~ LPSPI1 slow speed pad      | _        | _   | 24     | MHz     | Master in SD mode |
| LP1    | LPSPI0 ~ LPSPI1 medium<br>speed pad | _        | _   | 24     | MHz     | Master in MD mode |
| LP1    | LPSPI0 ~ LPSPI1 slow speed pad      | _        | _   | 24     | MHz     | Master in MD mode |
| LP2    | SPSCK period                        | 1000/LP1 | —   | _      | ns      | —                 |
| LP3    | Enable lead time <sup>2</sup>       | 1/2      | —   | —      | tperiph | —                 |
| LP4    | Enable lag time <sup>2</sup>        | 1/2      | —   | _      | tperiph | —                 |
| LP5    | Clock (SPSCK) high or low time      | tSCK/2-3 | —   | tSCK/2 | ns      | —                 |
| LP6    | Data setup time (inputs)            | —        | —   | —      | ns      | —                 |
| LP6    | LPSPI0 ~ LPSPI1 medium speed pad    | 7.2      | _   | _      | ns      | Master in SD mode |
| LP6    | LPSPI0 ~ LPSPI1 slow speed pad      | 14.4     | _   | -      | ns      | Master in SD mode |
| LP6    | LPSPI0 ~ LPSPI1 medium<br>speed pad | 14.4     | _   | -      | ns      | Master in MD mode |
| LP6    | LPSPI0 ~ LPSPI1 slow speed pad      | 14.4     | _   | —      | ns      | Master in MD mode |
| LP7    | Data hold time (inputs)             | —        | —   | _      | ns      | -                 |
| LP7    | LPSPI0 ~ LPSPI1 medium speed pad    | 0        | _   | -      | ns      | Master in SD mode |
| LP7    | LPSPI0 ~ LPSPI1 slow speed pad      | 0        | _   | -      | ns      | Master in SD mode |

| Symbol | Description                         | Min | Тур | Max  | Unit | Condition         |
|--------|-------------------------------------|-----|-----|------|------|-------------------|
| LP7    | LPSPI0 ~ LPSPI1 medium<br>speed pad | 0   | _   | _    | ns   | Master in MD mode |
| LP7    | LPSPI0 ~ LPSPI1 slow speed pad      | 0   | —   | —    | ns   | Master in MD mode |
| LP8    | Data valid (after SPSCK edge)       | —   | —   | —    | ns   | —                 |
| LP8    | LPSPI0 ~ LPSPI1 medium<br>speed pad | -   | _   | 7.2  | ns   | Master in SD mode |
| LP8    | LPSPI0 ~ LPSPI1 slow speed pad      | -   | _   | 14.4 | ns   | Master in SD mode |
| LP8    | LPSPI0 ~ LPSPI1 medium<br>speed pad | -   | —   | 14.4 | ns   | Master in MD mode |
| LP8    | LPSPI0 ~ LPSPI1 slow speed pad      | -   | —   | 14.4 | ns   | Master in MD mode |
| LP9    | Data hold time (outputs)            | —   | _   | —    | ns   | —                 |
| LP9    | LPSPI0 ~ LPSPI1 medium<br>speed pad | -   | -   | -1   | ns   | Master in SD mode |
| LP9    | LPSPI0 ~ LPSPI1 slow speed pad      | -   | -   | -1   | ns   | Master in SD mode |
| LP9    | LPSPI0 ~ LPSPI1 medium<br>speed pad | -   | -   | -1   | ns   | Master in MD mode |
| LP9    | LPSPI0 ~ LPSPI1 slow speed pad      | -   | -   | -1   | ns   | Master in MD mode |

Table 36. LPSPI master mode timing...continued

1. The frequency of operation is also limited to a minimum of fperiph/2048 and a max of fperiph/2, where fperiph is the LPSPI peripheral functional clock.

2. tperiph = 1/fperiph

MCXA153, A152, A143, A142, A133, A132 Data Sheet







#### 4.6.2.2 LPSPI slave mode timing

#### Table 37. LPSPI slave mode timing

| Symbol | Description                                    | Min | Тур | Max | Unit | Condition           |
|--------|------------------------------------------------|-----|-----|-----|------|---------------------|
| LP1    | Frequency of operation in OD mode <sup>1</sup> | _   | _   | _   | —    | —                   |
| LP1    | lpspi0~lpspi1 medium speed<br>pad <sup>1</sup> | _   | _   | 24  | MHz  | Slave Tx in SD mode |

| Table 37. | LPSP | slave | mode | timingcontinued |
|-----------|------|-------|------|-----------------|
|-----------|------|-------|------|-----------------|

| Symbol | Description                                 | Min              | Тур | Max               | Unit    | Condition           |
|--------|---------------------------------------------|------------------|-----|-------------------|---------|---------------------|
| LP1    | Ipspi0~Ipspi1 slow speed pad <sup>1</sup>   | —                | —   | 12                | MHz     | Slave Tx in SD mode |
| LP1    | lpspi0~lpspi1 medium speed pad <sup>1</sup> | -                | _   | 48                | MHz     | Slave Rx in SD mode |
| LP1    | lpspi0~lpspi1 slow speed pad                | —                | -   | 24                | MHz     | Slave Rx in SD mode |
| LP1    | lpspi0~lpspi1 medium speed<br>pad           | _                | _   | 12                | MHz     | Slave Tx in MD mode |
| LP1    | lpspi0~lpspi1 slow speed pad                | —                | -   | 12                | MHz     | Slave Tx in MD mode |
| LP1    | lpspi0~lpspi1 medium speed<br>pad           | _                | _   | 12                | MHz     | Slave Rx in MD mode |
| LP1    | lpspi0~lpspi1 slow speed pad                | —                | -   | 12                | MHz     | Slave Rx in MD mode |
| LP2    | SPSCK period                                | 4 x<br>tperiph   | _   | 2048 x<br>tperiph | ns      | —                   |
| LP3    | Enable lead time <sup>2</sup>               | 1                | -   | -                 | tperiph | -                   |
| LP4    | Enable lag time <sup>2</sup>                | 1                | —   | _                 | tperiph | —                   |
| LP5    | Clock (SPSCK) high or low time              | tSPSCK/<br>2 - 5 | -   | tSPSCK/<br>2      | ns      | —                   |
| LP6    | Data setup time (inputs)                    | —                | -   | -                 | ns      | -                   |
| LP6    | lpspi0~lpspi1 medium speed<br>pad           | 3.6              | _   | —                 | ns      | Slave Rx in SD mode |
| LP6    | lpspi0~lpspi1 slow speed pad                | 7.2              | —   | _                 | ns      | Slave Rx in SD mode |
| LP6    | lpspi0~lpspi1 medium speed pad              | 14.4             | _   | -                 | ns      | Slave Rx in MD mode |
| LP6    | lpspi0~lpspi1 slow speed pad                | 14.4             | -   | -                 | ns      | Slave Rx in MD mode |
| LP7    | Data hold time (inputs)                     | —                | —   | -                 | ns      | —                   |
| LP7    | lpspi0~lpspi1 medium speed<br>pad           | 0                | _   | —                 | ns      | Slave Rx in SD mode |
| LP7    | Ipspi0~Ipspi1 slow speed pad                | 0                | —   | _                 | ns      | Slave Rx in SD mode |
| LP7    | lpspi0~lpspi1 medium speed<br>pad           | 0                | _   | —                 | ns      | Slave Rx in MD mode |
| LP7    | lpspi0~lpspi1 slow speed pad                | 0                | -   | —                 | ns      | Slave Rx in MD mode |
| LP8    | Slave access time <sup>2,3</sup>            | -                | _   | tperiph           | ns      | —                   |
| LP9    | Slave MISO disable time <sup>2,4</sup>      | -                | -   | tperiph           | ns      | -                   |
| LP10   | Data valid (after SPSCK edge)               | —                | -   | —                 | ns      | —                   |
| LP10   | lpspi0~lpspi1 medium speed<br>pad           | -                | _   | 15.6              | ns      | Slave Tx in SD mode |
| LP10   | Ipspi0~Ipspi1 slow speed pad                | _                | _   | 31.2              | ns      | Slave Tx in SD mode |

Table continues on the next page...

© 2024 NXP B.V. All rights reserved.

| Table 37. | LPSPI sl | ave mode | timingcontinued |
|-----------|----------|----------|-----------------|
|-----------|----------|----------|-----------------|

| Symbol | Description                       | Min | Тур | Max  | Unit | Condition           |
|--------|-----------------------------------|-----|-----|------|------|---------------------|
| LP10   | lpspi0~lpspi1 medium speed<br>pad | _   | _   | 31.2 | ns   | Slave Tx in MD mode |
| LP10   | lpspi0~lpspi1 slow speed pad      | —   | —   | 31.2 | ns   | Slave Tx in MD mode |
| LP11   | Data hold time (outputs)          | —   | —   | —    | ns   | —                   |
| LP11   | lpspi0~lpspi1 medium speed<br>pad | _   | _   | -1   | ns   | Slave Tx in SD mode |
| LP11   | lpspi0~lpspi1 slow speed pad      | _   | —   | -1   | ns   | Slave Tx in SD mode |
| LP11   | lpspi0~lpspi1 medium speed<br>pad | —   | _   | -1   | ns   | Slave Tx in MD mode |
| LP11   | Ipspi0~Ipspi1 slow speed pad      | —   | —   | -1   | ns   | Slave Tx in MD mode |

1. The frequency of operation is also limited to a minimum of fperiph/2048 and a max of fperiph/4, where fperiph is the LPSPI peripheral functional clock.

- 2. tperiph = 1/fperiph
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state



MCXA153, A152, A143, A142, A133, A132 Data Sheet



### 4.6.3 LPI2C timing

#### Table 38. LPI2C timing

| Symbol   | Description                                                                                                           | Min  | Тур | Max | Unit | Condition |
|----------|-----------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|-----------|
| fSCL     | SCL Clock Frequency in standard mode                                                                                  | 0    | —   | 100 | kHz  | _         |
| fSCL     | SCL Clock Frequency in fast mode                                                                                      | 0    | —   | 400 | kHz  | —         |
| tHD; STA | Hold time (repeated) START<br>condition. After this period, the<br>first clock pulse is generated in<br>standard mode | 4    | -   | -   | μs   | _         |
| tHD; STA | Hold time (repeated) START<br>condition. After this period, the<br>first clock pulse is generated in<br>fast mode     | 0.6  | -   | -   | μs   |           |
| tLOW     | LOW period of the SCL clock in standard mode                                                                          | 4.7  | —   | —   | μs   | —         |
| tLOW     | LOW period of the SCL clock in fast mode                                                                              | 1.25 | —   | —   | μs   | —         |
| tHIGH    | HIGH period of the SCL clock in standard mode                                                                         | 4    | —   | —   | μs   | _         |
| tHIGH    | HIGH period of the SCL clock in fast mode                                                                             | 0.6  | -   | -   | μs   | _         |
| tSU; STA | Set-up time for a repeated<br>START condition in standard<br>mode                                                     | 4.7  | -   | -   | μs   | _         |

| Table 38. LPI2 | C timingcontinued |
|----------------|-------------------|
|----------------|-------------------|

| Symbol   | Description                                                                              | Min           | Тур | Max  | Unit | Condition |
|----------|------------------------------------------------------------------------------------------|---------------|-----|------|------|-----------|
| tSU; STA | Set-up time for a repeated<br>START condition in fast mode                               | 0.6           | _   | _    | μs   | -         |
| tHD; DAT | Data hold time for I2C bus devices in standard mode <sup>1,2</sup>                       | 0             | —   | 3.45 | μs   | —         |
| tHD; DAT | Data hold time for I2C bus devic es in fast mode $^{1,3}$                                | 0             | _   | 0.9  | μs   | _         |
| tSU; DAT | Data set-up time in standard mode <sup>4</sup>                                           | 250           | _   | _    | ns   | —         |
| tSU; DAT | Data set-<br>up time in fast mode <sup>2,5</sup>                                         | 100A          | —   | —    | ns   | _         |
| tr       | Rise time of SDA and SCL signals in standard mode <sup>6</sup>                           | _             | —   | 1000 | ns   | —         |
| tr       | Rise time of SDA and SCL sign als in fast mode <sup>6</sup>                              | 20 +0.<br>1Cb | —   | 300  | ns   | —         |
| tf       | Fall time of SDA and SCL signals in standard mode <sup>5</sup>                           | _             | —   | 300  | ns   | _         |
| tf       | Fall time of SDA and SCL signal s in fast mode <sup>5</sup>                              | 20 +0.<br>1Cb | —   | 300  | ns   | —         |
| tSU; STO | Set-up time for STOP condition in standard mode                                          | 4             | —   | —    | μs   | —         |
| tSU; STO | Set-<br>up time for STOP condition in f<br>ast mode                                      | 0.6           | _   | -    | μs   | _         |
| tBUF     | Bus free time between STOP<br>and START condition in<br>standard mode                    | 4.7           | _   | -    | μs   | _         |
| tBUF     | Bus free time between STOP an d START condition in fast mode                             | 1.3           | —   | —    | μs   | —         |
| tSP      | Pulse width of spikes that must<br>be suppressed by the input filter<br>in standard mode | N/A           | _   | N/A  | ns   |           |
| tSP      | Pulse width of spikes that must<br>be suppressed by the input filter<br>in fast mode     | 0             | _   | 50   | ns   | _         |

1. The master mode I2C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.

2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal

3. Input signal Slew = 10 ns and Output Load = 50 pF

- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode I2C bus device can be used in a Standard mode I2C bus system, but the requirement tSU; DAT ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line trmax + tSU; DAT = 1000 + 250 = 1250 ns (according to the Standard mode I2C bus specification) before the SCL line is released.

MCXAP64M96FS3

6. Cb = total capacitance of the one bus line in pF.

#### 4.6.4 I2C 1 Mbps timing

#### Table 39. I2C 1 Mbps timing

| Symbol   | Description                                                                                        | Min           | Тур | Max | Unit | Condition |
|----------|----------------------------------------------------------------------------------------------------|---------------|-----|-----|------|-----------|
| fSCL     | SCL Clock Frequency                                                                                | 0             | —   | 1   | MHz  | —         |
| tHD; STA | Hold time (repeated) START<br>condition. After this period, the<br>first clock pulse is generated. | 0.26          | _   | _   | μs   | _         |
| tLOW     | LOW period of the SCL clock                                                                        | 0.5           | _   | _   | μs   | —         |
| tHIGH    | HIGH period of the SCL clock                                                                       | 0.26          | —   | —   | μs   | —         |
| tSU; STA | Set-up time for a repeated START condition                                                         | 0.26          | _   | _   | μs   | —         |
| tHD; DAT | Data hold time for I2C bus devices                                                                 | 0             | _   | —   | μs   | —         |
| tSU; DAT | Data set-up time                                                                                   | 50            | —   | —   | ns   | —         |
| tr       | Rise time of SDA and SCL signals <sup>1</sup>                                                      | 20 +0.<br>1Cb | _   | 120 | ns   | —         |
| tf       | Fall time of SDA and SCL signals <sup>1</sup>                                                      | 20 +0.<br>1Cb | _   | 120 | ns   | —         |
| tSU; STO | Set-up time for STOP condition                                                                     | 0.26          | —   | _   | μs   | —         |
| tBUF     | Bus free time between STOP<br>and START condition                                                  | 0.5           | _   | _   | μs   | -         |
| tSP      | Pulse width of spikes that must be suppressed by the input filter                                  | 0             | _   | 50  | ns   | —         |

1. Cb = total capacitance of the one bus line in pF for maximum value



#### 4.6.5 I2C HS mode timing

#### Table 40. I2C HS mode timing

| Symbol   | Description                                                                                        | Min          | Тур | Max | Unit | Condition |
|----------|----------------------------------------------------------------------------------------------------|--------------|-----|-----|------|-----------|
| fSCL     | SCL Clock Frequency                                                                                | 0            | —   | 3.4 | MHz  | —         |
| tHD; STA | Hold time (repeated) START<br>condition. After this period, the<br>first clock pulse is generated. | 0.26         | _   | _   | μs   | —         |
| tLOW     | LOW period of the SCL clock                                                                        | 0.5          | —   | —   | μs   | —         |
| tHIGH    | High period of the SCL clock                                                                       | 0.26         | —   | _   | μs   | —         |
| tSU; STA | Set-up time for a repeated START condition                                                         | 0.26         | _   | —   | μs   | —         |
| tHD; DAT | Data hold time for I2C bus devices <sup>1</sup>                                                    | 0            | _   | —   | μs   | _         |
| tSU; DAT | Data setup time                                                                                    | 34           | —   | —   | ns   | —         |
| tr       | Rise time of SDA and SCL signals <sup>2</sup>                                                      | 20<br>+0.1Cb | _   | 120 | ns   | —         |
| tf       | Fall time of SDA and SCL signals <sup>2</sup>                                                      | 20<br>+0.1Cb | _   | 120 | ns   | _         |
| tSU; STO | Setup time for STOP condition                                                                      | 0.26         | —   | —   | μs   | —         |
| tBUF     | Bus free time between STOP<br>and START condition                                                  | 0.5          | -   | -   | μs   | _         |
| tSP      | Pulse width of spikes that must be suppressed by the input filter                                  | 0            |     | 50  | ns   | _         |

1. A device must internally provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time in maximum value.

2. Cb = total capacitance of the one bus line in pF. The max Cb value is 50 pF. Applicable for maximum value.

NOTE

Only PTB4/5, PTA18/19, PTC0/1, PTC4/5 pin can support Fast+ (3 MHz) mode.

#### 4.6.6 I3C Push-Pull Timing Parameters for SDR Mode

I3C interface is not supported on GPIO-Standard-plus pad type for 5 V operation. Measurements are with maximum output load of 30 pf, input transition of 1 ns. GPIO-Standard-plus pad configured with DSE = 1'b1 and GPIO-Medium pad with DSE = 1'b1 and SRE = 1'b1. SCL, SDA and PUR combination should be of same pad type. For e.g. I3C medium Data Pads to be used with I3C Medium Clock and PUR Pads Only. I3C Standard plus Data Pads to be used with I3C standard plus Clock and PUR pads only.

| Symbol | Description              | Min  | Тур  | Max  | Unit | Condition                       |
|--------|--------------------------|------|------|------|------|---------------------------------|
| fSCL   | SCL Clock Frequency      | 0.01 | 12.5 | 12.9 | MHz  | FSCL = 1 / (tDIG_L +<br>tDIG_H) |
| tDIG_L | SCL Clock Low Period 1,2 | 32   | —    | —    | ns   | _                               |

Table continues on the next page ...

© 2024 NXP B.V. All rights reserved.

| Symbol | Description                                                    | Min | Тур | Max                                       | Unit | Condition                                             |
|--------|----------------------------------------------------------------|-----|-----|-------------------------------------------|------|-------------------------------------------------------|
| tDIG_H | SCL Clock High Period <sup>2</sup>                             | 32  | —   | —                                         | ns   | —                                                     |
| tSCO   | Clock in to Data Out for Slave <sup>3,4</sup>                  | _   | _   | 12                                        | ns   | —                                                     |
| tCR    | SCL Clock Rise Time <sup>5</sup>                               | —   | _   | 150e06 *<br>1 / fSCL<br>(capped<br>at 60) | ns   |                                                       |
| tCF    | SCL Clock Fall Time <sup>5</sup>                               | _   | _   | 150e06 *<br>1 / fSCL<br>(capped<br>at 60) | ns   | -                                                     |
| tHD_PP | SDA Signal Data Hold in Push-<br>Pull Mode, Slave <sup>6</sup> | 0   | _   | _                                         | _    | Applicable for slave<br>and master loopback<br>modes  |
| tSU_PP | SDA Signal Data Setup in Push-<br>Pull Mode                    | 3   | _   | N/A                                       | ns   | Applicable for slave<br>and master loopback<br>modes. |

#### Table 41. I3C Push-Pull Timing Parameters for SDR Mode ... continued

1. As both edges are used, the hold time needs to be satisfied for the respective edges; i.e., tCF + 3 for falling edge clocks, and tCR + 3 for rising edge clocks.

- 2. tDIG\_L and tDIG\_H are the clock Low and High periods as seen at the receiver end of the I3C Bus using VIL and VIH (see Figure 30)
- 3. Devices with more than 12ns of tSCO delay shall set the limitation bit in the BCR, and shall support the GETMXDS CCC to allow the Master to read this value and adjust computations accordingly. For purposes of system design and test conformance, this parameter should be considered together with pad delay, bus capacitance, propagation delay, and clock triggering points.
- 4. Pad delay based on 90  $\Omega$  / 4 mA driver and 50 pF load. Note that Master may be a Slave in a multi-Master system, and thus shall also adhere to this requirement
- 5. The clock maximum rise/fall time is capped at 60 ns. For lower frequency rise and fall the maximum value is limited at 60 ns, and is not dependent upon the clock frequency.
- 6. tHD\_PP is a Hold time parameter for Push-Pull Mode that has a different value for Master mode vs. Slave mode. In SDR Mode the Hold time parameter is referred to as tHD\_SDR.



MCXA153, A152, A143, A142, A133, A132 Data Sheet



MCXA153, A152, A143, A142, A133, A132 Data Sheet



#### 4.6.7 USB Full-speed device electrical specifications

This section describes the USB0 port Full Speed/Low Speed transceiver. The USB0 (FS/LS Transceiver) meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 Specification with the amendments below.

- USB ENGINEERING CHANGE NOTICE
  - Title: 5 V Short Circuit Withstand Requirement Change
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000
- USB ENGINEERING CHANGE NOTICE
  - Title: Pull-up/Pull-down resistors
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: Suspend Current Limit Changes
  - Applies to: Universal Serial Bus Specification, Revision 2.0

This SoC does not have a dedicated pin to monitor the state of the USB VBUS signal. Please refer to the USBFS chapter in the Reference Manual for methods which can be used for VBUS Session\_Valid detection with either a P4-12/ALT1 pin using an external resistive divider.

### 4.7 Human Machine Interface (HMI) modules

### 4.7.1 General Purpose Input/Output (GPIO)

See General switching specifications.

### 5 Package dimensions

### 5.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| MCXAP64M96FS3 |                |  |  |  |  |  |
|---------------|----------------|--|--|--|--|--|
| Dre           | duct Data Shoo |  |  |  |  |  |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| LQFP 64                                  | 98ASS23234W                   |
| HVQFN 48                                 | 98ASA01637D                   |
| HVQFN 32                                 | 98ASA02110D                   |
| LQFP 48                                  | 98ASH00962A                   |

### 6 Pinout

### 6.1 MCXA153, A152, A143, A142, A133, A132 Signal Multiplexing and Pin Assignments

The signal multiplexing and pin assignments are provided in an Excel file attached to this document:

- 1. Click the paperclip symbol on the left side of the PDF window.
- 2. Double-click on the Excel file to open it.
- 3. Select the "Pinout" tab.

The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

However, pinout table is also given below:

| Table 42. | Pin Assignments |
|-----------|-----------------|
|-----------|-----------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                   | Pad Settings                                                | Alternate<br>Functions                     |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|
| P1_8        | 2                    | 1                     | 1                      | 1                    | 1                 | 1                     | 1                      | ALT0 - P1_8<br>ALT2 -<br>LPUART1_<br>RXD<br>ALT3 -<br>LPI2C0_SD<br>A<br>ALT4 -<br>CT_INP8<br>ALT5 -<br>CT0_MAT2<br>ALT10 -<br>I3C0_SDA | IO Supply -<br>VDD<br>Pad type -<br>HD+I3C<br>Default - DIS | ISP -<br>12C_SDA<br>VDD SYS -<br>WUU0_IN10 |
| P1_9        | 3                    | 2                     | 2                      | 2                    | 2                 | 2                     | 2                      | ALT0 - P1_9<br>ALT2 -<br>LPUART1_T<br>XD<br>ALT3 -<br>LPI2C0_SC<br>L                                                                   | IO Supply -<br>VDD<br>Pad type -<br>HD<br>Default - DIS     | <b>ISP</b> -<br>I2C_SCL                    |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### Table 42. Pin Assignments...continued

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                             | Pad Settings                                              | Alternate<br>Functions                         |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------|
| P1_10       | 4                    | 3                     | 3                      | -                    |                   |                       |                        | ALT4 -<br>CT_INP9<br>ALT5 -<br>CT0_MAT3<br>ALT10 -<br>I3C0_SCL<br>ALT0 -<br>P1_10<br>ALT2 -<br>LPUART1_<br>RTS_B | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A8                            |
|             |                      |                       |                        |                      |                   |                       |                        | ALT3 -<br>LPI2C0_SD<br>AS<br>ALT4 -<br>CT2_MAT0                                                                  |                                                           |                                                |
| P1_11       | 5                    | 4                     | 4                      |                      |                   |                       |                        | ALT0 -<br>P1_11<br>ALT1 -<br>TRIG_OUT2<br>ALT2 -<br>LPUART1_<br>CTS_B<br>ALT3 -<br>LPI2C0_SC<br>LS<br>ALT4 -     | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A9<br>VDD SYS -<br>WUU0_IN11  |
|             |                      |                       |                        |                      |                   |                       |                        | CT2_MAT1<br><b>ALT10</b> -<br>I3C0_PUR                                                                           |                                                           |                                                |
| P1_12       | 6                    |                       |                        |                      |                   |                       |                        | ALT0 -<br>P1_12<br>ALT3 -<br>LPUART2_<br>RXD<br>ALT4 -<br>CT2_MAT2                                               | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A10<br>VDD SYS -<br>WUU0_IN12 |
| P1_13       | 7                    |                       |                        |                      |                   |                       |                        | <b>ALT0</b> -<br>P1_13                                                                                           | <b>IO Supply</b> -<br>VDD                                 | ANALOG -<br>ADC0_A11                           |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin Assignmentscontinued |  |
|-----------|--------------------------|--|
|-----------|--------------------------|--|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment             | Pad Settings                | Alternate<br>Functions     |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|----------------------------------|-----------------------------|----------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT1</b> -<br>TRIG_IN3        | <b>Pad type</b> -<br>SLOW   |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT3</b> -<br>LPUART2_T<br>XD | <b>Default</b> - DIS        |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT4</b> -<br>CT2_MAT3        |                             |                            |
| P1_29       | 8                    | 5                     | 5                      | 3                    | 3                 | 3                     | 3                      | <b>ALT0</b> -<br>P1_29           | <b>IO Supply</b> -<br>VDD   | VDD SYS -<br>RESET_B       |
|             |                      |                       |                        |                      |                   |                       |                        | ALT1 -<br>RESET_B                | <b>Pad type</b> -<br>RST    |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT2</b> -<br>SPC_LPRE<br>Q   | <b>Default</b> -<br>ALT1    |                            |
| P1_30       | 9                    | 6                     | 6                      | 4                    | 4                 | 4                     | 4                      | <b>ALT0</b> -<br>P1_30           | <b>IO Supply</b> -<br>VDD   | <b>ANALOG</b> -<br>XTAL48M |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT1</b> -<br>TRIG_OUT3       | <b>Pad type</b> -<br>HD+I3C |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT3</b> -<br>LPI2C0_SD<br>A  | <b>Default</b> - DIS        |                            |
|             |                      |                       |                        |                      |                   |                       |                        | ALT4 -<br>CT_INP16               |                             |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT10</b> -<br>I3C0_SDA       |                             |                            |
| P1_31       | 10                   | 7                     | 7                      | 5                    | 5                 | 5                     | 5                      | <b>ALT0</b> - P1_31              | <b>IO Supply</b> -<br>VDD   | ANALOG -<br>EXTAL48M       |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT1</b> -<br>TRIG_IN4        | <b>Pad type</b> -<br>HD     |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT3</b> -<br>LPI2C0_SC<br>L  | <b>Default</b> - DIS        |                            |
|             |                      |                       |                        |                      |                   |                       |                        | –<br><b>ALT4</b> -<br>CT_INP17   |                             |                            |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT10</b> -<br>I3C0_SCL       |                             |                            |
| VSS         | 11                   | 0                     | 0                      | 6                    | 6                 | 0                     | 0                      |                                  | <b>IO Supply</b> -<br>VDD   |                            |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                      | Pad Settings                                              | Alternate<br>Functions                        |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|
| VDD_A<br>NA | 12                   | 8                     | 8                      | 7                    | 7                 | 6                     | 6                      |                                                                                                                                           | IO Supply -<br>VDD                                        |                                               |
| VDD         | 13                   | 9                     | 9                      | 8                    | 8                 | 7                     | 7                      |                                                                                                                                           | IO Supply -<br>VDD                                        |                                               |
| P2_0        | 14                   | 10                    | 10                     | 9                    | 9                 |                       |                        | ALT0 - P2_0<br>ALT1 -<br>TRIG_IN6<br>ALT2 -<br>LPUART0_<br>RXD<br>ALT4 -<br>CT_INP16<br>ALT5 -<br>CT2_MAT0                                | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A0<br>VDD SYS -<br>WUU0_IN18 |
| P2_1        | 15                   | 11                    | 11                     | 10                   | 10                |                       |                        | ALT0 - P2_1<br>ALT1 -<br>TRIG_IN7<br>ALT2 -<br>LPUART0_T<br>XD<br>ALT4 -<br>CT_INP17<br>ALT5 -<br>CT2_MAT1                                | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A1                           |
| P2_2        | 16                   | 12                    | 12                     | 11                   | 11                | 8                     | 8                      | ALT0 - P2_2<br>ALT1 -<br>TRIG_IN6<br>ALT2 -<br>LPUART0_<br>RTS_B<br>ALT3 -<br>LPUART2_T<br>XD<br>ALT4 -<br>CT_INP12<br>ALT5 -<br>CT2_MAT2 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A4/<br>CMP0_IN0              |

Table 42. Pin Assignments ... continued

Table continues on the next page...

MCXAP64M96FS3

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignments | .continued |
|-----------|-----|-------------|------------|
|-----------|-----|-------------|------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                      | Pad Settings                                              | Alternate<br>Functions                                     |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------|
| P2_3        | 17                   | 13                    | 13                     | 12                   | 12                | 9                     | 9                      | ALT0 - P2_3<br>ALT1 -<br>TRIG_IN7<br>ALT2 -<br>LPUART0_<br>CTS_B<br>ALT3 -<br>LPUART2_<br>RXD<br>ALT4 -<br>CT_INP13<br>ALT5 -<br>CT2_MAT3 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A2/<br>CMP1_IN0<br>VDD SYS -<br>WUU0_IN19 |
| P2_4        | 18                   |                       |                        |                      |                   |                       |                        | ALT0 - P2_4<br>ALT4 -<br>CT_INP14<br>ALT5 -<br>CT1_MAT0                                                                                   | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                                                            |
| P2_5        | 19                   |                       |                        |                      |                   |                       |                        | ALT0 - P2_5<br>ALT4 -<br>CT_INP15<br>ALT5 -<br>CT1_MAT1                                                                                   | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                                                            |
| P2_6        | 20                   | 14                    | 14                     | 13                   | 13                |                       |                        | ALT0 - P2_6<br>ALT1 -<br>TRIG_OUT4<br>ALT2 -<br>LPSPI1_PC<br>S1<br>ALT4 -<br>CT_INP18<br>ALT5 -<br>CT1_MAT2                               | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A3                                        |
| P2_7        | 21                   | 15                    | 15                     | 14                   | 14                | 10                    | 10                     | <b>ALT0</b> - P2_7<br><b>ALT1</b> -<br>TRIG_IN5<br><b>ALT4</b> -<br>CT_INP19                                                              | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>VREFI/<br>ADC0_A7                              |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                          | Pad Settings                                              | Alternate<br>Functions                                                      |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT5</b> -<br>CT1_MAT3                                                                                                     |                                                           |                                                                             |
| P2_12       | 22                   | 16                    | 16                     | 15                   | 15                | 11                    | 11                     | ALT0 -<br>P2_12<br>ALT1 -<br>USB0_VBU<br>S_DET<br>ALT2 -<br>LPSPI1_SC<br>K<br>ALT3 -<br>LPUART1_<br>RXD<br>ALT5 -<br>CT0_MAT0 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ISP -<br>USB0_VBU<br>S_DET<br>ANALOG -<br>ADC0_A5<br>VDD SYS -<br>WUU0_IN20 |
| P2_13       | 23                   | 17                    | 17                     | 16                   | 16                | -                     | 12                     | ALT0 -<br>P2_13<br>ALT1 -<br>TRIG_IN8<br>ALT2 -<br>LPSPI1_SD<br>O<br>ALT3 -<br>LPUART1_T<br>XD<br>ALT5 -<br>CT0_MAT1          | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                                                                             |
| P2_16       | 24                   | 18                    | 18                     | 17                   | 17                | _                     | 13                     | ALT0 -<br>P2_16<br>ALT2 -<br>LPSPI1_SDI<br>ALT3 -<br>LPUART1_<br>RTS_B<br>ALT5 -<br>CT0_MAT2                                  | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | ANALOG -<br>ADC0_A6                                                         |
| P2_17       |                      |                       | 19                     |                      | 18                |                       | 14                     | <b>ALT0</b> -<br>P2_17<br><b>ALT1</b> -<br>TRIG_IN9                                                                           | IO Supply -<br>VDD<br>Pad type -<br>SLOW                  |                                                                             |

Table 42. Pin Assignments ... continued

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### Table 42. Pin Assignments...continued

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment        | Pad Settings                  | Alternate<br>Functions |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-----------------------------|-------------------------------|------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI1_PC<br>S0   | <b>Default</b> - DIS          |                        |
|             |                      |                       |                        |                      |                   |                       |                        | ALT3 -<br>LPUART1_<br>CTS_B |                               |                        |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT5</b> -<br>CT0_MAT3   |                               |                        |
| P2_20       |                      |                       | 20                     |                      | 19                |                       |                        | <b>ALT0</b> -<br>P2_20      | <b>IO Supply</b> -<br>VDD     |                        |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT1</b> -<br>TRIG_IN8   | <b>Pad type</b> -<br>SLOW     |                        |
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI1_PC<br>S2   | <b>Default</b> - DIS          |                        |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT4</b> -<br>CT2_MAT0   |                               |                        |
| P2_21       |                      |                       | 21                     |                      | 20                |                       |                        | <b>ALT0</b> -<br>P2_21      | <b>IO Supply</b> -<br>VDD     |                        |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT1</b> -<br>TRIG_IN9   | <b>Pad type</b> -<br>SLOW     |                        |
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI1_PC<br>S3   | Default - DIS                 |                        |
|             |                      |                       |                        |                      |                   |                       |                        | <b>ALT4</b> -<br>CT2_MAT1   |                               |                        |
| VDD_U<br>SB | 25                   | 19                    |                        | 18                   |                   | 12                    |                        |                             | <b>IO Supply</b> -<br>VDD_USB |                        |
| USB0_<br>DM | 26                   | 20                    |                        | 19                   |                   | 13                    |                        |                             | IO Supply -<br>VDD_USB        | ANALOG -<br>USB0_DM    |
|             |                      |                       |                        |                      |                   |                       |                        |                             | <b>Pad type</b> -<br>ANA      | VDD SYS -<br>WUU0_IN28 |
| USB0_<br>DP | 27                   | 21                    |                        | 20                   |                   | 14                    |                        |                             | IO Supply -<br>VDD_USB        | ANALOG -<br>USB0_DP    |
|             |                      |                       |                        |                      |                   |                       |                        |                             | Pad type -<br>ANA             | VDD SYS -<br>WUU0_IN29 |
| VSS         | 28                   | 0                     | 0                      | 21                   | 21                | 0                     | 0                      |                             | <b>IO Supply</b> -<br>VDD     |                        |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                     | Pad Settings                                                  | Alternate<br>Functions                                                   |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------|
| VDD         | 29                   | 22                    | 22                     | 22                   | 22                |                       |                        |                                                                                          | IO Supply -<br>VDD                                            |                                                                          |
| P3_31       | 30                   | 23                    | 23                     | 23                   | 23                |                       |                        | ALT0 -<br>P3_31<br>ALT1 -<br>TRIG_IN10<br>ALT4 -<br>CT0_MAT3                             | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS     | ANALOG -<br>ADC0_A12<br>VDD SYS -<br>LPTMR0_AL<br>T2                     |
| P3_30       | 31                   | 24                    | 24                     | 24                   | 24                | -                     |                        | ALT0 -<br>P3_30<br>ALT1 -<br>TRIG_OUT6<br>ALT4 -<br>CT0_MAT2                             | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS     | ANALOG -<br>ADC0_A13                                                     |
| P3_29       | 32                   | 25                    | 25                     | 25                   | 25                | 15                    | 15                     | ALT0 -<br>P3_29<br>ALT1 -<br>ISPMODE_<br>N<br>ALT4 -<br>CT_INP3                          | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default -<br>ALT1 | ISP -<br>ISPMODE_<br>N<br>ANALOG -<br>ADC0_A14<br>VDD SYS -<br>WUU0_IN27 |
| P3_28       | 33                   | 26                    | 26                     | 26                   | 26                | 16                    | 16                     | ALT0 -<br>P3_28<br>ALT1 -<br>TRIG_IN11<br>ALT2 -<br>LPI2C0_SD<br>A<br>ALT4 -<br>CT_INP12 | IO Supply -<br>VDD<br>Pad type -<br>5VTOL<br>Default - DIS    | VDD SYS -<br>WUU0_IN26                                                   |
| P3_27       | 34                   | 27                    | 27                     | 27                   | 27                | 17                    | 17                     | ALT0 -<br>P3_27<br>ALT1 -<br>TRIG_OUT7<br>ALT2 -<br>LPI2C0_SC<br>L<br>ALT4 -<br>CT_INP13 | IO Supply -<br>VDD<br>Pad type -<br>5VTOL<br>Default - DIS    |                                                                          |

#### Table 42. Pin Assignments...continued

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |
|-----------|-----|----------------------|
|-----------|-----|----------------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                      | Pad Settings                                              | Alternate<br>Functions |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------|
| P3_15       | 35                   |                       |                        |                      |                   |                       |                        | ALT0 -<br>P3_15<br>ALT2 -<br>LPUART2_T<br>XD<br>ALT4 -<br>CT_INP7                         | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                        |
| P3_14       | 36                   | 28                    | 28                     |                      |                   |                       |                        | ALT0 -<br>P3_14<br>ALT2 -<br>LPUART2_<br>RXD<br>ALT4 -<br>CT_INP6<br>ALT5 -<br>PWM0_X2    | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS | VDD SYS -<br>WUU0_IN25 |
| P3_13       | 37                   | 29                    | 29                     | 28                   | 28                |                       |                        | ALT0 -<br>P3_13<br>ALT2 -<br>LPUART2_<br>CTS_B<br>ALT4 -<br>CT1_MAT3<br>ALT5 -<br>PWM0_X1 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                        |
| P3_12       | 38                   | 30                    | 30                     | 29                   | 29                |                       |                        | ALT0 -<br>P3_12<br>ALT2 -<br>LPUART2_<br>RTS_B<br>ALT4 -<br>CT1_MAT2<br>ALT5 -<br>PWM0_X0 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS |                        |
| P3_11       | 39                   | 31                    | 31                     | 30                   | 30                | 18                    | 18                     | <b>ALT0</b> -<br>P3_11<br><b>ALT1</b> -<br>TRIG_IN6                                       | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS  | VDD SYS -<br>WUU0_IN24 |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |
|-----------|-----|----------------------|
|-----------|-----|----------------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                        | Pad Settings                                             | Alternate<br>Functions |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI1_PC<br>S0<br>ALT3 -<br>LPUART1_<br>CTS_B<br>ALT4 -<br>CT1_MAT1<br>ALT5 -<br>PWM0_B2                                         |                                                          |                        |
| P3_10       | 40                   | 32                    | 32                     | 31                   | 31                | 19                    | 19                     | ALT0 -<br>P3_10<br>ALT1 -<br>TRIG_IN5<br>ALT2 -<br>LPSPI1_SC<br>K<br>ALT3 -<br>LPUART1_<br>RTS_B<br>ALT4 -<br>CT1_MAT0<br>ALT5 -<br>PWM0_A2 | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS |                        |
| P3_9        | 41                   | 33                    | 33                     | 32                   | 32                | 20                    | 20                     | ALT0 - P3_9<br>ALT1 -<br>TRIG_IN4<br>ALT2 -<br>LPSPI1_SDI<br>ALT3 -<br>LPUART1_T<br>XD<br>ALT4 -<br>CT_INP5<br>ALT5 -<br>PWM0_B1            | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS |                        |
| P3_8        | 42                   | 34                    | 34                     | 33                   | 33                | 21                    | 21                     | <b>ALT0</b> - P3_8<br><b>ALT1</b> -<br>TRIG_IN3                                                                                             | IO Supply -<br>VDD<br>Pad type -<br>MED                  | VDD SYS -<br>WUU0_IN23 |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |  |
|-----------|-----|----------------------|--|
|-----------|-----|----------------------|--|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                 | Pad Settings                                             | Alternate<br>Functions |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI1_SD<br>O<br>ALT3 -<br>LPUART1_<br>RXD<br>ALT4 -<br>CT_INP4<br>ALT5 -<br>PWM0_A1<br>ALT12 -<br>CLKOUT | Default - DIS                                            |                        |
| P3_7        | 43                   |                       |                        |                      |                   |                       |                        | ALT0 - P3_7<br>ALT1 -<br>TRIG_IN2<br>ALT2 -<br>LPSPI1_PC<br>S2<br>ALT5 -<br>PWM0_B0                                  | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS |                        |
| P3_6        | 44                   |                       |                        |                      |                   |                       |                        | ALT0 - P3_6<br>ALT1 -<br>CLKOUT<br>ALT2 -<br>LPSPI1_PC<br>S3<br>ALT5 -<br>PWM0_A0<br>ALT12 -<br>FREQME_C<br>LK_OUT1  | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS |                        |
| P3_1        | 45                   | 35                    | 35                     | 34                   | 34                | 22                    | 22                     | ALT0 - P3_1<br>ALT1 -<br>TRIG_IN1<br>ALT4 -<br>CT_INP17<br>ALT5 -<br>PWM0_B0                                         | IO Supply -<br>VDD<br>Pad type -<br>HD<br>Default - DIS  |                        |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |
|-----------|-----|----------------------|
|-----------|-----|----------------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                 | Pad Settings                                                  | Alternate<br>Functions   |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT12 -<br>FREQME_C<br>LK_OUT0                                                                                       |                                                               |                          |
| P3_0        | 46                   | 36                    | 36                     | 35                   | 35                | 23                    | 23                     | ALT0 - P3_0<br>ALT1 -<br>TRIG_IN0<br>ALT4 -<br>CT_INP16<br>ALT5 -<br>PWM0_A0                                         | IO Supply -<br>VDD<br>Pad type -<br>HD<br>Default - DIS       | VDD SYS -<br>WUU0_IN22   |
| VSS         | 47                   | 0                     | 0                      | 36                   | 36                | 0                     | 0                      |                                                                                                                      | IO Supply -<br>VDD                                            |                          |
| VDD         | 48                   | 37                    | 37                     | 37                   | 37                | 24                    | 24                     |                                                                                                                      | <b>IO Supply</b> -<br>VDD                                     |                          |
| P0_0        | 49                   | 38                    | 38                     | 38                   | 38                | 25                    | 25                     | ALT0 - P0_0<br>ALT1 - TMS/<br>SWDIO<br>ALT2 -<br>LPUART0_<br>RTS_B<br>ALT3 -<br>LPSPI0_PC<br>S0<br>ALT4 -<br>CT_INP0 | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default -<br>ALT1 |                          |
| P0_1        | 50                   | 39                    | 39                     | 39                   | 39                | 26                    | 26                     | ALT0 - P0_1<br>ALT1 -<br>TCLK/<br>SWCLK<br>ALT2 -<br>LPUART0_<br>CTS_B<br>ALT3 -<br>LPSPI0_SDI<br>ALT4 -<br>CT_INP1  | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default -<br>ALT1 |                          |
| P0_2        | 51                   | 40                    | 40                     | 40                   | 40                | 27                    | 27                     | <b>ALT0</b> - P0_2<br><b>ALT1</b> -<br>TDO/SWO                                                                       | <b>IO Supply</b> -<br>VDD                                     | <b>ISP</b> -<br>UART_RXD |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |
|-----------|-----|----------------------|
|-----------|-----|----------------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                                       | Pad Settings                                                  | Alternate<br>Functions                    |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPUART0_<br>RXD<br>ALT3 -<br>LPSPI0_SC<br>K<br>ALT4 -<br>CT0_MAT0<br>ALT5 -<br>UTICK_CAP<br>0<br>ALT10 -<br>I3C0_PUR                             | Pad type -<br>SLOW<br>Default -<br>ALT1                       |                                           |
| P0_3        | 52                   | 41                    | 41                     | 41                   | 41                | 28                    | 28                     | ALT0 - P0_3<br>ALT1 - TDI<br>ALT2 -<br>LPUART0_T<br>XD<br>ALT3 -<br>LPSPI0_SD<br>O<br>ALT4 -<br>CT0_MAT1<br>ALT5 -<br>UTICK_CAP<br>1<br>ALT8 -<br>CMP0_OUT | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default -<br>ALT1 | ISP -<br>UART_TXD<br>ANALOG -<br>CMP1_IN1 |
| P0_6        | 53                   | 42                    | 42                     | 42                   | 42                |                       |                        | ALT0 - P0_6<br>ALT2 -<br>LPI2C0_HR<br>EQ<br>ALT3 -<br>LPSPI0_PC<br>S1<br>ALT4 -<br>CT_INP2<br>ALT8 -<br>CMP1_OUT                                           | IO Supply -<br>VDD<br>Pad type -<br>SLOW<br>Default - DIS     | ANALOG -<br>ADC0_A15                      |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin Assignmentscontinued |  |
|-----------|--------------------------|--|
|-----------|--------------------------|--|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                              | Pad Settings                                                          | Alternate<br>Functions                                                                             |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT12 -<br>CLKOUT                                                                                                                                 |                                                                       |                                                                                                    |
| 20_16       | 54                   | 43                    | 43                     | 43                   | 43                |                       | -                      | ALT0 -<br>P0_16<br>ALT2 -<br>LPI2C0_SD<br>A<br>ALT3 -<br>LPSPI0_PC<br>S2<br>ALT4 -<br>CT0_MAT0<br>ALT5 -<br>UTICK_CAP<br>2<br>ALT10 -<br>I3C0_SDA | IO Supply -<br>VDD<br>Pad type -<br>HD+I3C<br>Default - DIS           | VDD SYS -<br>WUU0_IN2                                                                              |
| P0_17       | 55                   | 44                    | 44                     | 44                   | 44                |                       |                        | ALT0 -<br>P0_17<br>ALT2 -<br>LPI2C0_SC<br>L<br>ALT3 -<br>LPSPI0_PC<br>S3<br>ALT4 -<br>CT0_MAT1<br>ALT5 -<br>UTICK_CAP<br>3<br>ALT10 -<br>I3C0_SCL | IO Supply -<br>VDD<br>Pad type -<br>HD<br>Default - DIS               |                                                                                                    |
| P1_0        | 56                   | 45                    | 45                     | 45                   | 45                | 29                    | 29                     | <b>ALT0</b> - P1_0<br><b>ALT1</b> -<br>TRIG_IN0<br><b>ALT2</b> -<br>LPSPI0_SD<br>O                                                                | IO Supply -<br>VDD<br>Pad type -<br>MED+I2C_F<br>ILT<br>Default - DIS | ISP -<br>SPI_SDO<br>ANALOG -<br>ADC0_A16/<br>CMP0_IN3<br>VDD SYS -<br>WUU0_IN6/<br>LPTMR0_AI<br>T3 |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

#### Table 42. Pin Assignments...continued

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                                 | Pad Settings                                                          | Alternate<br>Functions                                                         |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT3 -<br>LPI2C0_SD<br>A<br>ALT4 -<br>CT_INP4<br>ALT5 -<br>CT0_MAT2                                                                  |                                                                       |                                                                                |
| P1_1        | 57                   | 46                    | 46                     | 46                   | 46                | 30                    | 30                     | ALT0 - P1_1<br>ALT1 -<br>TRIG_IN1<br>ALT2 -<br>LPSPI0_SC<br>K<br>ALT3 -<br>LPI2C0_SC<br>L<br>ALT4 -<br>CT_INP5<br>ALT5 -<br>CT0_MAT3 | IO Supply -<br>VDD<br>Pad type -<br>MED+I2C_F<br>ILT<br>Default - DIS | ISP -<br>SPI_SCK<br>ANALOG -<br>ADC0_A17/<br>CMP1_IN3                          |
| P1_2        | 58                   | 47                    | 47                     | 47                   | 47                | 31                    | 31                     | ALT0 - P1_2<br>ALT1 -<br>TRIG_OUT0<br>ALT2 -<br>LPSPI0_SDI<br>ALT3 -<br>LPI2C0_SD<br>AS<br>ALT4 -<br>CT1_MAT0<br>ALT5 -<br>CT_INP0   | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS              | ISP -<br>SPI_SDI<br>ANALOG -<br>ADC0_A18                                       |
| P1_3        | 59                   | 48                    | 48                     | 48                   | 48                | 32                    | 32                     | ALT0 - P1_3<br>ALT1 -<br>TRIG_OUT1<br>ALT2 -<br>LPSPI0_PC<br>S0                                                                      | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS              | ISP -<br>SPI_PCS<br>ANALOG -<br>ADC0_A19/<br>CMP0_IN1<br>VDD SYS -<br>WUU0_IN7 |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

| Table 42. | Pin | Assignmentscontinued |
|-----------|-----|----------------------|
|-----------|-----|----------------------|

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                                                        | Pad Settings                                             | Alternate<br>Functions                                     |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT3 -<br>LPI2C0_SC<br>LS<br>ALT4 -<br>CT1_MAT1<br>ALT5 -<br>CT_INP1                                                        |                                                          |                                                            |
| VDD         | 60                   |                       |                        |                      |                   |                       |                        |                                                                                                                             | <b>IO Supply</b> -<br>VDD                                |                                                            |
| VSS         | 61                   |                       |                        |                      | -                 |                       |                        |                                                                                                                             | <b>IO Supply</b> -<br>VDD                                |                                                            |
| P1_4        | 62                   |                       |                        |                      |                   |                       |                        | ALT0 - P1_4<br>ALT1 -<br>FREQME_C<br>LK_IN0<br>ALT2 -<br>LPSPI0_PC<br>S3<br>ALT3 -<br>LPUART2_<br>RXD<br>ALT4 -<br>CT1_MAT2 | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS | ANALOG -<br>ADC0_A20/<br>CMP0_IN2<br>VDD SYS -<br>WUU0_IN8 |
| P1_5        | 63                   |                       |                        |                      |                   |                       |                        | ALT0 - P1_5<br>ALT1 -<br>FREQME_C<br>LK_IN1<br>ALT2 -<br>LPSPI0_PC<br>S2<br>ALT3 -<br>LPUART2_T<br>XD<br>ALT4 -<br>CT1_MAT3 | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS | ANALOG -<br>ADC0_A21/<br>CMP1_IN2                          |
| P1_6        | 64                   |                       |                        |                      |                   |                       |                        | <b>ALT0</b> - P1_6<br><b>ALT1</b> -<br>TRIG_IN2                                                                             | IO Supply -<br>VDD<br>Pad type -<br>MED                  | ANALOG -<br>ADC0_A22                                       |

| Pin<br>Name | MCXA14x15x<br>LQFP64 | MCXA14x15x<br>HVQFN48 | MCXA13x<br>HVQFN4<br>8 | MCXA14x15x<br>LQFP48 | MCXA13x<br>LQFP48 | MCXA14x15x<br>HVQFN32 | MCXA13x<br>HVQFN3<br>2 | Pinmux<br>Assignment                                                                   | Pad Settings                                             | Alternate<br>Functions                        |
|-------------|----------------------|-----------------------|------------------------|----------------------|-------------------|-----------------------|------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------|
|             |                      |                       |                        |                      |                   |                       |                        | ALT2 -<br>LPSPI0_PC<br>S1<br>ALT3 -<br>LPUART2_<br>RTS_B<br>ALT4 -<br>CT_INP6          | Default - DIS                                            |                                               |
| P1_7        | 1                    |                       |                        |                      |                   |                       |                        | ALT0 - P1_7<br>ALT1 -<br>TRIG_OUT2<br>ALT3 -<br>LPUART2_<br>CTS_B<br>ALT4 -<br>CT_INP7 | IO Supply -<br>VDD<br>Pad type -<br>MED<br>Default - DIS | ANALOG -<br>ADC0_A23<br>VDD SYS -<br>WUU0_IN9 |

#### Table 42. Pin Assignments ... continued

Note:

- +I3C in Pad Type represents that strong pull up resistor is implemented on the pin. PV bit is implemented in Pin Control register of the pin.
- +I2C FILT in Pad Type represents that I2C filter is implemented on the pin. PFE bit is implemented in Pin Control register of the pin.
- HD in Pad Type represents that the pin can support up to 20mA drive strength. I2C filter is implemented on the pin. PFE bit is implemented in Pin Control register of the pin.
- 5VTOL in Pad Type represents that the pin is 5V tolerant.
- · DIS in default column represents that the pin's input buffer is disabled by default
- RST pads support passive filter and 1M ohm pull resistor. PFE and PV bits are implemented in Pin Control register of the pin.
- PE, PS, SRE, ODE and DSE are supported in Pin Control register of all types of IO.
- 5VTol and HD pads support two DSE bits in Pin Control register of the pin.
- SPI and I2C ISP interface are not available in MCXA14x and MCXA15x.
- USB ISP interface is not available in MCXA13x.
- SLOW in Pad Type represents the IO supports 25MHz. MED in Pad Type represents the IO supports 50MHz.

### 6.2 MCXA153, A152, A143, A142, A133, A132 Pinouts

The pinout diagrams are provided in an Excel file attached to this document:

- 1. Click the paperclip symbol on the left side of the PDF window.
- 2. Double-click on the Excel file to open it.
- 3. Select the respective package tab.

| MCXAP64 | M96FS | 3    |
|---------|-------|------|
| Product | Data  | Shee |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, refer to the "Pinout" tab in the Excel file.

### 6.3 Recommended connection for unused analog and digital pins

Table 43 shows the recommended connections for pins if those pins are not used in the customer's application

Table 43. Recommended connection for unused interfaces

| Pin Type        | Pin Function                      | Recommendation                                                                                                  | Comments                                                                                                                                                                                                                                                             |
|-----------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power           | VDD                               | Must be powered                                                                                                 | VDD powers the mux logic for PORT 0, PORT<br>1, PORT 2, and PORT 3. It must be powered<br>during POR. The recommendation is to keep it<br>powered, but it can be connected to the output<br>of the Smart Power Switch and be left floating in<br>shelf storage mode. |
| Power           | VDD_ANA                           | Must be powered                                                                                                 |                                                                                                                                                                                                                                                                      |
| Power           | VDD_USB                           | Tie to ground through a 10 k $\Omega$ resistor if VDD_<br>USB is an independent pin in the package version used |                                                                                                                                                                                                                                                                      |
| Power           | VREFH                             | Always connect to<br>VDD_ANA potential                                                                          | Always connect to VDD_ANA potential                                                                                                                                                                                                                                  |
| Power           | VREFL                             | Always connect to VSS potential                                                                                 | Always connect to VSS potential                                                                                                                                                                                                                                      |
| Power           | VSS_ANA                           | Always connect to VSS potential                                                                                 | Always connect to VSS potential                                                                                                                                                                                                                                      |
| Power           | VSS_USB                           | Always connect to VSS potential                                                                                 | Always connect to VSS potential                                                                                                                                                                                                                                      |
| Analog/non-GPIO | ADC <i>n_x</i>                    | Float                                                                                                           |                                                                                                                                                                                                                                                                      |
| Analog/non-GPIO | ADC <i>n_x</i> /DAC <i>n_</i> OUT | Float                                                                                                           |                                                                                                                                                                                                                                                                      |
| Analog/non-GPIO | EXTAL                             | Float                                                                                                           |                                                                                                                                                                                                                                                                      |
| Analog/non-GPIO | XTAL                              | Float                                                                                                           | Analog output - Float                                                                                                                                                                                                                                                |
| Analog/non-GPIO | USB0_DP                           | Float                                                                                                           | Float                                                                                                                                                                                                                                                                |
| Analog/non-GPIO | USB0_DM                           | Float                                                                                                           | Float                                                                                                                                                                                                                                                                |
| GPIO/Analog     | Px/ADC <i>n_x</i>                 | Float                                                                                                           | Float (default is analog input)                                                                                                                                                                                                                                      |
| GPIO/Analog     | Px/CMPn_INx                       | Float                                                                                                           | Float (default is analog input)                                                                                                                                                                                                                                      |
| GPIO/Digital    | JTAG_TCLK                         | Float                                                                                                           | Float (default is JTAG with pulldown)                                                                                                                                                                                                                                |
| GPIO/Digital    | JTAG_TDI                          | Float                                                                                                           | Float (default is JTAG with pullup)                                                                                                                                                                                                                                  |
| GPIO/Digital    | JTAG_TDO                          | Float                                                                                                           | Float (default is JTAG with pullup)                                                                                                                                                                                                                                  |
| GPIO/Digital    | JTAG_TMS                          | Float                                                                                                           | Float (default is JTAG with pullup)                                                                                                                                                                                                                                  |
| GPIO/Digital    | Px                                | Float                                                                                                           | Float (default is disabled)                                                                                                                                                                                                                                          |

© 2024 NXP B.V. All rights reserved.

MCXA153, A152, A143, A142, A133, A132 Data Sheet

### 7 Ordering parts

#### 7.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to nxp.com and perform a part number search for the following device numbers: MCXA143VFM

NOTE For complete list of Orderable part numbers, please refer Ordering Information

### 8 Part identification

Part numbers for the device have fields that identify the specific part. Use the values of these fields to determine the specific part.

#### 8.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 8.2 Part number format

Part numbers for this device have the following format:

B PS F C FS T PG SR PT

#### Table 44. Part number fields descriptions

| Field | Description                     | Values                                                                                                                |
|-------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| В     | Brand                           | • MCX                                                                                                                 |
| PS    | Product series name             | • A                                                                                                                   |
| F     | Family                          | • 1 = Baseline                                                                                                        |
| C     | Core Features                   | <ul> <li>3 = 96 MHz, Motor PWM</li> <li>4 = 48MHz, Motor PWM, USB FS</li> <li>5 = 96MHz, Motor PWM, USB FS</li> </ul> |
| FS    | Flash Size                      | <ul> <li>2 = 64 KB</li> <li>3 = 128 KB</li> </ul>                                                                     |
| Т     | Junction Temperature range (°C) | • V = -40 to 125                                                                                                      |
| PG    | Package                         | <ul> <li>LH = LQFP 64</li> <li>FT = HVQFN 48</li> <li>FM = HVQFN 32</li> <li>LF = LQFP 48</li> </ul>                  |
| SR    | Silicon Revision                | <ul> <li>A = Initial Mask set</li> </ul>                                                                              |

| Field | Description  | Values               |
|-------|--------------|----------------------|
|       |              | • B = 1st Major spin |
|       |              | • C = 2nd Major spin |
| PT    | Package Type | • R = Tape and Reel  |
|       |              | • T = Tray           |

#### Table 44. Part number fields descriptions...continued

### 8.3 Example

This is an example part number:

MCXA143VLH

### 8.4 Small package marking

#### 8.4.1 Package marking information

#### Table 45. Package marking

|             | 32HVQFN 5*5 | 48HVQFN 7*7 | 64LQFP 10*10 |
|-------------|-------------|-------------|--------------|
| First line  | ААААА       | ААААА       | АААААА       |
| Second line | МММММ       | МММММ       | AAA MMMMM    |
| Third line  | XXYWXX      | XXXYWXX     | XXXXYYWWXX   |

| Identifier | Description                                     |  |
|------------|-------------------------------------------------|--|
| а          | Part number code, refer to Ordering Information |  |
| m          | Mask set                                        |  |
| У          | Year                                            |  |
| w          | Work week                                       |  |
| x          | NXP internal use                                |  |

## 9 Terminology and guidelines

#### 9.1 Definitions

Key terms are defined in the following table:

| Term   | Definition                                                                                                    |
|--------|---------------------------------------------------------------------------------------------------------------|
| Rating | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: |

Table continued from the previous page...

| Term                  | Definition                                                                                                                                                                                    |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                       | Operating ratings apply during operation of the chip.                                                                                                                                         |  |  |  |
|                       | Handling ratings apply when the chip is not powered.                                                                                                                                          |  |  |  |
|                       | NOTE                                                                                                                                                                                          |  |  |  |
|                       | The likelihood of permanent chip failure increases rapidly as soon as a characteristic begins to exceed one of its operating ratings.                                                         |  |  |  |
| Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip |  |  |  |
| Operating behavior    | A specified value or range of values for a technical characteristic that are guaranteed during operation<br>if you meet the operating requirements and any other specified conditions         |  |  |  |
| Typical value         | A specified value for a technical characteristic that:                                                                                                                                        |  |  |  |
|                       | Lies within the range of values specified by the operating behavior                                                                                                                           |  |  |  |
|                       | <ul> <li>Is representative of that characteristic during operation when you meet the typical-value<br/>conditions or other specified conditions</li> </ul>                                    |  |  |  |
|                       | NOTE                                                                                                                                                                                          |  |  |  |
|                       | Typical values are provided as design guidelines and are neither tested nor guaranteed.                                                                                                       |  |  |  |

### 9.2 Examples

| Operating ratio | ng:                          |          |      |      |
|-----------------|------------------------------|----------|------|------|
| Symbol          | Description                  | Min.     | Max. | Unit |
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3     | 1.2  | v    |
|                 |                              | <u> </u> |      |      |

### Operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | v    |

### Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min.   | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|--------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 ANT | 70   | 130  | μA   |

73/81

MCXA153, A152, A143, A142, A133, A132 Data Sheet

### 9.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description         | Value | Unit |
|-----------------|---------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature | 25    | °C   |
| V <sub>DD</sub> | Supply voltage      | 3.3   | V    |

- NOTE

Typical values are based on characterization but not covered by test limits in production.

### 9.4 Relationship between ratings and operating requirements



### 9.5 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

### 9.6 Specification Test Methods

Each specification is tested using one of these methods.

| Code | Method | Description                                                |
|------|--------|------------------------------------------------------------|
| P    |        | On every chip during production, testing the specification |

| Code | Method                                                      | Description                                                                                                                                                                                   |  |  |
|------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1    | Production indirect                                         | On every chip during production, testing<br>parts of a module that affect whether<br>the chip meets the specification but not<br>testing the specification itself                             |  |  |
| С    | Characterization on a production tester                     | Measuring a statistically significant                                                                                                                                                         |  |  |
| L    | Characterization on lab equipment or a nonproduction tester | number of sample chips across process (matrix lot), voltage, and temperature                                                                                                                  |  |  |
|      |                                                             | NOTE<br>Typical values<br>are not<br>necessarily<br>characterized<br>across process.                                                                                                          |  |  |
| D    | Guaranteed by design                                        | Specification based on scientific and engineering principles                                                                                                                                  |  |  |
| 0    | Other                                                       | <ul> <li>Using methods such as:</li> <li>Performing silicon simulations</li> <li>Performing package thermal simulations</li> <li>Calculating specifications using reliability data</li> </ul> |  |  |

Table continued from the previous page...

## 10 Revision history

The following table lists the changes in this document.

| Rev. No. | Date     | Substantial Changes                                                              |  |
|----------|----------|----------------------------------------------------------------------------------|--|
| 5.1      | Oct 2024 | Updated the unit of SNDR16 in ADC electrical specifications to dB                |  |
| 5        | Oct 2024 | Added 48LQFP package in data sheet                                               |  |
|          |          | Updated the Front matter and Feature comparison                                  |  |
|          |          | Updated Ordering Information table                                               |  |
|          |          | Added Thermal attribute values of 48LQFP                                         |  |
|          |          | Updated the ADC conversion clock frequency in ADC operating conditions           |  |
|          |          | Updated ADC electrical characteristics                                           |  |
|          |          | <ul> <li>Updated FRO clock naming to show FRO180M, FRO12M, and FRO16K</li> </ul> |  |
|          |          | Added document number of 48LQFP package in Obtaining pacakage dimensions         |  |

MCXA153, A152, A143, A142, A133, A132 Data Sheet

Rev. No. Date Substantial Changes Added the package identifier of 48LQFP in Part number field description and removed unsupported fields Updated Power consumption operating behaviours table · Updated the pinout table 4 Sept 2024 Added non-USB phantom parts in data sheet • Updated the front matter and Feature comparison · Updated Block diagram and added Bus matrix figure · Added I/O mux resistance table · Updated the content in Power consumption operating behaviors section • Updated CMP to LPCMP and RST\_B to RESET\_B · Unified power mode naming · Added Junction to Case Top Thermal Resistance in Thermal Attributes · Added Standard drive and Middle drive in Condition column of Device clock specs Updated FRO-16K to FRO16K and updated temperature from 105 to 125 Added content in LPUART section Updated speed in LPSPI master mode timing Updated Part Number format · Removed the content in ADC electrical specifications · Updated the values in ADC electrical specifications · Added Note after Typical-value conditions table · Updated pinout table · Unified package name through out to show package first and then pincount 3 Jan 2024 · Initial public release

Table continued from the previous page...

### Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |  |  |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|--|--|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |  |  |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |  |  |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |  |  |

[1] Please consult the most recently issued document before initiating or completing a design.

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>https://www.nxp.com</u>.

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

<sup>[2]</sup> The term 'short data sheet' is explained in section "Definitions".

MCXA153, A152, A143, A142, A133, A132 Data Sheet

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

MCXA153, A152, A143, A142, A133, A132 Data Sheet

I2C-bus - logo is a trademark of NXP B.V.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDNI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

MCXAP64M96FS3 Product Data Sheet

MCXA153, A152, A143, A142, A133, A132 Data Sheet

### Contents

| 1       | Feature Comparison7                             |
|---------|-------------------------------------------------|
| 2       | Ratings8                                        |
| 2.1     | Thermal handling ratings9                       |
| 2.2     | Moisture handling ratings9                      |
| 2.3     | ESD handling ratings9                           |
| 2.4     | Voltage and current maximum ratings9            |
| 2.4.1   | Voltage and current maximum ratings10           |
| 2.5     | Required Power-On-Reset (POR) Sequencing 10     |
| 3       | General                                         |
| 3.1     | AC electrical characteristics                   |
| 3.2     | Nonswitching electrical specifications          |
| 3.2.1   | Voltage and current operating requirement11     |
| 3.2.2   | HVD, LVD, and POR operating requirements12      |
| 3.2.2.1 | VDD supply HVD, LVD, and POR Operating          |
| 0.2.2.1 | Requirements                                    |
| 3.2.3   | Voltage and current operating behaviors         |
| 3.2.4   | On-chip regulator electrical specifications13   |
| 3.2.4.1 | LDO_CORE electrical specifications              |
| -       | •                                               |
| 3.2.5   | Power mode transition operating behaviors 14    |
| 3.2.5.1 | Power mode transition operating behaviors 14    |
| 3.2.6   | Power consumption operating behaviors           |
| 3.2.6.1 | Power consumption operating behaviors           |
| 3.2.7   | EMC radiated emissions operating behaviors 17   |
| 3.2.8   | Designing with radiated emissions in mind 18    |
| 3.2.9   | Capacitance attributes                          |
| 3.3     | Switching specifications                        |
| 3.3.1   | Device clock specs                              |
| 3.3.2   | General switching specifications                |
| 3.3.2.1 | General switching specifications                |
| 3.4     | Thermal specifications21                        |
| 3.4.1   | Thermal operating requirements                  |
| 3.4.2   | Thermal attributes21                            |
| 4       | Peripheral operating requirements and behaviors |
|         |                                                 |
| 4.1     | Core modules21                                  |
| 4.1.1   | Debug trace operating behaviors                 |
| 4.1.2   | JTAG Debug Interface Timing22                   |
| 4.1.3   | Serial Wire Debug (SWD) Timing25                |
| 4.2     | Clock modules26                                 |
| 4.2.1   | Reference Oscillator Specification              |
| 4.2.1.1 | System Crystal Oscillator Specification         |
| 4.2.1.2 | System Oscillator Crystal Specifications27      |
| 4.2.1.3 | System Oscillator Crystal Specifications        |
| 4.2.2   | FRO192M specifications                          |
| 4.2.3   | FRO12M specifications                           |
| 4.2.4   | FRO16K specifications                           |
| 4.3     | Memories and memory interfaces                  |
| 4.3.1   | Flash electrical specifications                 |
| 4.3.1.1 | Timing specifications                           |
| 4.3.1.2 | Flash high voltage current behavior             |

| 4.3.1.3         | Flash reliability specifications                                       |    |
|-----------------|------------------------------------------------------------------------|----|
| 4.4             | Analog                                                                 |    |
| 4.4.1           | ADC electrical specifications                                          |    |
| 4.4.1.1         | ADC operating conditions                                               | 32 |
| 4.4.1.2         | I/O mux resistance table                                               | 33 |
| 4.4.1.3         | ADC electrical characteristics                                         | 34 |
| 4.4.2           | Comparator and 8-bit DAC electrical                                    |    |
|                 | specifications                                                         | 38 |
| 4.5             | Timers                                                                 | 40 |
| 4.6             | Communication interfaces                                               | 41 |
| 4.6.1           | LPUART                                                                 | 41 |
| 4.6.2           | LPSPI switching specifications                                         |    |
| 4.6.2.1         | LPSPI master mode timing                                               |    |
| 4.6.2.2         | LPSPI slave mode timing                                                |    |
| 4.6.3           | LPI2C timing                                                           |    |
| 4.6.4           | I2C 1 Mbps timing                                                      |    |
| 4.6.5           | I2C HS mode timing                                                     |    |
| 4.6.6           | I3C Push-Pull Timing Parameters for SDR M                              |    |
| 4.0.0           |                                                                        |    |
| 4.6.7           | USB Full-speed device electrical specificatio                          |    |
| 4.7             | Human Machine Interface (HMI) modules                                  |    |
| 4.7.1           | General Purpose Input/Output (GPIO)                                    |    |
| 5<br>5          | Package dimensions                                                     |    |
| <b>5</b><br>5.1 | Obtaining package dimensions                                           |    |
| _               | Pinout                                                                 |    |
| <b>6</b><br>6.1 | MCXA153, A152, A143, A142, A133, A132 S                                |    |
| 0.1             |                                                                        | -  |
| <u> </u>        | Multiplexing and Pin Assignments                                       | 53 |
| 6.2             | MCXA153, A152, A143, A142, A133, A132<br>Pinouts                       | 60 |
| 6.3             | Recommended connection for unused analog                               |    |
| 0.5             | digital pins                                                           |    |
| 7               | Ordering parts                                                         |    |
| 7.1             | Determining valid orderable parts                                      |    |
| 8               | Part identification                                                    |    |
| 8.1             | Description                                                            |    |
| 8.2             | Part number format                                                     |    |
| 8.3             | Example                                                                |    |
| 8.4             | Small package marking                                                  |    |
| 8.4.1           | Package marking information                                            |    |
| 9<br>9          | Terminology and guidelines                                             |    |
| 9.1             | Definitions                                                            |    |
| 9.1<br>9.2      | Examples                                                               |    |
| 9.2<br>9.3      | -                                                                      |    |
| 9.3<br>9.4      | Typical-value conditions<br>Relationship between ratings and operating | /4 |
| 5.4             | requirements                                                           | 71 |
| 0.5             | •                                                                      | 74 |
| 9.5             | Guidelines for ratings and operating                                   | 74 |
| 0.6             | requirements                                                           |    |
| 9.6<br>10       | Specification Test Methods                                             |    |
| 10              | Revision history                                                       |    |
|                 | Legal information                                                      |    |

© 2024 NXP B.V. All rights reserved.

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2024 NXP B.V.

#### All rights reserved.

For more information, please visit: https://www.nxp.com

Date of release: 16 October 2024 Document identifier: MCXAP64M96FS3

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

MCXA153VFTMCXA143VFMMCXA143VFTMCXA152VFTMCXA152VLHMCXA143VLHMCXA142VFMMCXA153VLHMCXA152VFMMCXA153VFMMCXA142VFTMCXA142VLHMCXA133VFTMCXA132VFTMCXA132VFMMCXA133VFMMCXA142VLFMCXA153VLFMCXA143VLFMCXA133VFTMCXA152VLFMCXA132VFFMCXA132VFFMCXA132VLFMCXA153VLFMCXA143VLFMCXA152VLF