### NXP Semiconductors Data Sheet: Technical Data

Document Number: IMXRT1170AEC Rev. 5, 01/2024

MIMXRT1176AVM8A MIMXRT1172AVM8A MIMXRT117TAVM8A MIMXRT117FAVM8A

MIMXRT1175AVM8A MIMXRT1171AVM8A **MIMXRT117HAVM8A** MIMXRT117CAVM8A

11

23

# i.MX RT1170 Crossover **Processors Data Sheet** for Automotive Products



**Package Information** Plastic Package 289-pin MAPBGA, 14 x 14 mm, 0.8 mm pitch

**Ordering Information** 

See Table 1 on page 6

#### i.MX RT1170 introduction 1

The i.MX RT1170 is a new high-end processor of the i.MX RT family, which features NXP's advanced implementation of a high performance Arm Cortex<sup>®</sup>-M7 core operating at speeds up to 800 MHz and a power efficient Cortex<sup>®</sup>-M4 core up to 400 MHz.

The i.MX RT1170 processor has 2 MB on-chip RAM in total, including a 768 KB RAM which can be flexibly configured as TCM (512 KB RAM shared with M7 TCM and 256 KB RAM shared with M4 TCM) or general-purpose on-chip RAM. The i.MX RT1170 integrates advanced power management module with DCDC and LDO regulators that reduce complexity of external power supply and simplifies power sequencing. The i.MX RT1170 also provides various memory interfaces, including SDRAM, RAW NAND FLASH, NOR FLASH, SD/eMMC, Quad/Octal SPI, Hyper RAM/Flash, and a wide range of other interfaces for 

#### 1. i.MX RT1170 introduction ..... 1.3. Package marking information ..... 10 2. Architectural overview ...... 11 2.1. Block diagram 3.1. Special signal considerations ..... 21 Recommended connections for unused analog 32 interfaces ..... 41 Chip-level conditions ..... 25 System power and clocks ..... 44 42 4.3. I/O parameters ..... 56 4.5. 4.6. Display and graphics ..... 82 47 48 4.9. 5. Boot mode configuration ..... 117 5.1. Boot mode configuration pins ..... 117 5.2. Boot device interface allocation ..... 117 6 Package information and contact assignments . . . . 123

6.1. 14 x 14 mm package information ..... 123



NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.

connecting peripherals, such as WLAN, Bluetooth<sup>™</sup>, GPS, displays, and camera sensors. The i.MX RT1170 also has rich audio and video features, including MIPI CSI/DSI, LCD display, graphic accelerator, camera interface, SPDIF, and I2S audio interface.

The i.MX RT1170 is specifically useful for applications such as:

- Industrial Human Machine Interfaces (HMI)
- Motor Control
- Home Appliance
- High-end Audio Appliance
- Low-end Instrument Cluster
- Point-of-Sale (PoS)

### 1.1 Features

The i.MX RT1170 processors are based on Arm Cortex<sup>®</sup>-M7 Core<sup>™</sup> Platform, which has the following features:

- The Arm Cortex-M7 Core Platform:
  - 32 KB L1 Instruction Cache and 32 KB L1 Data Cache
  - Floating Point Unit (FPU) with single-precision and double-precision support of Armv7-M Architecture FPv5
  - Support the Arm®v7-M Thumb instruction set, defined in the Armv7-M architecture
  - Integrated Memory Protection Unit (MPU), up to 16 individual protection regions
  - Up to 512 KB I-TCM and D-TCM in total
  - Frequency of 800 MHz with Forward Body Biasing (FBB)
  - ECC support for both cache and TCM
  - Frequency of the core, as per Table 11, "Operating ranges," on page 28.
- The Arm Cortex<sup>®</sup>-M4 Core platform:
  - Cortex-M4 processor with single-precision FPU defined by Armv7-M architecture FPv4-SP
  - Integrated MPU with 8 individual protection regions
  - 16 KB Instruction Cache, 16 KB Data Cache, and 256 KB TCM
  - Frequency of 400 MHz without body biasing
  - ECC support for TCM and parity check support for cache

The SoC-level memory system consists of the following additional components:

- Boot ROM (256 KB)
- On-chip RAM (2 MB in total)
  - Configurable 512 KB RAM shared with M7 TCM
  - 256 KB RAM shared with M4 TCM
  - Dedicated 1.25 MB OCRAM
- Secure always-on RAM (4 KB)

- External memory interfaces:
  - 8/16/32-bit SDRAM, up to SDRAM-133/SDRAM-166/SDRAM-200
  - 8/16-bit SLC NAND FLASH
  - SD/eMMC
  - SPI NOR/NAND FLASH
  - Parallel NOR FLASH with XIP support
  - Single/Dual channel Quad SPI FLASH with XIP support
  - Hyper RAM/FLASH
  - OCT FLASH
  - Synchronization mode for all devices
- Timers and PWMs:
  - Six General Programmable Timer (GPT) modules
    - 4-channel generic 32-bit resolution timer for each
    - Each supports standard capture and compare operation
  - Two Periodical Interrupt Timer (PIT) modules
    - Four timers for each module
    - Generic 32-bit resolution timer
    - Periodical interrupt generation
  - Four Quad Timer (QTimer) modules
    - 4-channel generic 16-bit resolution timer for each
    - Each supports standard capture and compare operation
    - Quadrature decoder integrated
  - Four FlexPWMs
    - Up to 8 individual PWM channels for each
    - 16-bit resolution PWM suitable for Motor Control applications
  - Four Quadrature Decoders
  - Four Watch Dog (WDOG) modules

Each i.MX RT1170 processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):

- Display Interface:
  - Parallel RGB LCD interface (eLCDIF)
    - Support 8/16/24-bit interface
    - Support up to WXGA resolution @60fps
    - Support Index color with 256 entry x 24-bit color LUT
  - Parallel RGB LCD Interface Version 2 (LCDIFv2)
    - Enhanced based on LCDIF version
    - Support up to 8 layers of alpha blending

- MIPI Display Serial Interface (MIPI DSI)
  - PHY integrated
  - 2 data lanes interface with up to 1.5 GHz bit rate clock
- Smart LCD Display with 8080 interface through SEMC
- Audio:
  - SPDIF input and output
  - Four Synchronous Audio Interface (SAI) modules supporting I2S, AC97, TDM, and codec/DSP interfaces
  - Medium Quality Sound (MQS) interface via GPIO pads
  - PDM microphone interface with 4 pairs of inputs
  - Asynchronous Sample Rate Converter (ASRC)
- Graphics engine:
  - Generic 2D (PXP)
    - BitBlit
    - Flexible image composition options-alpha, chroma key
    - Porter-duff blending
    - Image rotation (90°, 180°, 270°)
    - Image resize
    - Color space conversion
    - Multiple pixel format support (RGB, YUV444, YUV422, YUV420, YUV400)
    - Standard 2D-DMA operation
  - Vector Graphics Processing
    - Real-time hardware curve tessellation of lines, quadratic, and cubic Bezier curves
    - 16x Line Anti-aliasing
    - OpenVG 1.1 support
    - Vector Drawing
- Camera Interface:
  - Parallel Camera Sensor Interface (CSI)
    - Support 24-bit, 16-bit, and 8-bit input
    - Barcode binarization and histogram statistics
  - MIPI Camera Serial Interface (MIPI CSI)
    - PHY integrated
    - 2 data lanes interface with up to 1.5 GHz bit rate clock
- Connectivity:
  - Two USB 2.0 OTG controllers with integrated PHY interfaces
  - Two Ultra Secure Digital Host Controller (uSDHC) interfaces
    - eMMC 5.0 compliance with HS400 support up to 400 MB/sec

- SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100 MB/sec
- Support for SDXC (extended capacity)
- One 10M/100M Ethernet controller with support for IEEE1588
- One Gigabit Ethernet controller with support for AVB
- One Gigabit Ethernet controller with Time Sensitive Networking (TSN) Capability
- Twelve universal asynchronous receiver/transmitter (UARTs) modules
- Six I2C modules
- Six SPI modules
- Three FlexCAN (with Flexible Data-rate supported) modules
- Two EMV SIM modules
- Analog:
  - Two Analog-Digital-Converters (ADC), which supports both differential and single-end inputs
  - One Digital-Analog-Converter (DAC)
  - Four Analog Comparators (ACMP)
- GPIO and Pin Multiplexing:
  - General-purpose input/output (GPIO) modules with interrupt capability
  - Input/output multiplexing controller (IOMUXC) to provide centralized pad control
  - Two FlexIO modules
  - 8 x 8 keypad

The i.MX RT1170 processors integrate advanced power management unit and controllers:

- Full PMIC integration, including on-chip DCDC and LDOs
- Temperature sensor with programmable trim points
- Hardware power management controller (GPC)

The i.MX RT1170 processors support the following system debug:

- Arm CoreSight debug and trace architecture
- Trace Port Interface Unit (TPIU) to support off-chip real-time trace
- Cross Triggering Interface (CTI)
- Support for 5-pin (JTAG) and SWD debug interfaces

Security functions are enabled and accelerated by the following hardware:

- High Assurance Boot (HAB)
- Cryptographic Acceleration and Assurance (CAAM) module:
  - Public Key Cryptography Engine (PKHA)
  - Symmetric Engines
  - Cryptographic Hash Engine
  - Random Number Generation (RNG4)
  - Four Job Rings for use by processors
  - Secure Hardware-Only Cryptographic Key Management

- Encrypted Boot
- Revision control check based on fuse values
- DEK includes IV
- Side channel attack countermeasures
- 64 KB secure RAM
- Inline Encryption Engine (IEE):
  - External memory encryption/decryption
  - I/O direct encrypted storage and retrieval (Stream Support)
  - FlexSPI decryption only
- On-the-Fly AES Decryption (OTFAD):
  - AES-128 Counter Mode On-the-Fly Decryption
  - Hardware support for unwrapping "key blobs"
  - Functionally acts as a slave sub-module to the FlexSPI
- Secure Non-Volatile Storage (SNVS):
  - Secure real-time clock (SRTC)
  - Zero Master Key (ZMK)
- Secure always-on RAM (4 KB)
- Secure key management and protection
  - Physical Unclonable Function (PUF)
  - UnDocumented Function (UDF)
  - Built-in Manufacturing Protection Hardware
- Secure and trusted access control

### NOTE

The actual feature set depends on the part numbers as described in Table 1. Functions such as display interfaces, camera interfaces, and connectivity interfaces are not offered on all derivatives.

## 1.2 Ordering information

Table 1 provides examples of orderable part numbers covered by this Data Sheet.

Table 1. Ordering information<sup>1</sup>

| Attribute             | MIMXRT<br>1176AVM<br>8A | MIMXRT<br>1175AVM<br>8A              | MIMXRT<br>1172AVM<br>8A | MIMXRT<br>1171AVM<br>8A | MIMXRT<br>117TAVM<br>8A | MIMXRT<br>117HAVM<br>8A | MIMXRT<br>117FAVM<br>8A | MIMXRT<br>117CAVM<br>8A |
|-----------------------|-------------------------|--------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Qualification<br>tier |                         | Automotive                           |                         |                         |                         |                         |                         |                         |
| M7 core               |                         | 800 MHz                              |                         |                         |                         |                         |                         |                         |
| M4 core               | 400 MHz                 | 400 MHz                              | —                       | —                       | 400 Mhz                 | 400 MHz                 | —                       | —                       |
| SRAM                  |                         | 2 MB without ECC or 1.75 MB with ECC |                         |                         |                         |                         |                         |                         |

| Attribute                      | MIMXRT<br>1176AVM<br>8A | MIMXRT<br>1175AVM<br>8A | MIMXRT<br>1172AVM<br>8A | MIMXRT<br>1171AVM<br>8A | MIMXRT<br>117TAVM<br>8A | MIMXRT<br>117HAVM<br>8A | MIMXRT<br>117FAVM<br>8A | MIMXRT<br>117CAVM<br>8A |
|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Parallel LCD<br>and CSI        | Yes                     | _                       | Yes                     | _                       | Yes                     | Yes                     | Yes                     | Yes                     |
| MIPI DSI and<br>CSI            | Yes                     | _                       | Yes                     | _                       | Yes                     | Yes                     | Yes                     | Yes                     |
| GPU2D                          | Yes                     | _                       | Yes                     | _                       | Yes                     | Yes                     | Yes                     | Yes                     |
| PXP                            | Yes                     | —                       | Yes                     | —                       | Yes                     | Yes                     | Yes                     | Yes                     |
| CAN-FD                         |                         |                         |                         | x                       | 3                       | I                       | I                       | 1                       |
| ADC                            |                         |                         |                         | х                       | 2                       |                         |                         |                         |
| 12-bit DAC                     |                         |                         |                         | х                       | :1                      |                         |                         |                         |
| ACMP                           |                         |                         |                         | х                       | 4                       |                         |                         |                         |
| 1 Gb ENET<br>with AVB          |                         |                         |                         | х                       | 1                       |                         |                         |                         |
| 1 Gb ENET<br>with TSN          | x1                      | _                       |                         | _                       | x1                      | x1                      | _                       | _                       |
| 10/100 Mb<br>ENET with<br>1588 |                         | x1                      |                         |                         |                         |                         |                         |                         |
| USB 2.0 OTG                    |                         |                         |                         | х                       | 2                       |                         |                         |                         |
| eMMC 5.0 /<br>SD 3.0           |                         |                         |                         | х                       | 2                       |                         |                         |                         |
| EMV SIM                        |                         |                         |                         | x                       | 2                       |                         |                         |                         |
| SAI                            |                         |                         |                         | х                       | 4                       |                         |                         |                         |
| DMIC                           |                         |                         |                         | х                       | 8                       |                         |                         |                         |
| FlexSPI                        |                         |                         |                         | х                       | 2                       |                         |                         |                         |
| UART                           |                         |                         |                         | X                       | 12                      |                         |                         |                         |
| I2C                            |                         |                         |                         | x                       | 6                       |                         |                         |                         |
| SPI                            |                         | x6                      |                         |                         |                         |                         |                         |                         |
| GPT                            |                         | x6                      |                         |                         |                         |                         |                         |                         |
| PIT                            |                         | x2                      |                         |                         |                         |                         |                         |                         |
| QTimer                         | x4                      |                         |                         |                         |                         |                         |                         |                         |
| FlexPWM                        |                         | x4                      |                         |                         |                         |                         |                         |                         |
| Temp Monitor                   |                         |                         |                         | x                       | 1                       |                         |                         |                         |
| Security                       |                         |                         |                         | Ye                      | es                      |                         |                         |                         |

### Table 1. Ordering information<sup>1</sup> (continued)

| Attribute                                      | MIMXRT<br>1176AVM<br>8A                | MIMXRT<br>1175AVM<br>8A | MIMXRT<br>1172AVM<br>8A | MIMXRT<br>1171AVM<br>8A | MIMXRT<br>117TAVM<br>8A                                                                                                                                                | MIMXRT<br>117HAVM<br>8A                                                                                                            | MIMXRT<br>117FAVM<br>8A                                                                           | MIMXRT<br>117CAVM<br>8A                                      |
|------------------------------------------------|----------------------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Software                                       |                                        | Standard S              | DK support              | <u>.</u>                | Additional<br>support<br>with face/<br>gesture<br>and other<br>vision<br>recognitio<br>n, and<br>smart<br>voice UI<br>library<br>(additional<br>language<br>support)** | Additional<br>support<br>with<br>face/gestu<br>re and<br>other<br>vision<br>recognitio<br>n, and<br>smart<br>voice UI<br>library** | Additional<br>support<br>with face/<br>gesture<br>and other<br>vision<br>recognitio<br>n library* | Additional<br>support<br>with smart<br>voice UI<br>library** |
| Package                                        | 289 MAPBGA, 14 mm x14 mm, 0.8 mm pitch |                         |                         |                         |                                                                                                                                                                        |                                                                                                                                    |                                                                                                   |                                                              |
| Junction<br>temperature<br>T <sub>j</sub> (°C) | -40 to 125                             |                         |                         |                         |                                                                                                                                                                        |                                                                                                                                    |                                                                                                   |                                                              |

 Table 1. Ordering information<sup>1</sup> (continued)

<sup>1</sup> See Table 25.

\* : www.nxp.com/mcu-vision3d

\*\*: www.nxp.com/mcu-smhmi

Figure 1 describes the part number nomenclature so that characteristics of a specific part number can be identified (for example, cores, frequency, temperature grade, fuse options, and silicon revision). The primary characteristic which describes which data sheet applies to a specific part is the temperature grade (junction) field.

• The i.MX RT1170 Crossover Processors for Automotive Products Data Sheet (IMXRT1170AEC) covers parts listed with a "A (Automotive temp)"

Ensure to have the proper data sheet for specific part by verifying the temperature grade (junction) field and matching it to the proper data sheet. If there are any questions, visit the web page nxp.com/IMXRT or contact an NXP representative for details.



Figure 1. Part number nomenclature—i.MX RT11XX family

### **1.3** Package marking information

Figure 2 describes the package marking format about the i.MX RT1170 Crossover Processors.

| MATERIAL | MARKING | ! |                   |
|----------|---------|---|-------------------|
|          |         | ! | !* !              |
| FORMAT   |         | ! | ! !               |
| CODE:    | 3072    | ! | ! (0) !           |
|          |         | ! | !MIMXRT1176DVMAA! |
|          |         | ! | ! MMMMM !         |
|          |         | ! | ! AWLYYWWZ !      |
|          |         | ! | ! !               |
|          |         | ! | !!!               |
|          |         | ! | ! !               |
|          |         | 1 |                   |

### Figure 2. MAPBGA289 14 x 14 mm package marking format

The 14 x 14 mm of i.MX RT1170 MAPBGA289 package has the following top-side marking:

- First line: aaaaaaaaaaaaaaa
- Second line: mmmmm
- Third line: xxxyywwx

Table 2 lists the identifier decoder.

### Table 2. Identifier decoder

| Identifier | Description                                                  |
|------------|--------------------------------------------------------------|
| а          | Part number code, refer to Section 1.2, Ordering information |
| m          | Mask set                                                     |
| у          | Year                                                         |
| w          | Work week                                                    |
| х          | NXP internal use                                             |

Architectural overview

## 2 Architectural overview

The following subsections provide an architectural overview of the i.MX RT1170 processor system.

## 2.1 Block diagram

Figure 3 shows the functional modules in the i.MX RT1170 processor system<sup>1</sup>.



Figure 3. i.MX RT1170 system block diagram

1. Some modules shown in this block diagram are not offered on all derivatives. See Table 1 for details.

## 3 Modules list

The i.MX RT1170 processors contain a variety of digital and analog modules. Table 3 describes these modules in alphabetical order.

| Block Mnemonic                   | Block Name                                                                                                                                    | Subsystem                            | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACMP1<br>ACMP2<br>ACMP3<br>ACMP4 | Analog Comparator                                                                                                                             | Analog                               | The comparator (CMP) provides a circuit for comparing<br>two analog input voltages. The comparator circuit is<br>designed to operate across the full range of the supply<br>voltage (rail-to-rail operation).                                                                                                                                                                                                                                                                               |
| ADC_ETC                          | ADC External Trigger<br>Control                                                                                                               | Analog                               | ADC_ETC enables multiple users shares a ADC module in a Time-Division-Multiplexing (TDM).                                                                                                                                                                                                                                                                                                                                                                                                   |
| ADC1<br>ADC2                     | Analog to Digital<br>Converter                                                                                                                | Analog                               | The ADC is a 12-bit general purpose analog to digital converter.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| AOI                              | And-Or-Inverter                                                                                                                               | Cross Trigger                        | The AOI provides a universal boolean function<br>generator using a four-term sum of products expression<br>with each product term containing true or complement<br>values of the four selected inputs (A, B, C, D).                                                                                                                                                                                                                                                                         |
| Arm                              | Arm Platform                                                                                                                                  | Arm                                  | The Arm Core Platform includes one Cortex-M7 core. It<br>includes associated sub-blocks, such as Nested<br>Vectored Interrupt Controller (NVIC), Floating-Point Unit<br>(FPU), Memory Protection Unit (MPU), and CoreSight<br>debug modules.<br>The Cortex-M4 platform has following features:<br>• Cortex-M4 processor with FPU<br>• Local memory<br>– 16 KB instruction cache and 16 KB data cache<br>– 256 KB TCM<br>– TCM memories support ECC<br>– Cache memories support Parity Check |
| ASRC                             | Asynchronous Sample<br>Rate Converter                                                                                                         | Multimedia<br>Peripherals            | The ASRC can process groups of audio channels with an independent time-based simultaneously.                                                                                                                                                                                                                                                                                                                                                                                                |
| CAAM                             | Cryptographic<br>Accelerator and<br>Assurance Module                                                                                          | Security                             | CAAM supports a set of standard hardware<br>accelerators, boot time acceleration of the hashing<br>function, crypto key protection, HDCP 2.x authentication<br>and protected video path support, manufacturing<br>protection and public key cryptographic acceleration,<br>and inter-operate with TrustZone, Resource Domain,<br>and system virtualization access controls.                                                                                                                 |
| CANFD1<br>CANFD2<br>CANFD3       | Flexible Controller Area<br>Network                                                                                                           | Connectivity<br>Peripherals          | The CAN with Flexible Data rate (CAN FD) module is a communication controller implementing the CAN protocol according to the ISO11898-1 and CAN 2.0B protocol specification.                                                                                                                                                                                                                                                                                                                |
| CCM<br>GPC<br>PGMC<br>PMU<br>SRC | Clock Control Module,<br>General Power Controller,<br>Power Manage Unit,<br>Power Gating and<br>Memory Controller,<br>System Reset Controller | Clocks, Resets, and<br>Power Control | These modules are responsible for clock and reset<br>distribution in the system, and also for the system power<br>management.                                                                                                                                                                                                                                                                                                                                                               |

Table 3. i.MX RT1170 modules list

| Table 3. i.MX RT1170 modules list | (continued) |
|-----------------------------------|-------------|
|-----------------------------------|-------------|

| Block Mnemonic       | Block Name                                                      | Subsystem                     | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|-----------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSI                  | Parallel CSI                                                    | Multimedia<br>Peripherals     | The CSI IP provides parallel CSI standard camera<br>interface port. The CSI parallel data ports are up to 24<br>bits. It is designed to support 24-bit RGB888/YUV444,<br>CCIR656 video interface, 8-bit YCbCr, YUV or RGB,<br>and 8-bit/10-bit/16-bit/24-bit Bayer data input.                                                                                                                                                                                 |
| CWT                  | Code Watchdog Timer                                             | Timer peripherals             | The CWT provides mechanisms for detecting side-channel attacks and the execution of unexpected instruction sequences.                                                                                                                                                                                                                                                                                                                                          |
| DAC                  | Digital-Analog-Converter                                        | Analog                        | The DAC is a 12-bit general purpose digital to analog converter.                                                                                                                                                                                                                                                                                                                                                                                               |
| DAP                  | Debug Access Port                                               | System Control<br>Peripherals | <ul> <li>The DAP provides real-time access for the debugger without halting the core to:</li> <li>System memory and peripheral registers</li> <li>All debug configuration registers</li> <li>The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-M7 Core Platform.</li> </ul>                                                                                                                                  |
| DCDC                 | DCDC Converter                                                  | Analog                        | <ul> <li>The DCDC module is used for generating power supply for core logic. Main features are:</li> <li>Adjustable high efficiency regulator</li> <li>Two outputs: 1.0 V and 1.8 V</li> <li>Over current and over voltage detection</li> <li>See Table 25, CM7/CM4 power source guideline</li> </ul>                                                                                                                                                          |
| eDMA<br>eDMA_LPSR    | enhanced Direct Memory<br>Access                                | System Control<br>Peripherals | <ul> <li>There are two enhanced DMAs (eDMA).</li> <li>The eDMA is a 32-channel DMA engine, which is capable of performing complex data transfers with minimal intervention from a host processor.</li> <li>The DMA_MUX is capable of multiplexing up to 128 DMA request sources to the 32 DMA channels of eDMA.</li> </ul>                                                                                                                                     |
| eLCDIF               | LCD interface                                                   | Multimedia<br>Peripherals     | <ul> <li>The enhanced LCD controller provides flexible display options and to drive a wide range of display devices varying in size and capability. Major features are:</li> <li>Up to WXGA 60 Hz</li> <li>8/16/18/24 bit LCD data bus support available depending on I/O mux options.</li> <li>Programmable timing and parameters for LCD interfaces to support a wide variety of displays.</li> <li>Index color with 256 entry x 24-bit color LUT</li> </ul> |
| EMV SIM1<br>EMV SIM2 | Europay, Master and Visa<br>Subscriber Identification<br>Module | Connectivity<br>Peripherals   | EMV SIM is designed to facilitate communication to<br>Smart Cards compatible to the EMV version 4.3<br>standard (Book 1) and Smart Cards compatible with<br>ISO/IEC 7816-3 standard.                                                                                                                                                                                                                                                                           |

| Block Mnemonic                               | Block Name                   | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------|------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENET                                         | Ethernet Controller          | Connectivity<br>Peripherals        | The Ethernet Media Access Controller (MAC) is<br>designed to support 10/100 Mbit/s Ethernet/IEEE 802.3<br>networks. An external transceiver interface and<br>transceiver function are required to complete the<br>interface to the media. The module has dedicated<br>hardware to support the IEEE 1588 standard. See the<br>ENET chapter of the reference manual for details.                        |
| ENET 1G                                      | Ethernet Controller          | Connectivity<br>Peripherals        | One 1G Ethernet is also integrated, which has following<br>features:<br>• RGMII/RMII/MII operation<br>• Support IEEE1588<br>• Support AVB                                                                                                                                                                                                                                                             |
| ENET_QOS                                     | Ethernet Quality-of-Service  | Connectivity<br>Peripherals        | The ENET_QOS is compliant with the IEEE 802.3–2015 specification and can be used in applications, such as AV bridges, AV nodes, switches, data center bridges and nodes, and network interface cards. It enables a host to transmit and receive data over Ethernet in compliance with the IEEE802.1AS and IEEE802.1-Qav for audio/video traffic.                                                      |
| EWM                                          | External Watchdog<br>Monitor | Timer Peripherals                  | The EWM modules is designed to monitor external circuits, as well as the software flow. This provides a back-up mechanism to the internal WDOG that can reset the system. The EWM differs from the internal WDOG in that it does not reset the system. The EWM, if allowed to time-out, provides an independent trigger pin that when asserted resets or places an external circuit into a safe mode. |
| FlexIO1<br>FlexIO2                           | Flexible Input/output        | Connectivity and<br>Communications | The FlexIO is capable of supporting a wide range of<br>protocols including, but not limited to: UART, I2C, SPI,<br>I2S, camera interface, display interface, PWM<br>waveform generation, etc. The module can remain<br>functional when the chip is in a low power mode<br>provided the clock it is using remain active.                                                                               |
| FlexPWM1<br>FlexPWM2<br>FlexPWM3<br>FlexPWM4 | Pulse Width Modulation       | Timer Peripherals                  | The pulse-width modulator (PWM) contains four PWM<br>sub-modules, each of which is set up to control a single<br>half-bridge power stage. Fault channel support is<br>provided. The PWM module can generate various<br>switching patterns, including highly sophisticated<br>waveforms.                                                                                                               |
| FlexRAM                                      | RAM                          | Memories                           | The i.MX RT1170 has 512 KB of on-chip RAM which<br>could be flexible allocated to I-TCM, D-TCM, and<br>on-chip RAM (OCRAM) in a 32 KB granularity. The<br>FlexRAM is the manager of the 512 KB on-chip RAM<br>array. Major functions of this blocks are: interfacing to<br>I-TCM and D-TCM of CM7 and OCRAM controller;<br>dynamic RAM arrays allocation for I-TCM, D-TCM, and<br>OCRAM.              |

### Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic                                                                                                        | Block Name                              | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FlexSPI1<br>FlexSPI2                                                                                                  | Flexible Serial Peripheral<br>Interface | Connectivity and<br>Communications | FlexSPI acts as an interface to one or two external serial memory devices, FlexSPI2 has 8 bi-directional data lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GPIO1<br>GPIO2<br>GPIO3<br>GPIO4<br>GPIO5<br>GPIO6<br>GPIO7<br>GPIO8<br>GPIO9<br>GPIO10<br>GPIO11<br>GPIO12<br>GPIO13 | General Purpose I/O<br>Modules          | System Control<br>Peripherals      | Used for general purpose input/output to external ICs.<br>Each GPIO module supports up to 32 bits of I/O.<br><b>Note:</b> GPIO13 register access takes a long time (about 50µs due to clocked by 32 KHz clock source). During the period of registers access, the LPSR domain bus would be on hold.                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPT1<br>GPT2<br>GPT3<br>GPT4<br>GPT5<br>GPT6                                                                          | General Purpose Timer                   | Timer Peripherals                  | Each GPT is a 32-bit "free-running" or "set and forget"<br>mode timer with programmable prescaler and compare<br>and capture register. A timer counter value can be<br>captured using an external event and can be configured<br>to trigger a capture event on either the leading or trailing<br>edges of an input pulse. When the timer is configured to<br>operate in "set and forget" mode, it is capable of<br>providing precise interrupts at regular intervals with<br>minimal processor intervention. The counter has output<br>compare logic to provide the status and interrupt at<br>comparison. This timer can be configured to run either<br>on an external clock or on an internal clock. |
| GPU2D                                                                                                                 | Graphics Processing                     | Multimedia<br>Peripherals          | <ul> <li>The vector graphics processing supports following features:</li> <li>Real-time hardware curve tessellation of lines, quadratic, and cubic Bezier curves</li> <li>16x line anti-aliasing</li> <li>OpenVG 1.1 support</li> <li>Vector drawing</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IOMUXC                                                                                                                | IOMUX Control                           | Mux control                        | This module enables flexible I/O multiplexing. Each IO pad has a default as well as several alternate functions. The alternate functions are software configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic                                           | Block Name                               | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------|------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAGC                                                    | JTAG Controller                          | System Control<br>Peripherals      | The JTAG interface complies with JTAG TAP standards<br>to internal logic. The i.MX RT1170 processors use JTAG<br>port for production, testing, and system debugging. In<br>addition, the JTAG provides BSR (Boundary Scan<br>Register) standard support, which complies with IEEE<br>1149.1 and IEEE 1149.6 standards.<br>The JTAG port must be accessible during platform initial<br>laboratory bring-up, for manufacturing tests and<br>troubleshooting, as well as for software debugging by<br>authorized entities. The i.MX RT1170 JTAG<br>incorporates two security modes for protecting against<br>unauthorized accesses. Modes are selected through<br>eFUSE configuration. |
| КРР                                                      | Keypad Port                              | Human Machine<br>Interfaces        | <ul> <li>The KPP is a 16-bit peripheral that can be used as a keypad matrix interface or as general purpose input/output (I/O). It supports 8 x 8 external key pad matrix. Main features are:</li> <li>Multiple-key detection</li> <li>Long key-press detection</li> <li>Standby key-press detection</li> <li>Supports a 2-point and 3-point contact key matrix</li> </ul>                                                                                                                                                                                                                                                                                                          |
| LCDIFv2                                                  | Parallel RGB LCD<br>interface version 2  | Multimedia<br>Peripherals          | <ul> <li>The LCDIFv2 is an enhanced version of LCDIF.</li> <li>Main features are: <ul> <li>Eight layers of alpha blending</li> <li>CRC check for configurable region on the final display output after alpha blending</li> <li>Write-back channel to save the final output into memory</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                       |
| LPI2C1<br>LPI2C2<br>LPI2C3<br>LPI2C4<br>LPI2C5<br>LPI2C6 | Low Power<br>Inter-integrated Circuit    | Connectivity and<br>Communications | The LPI2C is a low power Inter-Integrated Circuit (I2C)<br>module that supports an efficient interface to an I2C bus<br>as a master.<br>The I2C provides a method of communication between<br>a number of external devices. More detailed information,<br>see Section 4.9.2, LPI2C module timing parameters.                                                                                                                                                                                                                                                                                                                                                                        |
| LPSPI1<br>LPSPI2<br>LPSPI3<br>LPSPI4<br>LPSPI5<br>LPSPI6 | Low Power Serial<br>Peripheral Interface | Connectivity and<br>Communications | <ul> <li>The LPSPI is a low power Serial Peripheral Interface<br/>(SPI) module that support an efficient interface to an SPI<br/>bus as a master and/or a slave.</li> <li>It can continue operating while the chip is in stop<br/>modes, if an appropriate clock is available</li> <li>Designed for low CPU overhead, with DMA off<br/>loading of FIFO register access</li> </ul>                                                                                                                                                                                                                                                                                                   |

### Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic                                                                                                                      | Block Name            | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LPUART1<br>LPUART2<br>LPUART3<br>LPUART4<br>LPUART5<br>LPUART6<br>LPUART7<br>LPUART8<br>LPUART9<br>LPUART10<br>LPUART11<br>LPUART12 | UART Interface        | Connectivity<br>Peripherals        | <ul> <li>Each of the UART modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 20 Mbps.</li> </ul>                       |
| MECC64                                                                                                                              | Error Correcting Code | Memories and<br>Memory Controllers | MECC64 module supports Single Error Correction and<br>Double Error Detection (SECDED) ECC function to<br>provide reliability for 4 banks On-Chip RAM (OCRAM)<br>access. When ECC function is disabled, ECC OCRAM<br>can be also used to store data.                                            |
| MIPI-CSI                                                                                                                            | MIPI CSI Interface    | Multimedia<br>Peripherals          | <ul> <li>Key features of MIPI CSI controller are listed as following:</li> <li>Implements all three MIPI CSI-2 layers</li> <li>Supports CSI-2 Unidirectional Master operation</li> <li>Virtual Channel support</li> <li>Flexible pixel-based user interface</li> </ul>                         |
| MIPI-DSI                                                                                                                            | MIPI DSI Interface    | Multimedia<br>Peripherals          | <ul> <li>Key features of MIPI DSI controller are listed as<br/>following:</li> <li>Implements all three DSI layers</li> <li>Supports Command and Video Modes</li> <li>Virtual Channel support</li> <li>Flexible packet based user interface</li> </ul>                                         |
| MQS                                                                                                                                 | Medium Quality Sound  | Multimedia<br>Peripherals          | MQS is used to generate 2-channel medium quality<br>PWM-like audio via two standard digital GPIO pins.                                                                                                                                                                                         |
| MU                                                                                                                                  | Messaging Unit        | System Control                     | The Messaging Unit module enables two processors<br>within the SoC to communicate and coordinate by<br>passing messages (e.g. data, status, and control)<br>through the MU interface.<br>The MU also provides the ability for one processor to<br>signal the other processor using interrupts. |

### Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic                                                           | Block Name                 | Subsystem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OCOTP_CTRL                                                               | OTP Controller             | Security The On-Chip OTP controller (OCOTP_CTRL) pro<br>an interface for reading, programming, and/or ove<br>identification and control information stored in on<br>fuse elements. The module supports electrically<br>programmable poly fuses (eFUSEs). The<br>OCOTP_CTRL also provides a set of volatile<br>software-accessible signals that can be used for<br>software control of hardware elements, not requir<br>non volatility. The OCOTP_CTRL provides the pr<br>user-visible mechanism for interfacing with on-chi<br>elements. Among the uses for the fuses are uniqui<br>identifiers, mask revision numbers, cryptographic<br>JTAG secure mode, boot characteristics, and var<br>control signals requiring permanent non volatility. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| OCRAM                                                                    | On-Chip Memory controller  | Memories and<br>Memory Controllers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | The On-Chip Memory controller (OCRAM) module is designed as an interface between the system's AXI bus and the internal (on-chip) SRAM memory module.                                                                                                                                                                                                                                                                                                                            |  |
| PDM                                                                      | Pulse Density Modulation   | Multimedia<br>Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | The PDM supports up to 8-channels (4 lanes) digital MIC inputs.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| PIT1<br>PIT2                                                             | Periodical Interrupt Timer | Timer Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | The PIT features 32-bit counter timer, programmable<br>count modules, clock division features, interrupt<br>generation, and a slave mode to synchronize count<br>enable for multiple PITs.                                                                                                                                                                                                                                                                                      |  |
| РХР                                                                      | Pixel Processing Pipeline  | Multimedia<br>Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A high-performance pixel processor capable of 1<br>pixel/clock performance for combined operations, such<br>as color-space conversion, alpha blending, and rotation.<br>The PXP is enhanced<br>with features specifically for gray scale applications. In<br>addition, the PXP supports traditional pixel/frame<br>processing paths for still-image and video processing<br>applications.                                                                                       |  |
| Quadrature DEC1<br>Quadrature DEC2<br>Quadrature DEC3<br>Quadrature DEC4 | Quadrature Decoder         | Timer Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | The enhanced quadrature decoder module provides<br>interfacing capability to position/speed sensors. There<br>are five input signals: PHASEA, PHASEB, INDEX,<br>TRIGGER, and HOME. This module is used to decode<br>shaft position, revolution count, and speed.                                                                                                                                                                                                                |  |
| QuadTimer1<br>QuadTimer2<br>QuadTimer3<br>QuadTimer4                     | QuadTimer                  | Timer Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | The quad-timer provides four time channels with a<br>variety of controls affecting both individual and<br>multi-channel features.Specific features include<br>up/down count, cascading of counters, programmable<br>module, count once/repeated, counter preload,<br>compare registers with preload, shared use of input<br>signals, prescaler controls, independent<br>capture/compare, fault input control, programmable<br>input filters, and multi-channel synchronization. |  |

### Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic               | Block Name                                  | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|---------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDC                          | Resource Domain<br>Controller               | Security                           | The RDC provides robust support for the isolation of<br>processing domain to prevent one core from accessing<br>another's peripherals, to control access rights to<br>common memory and provide hardware enforcement of<br>semaphore based locking of shared peripherals.<br>For single system use case, RDC can be disabled and<br>AIPS-TZ/DEXSC can be bypassed. For dual system<br>case, RDC can be configured and locked each core<br>starts their own image. |
| ROMCP                        | ROM Controller with<br>Patch                | Memories and<br>Memory Controllers | The ROMCP acts as an interface between the Arm<br>advanced high-performance bus and the ROM. The<br>on-chip ROM is only used by the Cortex-M7 core during<br>boot up. Size of the ROM is 256 KB.                                                                                                                                                                                                                                                                  |
| RTC OSC                      | Real Time Clock<br>Oscillator               | Clock Sources and<br>Control       | The RTC OSC provides the clock source for the<br>Real-Time Clock module and low speed clock source for<br>CCM/SRC/GPC modules. The RTC OSC module, in<br>conjunction with an external crystal, generates a 32.768<br>kHz reference clock.                                                                                                                                                                                                                         |
| SAI1<br>SAI2<br>SAI3<br>SAI4 | Synchronous Audio<br>Interface              | Multimedia<br>Peripherals          | The SAI module provides a synchronous audio interface (SAI) that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces.                                                                                                                                                                                                                                                                             |
| SEMA4                        | Semaphores                                  | System Control                     | The SEMA4 module implements hardware-enforced semaphores as an IPS-mapped slave peripheral device and provides 16 hardware-enforced gates in a dual-processor configuration.                                                                                                                                                                                                                                                                                      |
| SEMC                         | Smart External Memory<br>Controller         | Memory and<br>Memory Controller    | The SEMC is a multi-standard memory controller<br>optimized for both high-performance and low pin-count.<br>It can support multiple external memories in the same<br>application with shared address and data pins. The<br>interface supported includes SDRAM, NOR Flash,<br>SRAM, and NAND Flash, as well as 8080 display<br>interface.                                                                                                                          |
| SNVS                         | Secure Non-Volatile<br>Storage              | Security                           | Secure Non-Volatile Storage, including Secure Real<br>Time Clock, Security State Machine, and Master Key<br>Control.                                                                                                                                                                                                                                                                                                                                              |
| SPDIF                        | Sony Philips Digital<br>Interconnect Format | Multimedia<br>Peripherals          | A standard audio file transfer format, developed jointly<br>by the Sony and Phillips corporations. Has Transmitter<br>and Receiver functionality.                                                                                                                                                                                                                                                                                                                 |
| SSARC                        | State Save and Restore<br>Controller        | Memories and<br>Memory Controllers | The SSARC saves the registers of functional modules in memory before power down, and restores registers from memory after the module is powered up.                                                                                                                                                                                                                                                                                                               |
| SYS OSC                      | System Clock Oscillator                     | Clock Sources and<br>Control       | The SYS OSC provides the primary clock source for all<br>the PLLs to generate the clock for CPU, BUS, and<br>high-speed interfaces. The SYS OSC module, in<br>conjunction with an external crystal, generates a 24<br>MHz reference clock.                                                                                                                                                                                                                        |

| Block Mnemonic                   | Block Name                                                                          | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|-------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMP SENSE                       | Temperature Sensor                                                                  | Analog                      | The temperature sensor implements a temperature sensor/conversion function based on a temperature-dependent voltage to time conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| USB1<br>USB2                     | Universal Serial Bus 2.0                                                            | Connectivity<br>Peripherals | <ul> <li>USB 2.0 OTG modules (USB OTG1 and USB OTG2) contains:</li> <li>Two high-speed OTG 2.0 modules with integrated HS USB PHYs</li> <li>Support eight Transmit (TX) and eight Receive (Rx) endpoints, including endpoint 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| uSDHC1<br>uSDHC2                 | SD/MMC and SDXC<br>Enhanced Multi-Media<br>Card / Secure Digital Host<br>Controller | Connectivity<br>Peripherals | <ul> <li>i.MX RT1170 specific SoC characteristics:</li> <li>All four MMC/SD/SDIO controllers are identical and are based on the uSDHC. They are:</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDXC cards up to 2 TB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v3.0</li> <li>Two ports support:</li> <li>1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>4-bit or 8-bit transfer mode specifications for eMMC chips up to 200 MHz in HS200 mode (200 MB/s max)</li> </ul> |
| VIDMUX                           | Video mux                                                                           | Mux control                 | Video mux are mux control for Parallel CSI (IO PADs),<br>MIPI CSI-2, MIPI DSI, Parallel LCDIF (IO PADs) and<br>CSI, LCDIF-V2, eLCDIF control. It also includes the<br>DCIC of MIPI DSI and Parallel DSI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| WDOG1<br>WDOG2<br>WDOG3<br>WDOG4 | Watch Dog                                                                           | Timer Peripherals           | WDOG1 and WDOG2 Timer support two comparison<br>points during each counting period. Each of the<br>comparison points is configurable to evoke an interrupt<br>to the Arm core, and a second point evokes an external<br>event on the WDOG line.<br>WDOG3 and WDOG4 modules are high reliability<br>independent timers that are available for system to use.<br>They provide a safety feature to ensure software is<br>executing as planned and the CPU is not stuck in an<br>infinite loop or executing unintended code. If the WDOG<br>module is not serviced (refreshed) within a certain<br>period, it resets the MCU. Windowed refresh mode is<br>supported as well.                                                                                                                                                                                                                                 |

### Table 3. i.MX RT1170 modules list (continued)

| Block Mnemonic | Block Name                             | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                               |
|----------------|----------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XBARA<br>XBARB | Cross BAR                              | Cross Trigger                      | Each crossbar switch is an array of muxes with shared<br>inputs. Each mux output provides one output of the<br>crossbar. The number of inputs and the number of<br>muxes/outputs are user configurable and registers are<br>provided to select which of the shared inputs are routed<br>to each output.                                                                         |
| XECC           | External ECC Controller                | Memories and<br>Memory Controllers | XECC can be used as a gasket module on AXI bus to support ECC function for external memory.                                                                                                                                                                                                                                                                                     |
| XRDC           | Extended Resource<br>Domain Controller | Security                           | The XRDC provides an integrated, scalable<br>architectural framework for access control, system<br>memory protection, and peripheral isolation. It allows<br>software to assign chip resources including processor<br>cores, non-core bus masters, memory regions, and<br>slave peripherals to processing domains to support<br>enforcement of robust operational environments. |

### Table 3. i.MX RT1170 modules list (continued)

## 3.1 Special signal considerations

Table 4 lists special signal considerations for the i.MX RT1170 processors. The signal names are listed in alphabetical order.

The package contact assignments can be found in Section 6, Package information and contact assignments." Signal descriptions are provided in the *i.MX RT1170 Reference Manual* (IMXRT1170RM).

| Signal Name                                                                                                                                                                                                                                               | Remarks                                                                                                                                                                                                                                                                         |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GPIO_LPSR_02,<br>GPIO_LPSR_03,<br>GPIO_DISP_B1_06,<br>GPIO_DISP_B1_07,<br>GPIO_DISP_B1_08,<br>GPIO_DISP_B1_09,<br>GPIO_DISP_B1_10,<br>GPIO_DISP_B1_11,<br>GPIO_DISP_B2_00,<br>GPIO_DISP_B2_01,<br>GPIO_DISP_B2_03,<br>GPIO_DISP_B2_04,<br>GPIO_DISP_B2_05 | If not using eFuse setting, these I/Os level determine the boot mode and boot device configuration.<br>In case of boot mode pins immediately change state after POR_B released, user must ensure<br>POR_B remains asserted until the last power rail reach its working voltage. |  |  |  |
| CLK1_P/ CLK1_N                                                                                                                                                                                                                                            | This differential output is reserved for NXP internal use. For users, this output must be a no connect.                                                                                                                                                                         |  |  |  |
| DCDC_PSWITCH                                                                                                                                                                                                                                              | PAD is in DCDC_IN domain and connected to ground to bypass DCDC.<br>To enable DCDC function, assert DCDC_PSWITCH with at least 1 ms delay after the DCDC_IN<br>rising edge.                                                                                                     |  |  |  |
|                                                                                                                                                                                                                                                           | ·                                                                                                                                                                                                                                                                               |  |  |  |

### Table 4. Special signal considerations

| Table 4 | . Special | signal | considerations | (continued) |
|---------|-----------|--------|----------------|-------------|
|---------|-----------|--------|----------------|-------------|

| Signal Name         | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC_XTALI/RTC_XTALO | To hit the exact oscillation frequency, the board capacitors must be reduced to account for the board and chip parasitics. The integrated oscillation amplifier is self-biasing, but relatively weak. Care must be taken to limit the parasitic leakage from RTC_XTALI and RTC_XTALO to either the power or the ground (> 100 M). This de-biases the amplifier and reduces the start-up margin. If you want to feed an external low-frequency clock into RTC_XTALI, the RTC_XTALO pin must remain unconnected or driven by a complementary signal. The logic level of this forcing clock must not exceed the VDD_SNVS_ANA level and the frequency shall be < 100 kHz under the typical conditions. It is recommended to tie RTC_XTALI to GND if external crystal is not used. When a high-accuracy real-time clock is not required, the system may use the on-chip 32 kHz oscillator. The tolerance is ±25%. The ring oscillator starts faster than the external crystal and is used until the external crystal reaches a stable oscillation. The ring oscillator also starts automatically if no clock is detected at RTC_XTALI. |
| XTALI/XTALO         | The SDK software requires 24 MHz on XTALI/XTALO. The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case, refer to section of Bypass Configuration (24 MHz) from the reference manual. There are three configurations that can be utilized, but configuration 2 is recommended.<br>The logic level of this forcing clock must not exceed the VDD_LPSR_ANA level.<br>If this clock is used as a reference for USB, then there are strict frequency tolerance and jitter requirements. See Section 4.2.6, On-chip oscillators and relevant interface specifications chapters for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| JTAG_nnnn           | External resistors can be used with all JTAG signals except for JTAG_TDO, but they are not required. See Table 5 for a summary of the JTAG interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                     | JTAG_TDO is configured with an on-chip keeper circuit, such that the floating condition is actively eliminated if an external pull resistor is not present. An external pull resistor on JTAG_TDO is detrimental. See Table 5 for a summary of the JTAG interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                     | When JTAG_MOD is low, the JTAG interface is configured for a common software debug, adding all the system TAPs to the chain.<br>When JTAG_MOD is high, the JTAG interface is configured to a mode compliant with the IEEE 1149.1 standard.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| NC                  | These signals are No Connect (NC) and should not be connected by the user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| POR_B               | See the System Boot chapter in the reference manual for the correct boot configuration. Note that an incorrect setting may result from an improper boot sequence.<br>POR_B signal has internal 100 kΩ pull up to SNVS domain, should pull up to VDD_SNVS_ANA if need to add external pull up resistor, otherwise it will cause additional leakage during SNVS mode. It is recommended to add the external reset IC to the circuit to guarantee POR_B is properly processed during power up/down, please refer to the EVK design for details.<br>Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                     | <ul> <li>As the Low DCDC_IN detection threshold is 2.6 V, the reset IC's reset threshold must be higher than 2.6 V, then the whole chip is reset before the internal DCDC module reset to guarantee the chip safety during power down.</li> <li>For power on reset, on any conditions ones need to make sure the voltage on DCDC_PSWITCH pin is below 0.5 V before power up.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ONOFF               | A brief connection to GND in the OFF mode causes the internal power management state machine to change the state to ON. In the ON mode, a brief connection to GND generates an interrupt (intended to be a software-controllable power-down). Approximately five seconds (or more) to GND causes a forced OFF. Both boot mode inputs can be disconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TEST_MODE           | This input is reserved for NXP manufacturing use. The user must tie this pin directly to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Signal Name | Remarks                                                                                           |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------|--|--|--|
| WAKEUP      | A GPIO powered by SNVS domain power supply which can be configured as wakeup source in SNVS mode. |  |  |  |

### Table 4. Special signal considerations (continued)

### Table 5. JTAG controller interface summary

| JTAG       | І/О Туре       | On-chip Termination |
|------------|----------------|---------------------|
| JTAG_TCK   | Input          | 20–50 kΩ pull-down  |
| JTAG_TMS   | Input          | 20–50 kΩ pull-up    |
| JTAG_TDI   | Input          | 20–50 kΩ pull-up    |
| JTAG_TDO   | 3-state output | None                |
| JTAG_TRSTB | Input          | 20–50 kΩ pull-up    |
| JTAG_MOD   | Input          | 20–50 kΩ pull-down  |

### 3.2 Recommended connections for unused analog interfaces

Table 6 shows the recommended connections for unused analog interfaces.

### Table 6. Recommended connections for unused analog interfaces

| Module        | Pad Name                                                                              | Recommendations<br>if Unused                                                                                 |
|---------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 32 kHz<br>OSC | RTC_XTALI, RTC_XTALO                                                                  | Not connected<br>It is recommended that<br>RTC_XTALI ties to GND if<br>external crystal is not<br>connected. |
| ADC           | ADC_VREFH                                                                             | 10 K $\Omega$ resistor to ground                                                                             |
|               | VDDA_ADC_1P8                                                                          | 10 K $\Omega$ resistor to ground                                                                             |
|               | VDDA_ADC_3P3                                                                          | 10 K $\Omega$ resistor to ground                                                                             |
| ССМ           | CLK1_N, CLK1_P                                                                        | Not connected                                                                                                |
| DAC           | DAC_OUT                                                                               | Not connected                                                                                                |
| MIPI          | VDD_MIPI_1P0                                                                          | 10 K $\Omega$ resistor to ground                                                                             |
|               | VDD_MIPI_1P8                                                                          | 10 K $\Omega$ resistor to ground                                                                             |
|               | MIPI_DSI_CKN, MIPI_DSI_CKP, MIPI_DSI_DN0, MIPI_DSI_DP0,<br>MIPI_DSI_DN1, MIPI_DSI_DP1 | Not connected                                                                                                |
|               | MIPI_CSI_CKN, MIPI_CSI_CKP, MIPI_CSI_DN0, MIPI_CSI_DP0,<br>MIPI_CSI_DN1, MIPI_CSI_DP1 | Not connected                                                                                                |
| DCDC          | DCDC_IN, DCDC_IN_Q, DCDC_DIG, DCDC_ANA                                                | Not connected                                                                                                |
|               | DCDC_DIG_SENSE, DCDC_ANA_SENSE, DCDC_LP, DCDC_LN                                      | Not connected                                                                                                |
|               | DCDC_PSWITCH, DCDC_MODE                                                               | To ground                                                                                                    |

| Module  | Pad Name                                                 | Recommendations<br>if Unused |
|---------|----------------------------------------------------------|------------------------------|
| USB     | USB1_DN, USB1_DP, USB1_VBUS, USB2_DN, USB2_DP, USB2_VBUS | Not connected                |
|         | VDD_USB_1P8                                              | Powered with 1.8 V           |
|         | VDD_USB_3P3                                              | Powered with 3.3 V           |
| SYS OSC | XTALI, XTALO                                             | Not connected                |

### Table 6. Recommended connections for unused analog interfaces (continued)

This section provides the device and module-level electrical characteristics for the i.MX RT1170 processors.

### 4.1 Chip-level conditions

This section provides the device-level electrical characteristics for the IC. See Table 7 for a quick reference to the individual tables and sections.

| For these characteristics          | Topic appears |
|------------------------------------|---------------|
| Absolute maximum ratings           | on page 25    |
| Thermal characteristics            | on page 27    |
| Operating ranges                   | on page 27    |
| Maximum supply currents            | on page 31    |
| Typical power mode supply currents | on page 32    |
| System power and clocks            | on page 44    |

### Table 7. i.MX RT1170 chip-Level conditions

### 4.1.1 Absolute maximum ratings

### CAUTION

Stress beyond those listed under Table 8 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Table 8 shows the absolute maximum operating ratings.

### Table 8. Absolute maximum ratings

| Parameter Description                                                   | Symbol                 | Min  | Мах  | Unit |
|-------------------------------------------------------------------------|------------------------|------|------|------|
| Core supplies input voltage                                             | VDD_SOC_IN             | -0.3 | 1.2  | V    |
| Power for LPSR domain                                                   | VDD_LPSR_IN            | -0.3 | 3.96 | V    |
| Power for DCDC                                                          | DCDC_IN                | -0.3 | 3.96 | V    |
| Power for PLL, OSC, and LDOs                                            | VDDA_1P8_IN            | -0.3 | 1.98 | V    |
| Supply input voltage to Secure Non-Volatile Storage and Real Time Clock | VDD_SNVS_IN            | -0.3 | 3.96 | V    |
| USB VBUS supply                                                         | USB1_VBUS<br>USB2_VBUS | -0.3 | 5.6  | V    |

| Power for USB OTG PHYs                         | VDD_USB_1P8                       | -0.3 | 1.98                    | V  |
|------------------------------------------------|-----------------------------------|------|-------------------------|----|
|                                                | VDD_USB_3P3                       | -0.3 | 3.96                    | V  |
| Power for ADC, DAC, and ACMP                   | VDDA_ADC_1P8                      | -0.3 | 1.98                    | V  |
|                                                | VDDA_ADC_3P3                      | -0.3 | 3.96                    | V  |
| Power for MIPI CSI/DSI PHY                     | VDD_MIPI_1P8                      | -0.3 | 1.98                    | V  |
|                                                | VDD_MIPI_1P0                      | -0.3 | 1.2                     | V  |
| IO supply for GPIO in SDIO1 bank (3.3 V mode)  | NVCC_SD1                          | -0.3 | 3.96                    | V  |
| IO supply for GPIO in SDIO1 bank (1.8 V mode)  |                                   | -0.3 | 1.98                    | V  |
| IO supply for GPIO in SDIO2 bank (3.3 V mode)  | NVCC_SD2                          | -0.3 | 3.96                    | V  |
| IO supply for GPIO in SDIO2 bank (1.8 V mode)  |                                   | -0.3 | 1.98                    | V  |
| IO supply for GPIO in EMC bank1 (3.3 V mode)   | NVCC_EMC1                         | -0.3 | 3.96                    | V  |
| IO supply for GPIO in EMC bank1 (1.8 V mode)   |                                   | -0.3 | 1.98                    | V  |
| IO supply for GPIO in EMC bank2 (3.3 V mode)   | NVCC_EMC2                         | -0.3 | 3.96                    | V  |
| IO supply for GPIO in EMC bank2 (1.8 V mode)   |                                   | -0.3 | 1.98                    | V  |
| IO power for GPIO in GPIO AD bank (3.3 V mode) | NVCC_GPIO                         | -0.3 | 3.96                    | V  |
| IO power for GPIO in GPIO AD bank (1.8 V mode) |                                   | -0.3 | 1.98                    | V  |
| IO supply for GPIO in DISP1 bank (3.3 V mode)  | NVCC_DISP1                        | -0.3 | 3.96                    | V  |
| IO supply for GPIO in DISP1 bank1 (1.8 V mode) |                                   | -0.3 | 1.98                    | V  |
| IO supply for GPIO in DISP2 bank (3.3 V mode)  | NVCC_DISP2                        | -0.3 | 3.96                    | V  |
| IO supply for GPIO in DISP2 bank1 (1.8 V mode) |                                   | -0.3 | 1.98                    | V  |
| IO power for GPIO in LPSR bank (3.3 V mode)    | NVCC_LPSR                         | -0.3 | 3.96                    | V  |
| IO power for GPIO in LPSR bank (1.8 V mode)    |                                   | -0.3 | 1.98                    | V  |
| IO power for GPIO in SNVS bank (1.8 V mode)    | NVCC_SNVS                         | -0.3 | 1.98                    | V  |
| Input/Output Voltage range                     | V <sub>in</sub> /V <sub>out</sub> | -0.5 | NVCC + 0.3 <sup>1</sup> | V  |
| Storage Temperature range                      | T <sub>STORAGE</sub>              | -40  | 150                     | °C |

### Table 8. Absolute maximum ratings (continued)

<sup>1</sup> NVCC is the I/O supply voltage.

### Table 9. Electrostatic discharge and latch-up characteristics

| Symbol           | Description                                       | Min   | Max   | Unit | Notes |
|------------------|---------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V    | 1     |

| Table 9. Electrostatic discharge and latch | n-up characteristics (continued) |
|--------------------------------------------|----------------------------------|
|--------------------------------------------|----------------------------------|

| Symbol           | Description                                             | Min  | Max  | Unit | Notes |
|------------------|---------------------------------------------------------|------|------|------|-------|
| V <sub>ESD</sub> | Electrostatic discharge voltage, charged-device model   |      |      |      |       |
|                  | All pins except the corner pins                         | -500 | +500 | V    | 2     |
|                  | Corner pins only                                        | -750 | +750 | V    |       |
| I <sub>LAT</sub> | Immunity level     Class II @125 °C ambient temperature | -100 | +100 | mA   | 3     |

<sup>1</sup> Determined according to JEDEC Standard JS001, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).* 

<sup>2</sup> Determined according to JEDEC Standard JS002, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

<sup>3</sup> Determined according to JEDEC Standard JESD78, *IC Latch-up Test*.

### 4.1.2 Thermal characteristics

Table 10 displays the 14 x 14 mm package thermal characteristics.

Table 10. 14 x 14 mm thermal characteristics

| Rating                                                                        | Board Type <sup>1</sup> | Symbol                  | Value | Unit |
|-------------------------------------------------------------------------------|-------------------------|-------------------------|-------|------|
| Junction to Ambient Thermal Resistance <sup>2</sup>                           | JESD51-9, 2s2p          | $R_{	heta JA}^3$        | 31.6  | °C/W |
| Junction to Top of Package<br>Thermal Characterization Parameter <sup>2</sup> | JESD51-9, 2s2p          | $\Psi_{JT}{}^4$         | 1.4   | °C/W |
| Junction to Case Thermal Resistance <sup>5</sup>                              | JESD51-9, 1s            | $R_{	ext{	heta}JC}^{6}$ | 10    | °C/W |

<sup>1</sup> Thermal test board meets JEDEC specification for this package (JESD51-9).

<sup>2</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.

<sup>3</sup>  $R_{\theta JA} = (T_i - T_a)/P$  [unit: <sup>o</sup>C/W], where  $T_i = junction$  temperature,  $T_a = ambient$  temperature, P = device power.

<sup>4</sup>  $\Psi_{JT} = (T_i - T_t)/P$  [unit: °C/W], where  $T_i =$  junction temperature,  $T_t =$  temperature at top of package, P = device power.

<sup>5</sup> Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature is taken at the package top side centre surface temperature.

<sup>6</sup>  $R_{\theta JC} = (T_j - T_c)/P$  [unit: <sup>o</sup>C/W], where  $T_j =$  junction temperature, Tc = case temperature, P = device power.

### 4.1.3 Operating ranges

Table 11 provides the operating ranges of the i.MX RT1170 processors. For details on the chip's power structure, see the "Power Management Unit (PMU)" chapter of the *i.MX RT1170 Reference Manual* (IMXRT1170RM).

| Parameter<br>Description                | Symbol       | Operating<br>Conditions                                      | Min   | Max <sup>1</sup> | Unit | Comment                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------|--------------|--------------------------------------------------------------|-------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Run mode: DCDC<br>enabled <sup>2</sup>  | VDD_SOC_IN   | Overdrive M7 core at<br>800 MHz<br>(Tj ≤ 105 <sup>o</sup> C) | 1.1   | 1.15             | V    | The FBB_DISABLE fuse bit must be<br>checked on each device to determine<br>if FBB must be enabled along with<br>overdrive to operate the M7 core at<br>frequencies above 600 MHz. If<br>FBB_DISABLE = 0, then FBB must<br>be enabled when the SOC domain is<br>in the overdrive mode. If<br>FBB_DISABLE = 1, then FBB should<br>not be enabled when the SOC<br>domain is in the overdrive mode. |
|                                         |              | M7 core at 600 MHz<br>(Tj ≤ 105 <sup>o</sup> C)              | 0.975 | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M7 core at 600 MHz<br>(105 °C < Tj ≤ 125 °C)                 | 0.975 | 1.025            | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M7 core at 240 MHz                                           | 0.9   | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         | VDD_LPSR_DIG | M4 core at 400 MHz                                           | 1.1   | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M4 core at 240 MHz                                           | 0.975 | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M4 core at 120 MHz                                           | 0.9   | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
| Run mode: DCDC<br>bypassed <sup>2</sup> | VDD_SOC_IN   | Overdrive M7 core at<br>800 MHz                              | 1.1   | 1.15             | V    | The FBB_DISABLE fuse bit must be<br>checked on each device to determine<br>if FBB must be enabled along with<br>overdrive to operate the M7 core at<br>frequencies above 600 MHz. If<br>FBB_DISABLE = 0, then FBB must<br>be enabled when the SOC domain is<br>in the overdrive mode. If<br>FBB_DISABLE = 1, then FBB should<br>not be enabled when the SOC<br>domain is in the overdrive mode. |
|                                         |              | M7 core at 600 MHz                                           | 0.975 | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M7 core at 240 MHz                                           | 0.9   | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         | VDD_LPSR_DIG | M4 core at 400 MHz                                           | 1.1   | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M4 core at 240 MHz                                           | 0.975 | 1.15             | V    | _                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         |              | M4 core at 120 MHz                                           | 0.9   | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
| STANDBY Mode                            | VDD_SOC_IN   | M7 core                                                      | 0.8   | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
|                                         | VDD_LPSR_DIG | M4 core                                                      | 0.8   | 1.15             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
| Power for DCDC                          | DCDC_IN      | _                                                            | 3.0   | 3.6              | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |
| Power for PLL,<br>OSC, and LDOs         | VDDA_1P8_IN  |                                                              | 1.71  | 1.89             | V    | —                                                                                                                                                                                                                                                                                                                                                                                               |

### Table 11. Operating ranges

| Power for LPSR            | VDD LPSR IN            |   | 3.0  | 3.6  | V |   |
|---------------------------|------------------------|---|------|------|---|---|
| domain                    |                        |   | 0.0  | 5.0  | v |   |
| Power for SNVS<br>and RTC | VDD_SNVS_IN            | _ | 2.4  | 3.6  | V | — |
| Power for USB             | VDD_USB_1P8            | _ | 1.65 | 1.95 | V | — |
| OTG PHYs                  | VDD_USB_3P3            | _ | 3.0  | 3.6  | V | — |
| USB VBUS supply           | USB1_VBUS<br>USB2_VBUS | — | 2.4  | 5.5  | V | — |
| Power for ADC,            | VDDA_ADC_1P8           | _ | 1.65 | 1.95 | V | — |
| DAC, and ACMP             | VDDA_ADC_3P3           | _ | 3.0  | 3.6  | V | — |
|                           | ADC_VREFH              | _ | 1.0  | 1.89 | V | — |
| Power for MIPI            | VDD_MIPI_1P8           |   | 1.65 | 1.95 | V | — |
| CSI/DSI PHY               | VDD_MIPI_1P0           | _ | 0.9  | 1.1  | V | — |

### Table 11. Operating ranges (continued)

|                         |            |                     |           | ·      |    |                                                                                                                                                             |
|-------------------------|------------|---------------------|-----------|--------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO supplies           | NVCC_SD1   |                     | 3.0       | 3.6    | V  | IO power for GPIO in SDIO1 bank<br>(3.3 V mode)                                                                                                             |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in SDIO1 bank<br>(1.8 V mode)                                                                                                             |
|                         | NVCC_SD2   | _                   | 3.0       | 3.6    | V  | IO power for GPIO in SDIO2 bank<br>(3.3 V mode)                                                                                                             |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in SDIO2 bank<br>(1.8 V mode)                                                                                                             |
|                         | NVCC_EMC1  | _                   | 3.0       | 3.6    | V  | IO power for GPIO in EMC bank1 (3.3 V mode)                                                                                                                 |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in EMC bank1 (1.8<br>V mode)                                                                                                              |
|                         | NVCC_EMC2  | _                   | 3.0       | 3.6    | V  | IO power for GPIO in EMC bank2 (3.3 V mode)                                                                                                                 |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in EMC bank2 (1.8<br>V mode)                                                                                                              |
|                         | NVCC_GPIO  | _                   | 3.0       | 3.6    | V  | IO power for GPIO in GPIO AD bank<br>(3.3 V mode)                                                                                                           |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in GPIO AD bank<br>(1.8 V mode)                                                                                                           |
|                         | NVCC_DISP1 | _                   | 3.0       | 3.6    | V  | IO power for GPIO in DISP1 bank<br>(3.3 V mode)                                                                                                             |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in DISP1 bank<br>(1.8 V mode)                                                                                                             |
|                         | NVCC_DISP2 | _                   | 3.0       | 3.6    | V  | IO power for GPIO in DISP2 bank<br>(3.3 V mode)                                                                                                             |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in DISP2 bank<br>(1.8 V mode)                                                                                                             |
|                         | NVCC_LPSR  | _                   | 3.0       | 3.6    | V  | IO power for GPIO in LPSR bank (3.3 V mode)                                                                                                                 |
|                         |            | _                   | 1.65      | 1.95   | V  | IO power for GPIO in LPSR bank (1.8<br>V mode)                                                                                                              |
|                         | NVCC_SNVS  | _                   | 1.65      | 1.95   | V  | IO power for GPIO in SNVS bank (1.8<br>V mode)                                                                                                              |
|                         | ÷          | Temperature Ope     | erating R | Ranges | •  |                                                                                                                                                             |
| Junction<br>temperature | Тј         | Standard Automotive | -40       | 125    | °C | See the application note, i.MX<br>RT1170 Product Lifetime Usage<br>Estimates for information on product<br>lifetime (power-on years) for this<br>processor. |
| ·                       |            | •                   | •         | •      |    | •                                                                                                                                                           |

### Table 11. Operating ranges (continued)

Applying the maximum voltage results in maximum power consumption and heat generation. NXP recommends a voltage set 1 point = ( $V_{min}$  + the supply tolerance). This results in an optimized power/speed ratio. <sup>2</sup> See Table 25.

### 4.1.4 Maximum supply currents

The data shown in Table 12 represent a use case designed specifically to show the maximum current consumption possible. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited practical use case, if at all, and be limited to an extremely low duty cycle unless the intention were to specifically show the worst case power consumption.

| Power Rail                                                                                                        | Comments                                                                                              | Max Current                                                                                       | Unit |  |  |
|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|--|--|
| DCDC_IN                                                                                                           | Max current for chip at 125 °C                                                                        | 1000                                                                                              | mA   |  |  |
| VDDA_1P8_IN                                                                                                       | 1.8 V power supply for PLL, OSC, and LDOs                                                             | 100                                                                                               | mA   |  |  |
| VDD_SOC_IN                                                                                                        | Power supply for digital logic (DCDC bypassed)                                                        | 1.2                                                                                               | A    |  |  |
|                                                                                                                   | Power supply for digital logic (DCDC enabled)                                                         | 850                                                                                               | mA   |  |  |
| VDD_LPSR_IN                                                                                                       | 3.3 V power supply for LPSR domain                                                                    | 75                                                                                                | mA   |  |  |
| VDD_SNVS_IN                                                                                                       | Power supply for SNVS domain                                                                          | 1                                                                                                 | mA   |  |  |
| VDD_USB_1P8                                                                                                       | 1.8 V power supply for USB OTG PHYs                                                                   | 50                                                                                                | mA   |  |  |
| VDD_USB_3P3                                                                                                       | 3.3 V power supply for USB OTG PHYs                                                                   | 60                                                                                                | mA   |  |  |
| VDDA_ADC_1P8                                                                                                      | 1.8 V power supply for ADC, DAC, and ACMP                                                             | 10                                                                                                | mA   |  |  |
| VDDA_ADC_3P3<br>ADC_VREFH                                                                                         | 3.3 V power supply for ADC, DAC, and ACMP                                                             | 2                                                                                                 | mA   |  |  |
| VDD_MIPI_1P8                                                                                                      | 1.8 V power supply for MIPI CSI/DSI PHY                                                               | 4                                                                                                 | mA   |  |  |
| VDD_MIPI_1P0                                                                                                      | 1.0 V power supply for MIPI CSI/DSI PHY                                                               | 30                                                                                                | mA   |  |  |
| NVCC_SD1<br>NVCC_SD2<br>NVCC_EMC1<br>NVCC_EMC2<br>NVCC_GPIO<br>NVCC_DISP1<br>NVCC_DISP2<br>NVCC_LPSR<br>NVCC_SNVS | C—Equivalent external capacitive load<br>V—IO voltage<br>(0.5 x F)—Data change rate. Up to 0.5 of the | Where:<br>N—Number of IO pins supplied by the power line<br>C—Equivalent external capacitive load |      |  |  |

### Table 12. Maximum supply currents

### 4.1.5 Typical power mode supply currents

Table 13 to Table 16 show the current and power consumption (not including I/O) of i.MX RT1170 processors in selected power modes.

Currents shown in Table 13 to Table 16 are not guaranteed, but it is intended to provide guidelines to users. Not all set-points are applicable to production design, refer to Table 11. Operating ranges for guaranteed voltage ranges.

| Table 13. Typical power modes current and pov | ver consumption (Dual core with DCDC converter enabled) |
|-----------------------------------------------|---------------------------------------------------------|
|-----------------------------------------------|---------------------------------------------------------|

| Modes        | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power supplies at 3.3 V (Typical) <sup>1</sup> |          |           |       |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|-----------|-------|
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                | 25 °C Tj | 125 °C Tj | Units |
| Set Point #0 | <ul> <li>CM7 runs at 600 MHz, drive voltage to 1.0 V; CM4 runs at 240 MHz, drive voltage to 1.0 V</li> <li>CM7 domain bus frequency at 200 MHz; CM4 domain bus frequency at 120 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under normal drive mode</li> </ul>                      | DCDC_IN                                        | 84.8     | 168.4     | mA    |
| Active       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_LPSR_IN                                    | 36.1     | 42.4      | μA    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_SNVS_IN                                    | 3.9      | 20.1      | μA    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Total                                          | 279.972  | 555.926   | mW    |
| Set Point #5 | <ul> <li>CM7 runs at 240 MHz, lower voltage to 0.9 V;<br/>CM4 runs at 120 MHz, lower voltage to 0.9 V</li> <li>CM7 domain bus frequency at 100 MHz; CM4<br/>domain bus frequency at 60 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and<br/>external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their<br/>maximum clock root frequency under underdrive<br/>mode</li> </ul> | DCDC_IN                                        | 43.4     | 92.7      | mA    |
| Active       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_LPSR_IN                                    | 36       | 42.2      | μΑ    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_SNVS_IN                                    | 3.9      | 18.8      | μA    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Total                                          | 143.352  | 306.111   | mW    |
| Set Point #7 | <ul> <li>CM7 runs at 200 MHz, lower voltage to 0.9 V;<br/>CM4 is clock gated, lower voltage to 0.9 V</li> <li>CM7 domain bus frequency at 100 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>All peripherals controlled by CM4 core are clock gated, but remain powered</li> </ul>                                                                                                    | DCDC_IN                                        | 24.9     | 69.5      | mA    |
| Active       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_LPSR_IN                                    | 36.1     | 42.2      | μA    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VDD_SNVS_IN                                    | 3.9      | 18.5      | μA    |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Total                                          | 82.302   | 229.550   | mW    |

|                                                              | • •                                                                                                                                                                                                                                                                                                                                                  | • •         | 1       | [       | ,<br> |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|-------|
| Active runs at 100 MHz, lower volta                          | CM7 is clock gated, lower voltage to 0.9 V; CM4 runs at 100 MHz, lower voltage to 0.9 V;                                                                                                                                                                                                                                                             | DCDC_IN     | 13.3    | 52.2    | mA    |
|                                                              | <ul> <li>CM4 domain bus frequency at 50 MHz</li> </ul>                                                                                                                                                                                                                                                                                               | VDD_LPSR_IN | 36.1    | 42.1    | μA    |
|                                                              | Enables ECC for cache, TCM, and OCRAM                                                                                                                                                                                                                                                                                                                | VDD_SNVS_IN | 3.9     | 18      | μA    |
|                                                              | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>All peripherals controlled by CM7 core are clock gated, but remain powered</li> </ul>                                                                                               | Total       | 44.022  | 172.458 | mW    |
| Set Point #11                                                | CM7 is power off; CM4 runs at 200 MHz, drive     use to 1.0 V                                                                                                                                                                                                                                                                                        | DCDC_IN     | 25.9    | 61.5    | μA    |
| Active                                                       | voltage to 1.0 V<br>• CM4 domain bus frequency at 100 MHz                                                                                                                                                                                                                                                                                            | VDD_LPSR_IN | 38.4    | 51      | mA    |
|                                                              | <ul> <li>Enables ECC for CM4 TCM and OCRAM</li> <li>DCDC is off, LDO_LPSR_ANA and</li> </ul>                                                                                                                                                                                                                                                         | VDD_SNVS_IN | 3.9     | 17.7    | μA    |
| LDC<br>• 16 M<br>enal<br>• All F<br>• The<br>and             | <ul> <li>DCDC Is off, EDO_LPSR_ANA and<br/>LDO_LPSR_DIG are active</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are<br/>enabled</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clocked</li> </ul>                | Total       | 126.818 | 168.561 | mW    |
| Set Point #12                                                | <ul> <li>CM7 is power off; CM4 runs at 100 MHz, lower voltage to 0.9 V</li> <li>CM4 domain bus frequency at 50 MHz</li> <li>Enables ECC for CM4 TCM and OCRAM</li> <li>DCDC is off, LDO_LPSR_ANA and</li> </ul>                                                                                                                                      | DCDC_IN     | 25.7    | 60.3    | μA    |
| Active                                                       |                                                                                                                                                                                                                                                                                                                                                      | VDD_LPSR_IN | 23      | 32      | mA    |
|                                                              |                                                                                                                                                                                                                                                                                                                                                      | VDD_SNVS_IN | 3.8     | 17.5    | μA    |
| LDO_L<br>• 16 MH<br>enable<br>• All PLL<br>• The W<br>and DI | <ul> <li>DODC IS OII, EDO_LESK_ANX and<br/>LDO_LPSR_DIG are active</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are<br/>enabled</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clocked</li> </ul>                | Total       | 75.997  | 105.857 | mW    |
| Set Point #0                                                 | <ul> <li>System is on STANDBY mode</li> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>All clock sources are turned off except for 32 kHz RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain powered</li> </ul> | DCDC_IN     | 3       | 28.5    | mA    |
| Standby<br>Suspend                                           |                                                                                                                                                                                                                                                                                                                                                      | VDD_LPSR_IN | 27.5    | 32      | μA    |
|                                                              |                                                                                                                                                                                                                                                                                                                                                      | VDD_SNVS_IN | 3.8     | 17.7    | μA    |
|                                                              |                                                                                                                                                                                                                                                                                                                                                      | Total       | 10.003  | 94.214  | mW    |

### Table 13. Typical power modes current and power consumption (Dual core with DCDC converter enabled)

|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |       |        | -  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------|----|
| Set Point #5<br>Standby<br>Suspend | <ul> <li>System is on STANDBY mode</li> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                                                                                                                                                   | DCDC_IN     | 2.4   | 21.8   | mA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_LPSR_IN | 27.6  | 31.6   | μA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_SNVS_IN | 3.8   | 17.6   | μA |
|                                    | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul>                                                                                                                                                                                                                                                                                            | Total       | 8.024 | 72.102 | mW |
| Set Point #7                       | System is on STANDBY mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DCDC_IN     | 2.4   | 21.8   | mA |
| Standby<br>Suspend                 | <ul> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                 | VDD_LPSR_IN | 27.6  | 31.6   | μA |
|                                    | LDO_LPSR_ANA and LDO_LPSR_DIG are     bypassed                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VDD_SNVS_IN | 3.8   | 17.6   | μA |
|                                    | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul>                                                                                                                                                                                                                                                                                            | Total       | 8.024 | 72.102 | mW |
| Set Point #10                      | <ul> <li>Lower voltage to 0.8 V with RBB mode for both<br/>SOC and LPSR domains</li> <li>System is on STANDBY mode</li> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul>                                               | DCDC_IN     | 1.9   | 14.3   | mA |
| Standby<br>Suspend                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_LPSR_IN | 27.6  | 31.6   | μA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_SNVS_IN | 3.8   | 17.4   | μA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total       | 6.374 | 47.352 | mW |
| Set Point #11                      | <ul> <li>System is on STANDBY mode</li> <li>CM7 is power off, CM4 is on SUSPEND mode</li> <li>CM4 TCM with ECC is on retention</li> <li>DCDC is off, LDO_LPSR_ANA and<br/>LDO_LPSR_DIG are active</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock<br/>gated, but remain powered</li> </ul> | DCDC_IN     | 25.6  | 59.3   | μA |
| Standby<br>Suspend                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_LPSR_IN | 0.759 | 10.3   | mA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD_SNVS_IN | 3.8   | 17.2   | μA |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total       | 2.602 | 34.242 | mW |

| Table 13. Typical power modes current and | power consumption (Dual core with DCDC converter enabled) |
|-------------------------------------------|-----------------------------------------------------------|
|                                           |                                                           |

| Set Point #15                                                                                                                                                                                                                                                                                                                                                                                             | Lower voltage to 0.8 V with RBB mode for LPSR                                            | DCDC_IN     | 25.5   | 59    | μA |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|--------|-------|----|
| Standby<br>Suspend                                                                                                                                                                                                                                                                                                                                                                                        | domain <ul> <li>System is on STANDBY mode</li> </ul>                                     | VDD_LPSR_IN | 0.408  | 6.1   | mA |
|                                                                                                                                                                                                                                                                                                                                                                                                           | CM7 is power off, CM4 is on SUSPEND mode     CM4 TCM with ECC is on retention            | VDD_SNVS_IN | 3.8    | 17    | μA |
| <ul> <li>CM4 TCM with ECC is on retention</li> <li>DCDC is off, LDO_LPSR_ANA and<br/>LDO_LPSR_DIG are active</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock<br/>gated, but remain powered</li> </ul> | Total                                                                                    | 1.443       | 20.381 | mW    |    |
| SNVS                                                                                                                                                                                                                                                                                                                                                                                                      | Only SNVS domain is powered                                                              | DCDC_IN     | 0      | 0     | μA |
|                                                                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>32 kHz RTC is alive</li> <li>DCDC_IN and VDD_LPSR_IN are power gated</li> </ul> | VDD_LPSR_IN | 0      | 0     | μA |
|                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                          | VDD_SNVS_IN | 3.8    | 17.3  | μA |
|                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                          | Total       | 12.54  | 57.09 | μW |

<sup>1</sup> On-chip DCDC on; code runs in the ITCM; typical values are the average values on typical process wafers.

| Modes                                                                                                                                                                                                                                                         | Test conditions                                                                                                                                                                                                                                                                                                                            | Power supplies at 3.3 V (Typical) <sup>1</sup> |          |           | Units |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|-----------|-------|
|                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                            |                                                | 25 °C Tj | 125 °C Tj | Units |
| Set Point #0                                                                                                                                                                                                                                                  | CM7 runs at 600 MHz, drive voltage to 1.0 V                                                                                                                                                                                                                                                                                                | DCDC_IN                                        | 75.9     | 157.5     | mA    |
| Active                                                                                                                                                                                                                                                        | <ul> <li>CM7 domain bus frequency at 200 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                                                                                                                                                                     | VDD_LPSR_IN                                    | 36.3     | 42.3      | μA    |
|                                                                                                                                                                                                                                                               | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                                                                                                                                                                         | VDD_SNVS_IN                                    | 3.9      | 20.9      | μA    |
| <ul> <li>16 MHz, 400 MHz, external 24 MHz crystal, and<br/>external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their<br/>maximum clock root frequency under normal drive<br/>mode</li> </ul>    | Total                                                                                                                                                                                                                                                                                                                                      | 250.603                                        | 519.959  | mW        |       |
| Active CM7 domain bus frequency at 100<br>Enables ECC for cache, TCM, and<br>LDO_LPSR_ANA and LDO_LPSR_<br>bypassed<br>16 MHz, 400 MHz, external 24 MHz<br>external 32 kHz crystal are enabled<br>All PLLs are enabled<br>All peripherals are enabled and run | CM7 runs at 240 MHz, lower voltage to 0.9 V                                                                                                                                                                                                                                                                                                | DCDC_IN                                        | 41.5     | 91        | mA    |
|                                                                                                                                                                                                                                                               | <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under underdrive</li> </ul> | VDD_LPSR_IN                                    | 36.1     | 42.2      | μA    |
|                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                            | VDD_SNVS_IN                                    | 3.9      | 18.7      | μA    |
|                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                            | Total                                          | 137.082  | 300.501   | mW    |

|                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |        |         | -  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|---------|----|
| Set Point #7<br>Active                                                                                                                             | <ul> <li>CM7 runs at 200 MHz, lower voltage to 0.9 V</li> <li>CM7 domain bus frequency at 100 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                                                                                                                                                                                                        | DCDC_IN     | 24.3   | 69.3    | mA |
|                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_LPSR_IN | 36.1   | 42.2    | μA |
|                                                                                                                                                    | LDO_LPSR_ANA and LDO_LPSR_DIG are     bypassed                                                                                                                                                                                                                                                                                                                                                                                     | VDD_SNVS_IN | 3.9    | 18      | μA |
| <ul> <li>bypassed</li> <li>16 MHz, 400 MHz, and external enabled</li> <li>All PLLs are power gated</li> <li>All peripherals are clocked</li> </ul> | <ul> <li>16 MHz, 400 MHz, and external 32 kHz crystal are<br/>enabled</li> <li>All PLLs are power gated</li> </ul>                                                                                                                                                                                                                                                                                                                 | Total       | 80.322 | 228.889 | mW |
| Set Point #0                                                                                                                                       | <ul> <li>System is on STANDBY mode</li> <li>CM7 is on SUSPEND mode</li> <li>TCM with ECC is on retention</li> </ul>                                                                                                                                                                                                                                                                                                                | DCDC_IN     | 3.1    | 27.8    | mA |
| Standby<br>Suspend                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_LPSR_IN | 27.3   | 32.6    | μA |
| ·                                                                                                                                                  | LDO_LPSR_ANA and LDO_LPSR_DIG are     bypassed                                                                                                                                                                                                                                                                                                                                                                                     | VDD_SNVS_IN | 3.9    | 17.4    | μA |
|                                                                                                                                                    | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul>                                                                                                                                                                                                                                | Total       | 10.333 | 91.905  | mW |
| Set Point #5                                                                                                                                       | <ul> <li>System is on STANDBY mode</li> <li>CM7 is on SUSPEND mode</li> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>All clock sources are turned off except for 32 kHz RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain powered</li> </ul>                                                                                             | DCDC_IN     | 2.4    | 21.4    | mA |
| Standby<br>Suspend                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_LPSR_IN | 27.3   | 32.2    | μA |
| ·                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_SNVS_IN | 3.9    | 17.2    | μA |
|                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    | Total       | 8.023  | 70.783  | mW |
| Set Point #10                                                                                                                                      | <ul> <li>Lower voltage to 0.8 V with RBB mode for both<br/>SOC and LPSR domains</li> <li>System is on STANDBY mode</li> <li>CM7 is on SUSPEND mode</li> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul> | DCDC_IN     | 1.9    | 14.1    | mA |
| Standby<br>Suspend                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_LPSR_IN | 27.1   | 31.8    | μA |
|                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDD_SNVS_IN | 3.9    | 17.1    | μA |
|                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                    | Total       | 6.372  | 46.691  | mW |

|                    |                                                                                                                                                                                                                                                                                                                                                                                               |             | 1     | 1      | 1  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------|----|
| Set Point #15      | <ul> <li>Lower voltage to 0.8 V with RBB mode for LPSR<br/>domain</li> </ul>                                                                                                                                                                                                                                                                                                                  | DCDC_IN     | 26.3  | 58.8   | μA |
| Standby<br>Suspend | System is on STANDBY mode                                                                                                                                                                                                                                                                                                                                                                     | VDD_LPSR_IN | 0.423 | 6.1    | mA |
|                    | CM7 is power off     LMEM is on rotantian                                                                                                                                                                                                                                                                                                                                                     | VDD_SNVS_IN | 3.8   | 16.9   | μA |
|                    | <ul> <li>LMEM is on retention</li> <li>DCDC is off, LDO_LPSR_ANA and<br/>LDO_LPSR_DIG are active</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock<br/>gated, but remain powered</li> </ul> | Total       | 1.495 | 20.380 | mW |
| SNVS               | Only SNVS domain is powered                                                                                                                                                                                                                                                                                                                                                                   | DCDC_IN     | 0     | 0      | μA |
|                    | <ul> <li>32 kHz RTC is alive</li> <li>DCDC_IN and VDD_LPSR_IN are power gated</li> </ul>                                                                                                                                                                                                                                                                                                      | VDD_LPSR_IN | 0     | 0      | μA |
|                    |                                                                                                                                                                                                                                                                                                                                                                                               | VDD_SNVS_IN | 3.9   | 17.2   | μA |
|                    |                                                                                                                                                                                                                                                                                                                                                                                               | Total       | 12.87 | 56.76  | μW |

#### Table 14. Typical power modes current and power consumption (Single core with DCDC converter enabled)

<sup>1</sup> On-chip DCDC on; code runs in the ITCM; typical values are the average values on typical process wafers.

#### Table 15. Typical power modes current and power consumption (Dual core with DCDC converter bypassed)

| Modes        | Test conditions                                                                                                                                                                                                                                                                                 | ••          | plies (Typica<br>8_IN at 1.8 \<br>/DD_SNVS_ | Í .       | Units<br>mA<br>mA<br>μA |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------|-----------|-------------------------|
|              |                                                                                                                                                                                                                                                                                                 |             | 25 °C Tj                                    | 125 °C Tj |                         |
| Set Point #1 | CM7 runs at 800 MHz, overdrive voltage to 1.1 V                                                                                                                                                                                                                                                 | VDD_SOC_IN  | 307.5                                       | 679.3     | mA                      |
| Active       | with FBB mode; CM4 runs at 400 MHz, overdrive voltage to 1.1 V                                                                                                                                                                                                                                  | VDDA_1P8_IN | 30.2                                        | 31.4      | mA                      |
|              | CM7 domain bus frequency at 240 MHz; CM4<br>domain bus frequency at 160 MHz                                                                                                                                                                                                                     | VDD_LPSR_IN | 36.1                                        | 42.5      | μA                      |
|              | Enables ECC for cache, TCM, and OCRAM                                                                                                                                                                                                                                                           | VDD_SNVS_IN | 4                                           | 21        | μA                      |
|              | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under overdrive mode</li> </ul> | Total       | 392.742                                     | 803.960   | mW                      |

| Set Point #0           | CM7 runs at 600 MHz, drive voltage to 1.0 V; CM4                                                                                                                                                                                                                 | VDD_SOC_IN  | 183     | 337.3   | mA |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|----|
| Active                 | runs at 240 MHz, drive voltage to 1.0 V<br>• CM7 domain bus frequency at 200 MHz; CM4                                                                                                                                                                            | VDDA_1P8_IN | 26.8    | 28      | mA |
|                        | domain bus frequency at 120 MHz <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                                                                                                        | VDD_LPSR_IN | 36.1    | 42.4    | μA |
|                        | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                                            | VDD_SNVS_IN | 3.9     | 20.1    | μA |
|                        | <ul> <li>bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under normal drive mode</li> </ul> | Total       | 231.372 | 387.906 | mW |
| Set Point #5<br>Active | <ul> <li>CM7 runs at 240 MHz, lower voltage to 0.9 V;<br/>CM4 runs at 120 MHz, lower voltage to 0.9 V</li> </ul>                                                                                                                                                 | VDD_SOC_IN  | 91.4    | 206.3   | mA |
| Active                 | CM7 domain bus frequency at 100 MHz; CM4                                                                                                                                                                                                                         | VDDA_1P8_IN | 21.1    | 22.1    | mA |
|                        | domain bus frequency at 60 MHz <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                                                                                                         | VDD_LPSR_IN | 36      | 42.2    | μA |
|                        | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                                            | VDD_SNVS_IN | 3.9     | 18.8    | μA |
|                        | <ul> <li>bypassed</li> <li>16 MHz, 400 MHz, external 24 MHz crystal, and external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under underdrive mode</li> </ul>   | Total       | 120.372 | 225.651 | mW |
| Set Point #7<br>Active | <ul> <li>CM7 runs at 200 MHz, lower voltage to 0.9 V;<br/>CM4 is clock gated, lower voltage to 0.9 V</li> </ul>                                                                                                                                                  | VDD_SOC_IN  | 66      | 180.9   | mA |
| Active                 | CM7 domain bus frequency at 100 MHz                                                                                                                                                                                                                              | VDDA_1P8_IN | 4.7     | 4.8     | mA |
|                        | <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                             | VDD_LPSR_IN | 36.1    | 42.2    | μA |
|                        | bypassed                                                                                                                                                                                                                                                         | VDD_SNVS_IN | 3.9     | 18.5    | μA |
|                        | <ul> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>All peripherals controlled by CM4 core are clock gated, but remain powered</li> </ul>                                                               | Total       | 67.992  | 171.650 | mW |
| Set Point #9           | • CM7 is clock gated, lower voltage to 0.9 V; CM4                                                                                                                                                                                                                | VDD_SOC_IN  | 29.1    | 139.6   | mA |
| Active                 | runs at 100 MHz, lower voltage to 0.9 V<br>• CM4 domain bus frequency at 50 MHz                                                                                                                                                                                  | VDDA_1P8_IN | 4.7     | 4.8     | mA |
|                        | <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO LPSR ANA and LDO LPSR DIG are</li> </ul>                                                                                                                                                             | VDD_LPSR_IN | 36.1    | 42.1    | μA |
|                        | bypassed                                                                                                                                                                                                                                                         | VDD_SNVS_IN | 3.9     | 18      | μA |
|                        | <ul> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>All peripherals controlled by CM7 core are clock gated, but remain powered</li> </ul>                                                               | Total       | 34.782  | 134.478 | mW |

#### Table 15. Typical power modes current and power consumption (Dual core with DCDC converter bypassed)

| Table 15. Typical power modes current and power consumption | n (Dual core with DCDC converter bypassed) |
|-------------------------------------------------------------|--------------------------------------------|
|-------------------------------------------------------------|--------------------------------------------|

|                                             |                                                                                                                                                                                                                                                                            |             |         |         | -                                                              |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|----------------------------------------------------------------|
| Set Point #11                               | CM7 is power off; CM4 runs at 200 MHz, drive     voltage to 1.0 V                                                                                                                                                                                                          | VDD_SOC_IN  | 1       | 18.6    | μΑ<br>μΑ<br>mA<br>μA<br>mW<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>mA<br>μA |
| <ul> <li>Enables ECC for CM4 TCM</li> </ul> | • CM4 domain bus frequency at 100 MHz                                                                                                                                                                                                                                      | VDDA_1P8_IN | 0       | 0       | μA                                                             |
|                                             | Enables ECC for CM4 TCM and OCRAM     Both VDD SOC IN and VDDA 108 IN are off                                                                                                                                                                                              | VDD_LPSR_IN | 38.4    | 51      | mA                                                             |
|                                             | <ul> <li>Both VDD_SOC_IN and VDDA_1P8_IN are off,<br/>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                         | VDD_SNVS_IN | 3.9     | 17.7    | μA                                                             |
|                                             | <ul> <li>active</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain, and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clocked</li> </ul> | Total       | 126.734 | 168.377 | mW                                                             |
| Set Point #12                               | • CM7 is power off; CM4 runs at 100 MHz, lower                                                                                                                                                                                                                             | VDD_SOC_IN  | 1       | 18.1    | μA                                                             |
| Active                                      | voltage to 0.9 V<br>• CM4 domain bus frequency at 50 MHz                                                                                                                                                                                                                   | VDDA_1P8_IN | 0       | 0       | μA                                                             |
|                                             | <ul> <li>Enables ECC for CM4 TCM and OCRAM</li> <li>Both VDD_SOC_IN and VDDA_1P8_IN are off,</li> </ul>                                                                                                                                                                    | VDD_LPSR_IN | 23      | 32      | mA                                                             |
|                                             | LDO_LPSR_ANA and LDO_LPSR_DIG are                                                                                                                                                                                                                                          | VDD_SNVS_IN | 3.8     | 17.5    | μA                                                             |
|                                             | <ul> <li>active</li> <li>16 MHz, 400 MHz, and external 32 kHz crystal are enabled</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain, and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clocked</li> </ul> | Total       | 75.914  | 105.676 | mW                                                             |
| Set Point #1                                | System is on STANDBY mode                                                                                                                                                                                                                                                  | VDD_SOC_IN  | 6.9     | 92.9    | mA                                                             |
| Standby<br>Suspend                          | Both CM7 and CM4 are on SUSPEND mode     TCM with ECC is on retention                                                                                                                                                                                                      | VDDA_1P8_IN | 0.678   | 0.738   | mA                                                             |
| ·                                           | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                                                                                                         | VDD_LPSR_IN | 27.6    | 32.6    | μA                                                             |
|                                             | All clock sources are turned off except for 32 kHz                                                                                                                                                                                                                         | VDD_SNVS_IN | 3.8     | 18      | μA                                                             |
|                                             | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                                                                                                         | Total       | 8.914   | 103.685 | mW                                                             |
| Set Point #0                                | System is on STANDBY mode                                                                                                                                                                                                                                                  | VDD_SOC_IN  | 4.7     | 76.7    | mA                                                             |
| Standby<br>Suspend                          | Both CM7 and CM4 are on SUSPEND mode     TCM with ECC is on retention                                                                                                                                                                                                      | VDDA_1P8_IN | 0.676   | 0.735   | mA                                                             |
| ·                                           | LDO_LPSR_ANA and LDO_LPSR_DIG are                                                                                                                                                                                                                                          | VDD_LPSR_IN | 27.5    | 32      | μA                                                             |
|                                             | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz</li> </ul>                                                                                                                                                                                   | VDD_SNVS_IN | 3.8     | 17.7    | μA                                                             |
|                                             | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                                                                                                         | Total       | 6.020   | 78.187  | mW                                                             |

| Table 15. Typical power modes current and power consumption (Dual core with DCDC converter bypassed) |
|------------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------------|

| Set Point #5                                     | System is on STANDBY mode                                                                                                                                                                                                                                                                    | VDD_SOC_IN 3.3 64 | 64    | mA     |    |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|--------|----|
| Standby<br>Suspend                               | <ul> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> </ul>                                                                                                                                                                                               | VDDA_1P8_IN       | 0.676 | 0.731  | mA |
| ·                                                | LDO_LPSR_ANA and LDO_LPSR_DIG are     bypassed                                                                                                                                                                                                                                               | VDD_LPSR_IN       | 27.6  | 31.6   | μA |
|                                                  | <ul><li>bypassed</li><li>All clock sources are turned off except for 32 kHz</li></ul>                                                                                                                                                                                                        | VDD_SNVS_IN       | 3.8   | 17.6   | μA |
|                                                  | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                                                                                                                           | Total             | 4.290 | 59.078 | mW |
| Set Point #7                                     | System is on STANDBY mode     Both CMZ and CMA are an SUSPEND mode                                                                                                                                                                                                                           | VDD_SOC_IN        | 3.3   | 64     | mA |
| Standby<br>Suspend                               | <ul> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> </ul>                                                                                                                                                                                               | VDDA_1P8_IN       | 0.676 | 0.731  | mA |
| I                                                | LDO_LPSR_ANA and LDO_LPSR_DIG are                                                                                                                                                                                                                                                            | VDD_LPSR_IN       | 27.6  | 31.6   | μA |
|                                                  | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz</li> </ul>                                                                                                                                                                                                     | VDD_SNVS_IN       | 3.8   | 17.6   | μA |
| RTC <ul> <li>All PLLs are power gated</li> </ul> | <ul><li> All PLLs are power gated</li><li> All peripherals are clock gated, but remain</li></ul>                                                                                                                                                                                             | Total             | 4.290 | 59.078 | mW |
| Set Point #10                                    | <ul> <li>Lower voltage to 0.8 V with RBB mode for both<br/>SOC and LPSR domains</li> <li>System is on STANDBY mode</li> <li>Both CM7 and CM4 are on SUSPEND mode</li> <li>TCM with ECC is on retention</li> </ul>                                                                            | VDD_SOC_IN        | 2.1   | 44.6   | mA |
| Standby<br>Suspend                               |                                                                                                                                                                                                                                                                                              | VDDA_1P8_IN       | 0.676 | 0.729  | mA |
| ·                                                |                                                                                                                                                                                                                                                                                              | VDD_LPSR_IN       | 27.6  | 31.6   | μA |
|                                                  | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                                                                        | VDD_SNVS_IN       | 3.8   | 17.4   | μA |
|                                                  | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain<br/>powered</li> </ul>                                                                                          | Total             | 3.000 | 37.154 | mW |
| Set Point #11                                    | System is on STANDBY mode                                                                                                                                                                                                                                                                    | VDD_SOC_IN        | 1     | 17.7   | μA |
| Standby<br>Suspend                               | <ul> <li>CM7 is power off, CM4 is on SUSPEND mode</li> <li>CM4 TCM with ECC is on retention</li> </ul>                                                                                                                                                                                       | VDDA_1P8_IN       | 0     | 0      | μA |
| ·                                                | <ul> <li>Both VDD_SOC_IN and VDDA_1P8_IN are off,<br/>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                           | VDD_LPSR_IN       | 0.759 | 10.3   | mA |
|                                                  | active                                                                                                                                                                                                                                                                                       | VDD_SNVS_IN       | 3.8   | 17.2   | μA |
|                                                  | <ul> <li>All clock sources are turned off except for 32 kHz<br/>RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain,<br/>and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock<br/>gated, but remain powered</li> </ul> | Total             | 2.518 | 34.064 | mW |

|         | Lower voltage to 0.8 V with RBB mode for LPSR domain                                                                                                                                                                                                                                                                               | VDD_SOC_IN           | 1     | 17.6   | μA |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|--------|----|
| Suspend | System is on STANDBY mode                                                                                                                                                                                                                                                                                                          | VDDA_1P8_IN          | 0     | 0      | μA |
|         | <ul> <li>CM7 is power off, CM4 is on SUSPEND mode</li> <li>CM4 TCM with ECC is on retention</li> </ul>                                                                                                                                                                                                                             | VDD_LPSR_IN          | 0.408 | 6.1    | mA |
|         | <ul> <li>Both VDD_SOC_IN and VDDA_1P8_IN are off,</li> </ul>                                                                                                                                                                                                                                                                       | VDD_SNVS_IN          | 3.8   | 17     | μA |
|         | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are active</li> <li>All clock sources are turned off except for 32 kHz RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain, and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock gated, but remain powered</li> </ul> | Total                | 1.360 | 20.204 | mW |
| SNVS    | Only SNVS domain is powered                                                                                                                                                                                                                                                                                                        | VDD_SOC_IN           | 0     | 0      | μA |
|         | <ul> <li>32 kHz RTC is alive</li> <li>VDD_SOC_IN, VDDA_1P8_IN, and</li> </ul>                                                                                                                                                                                                                                                      | VDDA_1P8_IN          | 0     | 0      | μA |
|         | VDD_LPSR_IN are power gated                                                                                                                                                                                                                                                                                                        | VDD_LPSR_IN          | 0     | 0      | μA |
|         |                                                                                                                                                                                                                                                                                                                                    | VDD_SNVS_IN 3.8 17.3 | 17.3  | μA     |    |
|         |                                                                                                                                                                                                                                                                                                                                    | Total                | 12.54 | 57.09  | μW |

Table 15. Typical power modes current and power consumption (Dual core with DCDC converter bypassed)

<sup>1</sup> On-chip DCDC off; code runs in the ITCM; typical values are the average values on typical process wafers.

# Table 16. Typical power modes current and power consumption (Single core with DCDC converter<br/>bypassed)

| Modes        | Test conditions                                                                                                                                                                                                                                         | Power supplies (Typical)<br>VDDA_1P8_IN at 1.8 V<br>VDD_LPSR_IN and VDD_SNVS_IN at 3.3 V <sup>1</sup> |          | ,<br>I    | Units |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------|-----------|-------|
|              |                                                                                                                                                                                                                                                         |                                                                                                       | 25 °C Tj | 125 °C Tj |       |
| Set Point #1 | • CM7 runs at 800 MHz, overdrive voltage to 1.1 V                                                                                                                                                                                                       | VDD_SOC_IN                                                                                            | 263.2    | 648.5     | mA    |
| Active       | <ul><li>with FBB mode</li><li>CM7 domain bus frequency at 240 MHz</li></ul>                                                                                                                                                                             | VDDA_1P8_IN                                                                                           | 30.2     | 31.8      | mA    |
|              | <ul> <li>Enables ECC for cache, TCM, and OCRAM</li> <li>LDO LPSR ANA and LDO LPSR DIG are</li> </ul>                                                                                                                                                    | VDD_LPSR_IN                                                                                           | 36.3     | 42.4      | μA    |
|              | bypassed                                                                                                                                                                                                                                                | VDD_SNVS_IN                                                                                           | 4        | 21.8      | μA    |
|              | <ul> <li>16 MHz, 400 MHz, external 24 MHz crystal, and<br/>external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their<br/>maximum clock root frequency under overdrive<br/>mode</li> </ul> | Total                                                                                                 | 344.013  | 770.802   | mW    |

| Set Point #0       | CM7 runs at 600 MHz, drive voltage to 1.0 V                                                                                                                                                      | VDD_SOC_IN  | 162.4   | 318     | mA |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|----|
| Active             | <ul> <li>CM7 domain bus frequency at 200 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                           | VDDA_1P8_IN | 26.8    | 28      | mA |
|                    | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                               | VDD_LPSR_IN | 36.3    | 42.3    | μA |
|                    | • 16 MHz, 400 MHz, external 24 MHz crystal, and                                                                                                                                                  | VDD_SNVS_IN | 3.9     | 20.9    | μA |
|                    | <ul> <li>external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under normal drive mode</li> </ul> | Total       | 210.773 | 368.609 | mW |
| Set Point #5       | CM7 runs at 240 MHz, lower voltage to 0.9 V                                                                                                                                                      | VDD_SOC_IN  | 86.2    | 202.3   | mA |
| Active             | <ul> <li>CM7 domain bus frequency at 100 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                           | VDDA_1P8_IN | 21.1    | 22.1    | mA |
|                    | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                               | VDD_LPSR_IN | 36.1    | 42.2    | μA |
|                    | • 16 MHz, 400 MHz, external 24 MHz crystal, and                                                                                                                                                  | VDD_SNVS_IN | 3.9     | 18.7    | μA |
|                    | <ul> <li>external 32 kHz crystal are enabled</li> <li>All PLLs are enabled</li> <li>All peripherals are enabled and run at their maximum clock root frequency under underdrive mode</li> </ul>   | Total       | 115.692 | 222.051 | mW |
| Set Point #7       | CM7 runs at 200 MHz, lower voltage to 0.9 V                                                                                                                                                      | VDD_SOC_IN  | 64.1    | 180.2   | mA |
| Active             | <ul> <li>CM7 domain bus frequency at 100 MHz</li> <li>Enables ECC for cache, TCM, and OCRAM</li> </ul>                                                                                           | VDDA_1P8_IN | 4.7     | 4.8     | mA |
|                    | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                               | VDD_LPSR_IN | 36.1    | 42.2    | μA |
|                    | • 16 MHz, 400 MHz, and external 32 kHz crystal are                                                                                                                                               | VDD_SNVS_IN | 3.9     | 18      | μA |
|                    | enabled<br>• All PLLs are power gated<br>• All peripherals are clocked                                                                                                                           | Total       | 66.282  | 171.019 | mW |
| Set Point #1       | System is on STANDBY mode                                                                                                                                                                        | VDD_SOC_IN  | 7.2     | 91      | mA |
| Standby<br>Suspend | CM7 is on SUSPEND mode     TCM with ECC is on retention                                                                                                                                          | VDDA_1P8_IN | 0.677   | 0.742   | mA |
| •                  | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                               | VDD_LPSR_IN | 27.4    | 33      | μA |
|                    | All clock sources are turned off except for 32 kHz                                                                                                                                               | VDD_SNVS_IN | 3.9     | 17.6    | μA |
|                    | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                               | Total       | 9.242   | 101.603 | mW |
| Set Point #0       | System is on STANDBY mode                                                                                                                                                                        | VDD_SOC_IN  | 4.9     | 75.3    | mA |
| Standby<br>Suspend | CM7 is on SUSPEND mode     TCM with ECC is on retention                                                                                                                                          | VDDA_1P8_IN | 0.677   | 0.741   | mA |
|                    | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are<br/>bypassed</li> </ul>                                                                                                                               | VDD_LPSR_IN | 27.3    | 32.6    | μA |
|                    | All clock sources are turned off except for 32 kHz                                                                                                                                               | VDD_SNVS_IN | 3.9     | 17.4    | μA |
|                    | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                               | Total       | 6.222   | 76.799  | mW |

# Table 16. Typical power modes current and power consumption (Single core with DCDC converter bypassed) (continued)

# Table 16. Typical power modes current and power consumption (Single core with DCDC converter bypassed) (continued)

|                    | 1                                                                                                                                                                                                                                                                                                                                  |             | 1     | 1      | 1  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------|----|
| Set Point #5       | <ul> <li>System is on STANDBY mode</li> <li>CM7 is on SUSPEND mode</li> </ul>                                                                                                                                                                                                                                                      | VDD_SOC_IN  | 3.5   | 62.8   | mA |
| Standby<br>Suspend | TCM with ECC is on retention                                                                                                                                                                                                                                                                                                       | VDDA_1P8_IN | 0.677 | 0.74   | mA |
|                    | LDO_LPSR_ANA and LDO_LPSR_DIG are                                                                                                                                                                                                                                                                                                  | VDD_LPSR_IN | 27.3  | 32.2   | μA |
|                    | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz</li> </ul>                                                                                                                                                                                                                                           | VDD_SNVS_IN | 3.9   | 17.2   | μA |
|                    | <ul><li>RTC</li><li>All PLLs are power gated</li><li>All peripherals are clock gated, but remain powered</li></ul>                                                                                                                                                                                                                 | Total       | 4.472 | 58.015 | mW |
| Set Point #10      | Lower voltage to 0.8 V with RBB mode for both                                                                                                                                                                                                                                                                                      | VDD_SOC_IN  | 2.2   | 43.8   | mA |
| Standby<br>Suspend | SOC and LPSR domains <ul> <li>System is on STANDBY mode</li> </ul>                                                                                                                                                                                                                                                                 | VDDA_1P8_IN | 0.678 | 0.743  | mA |
| ·                  | CM7 is on SUSPEND mode                                                                                                                                                                                                                                                                                                             | VDD_LPSR_IN | 27.1  | 31.8   | μA |
|                    | <ul> <li>TCM with ECC is on retention</li> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are</li> </ul>                                                                                                                                                                                                                                        | VDD_SNVS_IN | 3.9   | 17.1   | μA |
|                    | <ul> <li>bypassed</li> <li>All clock sources are turned off except for 32 kHz RTC</li> <li>All PLLs are power gated</li> <li>All peripherals are clock gated, but remain powered</li> </ul>                                                                                                                                        | Total       | 3.083 | 36.539 | mW |
| Set Point #15      | <ul> <li>Lower voltage to 0.8 V with RBB mode for LPSR domain</li> <li>System is on STANDBY mode</li> </ul>                                                                                                                                                                                                                        | VDD_SOC_IN  | 1.3   | 26.8   | μA |
| Standby<br>Suspend |                                                                                                                                                                                                                                                                                                                                    | VDDA_1P8_IN | 0     | 0      | μA |
| ·                  | CM7 is power off                                                                                                                                                                                                                                                                                                                   | VDD_LPSR_IN | 0.423 | 6.1    | mA |
|                    | <ul> <li>LMEM is on retention</li> <li>Both VDD_SOC_IN and VDDA_1P8_IN are off,</li> </ul>                                                                                                                                                                                                                                         | VDD_SNVS_IN | 3.8   | 16.9   | μA |
|                    | <ul> <li>LDO_LPSR_ANA and LDO_LPSR_DIG are active</li> <li>All clock sources are turned off except for 32 kHz RTC</li> <li>All PLLs are power gated</li> <li>The WAKEUPMIX domain, MEGAMIX domain, and DISPLAYMIX domain are power gated</li> <li>All peripherals in LPSRMIX domain are clock gated, but remain powered</li> </ul> | Total       | 1.410 | 20.213 | mW |
| SNVS               | Only SNVS domain is powered                                                                                                                                                                                                                                                                                                        | VDD_SOC_IN  | 0     | 0      | μA |
|                    | <ul> <li>32 kHz RTC is alive</li> <li>VDD_SOC_IN, VDDA_1P8_IN, and</li> </ul>                                                                                                                                                                                                                                                      | VDDA_1P8_IN | 0     | 0      | μA |
|                    | VDD_LPSR_IN are power gated                                                                                                                                                                                                                                                                                                        | VDD_LPSR_IN | 0     | 0      | μA |
|                    |                                                                                                                                                                                                                                                                                                                                    | VDD_SNVS_IN | 3.9   | 17.2   | μA |
|                    |                                                                                                                                                                                                                                                                                                                                    | Total       | 12.87 | 56.76  | μW |

<sup>1</sup> On-chip DCDC off; code runs in the ITCM; typical values are the average values on typical process wafers.

Table 17 shows the typical wakeup time.

1

| Description                                                         | Typical wakeup time | Unit |
|---------------------------------------------------------------------|---------------------|------|
| From Set Point #0 Standby Suspend to Set Point #0 normal drive RUN  | 4.69                | ms   |
| From Set Point #5 Standby Suspend to Set Point #0 normal drive RUN  | 6.12                | ms   |
| From Set Point #10 Standby Suspend to Set Point #0 normal drive RUN | 7.11                | ms   |
| From Set Point #15 Standby Stop to Set Point #0 normal drive RUN    | 8.52                | ms   |
| From SNVS mode to ROM exit                                          | 8.97                | ms   |

#### Table 17. Typical wakeup time<sup>1</sup>

Please refer to Table 13 and Table 14 for Set Point modes definition, and the only difference between Set Point #15 Standby Suspend mode and Set Point #15 Standby Stop mode is the Suspend mode versus Stop mode on CM4 core.

# 4.2 System power and clocks

This section provides the information about the system power and clocks.

# 4.2.1 **Power supplies requirements and restrictions**

The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations:

- Excessive current during power-up phase
- Prevention of the device from booting
- Irreversible damage to the processor (worst-case scenario)

### NOTE

Up to 125°C junction temperature, the DCDC converter is suitable for supplying power to VDD\_SOC\_IN (range from 0.975 V to 1.025 V, please refer to Table 11. Operating ranges) with CM7 operating up to 600 MHz. For frequencies higher than 600 MHz and up to 800 MHz, the DCDC converter must be bypassed and an external regulators must power VDD\_SOC\_IN. NXP's PF5020 PMIC may also be utilized. Please refer to Table 12. Maximum supply currents to determine corresponding external power supplies requirements.

Figure 4 shows the power sequence with DCDC converter enabled.



#### Figure 4. Power sequence with DCDC converter enabled

Figure 5 shows the power sequence for external power supplies mode with DCDC converter bypassed.



#### Figure 5. Power sequence for external power supplies mode with DCDC converter bypassed

# 4.2.1.1 Power-up sequence

The below restrictions must be followed:

- VDD\_SNVS\_IN supply must be turned on before any other power supply or be connected (shorted) with VDD\_LPSR\_IN and DCDC\_IN supply.
- If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is connected before any other supply is switched on.
- An RC delay circuit is recommended for providing the delay between DCDC\_IN stable and DCDC\_PSWITCH. The total RC delay should be 5 40 ms.
- DCDC\_IN must reach a minimum 3.0 V within 0.3 x RC.
- Delay from DCDC\_IN stable at 3.0 V min to DCDC\_PSWITCH reaching 0.5 x DCDC\_IN (1.5 V) must be at least 1 ms.
- Power up slew rate specification for other power domains is 360 V/s 36 KV/s.
- Ensure VDD\_LPSR\_DIG powered prior to VDD\_SOC\_IN.

### NOTE

If expect to release MCU by POR\_B signal, the POR\_B input must be immediately asserted at power-up and remain asserted until the last power rail reaches its working voltage. In the absence of an external reset feeding the POR\_B input, the internal POR module takes control. See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for further details and to ensure that all necessary requirements are being met.

### NOTE

The voltage on DCDC\_PSWITCH pin should be below 0.5 V before ramping up the voltage on DCDC\_PSWITCH.

### NOTE

The power rail VDD\_SNVS\_DIG is controlled by software.

### NOTE

Need to ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies).

### NOTE

USB1\_VBUS, USB2\_VBUS, and VDDA\_ADC\_3P3 are not part of the power supply sequence and may be powered at any time.

## 4.2.1.2 Power-down sequence

The following restrictions must be followed:

• VDD\_SNVS\_IN supply must be turned off after any other power supply or be connected (shorted) with VDD\_LPSR\_IN and DCDC\_IN supply.

- If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is removed after any other supply is switched off.
- Ensure VDD\_SOC\_IN power down no later than VDD\_LPSR\_DIG.

# 4.2.1.3 **Power supplies usage**

I/O pins should not be externally driven while the I/O power supply for the pin (NVCC\_XXXX) is OFF. This can cause internal latch-up and malfunctions due to reverse current flows. For information about I/O power supply of each pin, see "Power Rail" columns in pin list tables of Section 6, Package information and contact assignments."

# 4.2.2 Internal POR and power detect

Internal detector monitors VDD\_SOC\_IN and VDD\_LPSR\_DIG. Internal POR will be asserted whenever VDD\_SOC\_IN or VDD\_LPSR\_DIG are lower than the valid voltage values shown in the Table 18.

| Symbol                    | Description             | Value | Unit |
|---------------------------|-------------------------|-------|------|
| V <sub>detlpsr1p0_H</sub> | 1.0 V supply valid      | 0.75  | V    |
| V <sub>detsoc1p0_H</sub>  | 1.0 V supply valid      | 0.75  | V    |
| Hyst <sub>det1p0</sub>    | The detector hysteresis | 100   | mV   |

#### Table 18. Internal POR and power detect

# 4.2.3 Integrated LDO voltage regulator parameters

Various internal supplies can be powered ON from internal LDO voltage regulators. The on-chip LDOs are intended for internal use only and should not be used to power any external circuitry. See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for details on the power tree scheme.

# 4.2.3.1 LDO\_SNVS\_ANA

Table 19 shows the parameters of LDO\_SNVS\_ANA.

#### Table 19. LDO\_SNVS\_ANA specification

| Specification                 | Min  | Тур  | Мах  | Unit |
|-------------------------------|------|------|------|------|
| VDD_SNVS_IN                   | 2.4  | 3    | 3.6  | V    |
| VDD_SNVS_ANA                  | 1.65 | 1.75 | 1.95 | V    |
| I_out                         | _    | —    | 1    | mA   |
| External decoupling capacitor | _    | 2.2  | _    | μF   |

# 4.2.3.2 LDO\_SNVS\_DIG

Table 20 shows the parameters of LDO\_SNVS\_DIG.

Table 20. LDO\_SNVS\_DIG specification

| Specification                 | Min  | Тур  | Мах  | Unit |
|-------------------------------|------|------|------|------|
| VDD_SNVS_ANA                  | 1.65 | 1.75 | 1.95 | V    |
| VDD_SNVS_DIG                  | 0.81 | 0.85 | 0.95 | V    |
| I_out                         | _    | _    | 1    | mA   |
| External decoupling capacitor | _    | 0.22 |      | μF   |

# 4.2.3.3 LDO\_PLL

Table 21 shows the parameters of LDO PLL.

| Table | 21. | LDO_ | PLL | specification |
|-------|-----|------|-----|---------------|
|-------|-----|------|-----|---------------|

| Specification                 | Min  | Тур | Мах  | Unit |
|-------------------------------|------|-----|------|------|
| VDDA_1P8_IN                   | 1.71 | 1.8 | 1.89 | V    |
| VDDA_1P0                      | 0.9  | 1   | 1.2  | V    |
| I_out                         | —    | _   | 70   | mA   |
| External decoupling capacitor | —    | 2.2 | _    | μF   |

## 4.2.3.4 LPSR\_LDO\_DIG

LPSR\_LDO\_DIG provides 1.0 V power source (VDD\_LPSR\_DIG) from 1.8V power domain (VDD\_LPSR\_ANA). The trim voltage range of LDO output is from 0.7 V to 1.15 V. There are two work modes: Low Power mode and High Power mode. In typical PVT case, the static current consumption is less than 3  $\mu$ A in Low Power mode. The maximum drive strength of this LDO regulator is 50 mA in High Power mode.

| Specification                 | Min  | Тур | Мах  | Unit |
|-------------------------------|------|-----|------|------|
| VDD_LPSR_ANA                  | 1.71 | 1.8 | 1.89 | V    |
| VDD_LPSR_DIG                  | 0.7  | 1   | 1.15 | V    |
| I_out                         | _    | —   | 50   | mA   |
| External decoupling capacitor | _    | 2.2 | _    | μF   |

# 4.2.3.5 LPSR\_LDO\_ANA

LPSR\_LDO\_ANA provides 1.8 V power source (VDD\_LPSR\_ANA) from 3.3 V power domain (VDD\_LPSR\_IN). Its default output value is 1.8 V. Two work modes are supported by this LDO: Low Power mode and High Power mode. In Low Power mode, the LDO provides 2 mA (maximum value) by

consuming only 4  $\mu$ A current. In High Power mode, the LDO provides 75 mA current capacity with 40  $\mu$ A static power dissipation.

| Specification                 | Min | Тур | Мах | Unit |
|-------------------------------|-----|-----|-----|------|
| VDD_LPSR_IN                   | 3   | 3.3 | 3.6 | V    |
| VDD_LPSR_ANA                  | —   | 1.8 | _   | V    |
| I_out                         | —   | _   | 75  | mA   |
| External decoupling capacitor | —   | 4.7 | _   | μF   |

Table 23. LPSR\_LDO\_ANA specification

# 4.2.4 DCDC

DCDC can be configured to operate on power-save mode when the load current is less than 50 mA. During the power-save mode, the converter operates with reduced switching frequency in PFM mode and with a minimum quiescent current to maintain high efficiency.

DCDC can detect the peak current in the P-channel switch. When the peak current exceeds the threshold, DCDC will give an alert signal, and the threshold can be configured. By this way, DCDC can roughly detect the current loading.

DCDC also includes the following protection functions:

- Over current protection. In run mode, DCDC shuts down when detecting abnormal large current in the P-type power switch.
- Over voltage protection. DCDC shuts down when detecting the output voltage is too high.
- Low voltage detection. DCDC shuts down when detecting the input voltage is too low.

## NOTE

There are restrictions on DCDC converter usage. See Table 25, CM7/CM4 power source guideline

On-chip regulators are designed to power on-chip load only. Do not use on-chip regulators to power external loads. DCDC\_DIG is used to power VDD\_SOC\_IN. DCDC\_ANA is a low-noise power rail used to power on-chip analog loads only.

Table 24 shows DCDC characteristics.

Input voltage refers to DCDC\_IN balls. 1.0 V output refers to DCDC\_DIG balls. 1.8 V output refers to DCDC\_ANA balls.

| Description    | Min | Тур | Мах   | Unit | Comments       |
|----------------|-----|-----|-------|------|----------------|
| Input voltage  | 3   | 3.3 | 3.6   | V    | —              |
| Output voltage |     |     |       |      |                |
| • 1.0 V output | 0.6 | 1   | 1.375 | V    | 25 mV per step |

#### Table 24. DCDC characteristics<sup>1</sup>

|  | Table | 24. | DCDC | characteristics <sup>1</sup> |
|--|-------|-----|------|------------------------------|
|--|-------|-----|------|------------------------------|

| Description             | Min   | Тур                                  | Max   | Unit | Comments                                                                                                                            |
|-------------------------|-------|--------------------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| • 1.8 V output          | 1.5   | 1.8                                  | 2.275 | V    | 25 mV per step                                                                                                                      |
| Loading                 |       |                                      |       | I    |                                                                                                                                     |
| • 1.0 V output          | -     | 150                                  | 850   | mA   | See Table 25,<br>CM7/CM4 power<br>source guideline                                                                                  |
| • 1.8 V output          | _     | 80                                   | 150   | mA   | Consider 1.8 V supply<br>currents in Table 12 to<br>ensure no DCDC<br>overload. Add currents<br>for active modules per<br>use case. |
| Efficiency              |       |                                      |       |      |                                                                                                                                     |
| DCDC run mode           | —     | 80%                                  | _     | —    | 150 mA@vdd1p0<br>80 mA@vdd1p8                                                                                                       |
| DCDC low power mode     | _     | 80%                                  | -     | —    | 300 μA@vdd1p0<br>300 μA@vdd1p8                                                                                                      |
| Output voltage accuracy |       |                                      | 1     | I    | - 1                                                                                                                                 |
| DCDC Run mode           | -2.5% | —                                    | 2.5%  | —    | Maximum 50 mV<br>Vp-p@vdd1p0                                                                                                        |
| DCDC Low power mode     | -6%   | _                                    | 6%    | —    | —                                                                                                                                   |
| Over current detection  | _     | 1.5                                  | _     | A    | The typical value can be<br>configured as 1.5 A and<br>2 A by register.                                                             |
| Over voltage detection  |       |                                      | 1     | I    |                                                                                                                                     |
| Output 1.8 V            | _     | 2.5                                  | 2.75  | V    | —                                                                                                                                   |
| Output 1.0 V            | _     | 1.5                                  | 1.65  | V    | —                                                                                                                                   |
| Low DCDC_IN detection   | _     | 2.6                                  | 2.8   | V    | —                                                                                                                                   |
| Leakage current         | _     | 3                                    | —     | μΑ   | DCDC off                                                                                                                            |
| Quiescent current       |       |                                      |       |      |                                                                                                                                     |
| DCDC Run mode           | _     | 150                                  | —     | μΑ   | —                                                                                                                                   |
| DCDC Low power mode     | _     | 5                                    | —     | μΑ   | —                                                                                                                                   |
| Capacitor value         | -     | 33<br>(DCDC_ANA)<br>66<br>(DCDC_DIG) | _     | μF   | High frequency<br>capacitor are also<br>required per the<br>Hardware Development<br>Guide<br>MIMXRT1170HDUG.                        |
| Inductor value          | —     | 4.7                                  | —     | μH   | —                                                                                                                                   |
| Saturation current      | —     | 1                                    | —     | А    | —                                                                                                                                   |

<sup>1</sup> Values in this table are based on CZ test with limited matrix samples in lab environment.

For additional information, see the *i.MX RT1170 Reference Manual* (IMXRT1170RM).

| CM7/CM4 maximum<br>frequency                             | Junction temperature range | VDD_SOC_IN power source               | On-chip DCDC mode     |
|----------------------------------------------------------|----------------------------|---------------------------------------|-----------------------|
| f <sub>CM7</sub> ≤ 600 MHz<br>f <sub>CM4</sub> ≤ 240 MHz | -40 to 125 °C              | On-Chip DCDC Converter                | Enabled               |
| 600 MHz < $f_{CM7} \le$ 800 MHz $f_{CM4} \le$ 400 MHz    | -40 to 125 °C              | NXP PF5020 PMIC or external regulator | Bypassed <sup>1</sup> |
| f <sub>CM7</sub> ≤ 800 MHz<br>f <sub>CM4</sub> ≤ 400 MHz | -40 to 105 °C              | On-Chip DCDC Converter                | Enabled               |

#### Table 25. CM7/CM4 power source guideline

Please refer to Table 12, Maximum supply currents to determine corresponding external power supplies requirements.

| Processor analog rail | Power domain       | Scenario #1<br>(mA) | Scenario #2<br>(mA) | Scenario #3<br>(mA) |
|-----------------------|--------------------|---------------------|---------------------|---------------------|
| VDDA_1P8_IN           | PLL, OSC, and LDOs | 100                 | 100                 | 100                 |
| VDD_USB_1P8           | USB OTG PHYs       | 50                  | Unused              | 50                  |
| VDDA_ADC_1P8          | ADC, DAC, and ACMP | Unused              | 10                  | 10                  |
| VDD_MIPI_1P8          | MIPI CSI/DSI PHY   | Unused              | 4                   | 4                   |
| Total                 | _                  | 150                 | 114                 | 164 <sup>1</sup>    |

<sup>1</sup> Using external regulator.

1

# 4.2.5 PLL's electrical characteristics

This section provides PLL electrical characteristics.

### NOTE

The output frequency of Arm PLL, Audio PLL and Video PLL (including post divider inside PLL module if there is) should be not greater than 1GHz on over drive mode, 800MHz on normal drive mode and 480MHz on under drive mode.

# 4.2.5.1 Audio/Video PLL's electrical parameters

| Parameter           | Min  | Тур | Мах   | Unit             |
|---------------------|------|-----|-------|------------------|
| Clock output range  | 650  | _   | 1300  | MHz              |
| Reference clock     | —    | 24  | _     | MHz              |
| Lock time           | —    | _   | 11250 | reference cycles |
| Period jitter (p2p) | —    | 50  | _     | ps               |
| Duty cycle          | 48.5 | _   | 51.5  | %                |

#### Table 27. Audio/Video PLL's electrical parameters

# 4.2.5.2 528 MHz PLL

#### Table 28. 528 MHz PLL's electrical parameters

| Parameter               | Min | Тур | Мах   | Unit             |
|-------------------------|-----|-----|-------|------------------|
| Clock output range      | _   | _   | 528   | MHz              |
| Reference clock         | _   | 24  | —     | MHz              |
| Lock time               | _   | _   | 11250 | reference cycles |
| Period jitter (p2p)     | _   | 50  | —     | ps               |
| PFD period jitter (p2p) | _   | 100 | —     | ps               |
| Duty cycle              | 45  | _   | 55    | %                |

# 4.2.5.3 Ethernet PLL

#### Table 29. Ethernet PLL's electrical parameters

| Parameter           | Min  | Тур | Мах   | Unit             |
|---------------------|------|-----|-------|------------------|
| Clock output range  | —    | _   | 1000  | MHz              |
| Reference clock     | —    | 24  | —     | MHz              |
| Lock time           | —    | _   | 11250 | reference cycles |
| Period jitter (p2p) | —    | 50  | —     | ps               |
| Duty cycle          | 47.5 | _   | 52.5  | %                |

## 4.2.5.4 480 MHz PLL

| Parameter               | Min | Тур | Мах | Unit             |
|-------------------------|-----|-----|-----|------------------|
| Clock output range      | _   | —   | 480 | MHz              |
| Reference clock         | _   | 24  | —   | MHz              |
| Lock time               | _   | —   | 383 | reference cycles |
| Period jitter (p2p)     | _   | 40  | —   | ps               |
| PFD period jitter (p2p) | _   | 125 | —   | ps               |
| Duty cycle              | 45  | _   | 55  | %                |

Table 30. 480 MHz PLL's electrical parameters

### 4.2.5.5 Arm PLL

| Parameter           | Min | Тур | Мах  | Unit             |
|---------------------|-----|-----|------|------------------|
| Clock output range  | 156 | —   | 2496 | MHz              |
| Reference clock     | _   | 24  | —    | MHz              |
| Lock time           | _   | —   | 2250 | reference cycles |
| Period jitter (p2p) | _   | 15  | —    | ps               |
| Duty cycle          | 45  | _   | 55   | %                |

 Table 31. Arm PLL's electrical parameters

# 4.2.6 On-chip oscillators

The system oscillator (SYS OSC) is a crystal oscillator. The SYS OSC, in conjunction with an external crystal or resonator, generates a reference clock for this chip. It also provides the option for an external input clock to XTALI signal directly.

| Symbol                             | Parameter                                       | Conditions          | Min        | Тур         | Max     | Unit    |
|------------------------------------|-------------------------------------------------|---------------------|------------|-------------|---------|---------|
| I <sub>VDDA</sub> (Low power mode) | Analog supply current                           | 24 MHz              | _          | 0.5         |         | mA      |
| I <sub>VDDA</sub> (High gain mode) | Analog supply current                           | 24 MHz              | _          | 1.3         |         | mA      |
| R <sub>F</sub>                     | Feedback resistor                               | Low-power mode      |            | No          | need    |         |
|                                    |                                                 | High-gain mode      | —          | 1           | —       | MΩ      |
| R <sub>S</sub>                     | Series resistor <sup>1</sup>                    | —                   | —          | 0           | _       | kΩ      |
| C <sub>X</sub> C <sub>Y</sub>      | XTALI/XTALO load capacitance                    | See crystal or reso | onator mar | nufacture's | recomme | ndation |
| C <sub>para</sub>                  | Parasitically capacitance of<br>XTALI and XTALO | _                   | —          | 1.5         | 2.0     | pF      |

| Table 32. 24 MHz system | oscillator specifications |
|-------------------------|---------------------------|
|-------------------------|---------------------------|

| Symbol             | Parameter                                      | Conditions                                                                                                                                                                                                                               | Min                      | Тур                      | Max | Unit |
|--------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-----|------|
|                    | Clock                                          | output                                                                                                                                                                                                                                   |                          |                          |     |      |
| F <sub>OSC</sub>   | Oscillator crystal or resonator<br>frequency   | _                                                                                                                                                                                                                                        | _                        | 24                       | —   | MHz  |
| t <sub>dcy</sub>   | Duty-cycle of the output clock                 | —                                                                                                                                                                                                                                        | 40                       | 50                       | 60  | %    |
|                    | Dynamic                                        | parameters                                                                                                                                                                                                                               |                          |                          |     |      |
| V <sub>PP</sub>    | Peak-peak amplitude of                         | Low-power mode                                                                                                                                                                                                                           | —                        | 0.8                      |     | V    |
|                    | oscillation                                    | High gain mode                                                                                                                                                                                                                           | 0.75x<br>VDDA_<br>1P8_IN | 0.8 x<br>VDDA_<br>1P8_IN |     | V    |
| t <sub>start</sub> | Start-up time from<br>OSC_24M_CNTL[OSC_EN] set | 24 MHz low-power<br>mode                                                                                                                                                                                                                 | _                        | 250                      |     | μs   |
|                    | to oscillator stable <sup>2</sup>              | Clock output       r resonator     —       utput clock     —       Dynamic parameters       de of     Low-power mode       High gain mode     0.75x       VDDA_     VDDA_       1P8_IN     1P8_IN       OSC_EN] set     24 MHz low-power |                          | μs                       |     |      |

Table 32. 24 MHz system oscillator specifications (continued)

<sup>1</sup> Depends on the drive level of external crystal device

<sup>2</sup> Oscillator hardware default is OFF at power-up, so requires firmware or software to enable.

Each i.MX RT1170 processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI).

The RTC\_XTALI is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watch-dog counters. The clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can be used instead of the clock source from RTC\_XTALI. The internal ring oscillator does not provide an accurate frequency and is affected by process, voltage, and temperature variations. NXP recommends using an external crystal as the clock source for RTC\_XTALI. If the internal clock oscillator is used instead, careful consideration should be given to the timing implications on all of the SoC modules dependent on this clock.

The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier.

| Symbol              | Description                                             | Min | Тур    | Max | Unit | Note |
|---------------------|---------------------------------------------------------|-----|--------|-----|------|------|
| C <sub>para</sub>   | Parasitically capacitance of RTC_XTALI<br>and RTC_XTALO | —   | 1.5    | 2.0 | pF   | —    |
| V <sub>pp</sub>     | Peak-to-peak amplitude of oscillator                    | —   | 0.6    | _   | V    | 1    |
| f <sub>osc_lo</sub> | Oscillator crystal                                      | —   | 32.768 | _   | kHz  | —    |

Table 33. 32 kHz oscillator specifications

| Symbol                  | Description                                                                                      | Min | Тур | Мах              | Unit | Note |
|-------------------------|--------------------------------------------------------------------------------------------------|-----|-----|------------------|------|------|
| t <sub>start</sub>      | Crystal startup time from VDD_SNVS_ANA ramp-up to minimum operating voltage to oscillator stable |     | 500 | _                | ms   | 1    |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude                                                        | 0.7 | _   | VDD_SNVS<br>_ANA | V    | 2,3  |

<sup>1</sup> Proper PCB layout procedures must be followed to achieve specifications.

<sup>2</sup> This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

<sup>3</sup> The parameter specified is a peak-to-peak value and V<sub>IL</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to VDD\_SNVS\_ANA.

The RTC OSC module provides the clock source for the Real-Time Clock module. The RTC OSC module, in conjunction with an external crystal, generates a 32.768 kHz reference clock for the RTC.

#### Table 34. RC oscillator with 16 MHz internal reference frequency

| Symbol                  | Parameter                                                                                          | Condition | Min  | Тур | Max  | Unit |
|-------------------------|----------------------------------------------------------------------------------------------------|-----------|------|-----|------|------|
| Clock output            |                                                                                                    | 1         |      | I   |      |      |
| F <sub>clkout_16M</sub> | Clock frequency                                                                                    | —         | 15.1 | 16  | 16.9 | MHz  |
| Dynamic parame          | ters                                                                                               |           |      |     |      |      |
| T <sub>start_16M</sub>  | Start-up time from<br>VDD_LPSR_ANA ramp-up to<br>minimum operating voltage to<br>oscillator stable | _         | _    | 50  | _    | μs   |
| Power-down mod          | de                                                                                                 |           | •    |     |      |      |
| I <sub>VDDA</sub>       | Supply current in power-down                                                                       | —         | 1    | 2   | 95   | nA   |

#### Table 35. RC oscillator with 48 MHz internal reference frequency

| Symbol              | Parameter                                                                                          | Condition | Min | Тур | Мах | Unit |  |  |
|---------------------|----------------------------------------------------------------------------------------------------|-----------|-----|-----|-----|------|--|--|
| General             |                                                                                                    |           |     |     |     |      |  |  |
| I <sub>VDDA</sub>   | Analog supply current                                                                              | —         | _   | 350 | 500 | μA   |  |  |
| Clock output        |                                                                                                    |           |     |     |     |      |  |  |
| F <sub>clkout</sub> | Clock frequency                                                                                    | —         | —   | 48  | —   | MHz  |  |  |
| Dynamic param       | eters                                                                                              |           |     |     |     |      |  |  |
| T <sub>start</sub>  | Start-up time from<br>VDD_LPSR_ANA ramp-up to<br>minimum operating voltage to<br>oscillator stable | _         | _   | 2.5 | _   | μs   |  |  |

| Symbol              | Parameter | Condition | Min | Тур | Мах | Unit |
|---------------------|-----------|-----------|-----|-----|-----|------|
| Accuracy            |           |           |     |     |     |      |
| T <sub>target</sub> | Trimmed   | _         | -2  | _   | 2   | %    |

#### Table 35. RC oscillator with 48 MHz internal reference frequency (continued)

#### Table 36. RC oscillator with 400 MHz internal reference frequency

| Symbol              | Parameter                    | Condition | Min | Тур | Мах | Unit |
|---------------------|------------------------------|-----------|-----|-----|-----|------|
| General             |                              |           |     |     |     |      |
| IVDD_1P8V_ON        | Analog supply current        | —         | _   | 60  | —   | μA   |
| I <sub>VDD_ON</sub> | Digital supply current       | —         | —   | 80  |     | μA   |
| Clock output        |                              |           |     |     |     |      |
| F_tuned             | Tuned clock frequency        | —         | _   | 400 |     | MHz  |
| ΔF/F                | Frequency error after tuning | _         | _   | 0.1 | —   | %    |
| Dynamic paramet     | ters                         |           | •   |     | •   | •    |
| J <sub>PP-CC</sub>  | Peak-peak, period jitter     | —         | _   | 50  | —   | ps   |
| t <sub>start</sub>  |                              |           | _   | 1   | _   | μs   |
| t <sub>tune</sub>   | Tuning time                  | —         | 1   | _   | 256 | μs   |

<sup>1</sup> Oscillator hardware default is OFF at power-up, so requires firmware or software to enable.

#### Table 37. RC oscillator with 32 kHz internal reference frequency

| Symbol               | Description                   | Min  | Тур | Max | Unit                 | Note |
|----------------------|-------------------------------|------|-----|-----|----------------------|------|
| f <sub>irc32k</sub>  | Internal reference frequency  | _    | 32  | _   | kHz                  | _    |
| Δf <sub>irc32k</sub> | Deviation of IRC32K frequency | -25% | _   | 25% | %f <sub>irc32k</sub> | —    |

# 4.3 I/O parameters

This section provides parameters on I/O interfaces.

# 4.3.1 I/O DC parameters

This section includes the DC parameters of the following I/O types:

- XTALI and RTC\_XTALI (Clock Inputs) DC Parameters
- General Purpose I/O (GPIO)

### NOTE

The term 'NVCC\_XXXX' in this section refers to the associated supply rail of an input or output.

### NOTE

When enable the open drain for I/O pad, the external pull-up voltage cannot exceed the associated supply rail.



Figure 6. Circuit for parameters Voh and Vol for I/O cells

# 4.3.1.1 XTALI and RTC\_XTALI (clock inputs) DC parameters

Table 38 shows the DC parameters for the clock inputs.

| Table 38. XTALI and RTC | _XTALI DC parameters <sup>1</sup> |
|-------------------------|-----------------------------------|
|-------------------------|-----------------------------------|

| Parameter                             | Symbol | Test Conditions | Min                | Мах          | Unit |
|---------------------------------------|--------|-----------------|--------------------|--------------|------|
| XTALI high-level DC input voltage     | Vih    | —               | VDDA_1P8_IN - 0.5  | VDDA_1P8_IN  | V    |
| XTALI low-level DC input voltage      | Vil    | —               | 0                  | 0.5          | V    |
| RTC_XTALI high-level DC input voltage | Vih    | —               | VDD_SNVS_ANA - 0.5 | VDD_SNVS_ANA | V    |
| RTC_XTALI low-level DC input voltage  | Vil    | —               | 0                  | 0.5          | V    |

<sup>1</sup> The DC parameters are for external clock input only.

# 4.3.1.2 General purpose I/O (GPIO) DC parameters

Following section introduces the GPIO DC parameters, respectively, for GPIO pads. These parameters are guaranteed per the operating ranges in Table 11 unless otherwise noted.

# Table 39. DC specification for GPIO\_EMC\_B1/GPIO\_EMC\_B2/GPIO\_SD\_B1/GPIO\_SD\_B2/GPIO\_DISP\_B1 bank

| Parameter                | Symbol          |              | Value |            | Unit | Condition |  |  |  |
|--------------------------|-----------------|--------------|-------|------------|------|-----------|--|--|--|
| i arameter               | Min             |              | Тур   | Мах        | onit | Condition |  |  |  |
|                          | Receiver 3.3 V  |              |       |            |      |           |  |  |  |
| High level input voltage | V <sub>IH</sub> | 0.625 x NVCC |       | NVCC + 0.3 | V    | _         |  |  |  |

# Table 39. DC specification for GPIO\_EMC\_B1/GPIO\_EMC\_B2/GPIO\_SD\_B1/GPIO\_SD\_B2/GPIO\_DISP\_B1 bank (continued)

| Parameter                                         | Symbol                     |                  | Value          |              | Unit | Condition                              |  |  |  |
|---------------------------------------------------|----------------------------|------------------|----------------|--------------|------|----------------------------------------|--|--|--|
| Parameter                                         | Symbol                     | Min              | Тур            | Max          | Unit | Condition                              |  |  |  |
| Low level input voltage                           | V <sub>IL</sub>            | -0.3             | —              | 0.25 x NVCC  | V    | —                                      |  |  |  |
|                                                   | •                          | Rece             | eiver 1.8 V    |              | 1    | •                                      |  |  |  |
| High level input voltage                          | V <sub>IH</sub>            | 0.65 x NVCC      | _              | NVCC + 0.3   | V    | —                                      |  |  |  |
| Low level input voltage                           | V <sub>IL</sub>            | -0.3             | _              | 0.35 x NVCC  | V    | —                                      |  |  |  |
|                                                   | Driver 3.3                 | V and driver 1.8 | V for PDRV = L | and PDRV = H |      |                                        |  |  |  |
| Output high current                               | I <sub>OH</sub>            | -6               | _              | _            | mA   | V <sub>OH</sub> = 0.8 x NVCC           |  |  |  |
| Output low current                                | I <sub>OL</sub>            | 6                | _              | _            | mA   | V <sub>OL</sub> = 0.2 x NVCC           |  |  |  |
| Output low/high current total<br>for each IO bank | I <sub>OCT</sub>           | —                | _              | 100          | mA   | _                                      |  |  |  |
|                                                   | Weak pull-up and pull-down |                  |                |              |      |                                        |  |  |  |
| Pull-up / pull-down resistance                    | R <sub>High</sub>          | 10               | _              | 100          | kΩ   | High voltage range<br>(2.7 V - 3.6 V)  |  |  |  |
| Pull-up / pull-down resistance                    | R <sub>Low</sub>           | 20               | —              | 50           | kΩ   | Low voltage range<br>(1.65 V - 1.95 V) |  |  |  |

### Table 40. DC specification for GPIO\_SNVS bank<sup>1</sup>

| Parameter                                        | Symbol                                 | Min                | Typ <sup>2</sup> | Мах                | Unit | Condition                            |  |
|--------------------------------------------------|----------------------------------------|--------------------|------------------|--------------------|------|--------------------------------------|--|
| High level input voltage                         | V <sub>IH</sub>                        | 0.7 x<br>NVCC_SNVS | —                | NVCC_SNVS+<br>0.1  | V    | _                                    |  |
| Low level input voltage                          | V <sub>IL</sub>                        | -0.3               |                  | 0.3 x<br>NVCC_SNVS | V    | _                                    |  |
| Output high current                              | I <sub>ОН</sub>                        | _                  | -45              | _                  | μA   | V <sub>OH</sub> =<br>NVCC_SNVS - 0.3 |  |
| Output low current                               | I <sub>OL</sub>                        | —                  | 50               | —                  | μA   | V <sub>OL</sub> = 0.3                |  |
| Output low/high current total for GPIO_SNVS bank | I <sub>OCT</sub>                       |                    |                  | 1                  | mA   |                                      |  |
| Weak pull-up and pull-down                       |                                        |                    |                  |                    |      |                                      |  |
| Pull-up and pull-down resistance                 | R <sub>High/</sub><br>R <sub>Low</sub> | 100                | 200              | 600                | kΩ   |                                      |  |

<sup>1</sup> By default, functionality of GPIO\_SNVS\_XX port is determined by the part number. Tamper function is available only on tamper-enabled parts, and GPIO is the only available function on parts which do not support tamper.

<sup>2</sup> Typical numbers are not guaranteed.

| NO. | Chara. cteristics                                   | Test Conditions                                     | Min         | Мах         | Units |
|-----|-----------------------------------------------------|-----------------------------------------------------|-------------|-------------|-------|
| 1   | Input high voltage (V <sub>IH</sub> )               | Normal voltage range                                | 0.7 x NVCC  | NVCC + 0.1  | V     |
|     |                                                     | Derated voltage range                               | 0.75 x NVCC | NVCC + 0.1  | V     |
|     |                                                     | Derated2 voltage range                              | 0.75 x NVCC | NVCC + 0.1  | V     |
|     |                                                     | Low voltage range                                   | 0.7 x NVCC  | NVCC + 0.1  | V     |
|     |                                                     | High voltage range                                  | 0.7 x NVCC  | NVCC + 0.1  | V     |
| 2   | Input low voltage (V <sub>IL</sub> )                | Normal voltage range                                | - 0.3       | 0.3 x NVCC  | V     |
|     |                                                     | Derated voltage range                               | - 0.3       | 0.25 x NVCC | V     |
|     |                                                     | Derated2 voltage range                              | - 0.3       | 0.25 x NVCC | V     |
|     |                                                     | Low voltage range                                   | - 0.3       | 0.3 x NVCC  | V     |
|     |                                                     | High voltage range                                  | - 0.3       | 0.3 x NVCC  | V     |
| 3   | Input Hysteresis (VHYSN)                            | All voltage range                                   | 0.06 x NVCC | —           | V     |
| 4   | 4 Output high voltage (V <sub>OH</sub> )<br>DSE = 1 | Normal voltage range<br>I <sub>OH</sub> = -10 mA    | NVCC - 0.5  | _           | V     |
|     |                                                     | Derated voltage range<br>I <sub>OH</sub> = -6 mA    | NVCC - 0.5  | _           | V     |
|     |                                                     | Derated2 voltage range<br>I <sub>OH</sub> = -5 mA   | NVCC - 0.5  | —           | V     |
|     |                                                     | Low voltage range<br>I <sub>OH</sub> = -10 mA       | NVCC - 0.5  | —           | V     |
|     |                                                     | High voltage range<br>I <sub>OH</sub> = -10 mA      | NVCC - 0.5  | _           | V     |
| 5   | Output high voltage (V <sub>OH</sub> )<br>DSE = 0   | Normal voltage range<br>I <sub>OH</sub> = -5 mA     | NVCC - 0.5  | —           | V     |
|     |                                                     | Derated voltage range<br>I <sub>OH</sub> = -3 mA    | NVCC - 0.5  | —           | V     |
|     |                                                     | Derated2 voltage range<br>I <sub>OH</sub> = -2.5 mA | NVCC - 0.5  | _           | V     |
|     |                                                     | Low voltage range<br>I <sub>OH</sub> = -5 mA        | NVCC - 0.5  | _           | V     |
|     |                                                     | High voltage range<br>I <sub>OH</sub> = -5 mA       | NVCC - 0.5  | _           | V     |

Table 41. DC specification for GPIO\_AD/GPIO\_LPSR/GPIO\_DISP\_B2 bank

| NO. | Chara. cteristics                                                          | Test Conditions                                    | Min  | Мах  | Units |
|-----|----------------------------------------------------------------------------|----------------------------------------------------|------|------|-------|
| 6   | Output low voltage (V <sub>OL</sub> )<br>DSE = 1                           | Normal voltage range<br>I <sub>OL</sub> = 10 mA    | _    | 0.5  | V     |
|     |                                                                            | Derated voltage range<br>I <sub>OL</sub> = 6 mA    | —    | 0.5  | V     |
|     |                                                                            | Derated2 voltage range<br>I <sub>OL</sub> = 5 mA   | _    | 0.5  | V     |
|     | -                                                                          | Low voltage range<br>I <sub>OL</sub> = 10 mA       | _    | 0.5  | V     |
|     |                                                                            | High voltage range<br>I <sub>OL</sub> = 10 mA      | _    | 0.5  | V     |
| 7   | 7 Output low voltage (V <sub>OL</sub> )<br>DSE = 0                         | Normal voltage range<br>I <sub>OL</sub> = 5 mA     | _    | 0.5  | V     |
|     |                                                                            | Derated voltage range<br>I <sub>OL</sub> = 3 mA    | _    | 0.5  | V     |
|     |                                                                            | Derated2 voltage range<br>I <sub>OL</sub> = 2.5 mA | _    | 0.5  | V     |
|     |                                                                            | Low voltage range<br>I <sub>OL</sub> = 5 mA        | _    | 0.5  | V     |
|     |                                                                            | High voltage range<br>I <sub>OL</sub> = 5 mA       | _    | 0.5  | V     |
| 8   | NVCC                                                                       | Normal voltage range                               | 2.7  | 3.6  | V     |
|     |                                                                            | Derated voltage range                              | 1.98 | 2.7  | V     |
|     |                                                                            | Derated2 voltage range                             | 1.71 | 1.98 | V     |
|     |                                                                            | Low voltage range                                  | 1.71 | 1.98 | V     |
|     |                                                                            | High voltage range                                 | 3    | 3.6  | V     |
| 11  | Pull-up resistor range (R <sub>PU</sub> )<br>Measure @V <sub>DD</sub>      | All voltage range                                  | 25   | 50   | kΩ    |
| 12  | Pull-down resistor range<br>(R <sub>PD</sub> )<br>Measure @V <sub>SS</sub> | All voltage range                                  | 25   | 50   | kΩ    |
| 13  | Input leakage current                                                      | All voltage range                                  | _    | 1    | μA    |
| 14  | Output capacitance (CL)                                                    | All voltage range                                  |      | 15   | pF    |
| 15  | Input capacitance (Cin)                                                    | All voltage range                                  | _    | 5    | pF    |
| 16  | Output low/high current total for each IO bank (I <sub>OCT</sub> )         | All voltage range                                  | —    | 100  | mA    |

#### Table 41. DC specification for GPIO\_AD/GPIO\_LPSR/GPIO\_DISP\_B2 bank (continued)

# 4.3.2 I/O AC parameters

The GPIO and DDR I/O load circuit and output transition time waveform are shown in Figure 7 and Figure 8.



CL includes package, probe and fixture capacitance

#### Figure 7. Load circuit for output



Figure 8. Output transition time waveform

# 4.3.2.1 General purpose I/O (GPIO) AC parameters

The I/O AC parameters for GPIO are presented in the Table 42 and Table 43, respectively. Table 42. AC specification for GPIO\_EMC\_B1/GPIO\_EMC\_B2/GPIO\_SD\_B1/GPIO\_SD\_B2/GPIO\_DISP\_B1 bank

| Symbol                   | Parameter         | Test Condition                                    | Min | Тур | Мах  | Unit |     |  |  |
|--------------------------|-------------------|---------------------------------------------------|-----|-----|------|------|-----|--|--|
| Driver 1.8 V application |                   |                                                   |     |     |      |      |     |  |  |
| f <sub>max</sub>         | Maximum frequency | Load = 21 pF (PDRV = L, high drive, $33 \Omega$ ) |     |     |      | 208  | MHz |  |  |
|                          |                   | Load = 15 pF (PDRV = H, low drive,<br>50 Ω)       |     |     |      |      |     |  |  |
| tr                       | Rise time         | Measured between $V_{OL}$ and $V_{OH}$            | 0.4 | —   | 1.32 | ns   |     |  |  |
| tf                       | Fall time         | Measured between $V_{OH}$ and $V_{OL}$            | 0.4 | —   | 1.32 | ns   |     |  |  |
|                          |                   | Driver 3.3 V application                          | 1   | 1   |      | 1    |     |  |  |
| f <sub>max</sub>         | Maximum frequency | Load = 20 pF                                      | _   |     | 200  | MHz  |     |  |  |
| tr                       | Rise time         | Measured between $V_{OL}$ and $V_{OH}$            | _   | _   | 3    | ns   |     |  |  |
| tf                       | Fall time         | Measured between $V_{OH}$ and $V_{OL}$            |     |     | 3    | ns   |     |  |  |

#### Table 43. Dynamic input characteristics for GPIO\_EMC\_B1/GPIO\_EMC\_B2/GPIO\_SD\_B1/GPIO\_SD\_B2/GPIO\_DISP\_B1 bank

| Parameter                                           | Test Condition <sup>1, 2</sup>                   | Min                                                                                                                                                          | Max                                                                                                                                                          | Unit                                                                                                                                                                                     |  |  |  |  |
|-----------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Dynamic Input Characteristics for 3.3 V Application |                                                  |                                                                                                                                                              |                                                                                                                                                              |                                                                                                                                                                                          |  |  |  |  |
| Input frequency of operation                        | —                                                | —                                                                                                                                                            | 200                                                                                                                                                          | MHz                                                                                                                                                                                      |  |  |  |  |
| Dynamic Input Characteristics for 1.8 V Application |                                                  |                                                                                                                                                              |                                                                                                                                                              |                                                                                                                                                                                          |  |  |  |  |
| Input frequency of operation                        | —                                                | —                                                                                                                                                            | 208                                                                                                                                                          | MHz                                                                                                                                                                                      |  |  |  |  |
|                                                     | Dynami<br>Input frequency of operation<br>Dynami | Dynamic Input Characteristics for 3.3 V Application         Input frequency of operation       —         Dynamic Input Characteristics for 1.8 V Application | Dynamic Input Characteristics for 3.3 V Application         Input frequency of operation       —         Dynamic Input Characteristics for 1.8 V Application | Dynamic Input Characteristics for 3.3 V Application         Input frequency of operation       —       200         Dynamic Input Characteristics for 1.8 V Application       —       200 |  |  |  |  |

<sup>1</sup> For all supply ranges of operation.

<sup>2</sup> The dynamic input characteristic specifications are applicable for the digital bidirectional cells.

### Table 44. AC specifications for GPIO\_AD/GPIO\_LPSR/GPIO\_DISP\_B2 bank

| NO. | Characteristic                        | Condition                                 | Min | Мах | Unit |
|-----|---------------------------------------|-------------------------------------------|-----|-----|------|
| 1   | f <sub>max</sub>                      | Cload = 15 pF                             |     | 104 | MHz  |
| 2   | Pad rise/fall time (DSE = 0, SRE = 0) | Normal voltage range<br>(Cload = 15 pF)   | —   | 3   | ns   |
|     |                                       | Derated voltage range<br>(Cload = 15 pF)  |     | 5   | ns   |
|     |                                       | Derated2 voltage range<br>(Cload = 15 pF) | —   | 6   | ns   |
|     |                                       | Low voltage range<br>(Cload = 15 pF)      |     | 3   | ns   |
|     |                                       | High voltage range<br>(Cload = 15 pF)     | —   | 3   | ns   |
| 3   | Pad rise/fall time (DSE = 0, SRE = 1) | Normal voltage range<br>(Cload = 15 pF)   | —   | 6   | ns   |
|     |                                       | Derated voltage range<br>(Cload = 15 pF)  | —   | 10  | ns   |
|     |                                       | Derated2 voltage range<br>(Cload = 15 pF) | _   | 12  | ns   |
|     |                                       | Low voltage range<br>(Cload = 15 pF)      | —   | 6   | ns   |
|     |                                       | High voltage range<br>(Cload = 15 pF)     | —   | 6   | ns   |

| NO. | Characteristic                                         | Condition                                 | Min | Max | Unit |
|-----|--------------------------------------------------------|-------------------------------------------|-----|-----|------|
| 4   | Pad rise/fall time (DSE = 1, SRE = 0)                  | Normal voltage range<br>(Cload = 15 pF)   |     | 2.5 | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | _   | 4.5 | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | _   | 5   | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | —   | 2.5 | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | —   | 2.5 | ns   |
| 5   | Pad rise/fall time (DSE = 1, SRE = 1)                  | Normal voltage range<br>(Cload = 15 pF)   | —   | 5   | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | _   | 9   | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | —   | 10  | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | _   | 5   | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | —   | 5   | ns   |
| 6   | IPP_DO to pad propagation delay:<br>(DSE = 0, SRE = 0) | Normal voltage range<br>(Cload = 15 pF)   | —   | 2.5 | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | —   | 4.5 | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | —   | 5   | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | —   | 2.5 | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | _   | 4   | ns   |
| 7   | IPP_DO to pad propagation delay:<br>(DSE = 0, SRE = 1) | Normal voltage range<br>(Cload = 15 pF)   | —   | 7   | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | —   | 12  | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | —   | 14  | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | —   | 7   | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | _   | 8.5 | ns   |

### Table 44. AC specifications for GPIO\_AD/GPIO\_LPSR/GPIO\_DISP\_B2 bank (continued)

| NO. | Characteristic                                         | Condition                                 | Min | Max | Unit |
|-----|--------------------------------------------------------|-------------------------------------------|-----|-----|------|
| 8   | IPP_DO to pad propagation delay:<br>(DSE = 1, SRE = 0) | Normal voltage range<br>(Cload = 15 pF)   | _   | 2   | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | _   | 3.6 | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | _   | 4   | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | —   | 2   | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | —   | 4   | ns   |
| 9   | IPP_DO to pad propagation delay:<br>(DSE = 1, SRE = 1) | Normal voltage range<br>(Cload = 15 pF)   | —   | 6   | ns   |
|     |                                                        | Derated voltage range<br>(Cload = 15 pF)  | —   | 11  | ns   |
|     |                                                        | Derated2 voltage range<br>(Cload = 15 pF) | —   | 12  | ns   |
|     |                                                        | Low voltage range<br>(Cload = 15 pF)      | —   | 6   | ns   |
|     |                                                        | High voltage range<br>(Cload = 15 pF)     | -   | 7.5 | ns   |

#### Table 44. AC specifications for GPIO\_AD/GPIO\_LPSR/GPIO\_DISP\_B2 bank (continued)

Figure 9 is the GPIO block diagram.



Figure 9. GPIO block diagram

## 4.3.2.2 Overshoot parameters

When the chip IOs are used for interfacing with external high-speed device, it is very probable that voltage overshoot and undershoot occur on the high-speed signal path. Here overshoot is defined as the voltage above VDD and undershoot is voltage below GND. Furthermore, we also define the respective over/under-shoot area, which is the total area (voltage x time) total area of above VDD / below GND, respectively.

The overshoot /undershoot depends on the transmission line length (T-Line in mm) and on the terminal loading (CL in pF). This loading parameter is characteristic of the high-speed device (external SDRAM for example). Figure 10 illustrates the MCU-SDRAM circuit with overshoot/undershoot occurring. The list given in Table 45 and Table 46 for different configurations are the maximum allowed overshoot/undershoot that should not be exceeded to avoid damaging the RT1170 chip. For all the different configurations, the overshoot/undershoot area (unit:V-ns) should not exceed 0.8Vns, which is an IO specification.



Figure 10. MCU-SDRAM circuit with overshoot/undershoot

Here transmission line is 50 ohm characteristics impedance.

| Loading<br>(unit: pF) | Transmission line length<br>(unit: mm) | Data type | Max<br>overshoot<br>amplitude<br>(unit: V) | Max<br>undershoot<br>amplitude<br>(unit: V) | Overshoot/und<br>ershoot area<br>(unit:V - ns) |
|-----------------------|----------------------------------------|-----------|--------------------------------------------|---------------------------------------------|------------------------------------------------|
| 2                     | <= 80                                  | data      | 1.04                                       | 0.96                                        | 2.8                                            |
|                       |                                        | clk       | 0.6                                        | 0.92                                        |                                                |
| 3                     | <= 80                                  | data      | 0.92                                       | 1.01                                        | 2.4                                            |
|                       |                                        | clk       | 0.59                                       | 0.95                                        |                                                |
| 4.5                   | <= 70                                  | data      | 0.68                                       | 1.02                                        | 2.4                                            |
|                       |                                        | clk       | 0.52                                       | 0.95                                        |                                                |
| 6                     | <= 60                                  | data      | 0.61                                       | 0.98                                        | 2.4                                            |
|                       |                                        | clk       | 0.4                                        | 0.88                                        |                                                |
| 12                    | <= 60                                  | data      | 0.35                                       | 0.35                                        | 1.6                                            |
|                       |                                        | clk       | 0.35                                       | 0.35                                        |                                                |
| >12                   |                                        | data      | 0.35                                       | 0.35                                        | 0.8                                            |
|                       |                                        | clk       | 0.35                                       | 0.35                                        |                                                |

| Table 45. | Overshoot and un | ndershoot parameters                  | for IO bank voltage: 3.3 V             |
|-----------|------------------|---------------------------------------|----------------------------------------|
|           |                  | · · · · · · · · · · · · · · · · · · · | ······································ |

| Loading<br>(unit: pF) | Transmission line length<br>(unit: mm) | Data type | Max<br>overshoot<br>amplitude<br>(unit: V) | Max<br>undershoot<br>amplitude<br>(unit: V) | Overshoot/und<br>ershoot area<br>(unit:V - ns) |
|-----------------------|----------------------------------------|-----------|--------------------------------------------|---------------------------------------------|------------------------------------------------|
| 2                     | <= 90                                  | data      | 0.93                                       | 0.74                                        | 2.8                                            |
|                       |                                        | clk       | 0.69                                       | 0.65                                        |                                                |
| 3                     | <= 90                                  | data      | 0.9                                        | 0.75                                        | 2.4                                            |
|                       |                                        | clk       | 0.69                                       | 0.68                                        |                                                |
| 4.5                   | <= 90                                  | data      | 0.84                                       | 0.76                                        | 2.1                                            |
|                       |                                        | clk       | 0.65                                       | 0.7                                         |                                                |
| 6                     | <= 90                                  | data      | 0.78                                       | 0.77                                        | 2.1                                            |
|                       |                                        | clk       | 0.6                                        | 0.69                                        |                                                |
| 8                     | <= 70                                  | data      | 0.59                                       | 0.73                                        | 2.1                                            |
|                       |                                        | clk       | 0.47                                       | 0.61                                        |                                                |
| 10                    | <= 50                                  | data      | 0.51                                       | 0.59                                        | 1.8                                            |
|                       |                                        | clk       | 0.35                                       | 0.55                                        |                                                |
| 12                    | <= 50                                  | data      | 0.35                                       | 0.35                                        | 1.8                                            |
|                       |                                        | clk       | 0.35                                       | 0.35                                        |                                                |
| >12                   |                                        | data      | 0.35                                       | 0.35                                        | 0.8                                            |
|                       |                                        | clk       | 0.35                                       | 0.35                                        |                                                |

Table 46. Overshoot and undershoot parameters for IO bank voltage 1.8 V

Undershoot is voltage below GND.

Area is total area of above VDD or below GND, for below picture, undershoot area means (A+B) area.



Figure 11. Overshoot and undershoot

# 4.4 System modules

This section contains the timing and electrical parameters for the modules in the i.MX RT1170 processor.

# 4.4.1 Reset timing parameters

Figure 12 shows the POR reset timing and Table 47 lists the timing parameters.



Figure 12. POR reset timing diagram

Table 47. POR reset timing parameters

| ID  | Parameter                                   | Min | Max | Unit            |
|-----|---------------------------------------------|-----|-----|-----------------|
| CC1 | Duration of POR_B to be qualified as valid. | 1   |     | RTC_XTALI cycle |

# 4.4.2 WDOG reset timing parameters

Figure 13 shows the WDOG reset timing and Table 48 lists the timing parameters.



Figure 13. WDOG\_B timing diagram

#### Table 48. WDOG\_B timing parameters

| ID  | Parameter                    | Min | Max | Unit            |
|-----|------------------------------|-----|-----|-----------------|
| CC3 | Duration of WDOG_B Assertion | 1   | _   | RTC_XTALI cycle |

### NOTE

RTC\_XTALI is approximately 32 kHz. RTC\_XTALI cycle is one period or approximately 30  $\mu s.$ 

### NOTE

WDOG\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are muxed out through the IOMUX. See the IOMUX manual for detailed information.

# 4.4.3 JTAG Controller timing parameters

Figure 14 depicts the JTAG controller timing. Figure 15 depicts the JTAG TRST\_B timing.



Figure 15. JTAG\_TRST\_B timing

| ID | Parameter                     | Va  | Unit |      |
|----|-------------------------------|-----|------|------|
|    | Fardineter                    | Min | Мах  | Unit |
| JO | TCK frequency                 | —   | 25   | MHz  |
| J1 | TCK cycle time                | 40  | —    | ns   |
| J2 | TCK pulse width               | 20  | —    | ns   |
| J3 | Input data setup time         | 5   | —    | ns   |
| J4 | Input data hold time          | 5   | —    | ns   |
| J5 | Output data valid time        | _   | 15.2 | ns   |
| J6 | Output high impedance time    |     | 15.2 | ns   |
| J7 | TRST_B assert time            | 100 | —    | ns   |
| J8 | TRST_B setup time to TCK edge | 18  | —    | ns   |

#### Table 49. JTAG timing parameters

# 4.4.4 SWD timing parameters

Figure 16 depicts the SWD timing.



| Symbol | Description                | Min | Мах  | Unit |
|--------|----------------------------|-----|------|------|
| S0     | SWD_CLK frequency          | —   | 50   | MHz  |
| S1     | SWD_CLK cycle time         | 20  | _    | ns   |
| S2     | SWD_CLK pulse width        | 10  |      | ns   |
| S3     | Input data setup time      | 5   |      | ns   |
| S4     | Input data hold time       | 1   |      | ns   |
| S5     | Output data valid time     | —   | 14.4 | ns   |
| S6     | Output high impedance time | —   | 14.4 | ns   |

#### Table 50. SWD timing parameters

# 4.4.5 Trace timing parameters

Figure 17 depicts the trace timing.



#### Figure 17. Trace timing

#### Table 51. Trace timing parameters

| Symbol | Description           | Min  | Мах | Unit |
|--------|-----------------------|------|-----|------|
| Т0     | TRACE_CLK frequency   | —    | 70  | MHz  |
| T1     | TRACE_CLK cycle time  | 1/T0 | _   | ns   |
| T2     | TRACE_CLK pulse width | 6    | _   | ns   |
| Т3     | TRACE data setup time | 2    | _   | ns   |
| T4     | TRACE data hold time  | 0.7  | _   | ns   |

# 4.5 External memory interface

The following sections provide information about external memory interfaces.

# 4.5.1 SEMC specifications

The following sections provide information on SEMC interface.

Measurements are with a load of 15 pf and an input slew rate of 1 V/ns.

# 4.5.1.1 SEMC output timing

There are ASYNC and SYNC modes for SEMC output timing.

# 4.5.1.1.1 SEMC output timing in ASYNC mode

Table 52 shows SEMC output timing in ASYNC mode.

| Table 52. SEMC output timing in ASYNC mode | Table 52. | SEMC out | put timing in | n ASYNC mode |
|--------------------------------------------|-----------|----------|---------------|--------------|
|--------------------------------------------|-----------|----------|---------------|--------------|

| Symbol            | Parameter                 | Min.                   | Max. | Unit | Comment                                                                          |
|-------------------|---------------------------|------------------------|------|------|----------------------------------------------------------------------------------|
|                   | Frequency of operation    | _                      | 200  | MHz  |                                                                                  |
| Т <sub>СК</sub>   | Internal clock period     | 5                      | —    | ns   |                                                                                  |
| T <sub>AVO</sub>  | Address output valid time | —                      | 2    | ns   | These timing parameters                                                          |
| T <sub>AHO</sub>  | Address output hold time  | (TCK - 2) <sup>1</sup> | —    | ns   | apply to Address and ADV#<br>for NOR/PSRAM in ASYNC                              |
| T <sub>ADVL</sub> | Active low time           | (TCK - 1) <sup>2</sup> |      |      | mode.                                                                            |
| T <sub>DVO</sub>  | Data output valid time    | —                      | 2    | ns   | These timing parameters                                                          |
| T <sub>DHO</sub>  | Data output hold time     | (TCK - 2) <sup>3</sup> | —    | ns   | apply to Data/CLE/ALE and<br>WE# for NAND, apply to                              |
| T <sub>WEL</sub>  | WE# low time              | (TCK - 1) <sup>4</sup> |      | ns   | Data/DM/CRE for<br>NOR/PSRAM, apply to<br>Data/DCX and WRX for DBI<br>interface. |

<sup>1</sup> Address output hold time is configurable by SEMC\_\*CR0.AH. AH field setting value is 0x0 in above table. When AH is set with value N, T<sub>AHO</sub> min time should be ((N + 1) x T<sub>CK</sub>). See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for more detail about SEMC\_\*CR0.AH register field.

- <sup>2</sup> ADV# low time is configurable by SEMC\_\*CR0.AS. AS field setting value is 0x0 in above table. When AS is set with value N, T<sub>ADL</sub> min time should be ((N + 1) x T<sub>CK</sub> - 1). See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for more detail about SEMC\_\*CR0.AS register field.
- <sup>3</sup> Data output hold time is configurable by SEMC\_\*CR0.WEH. WEH field setting value is 0x0 in above table. When WEH is set with value N, T<sub>DHO</sub> min time should be ((N + 1) x T<sub>CK</sub>). See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for more detail about SEMC\_\*CR0.WEH register field.
- <sup>4</sup> WE# low time is configurable by SEMC\_\*CR0.WEL. WEL field setting value is 0x0 in above table. When WEL is set with value N, T<sub>WEL</sub> min time should be ((N + 1) x T<sub>CK</sub> 1). See the *i.MX RT1170 Reference Manual* (IMXRT1170RM) for more detail about SEMC\_\*CR0.WEL register field.

Figure 18 shows the output timing in ASYNC mode.



Figure 18. SEMC output timing in ASYNC mode

# 4.5.1.1.2 SEMC output timing in SYNC mode

Table 53 shows SEMC output timing in SYNC mode.

Table 53. SEMC output timing in SYNC mode

| Symbol           | Parameter              | Min. | Max. | Unit | Comment                                                            |
|------------------|------------------------|------|------|------|--------------------------------------------------------------------|
|                  | Frequency of operation | _    | 200  | MHz  | _                                                                  |
| т <sub>ск</sub>  | Internal clock period  | 5    | _    | ns   | _                                                                  |
| T <sub>DVO</sub> | Data output valid time | _    | 0.6  | ns   | These timing parameters apply to                                   |
| T <sub>DHO</sub> | Data output hold time  | -0.7 | _    | ns   | Address/Data/DM/CKE/control<br>signals with SEMC_CLK for<br>SDRAM. |

Figure 19 shows the output timing in SYNC mode.





# 4.5.1.2 SEMC input timing

There are ASYNC and SYNC modes for SEMC input timing.

# 4.5.1.2.1 SEMC input timing in ASYNC mode

Table 54 shows SEMC input timing in ASYNC mode.

## Table 54. SEMC input timing in ASYNC mode

| Symbol          | Parameter        | Min. | Max. | Unit | Comment                                             |
|-----------------|------------------|------|------|------|-----------------------------------------------------|
| T <sub>IS</sub> | Data input setup | 7.1  | —    | ns   | For NAND/NOR/PSRAM/DBI,                             |
| T <sub>IH</sub> | Data input hold  | 0    | —    | ns   | these timing parameters apply to RE# and Read Data. |

Figure 20 shows the input timing in ASYNC mode.



Figure 20. SEMC input timing in ASYNC mode

# 4.5.1.2.2 SEMC input timing in SYNC mode

Table 55 and Table 56 show SEMC input timing in SYNC mode.

## Table 55. SEMC input timing in SYNC mode (SEMC\_MCR.DQSMD = 0x0)

| Symbol          | Parameter        | Min. | Max. | Unit | Comment |
|-----------------|------------------|------|------|------|---------|
| T <sub>IS</sub> | Data input setup | 8.67 | —    | ns   | —       |
| T <sub>IH</sub> | Data input hold  | 0    | —    | ns   |         |

## Table 56. SEMC input timing in SYNC mode (SEMC\_MCR.DQSMD = 0x1)

| Symbol          | Parameter                       | Min. | Max. | Unit | Comment |
|-----------------|---------------------------------|------|------|------|---------|
| T <sub>IS</sub> | Data input setup                | 0.6  | _    | ns   | —       |
| T <sub>IH</sub> | T <sub>IH</sub> Data input hold |      | _    | ns   |         |

Figure 21 shows the input timing in SYNC mode.



Figure 21. SEMC input timing in SYNC mode

# 4.5.2 FlexSPI parameters

Measurements are with a load 15 pf and input slew rate of 1 V/ns.

# 4.5.2.1 FlexSPI input/read timing

There are three sources for the internal sample clock for FlexSPI read data:

- Dummy read strobe generated by FlexSPI controller and looped back internally (FlexSPIn\_MCR0[RXCLKSRC] = 0x0)
- Dummy read strobe generated by FlexSPI controller and looped back through the DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x1)
- Read strobe provided by memory device and input from DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x3)

The following sections describe input signal timing for each of these three internal sample clock sources.

# 4.5.2.1.1 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

## Table 57. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X0

| Symbol          | Parameter                    | Min  | Мах | Unit |
|-----------------|------------------------------|------|-----|------|
|                 | Frequency of operation       | —    | 60  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 8.67 | _   | ns   |
| Т <sub>ІН</sub> | Hold time for incoming data  | 0    | _   | ns   |

## Table 58. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X1

| Symbol          | Parameter                    | Min | Мах | Unit |
|-----------------|------------------------------|-----|-----|------|
|                 | Frequency of operation       | —   | 133 | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 2   | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 1   | _   | ns   |



## Figure 22. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X0, 0X1

## NOTE

Timing shown is based on the memory generating read data on the SCK falling edge, and FlexSPI controller sampling read data on the falling edge.

# 4.5.2.1.2 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

There are two cases when the memory provides both read data and the read strobe in SDR mode:

- A1-Memory generates both read data and read strobe on SCK rising edge (or falling edge)
- A2–Memory generates read data on SCK falling edge and generates read strobe on SCK rising edge

## Table 59. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (case A1)

| Symbol                                  | Parameter                                      | Val | Unit |     |
|-----------------------------------------|------------------------------------------------|-----|------|-----|
| Symbol                                  | i arameter                                     | Min | Мах  | onn |
|                                         | Frequency of operation                         | _   | 166  | MHz |
| T <sub>SCKD -</sub> T <sub>SCKDQS</sub> | Time delta between $T_{SCKD}$ and $T_{SCKDQS}$ | -2  | 2    | ns  |



Figure 23. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X3 (case A1)

# NOTE

Timing shown is based on the memory generating read data and read strobe on the SCK rising edge. The FlexSPI controller samples read data on the DQS falling edge.

| Table 60  | FloxSPI inn | ut timina in S | SDR mode wher   | o FloySPIn | MCR0[RXCLK | SRC1 = 0x3    | caso Δ2) |
|-----------|-------------|----------------|-----------------|------------|------------|---------------|----------|
| Table 00. | TIEXOFTINP  | ut unning in s | SDIV INDUE WHEI |            |            | 31.0] - 0.3 ( | Lase AL  |

| Symbol                                  | Parameter                                      | Val | Unit |      |
|-----------------------------------------|------------------------------------------------|-----|------|------|
| Symbol                                  | Falameter                                      | Min | Мах  | Onit |
|                                         | Frequency of operation                         | —   | 166  | MHz  |
| T <sub>SCKD -</sub> T <sub>SCKDQS</sub> | Time delta between $T_{SCKD}$ and $T_{SCKDQS}$ | -2  | 2    | ns   |



## Figure 24. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X3 (case A2)

NOTE

Timing shown is based on the memory generating read data on the SCK falling edge and read strobe on the SCK rising edge. The FlexSPI controller samples read data on a half cycle delayed DQS falling edge.

# 4.5.2.1.3 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

| Symbol          | Parameter                    | Min  | Max | Unit |
|-----------------|------------------------------|------|-----|------|
|                 | Frequency of operation       | _    | 30  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 8.67 | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 0    |     | ns   |

| Symbol          | Parameter                    | Min | Max | Unit |
|-----------------|------------------------------|-----|-----|------|
|                 | Frequency of operation       | _   | 66  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 2   | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 1   | _   | ns   |

Table 62. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x1



Figure 25. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

# 4.5.2.1.4 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

There are two cases when the memory provides both read data and the read strobe in DDR mode:

- B1–Memory generates both read data and read strobe on SCK edges
- B2–Memory generates read data on SCK edges and generates read strobe on SCK2 edges

Table 63. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (case B1)

| Symbol                                  | Parameter                                      | Min | Мах | Unit |
|-----------------------------------------|------------------------------------------------|-----|-----|------|
|                                         | Frequency of operation                         | _   | 166 | MHz  |
| T <sub>SCKD -</sub> T <sub>SCKDQS</sub> | Time delta between $T_{SCKD}$ and $T_{SCKDQS}$ | -1  | 1   | ns   |



Figure 26. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (case B1)

| Symbol                                  | Parameter                                      | Min          | Max      | Unit |
|-----------------------------------------|------------------------------------------------|--------------|----------|------|
|                                         | Frequency of operation                         | —            | 166      | MHz  |
| T <sub>SCKD -</sub> T <sub>SCKDQS</sub> | Time delta between $T_{SCKD}$ and $T_{SCKDQS}$ | -1           | 1        | ns   |
|                                         |                                                |              |          |      |
| sск ─                                   | Tscko,                                         | •            | <b>f</b> | ¥.   |
| SIO[0:7]                                |                                                | × ×          | XX       |      |
| SCK2                                    |                                                |              | Ŧf       |      |
| DQS                                     |                                                | <del>\</del> | •        |      |

Table 64. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (case B2)



# 4.5.2.2 FlexSPI output/write timing

The following sections describe output signal timing for the FlexSPI controller including control signals and data outputs.

# 4.5.2.2.1 SDR mode

| Symbol           | Parameter                     | Min                     | Мах              | Unit |
|------------------|-------------------------------|-------------------------|------------------|------|
|                  | Frequency of operation        | —                       | 166 <sup>1</sup> | MHz  |
| T <sub>ck</sub>  | SCK clock period              | 6.0                     | _                | ns   |
| T <sub>DVO</sub> | Output data valid time        | _                       | 4                | ns   |
| Т <sub>DHO</sub> | Output data hold time         | 2                       | _                | ns   |
| T <sub>CSS</sub> | Chip select output setup time | 3 x T <sub>CK</sub> - 1 | _                | ns   |
| T <sub>CSH</sub> | Chip select output hold time  | 3 x T <sub>CK</sub> + 2 | _                | ns   |

Table 65. FlexSPI output timing in SDR mode

<sup>1</sup> The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. Please refer to the FlexSPI SDR input timing specifications.

# NOTE

 $T_{CSS}$  and  $T_{CSH}$  are configured by the FlexSPIn\_FLSHAxCR1 register, the default values are shown above. Please refer to the *i.MXRT1170 Reference Manual* (IMXRT1170RM) for more details.



Figure 28. FlexSPI output timing in SDR mode

# 4.5.2.2.2 DDR mode

| Table 66. FlexSPI output timing in DDR mo |
|-------------------------------------------|
|-------------------------------------------|

| Symbol           | Parameter                                        | Min                           | Max | Unit |
|------------------|--------------------------------------------------|-------------------------------|-----|------|
|                  | Frequency of operation <sup>1</sup>              | _                             | 166 | MHz  |
| T <sub>ck</sub>  | SCK clock period (FlexSPIn_MCR0[RXCLKSRC] = 0x0) | 6.0                           | —   | ns   |
| T <sub>DVO</sub> | Output data valid time                           | —                             | 2.2 | ns   |
| T <sub>DHO</sub> | Output data hold time                            | 0.8                           | _   | ns   |
| T <sub>CSS</sub> | Chip select output setup time                    | 3 x T <sub>CK</sub> / 2 - 0.7 | _   | ns   |
| T <sub>CSH</sub> | Chip select output hold time                     | 3 x T <sub>CK</sub> / 2 + 0.8 | _   | ns   |

<sup>1</sup> The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. Please refer to the FlexSPI SDR input timing specifications.

# NOTE

 $T_{CSS}$  and  $T_{CSH}$  are configured by the FlexSPIn\_FLSHAxCR1 register, the default values are shown above. Please refer to the *i.MXRT1170 Reference Manual* (IMXRT1170RM) for more details.



Figure 29. FlexSPI output timing in DDR mode

# 4.6 Display and graphics

The following sections provide information about display and graphic interfaces.

# 4.6.1 MIPI D-PHY electrical characteristics

The i.MX RT1170 conforms to the MIPI CSI-2 and D-PHY standards for protocol and electrical specifications.

Compliant with standards:

- MIPI Alliance Specification for Display Serial Interface Version 1.1 (MIPI DSI controller)
- *MIPI Standard 1.1 for D-PHY* (MIPI DSI D-PHY)
- Compatible with MIPI Alliance Standard for Camera Serial Interface 2 (CSI-2) Version 1.1

# 4.6.1.1 MIPI HS-TX specifications

## Table 67. MIPI high-speed transmitter DC specifications

| Symbol                         | Parameter                                                                  | Min | Тур | Max  | Unit |
|--------------------------------|----------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>CMTX</sub> <sup>1</sup> | High Speed Transmit Static Common Mode Voltage                             | 150 | 200 | 250  | mV   |
| $ \Delta V_{CMTX} _{(1,0)}$    | V <sub>CMTX</sub> mismatch when Output is Differential-1 or Differential-0 | _   | _   | 5    | mV   |
| V <sub>OD</sub>   <sup>1</sup> | High Speed Transmit Differential Voltage                                   | 140 | 200 | 270  | mV   |
| $ \Delta V_{OD} $              | V <sub>OD</sub> mismatch when Output is Differential-1 or Differential-0   | —   | _   | 14   | mV   |
| V <sub>OHHS</sub> <sup>1</sup> | High Speed Output High Voltage                                             | —   | _   | 360  | mV   |
| Z <sub>OS</sub>                | Single Ended Output Impedance                                              | 40  | 50  | 62.5 | Ω    |
| $\Delta Z_{OS}$                | Single Ended Output Impedance Mismatch                                     | —   | —   | 10   | %    |

<sup>1</sup> Value when driving into load impedance anywhere in the Z<sub>ID</sub> (Differential input impedance) range.

# Table 68. MIPI high-speed transmitter AC specifications

| Symbol                                         | Parameter                                 | Min | Тур | Max      | Unit               |
|------------------------------------------------|-------------------------------------------|-----|-----|----------|--------------------|
| $\Delta V_{CMTX(HF)}$                          | Common-level variations above 450 MHz     | _   | _   | 15       | mV <sub>RMS</sub>  |
| $\Delta V_{CMTX(LF)}$                          | Common-level variation between 50-450 MHz | _   | _   | 25       | mV <sub>PEAK</sub> |
| t <sub>R</sub> and t <sub>F</sub> <sup>1</sup> | Rise Time and Fall Time (20% to 80%)      | 150 | _   | 0.3 x UI | ps                 |

<sup>1</sup> UI is the long-term average unit interval.

# 4.6.1.2 MIPI LP-TX specifications

## Table 69. MIPI low-power transmitter DC specifications

| Symbol                        | Parameter                                 | Min | Тур | Max | Unit |
|-------------------------------|-------------------------------------------|-----|-----|-----|------|
| V <sub>OH</sub> <sup>1</sup>  | Thevenin Output High Level                | 1.1 | 1.2 | 1.3 | V    |
| V <sub>OL</sub>               | Thevenin Output Low Level                 | -50 | 1   | 50  | mV   |
| Z <sub>OLP</sub> <sup>2</sup> | Output Impedance of Low Power Transmitter | 110 | _   | _   | Ω    |

 $^{1}$  This specification can only be met when limiting the core supply variation from 1.1 V to 1.3 V.

<sup>2</sup> Though there is no specified maximum for  $Z_{OLP}$ , the LP transmitter output impedance ensures the  $T_{RLP}/T_{FLP}$  specification is met.

| Symbol                                           | Parameter                                                                                                                    | Min | Тур | Max | Unit  |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>RLP</sub> /T <sub>FLP</sub> <sup>1</sup>  | 15% to 85% Rise Time and Fall Time                                                                                           | _   | _   | 25  | ns    |
| T <sub>REOT</sub> <sup>1,2,3</sup>               | 30% to 85% Rise Time and Fall Time                                                                                           | —   | —   | 35  | ns    |
| T <sub>LP-PULSE-TX</sub> 4                       | Pulse width of the LP exclusive-OR clock: First LP exclusive-OR clock pulse after Stop state or last pulse before Stop state | 40  | _   | _   | ns    |
|                                                  | Pulse width of the LP exclusive-OR clock: All other pulses                                                                   | 20  | —   | —   | ns    |
| T <sub>LP-PER-TX</sub>                           | Period of the LP exclusive-OR clock                                                                                          | 90  | _   | —   | ns    |
| $\delta \text{V/}\delta t_{\text{SR}}^{1,5,6,7}$ | Slew Rate @ C <sub>LOAD</sub> = 0 pF                                                                                         | 30  | —   | 500 | mV/ns |
|                                                  | Slew Rate @ C <sub>LOAD</sub> = 5 pF                                                                                         | 30  | —   | 200 | mV/ns |
|                                                  | Slew Rate @ C <sub>LOAD</sub> = 20 pF                                                                                        | 30  | —   | 150 | mV/ns |
|                                                  | Slew Rate @ C <sub>LOAD</sub> = 70 pF                                                                                        | 30  | —   | 100 | mV/ns |
| C <sub>LOAD</sub> <sup>1</sup>                   | Load Capacitance                                                                                                             | 0   | —   | 70  | pF    |

## Table 70. MIPI low-power transmitter AC specifications

<sup>1</sup> C<sub>LOAD</sub> includes the low equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be < 10 pF. The distributed line capacitance can be up to 50 pF for a transmission line with 2 ns delay.</p>

<sup>2</sup> The rise-time of T<sub>REOT</sub> starts from the HS common-level at the moment of the differential amplitude drops below 70 mV, due to stopping of the differential drive.

 $^3$  With an additional load capacitance C<sub>CM</sub> between 0 to 60 pF on the termination center tap at RX side of the lane.

<sup>4</sup> This parameter value can be lower than T<sub>LPX</sub> (MIPI D-PHY low power states), due to differences in rise vs. fall signal slopes, trip levels, and mismatches between Dp and Dn LP transmitters. Any LP exclusive-OR pulse observed during HS EoT (transition from HS level to LP-11) is glitch behavior as described in Low-Power Receiver section.

 $^5$  When the output voltage is between 15% and 85% of the fully settled LP signal levels.

<sup>6</sup> Measured as average across any 50 mV segment of the output signal transition.

<sup>7</sup> This value represents a corner point in a piecewise linear curve.

# 4.6.1.3 MIPI LP-RX specifications

#### Table 71. MIPI low power receiver DC specifications

| Symbol               | Parameter                               | Min | Тур | Max  | Unit |
|----------------------|-----------------------------------------|-----|-----|------|------|
| V <sub>IH</sub>      | Logic 1 input voltage                   | 880 | —   | 1300 | mV   |
| V <sub>IL</sub>      | Logic 0 input voltage, not in ULP state | —   | —   | 550  | mV   |
| V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULP state        | —   | —   | 300  | mV   |
| V <sub>HYST</sub>    | Input hysteresis                        | 25  | —   | —    | mV   |

## Table 72. MIPI low power receiver AC specifications

| Symbol                           | Parameter                    | Min | Тур | Max | Unit |
|----------------------------------|------------------------------|-----|-----|-----|------|
| e <sub>SPIKE</sub> 1,2           | Input pulse rejection        | 1   | 1   | 300 | V.ps |
| T <sub>MIN-RX</sub> <sup>3</sup> | Minimum pulse width response | 20  | _   | _   | ns   |

## Table 72. MIPI low power receiver AC specifications (continued)

| V <sub>INT</sub> | Peak Interference amplitude | 1   | 1 | 200 | mV  |
|------------------|-----------------------------|-----|---|-----|-----|
| f <sub>INT</sub> | Interference frequency      | 450 |   |     | MHz |

<sup>1</sup> Time-voltage integration of a spike above  $V_{IL}$  when being in LP-0 state or below  $V_{IH}$  when being in LP-1 state.

<sup>2</sup> An impulse below this value will not change the receiver state.

<sup>3</sup> An input pulse greater than this value will toggle the output.

# 4.6.1.4 MIPI LP-CD specifications

## Table 73. MIPI contention detector DC specifications

| Symbol            | Parameter                    | Min | Тур | Max | Unit |
|-------------------|------------------------------|-----|-----|-----|------|
| V <sub>IHCD</sub> | Logic 1 contention threshold | 450 | Ι   | Ι   | mV   |
| V <sub>ILCD</sub> | Logic 0 contention threshold |     | _   | 200 | mV   |

# 4.6.1.5 MIPI DC specifications

## Table 74. MIPI input characteristics DC specifications

| Symbol                                 | Parameter                                                           | Min   | Тур | Max  | Unit |
|----------------------------------------|---------------------------------------------------------------------|-------|-----|------|------|
| V <sub>PIN</sub>                       | Pad signal voltage range                                            | -50   | —   | 1350 | mV   |
| I <sub>LEAK</sub> <sup>1</sup>         | Pin leakage current                                                 | -10   | —   | 10   | μA   |
| V <sub>GNDSH</sub>                     | Ground shift                                                        | -50   | _   | 50   | mV   |
| V <sub>PIN(absmax)</sub> <sup>2</sup>  | Maximum pin voltage level                                           | -0.15 | _   | 1.45 | V    |
| T <sub>VPIN(absmax)</sub> <sup>3</sup> | Maximum transient time above $V_{PIN(max)}$ or below $V_{PIN(min)}$ | —     | —   | 20   | ns   |

<sup>1</sup> When the pad voltage is within the signal voltage range between V<sub>GNDSH(min)</sub> to V<sub>OH</sub> + V<sub>GNDSH(max)</sub> and the Lane Module is in LP receive mode.

<sup>2</sup> This value includes ground shift.

<sup>3</sup> The voltage overshoot and undershoot beyond the V<sub>PIN</sub> is only allowed during a single 20 ns window after any LP-0 to LP-1 transition or vice versa. For all other situations it must stay within the V<sub>PIN</sub> range.

# 4.6.2 CMOS Sensor Interface (CSI) timing parameters

The following sections describe the CSI timing in gated and ungated clock modes.

# 4.6.2.1 Gated clock mode timing

Figure 30 and Figure 31 shows the gated clock mode timings for CSI, and Table 75 describes the timing parameters (P1–P7) shown in the figures. A frame starts with a rising/falling edge on CSI\_VSYNC

(VSYNC), then CSI\_HSYNC (HSYNC) is asserted and holds for the entire line. The pixel clock, CSI\_PIXCLK (PIXCLK), is valid as long as HSYNC is asserted.



Figure 30. CSI Gated clock mode—sensor data at falling edge, latch data at rising edge



Figure 31. CSI Gated clock mode—sensor data at rising edge, latch data at falling edge

| Table 75. | . CSI gated | l clock mode | timing | parameters |
|-----------|-------------|--------------|--------|------------|
|-----------|-------------|--------------|--------|------------|

| ID | Parameter                   | Symbol | Min. | Max. | Units |
|----|-----------------------------|--------|------|------|-------|
| P1 | CSI_VSYNC to CSI_HSYNC time | tV2H   | 33.5 | _    | ns    |
| P2 | CSI_HSYNC setup time        | tHsu   | 2.6  | _    | ns    |
| P3 | CSI DATA setup time         | tDsu   | 2.6  | _    | ns    |

| ID | Parameter                 | Symbol | Min. | Max. | Units |
|----|---------------------------|--------|------|------|-------|
| P4 | CSI DATA hold time        | tDh    | 0    | _    | ns    |
| P5 | CSI pixel clock high time | tCLKh  | 3.75 | _    | ns    |
| P6 | CSI pixel clock low time  | tCLKI  | 3.75 | _    | ns    |
| P7 | CSI pixel clock frequency | fCLK   | —    | 80   | MHz   |

# 4.6.2.2 Ungated clock mode timing

Figure 32 shows the ungated clock mode timings of CSI, and Table 76 describes the timing parameters (P1–P6) that are shown in the figure. In ungated mode the CSI\_VSYNC and CSI\_PIXCLK signals are used, and the CSI\_HSYNC signal is ignored.



Figure 32. CSI ungated clock mode—sensor data at falling edge, latch data at rising edge

| ID | Parameter                     | Symbol | Min. | Max. | Units |
|----|-------------------------------|--------|------|------|-------|
| P1 | CSI_VSYNC to pixel clock time | tVSYNC | 33.5 | —    | ns    |
| P2 | CSI DATA setup time           | tDsu   | 2.6  | _    | ns    |
| P3 | CSI DATA hold time            | tDh    | 0    | _    | ns    |
| P4 | CSI pixel clock high time     | tCLKh  | 3.75 | _    | ns    |
| P5 | CSI pixel clock low time      | tCLKI  | 3.75 | _    | ns    |
| P6 | CSI pixel clock frequency     | fCLK   | _    | 80   | MHz   |

Table 76. CSI ungated clock mode timing parameters

The CSI enables the chip to connect directly to external CMOS image sensors, which are classified as dumb or smart as follows:

- Dumb sensors only support traditional sensor timing (vertical sync (VSYNC) and horizontal sync (HSYNC)) and output-only Bayer and statistics data.
- Smart sensors support CCIR656 video decoder formats and perform additional processing of the image (for example, image compression, image pre-filtering, and various data output formats).

# 4.6.3 LCD Controller timing parameters

Figure 33 shows the LCD timing and Table 77 lists the timing parameters.



Figure 33. LCD timing

| Table 77 | LCD | timing | parameters |
|----------|-----|--------|------------|
|----------|-----|--------|------------|

| ID | Parameter                                                           | Symbol         | Min | Мах                 | Unit |
|----|---------------------------------------------------------------------|----------------|-----|---------------------|------|
| L1 | LCD pixel clock frequency                                           | tCLK(LCD)      |     | 75/150 <sup>1</sup> | MHz  |
| L2 | LCD pixel clock high (falling edge capture)                         | tCLKH(LCD)     | 3   | —                   | ns   |
| L3 | LCD pixel clock low (rising edge capture)                           | tCLKL(LCD)     | 3   | —                   | ns   |
| L4 | LCD pixel clock high to data valid (falling edge capture)           | td(CLKH-DV)    | -1  | 1                   | ns   |
| L5 | LCD pixel clock low to data valid (rising edge capture)             | td(CLKL-DV)    | -1  | 1                   | ns   |
| L6 | LCD pixel clock high to control signal valid (falling edge capture) | td(CLKH-CTRLV) | -1  | 1                   | ns   |
| L7 | LCD pixel clock low to control signal valid (rising edge capture)   | td(CLKL-CTRLV) | -1  | 1                   | ns   |

<sup>1</sup> For eLCDIF or LCDIFv2, the maximum pixel clock frequency of parallel IO interface is 75 MHz, while it is 150 MHz for MIPI DSI interface.

# 4.7 Audio

This section provides information about SAI/I2S.

# 4.7.1 SAI/I2S switching specifications

This section provides the AC timings for the SAI in master (clocks driven) and slave (clocks input) modes. All timings are given for non-inverted serial clock polarity (SAI\_TCR[TSCKP] = 0, SAI\_RCR[RSCKP] = 0) and non-inverted frame sync (SAI\_TCR[TFSI] = 0, SAI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SAI\_BCLK) and/or the frame sync (SAI\_FS) shown in the figures below.

| Num | Characteristic                             | Min | Мах | Unit        |
|-----|--------------------------------------------|-----|-----|-------------|
| S1  | SAI_MCLK cycle time                        | 15  | _   | ns          |
| S2  | SAI_MCLK pulse width high/low              | 40% | 60% | MCLK period |
| S3  | SAI_BCLK cycle time                        | 40  | _   | ns          |
| S4  | SAI_BCLK pulse width high/low              | 40% | 60% | BCLK period |
| S5  | SAI_BCLK to SAI_FS output valid            | —   | 8.4 | ns          |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0   | —   | ns          |
| S7  | SAI_BCLK to SAI_TXD valid                  | —   | 10  | ns          |
| S8  | SAI_BCLK to SAI_TXD invalid                | 1   | _   | ns          |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 14  | _   | ns          |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0   | _   | ns          |

## Table 78. Master mode SAI timing



# Figure 34. SAI timing—Master modes

## Table 79. Slave mode SAI timing

| Num | Characteristic                            | Min  | Мах | Unit        |
|-----|-------------------------------------------|------|-----|-------------|
| S11 | SAI_BCLK cycle time (input)               | 40   | —   | ns          |
| S12 | SAI_BCLK pulse width high/low (input)     | 40%  | 60% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK        | 6    | —   | ns          |
| S14 | SAI_FA input hold after SAI_BCLK          | 2    | —   | ns          |
| S15 | SAI_BCLK to SAI_TXD/SAI_FS output valid   | —    | 20  | ns          |
| S16 | SAI_BCLK to SAI_TXD/SAI_FS output invalid | -1.5 | _   | ns          |

| Num | Characteristic                | Min | Мах | Unit |
|-----|-------------------------------|-----|-----|------|
| S17 | SAI_RXD setup before SAI_BCLK | 6   | _   | ns   |
| S18 | SAI_RXD hold after SAI_BCLK   | 2   | _   | ns   |







# 4.8 Analog

The following sections provide information about analog interfaces.

# 4.8.1 12-bit ADC electrical specifications

All ADC channels meet the 12-bit single-ended accuracy specifications.

Table 80. ADC electrical specifications (VREFH = VDDA\_ADC\_1P8<sup>1</sup> and VADIN<sub>max</sub>  $\leq$  VREFH)<sup>2</sup>

| Symbol                  | Description                       | Min                         | Тур                           | Max               | Unit   | Notes |
|-------------------------|-----------------------------------|-----------------------------|-------------------------------|-------------------|--------|-------|
| V <sub>ADIN</sub>       | Input voltage                     | V <sub>REFL</sub>           | —                             | V <sub>REFH</sub> | V      | —     |
| C <sub>ADIN</sub>       | Input capacitance                 | —                           | 4.5                           | —                 | pF     | —     |
| R <sub>ADIN</sub>       | Input resistance                  | —                           | 500                           | —                 | Ω      | —     |
| R <sub>AS</sub>         | Analog source resistance          | —                           | —                             | 5                 | KΩ     | 3     |
| f <sub>ADCK</sub>       | ADC conversion clock<br>frequency | 8                           | —                             | 88                | MHz    | —     |
| C <sub>sample</sub>     | Sample cycles                     | 3.5                         | —                             | 131.5             | Cycles | 4     |
| C <sub>compare</sub>    | Fixed compare cycles              | —                           | 17.5                          | —                 | Cycles | —     |
| C <sub>conversion</sub> | Conversion cycles                 | C <sub>conversion</sub> = C | sample + C <sub>compare</sub> | e                 | Cycles | —     |
| DNL                     | Differential nonlinearity         | —                           | ±0.7                          | ±1                | LSB    | 5,6,7 |
| INL                     | Integral nonlinearity             | —                           | ±0.8                          | ±1                | LSB    | 5,6,7 |

# Table 80. ADC electrical specifications (VREFH = VDDA\_ADC\_1P8<sup>1</sup> and VADIN<sub>max</sub> $\leq$ VREFH)<sup>2</sup> (continued)

| Symbol         | Description                      | Min                                      | Тур           | Max   | Unit | Notes |  |  |
|----------------|----------------------------------|------------------------------------------|---------------|-------|------|-------|--|--|
| ENOB           | Effective number of bits         |                                          |               |       |      |       |  |  |
|                | Single-ended mode                |                                          |               |       |      |       |  |  |
|                | Avg = 1                          | 10.0                                     | 10.4          | —     | —    |       |  |  |
|                | Avg = 2                          | 10.4                                     | 10.6          | —     | —    |       |  |  |
|                | Avg = 16                         | 11.2                                     | 11.3          | -     | —    |       |  |  |
|                | Differential mode                |                                          |               | •     | •    |       |  |  |
|                | Avg = 1                          | 11.0                                     | 11.2          | _     | —    |       |  |  |
|                | Avg = 2                          | —                                        | _             | —     | —    |       |  |  |
|                | Avg = 16                         | —                                        | _             | —     | —    |       |  |  |
| SINAD          | Signal to noise plus distortion  | SINAD = 6.02                             | x ENOB + 1.76 |       | dB   | —     |  |  |
| E <sub>G</sub> | Gain error <sup>11</sup>         | —                                        | -0.16         | -0.56 | %FSV | 12    |  |  |
| E <sub>O</sub> | Offset error                     | —                                        | ±0.01         | ±0.02 | %FSV | 13    |  |  |
| lin_ext_leak   | External channel leakage current | —                                        | 30            | 500   | nA   | —     |  |  |
| EIL            | Input leakage error              | R <sub>AS</sub> * I <sub>in_ext_le</sub> | ak            | •     | mV   | —     |  |  |
| tADCSTUP       | Setup time                       | —                                        | 5             |       | μs   |       |  |  |

<sup>1</sup> The range is from 1.71 V to 1.89 V.

<sup>2</sup> Values in this table are based on test with limited matrix samples in lab environment.

<sup>3</sup> This resistance is external to the SoC. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 15  $\Omega$  analog source resistance.

<sup>4</sup> See Figure 36, "Sample time VS. RAS".

<sup>5</sup> 1 LSB = (VREFH - VREFL) / 2<sup>n</sup>, N = 12

- <sup>6</sup> ADC conversion clock at max frequency and using linear histogram.
- <sup>7</sup> No missing code
- <sup>8</sup> Input data used for test is 1 kHz sine wave.
- <sup>9</sup> Measured at VREFH = 1.8 V and pwrsel = 2.

<sup>10</sup> ENOB can be lower than shown, if an ADC channel corrupts other ADC channels through capacitive coupling. This coupling may be dominated by board parasitics. Care must be taken not to corrupt the desired channel being measured. This coupling becomes worse at higher analog frequencies and with switching waveforms due to the harmonic content.

<sup>11</sup> Gain error is FSE-ZSE (same as FSE- $E_0$ ).

<sup>12</sup> Error measured at full scale at 1.8 V.

<sup>13</sup> Offset error is same as ZSE, error measured at 0 V with zero scale.

# Table 81. ADC electrical specifications (VREFH = 1.68 V and VADIN<sub>max</sub> ≤ NVCC\_GPIO<sub>max</sub>)<sup>1</sup>

| Symbol            | Description       | Min               | Typ <sup>2</sup> | Мах                      | Unit | Notes |
|-------------------|-------------------|-------------------|------------------|--------------------------|------|-------|
| V <sub>ADIN</sub> | Input voltage     | V <sub>REFL</sub> | —                | NVCC_GPIO <sub>max</sub> | V    | _     |
| C <sub>ADIN</sub> | Input capacitance | —                 | 2.25             | —                        | pF   | _     |
| R <sub>ADIN</sub> | Input resistance  | —                 | 1                | _                        | KΩ   | _     |

| Symbol                  | Description                       | Min                                       | Typ <sup>2</sup>              | Max   | Unit   | Notes  |
|-------------------------|-----------------------------------|-------------------------------------------|-------------------------------|-------|--------|--------|
| R <sub>AS</sub>         | Analog source resistance          | —                                         | —                             | 5     | KΩ     | 3      |
| f <sub>ADCK</sub>       | ADC conversion clock<br>frequency | 8                                         | -                             | 88    | MHz    | —      |
| C <sub>sample</sub>     | Sample cycles                     | 3.5                                       | —                             | 131.5 | Cycles | 4      |
| C <sub>compare</sub>    | Fixed compare cycles              | —                                         | 17.5                          | —     | Cycles | —      |
| C <sub>conversion</sub> | Conversion cycles                 | C <sub>conversion</sub> = C               | sample + C <sub>compare</sub> | )     | Cycles | —      |
| DNL                     | Differential nonlinearity         | _                                         | ±0.7                          | ±1    | LSB    | 5,6,7  |
| INL                     | Integral nonlinearity             | —                                         | ±0.8                          | ±1    | LSB    | 5,6,7  |
| ENOB                    | Effective number of bits          |                                           |                               | ·     |        | 8,9,10 |
|                         | Single-ended mode                 |                                           |                               |       |        |        |
|                         | Avg = 1                           | 10.0                                      | 10.3                          | _     | —      |        |
|                         | Avg = 2                           | 10.4                                      | 10.6                          | —     | —      |        |
|                         | Avg = 16                          | 11.2                                      | 11.3                          | —     | —      |        |
|                         | Differential mode                 |                                           |                               |       |        |        |
|                         | Avg = 1                           | 11.0                                      | 11.2                          | _     | —      |        |
|                         | Avg = 2                           | _                                         | —                             | _     | —      |        |
|                         | Avg = 16                          | _                                         | —                             | _     | —      |        |
| SINAD                   | Signal to noise plus distortion   | SINAD = 6.02                              | x ENOB + 1.76                 |       | dB     | _      |
| E <sub>G</sub>          | Gain error <sup>11</sup>          | —                                         | -0.16                         | -0.56 | %FSV   | 12     |
| E <sub>O</sub>          | Offset error                      | —                                         | ±0.01                         | ±0.02 | %FSV   | 13     |
| lin_ext_leak            | External channel leakage current  | —                                         | 30                            | 500   | nA     | —      |
| EIL                     | Input leakage error               | R <sub>AS</sub> * I <sub>in_ext_lea</sub> | ık                            |       | mV     | —      |
| tADCSTUP                | Setup time                        | —                                         | 5                             | —     | μs     | —      |

# Table 81. ADC electrical specifications (VREFH = 1.68 V and VADIN<sub>max</sub> $\leq$ NVCC\_GPIO<sub>max</sub>)<sup>1</sup> (continued)

<sup>1</sup> Values in this table are based on test with limited matrix samples in lab environment.

<sup>2</sup> Typical values assume Temp = 25 °C and f<sub>ACLK</sub> = Max, unless otherwise stated. Typical values are for reference only, and are not tested in production.

<sup>3</sup> This resistance is external to the SoC. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 15  $\Omega$  analog source resistance.

<sup>4</sup> See Figure 36, "Sample time VS. RAS".

<sup>5</sup> 1 LSB = (VREFH - VREFL) / 2<sup>N</sup>, N = 12

<sup>6</sup> ADC conversion clock at max frequency and using linear histogram.

<sup>7</sup> No missing code

- <sup>8</sup> Input data used for test is 1 kHz sine wave.
- <sup>9</sup> Measured at VREFH = 1.68 V and pwrsel = 2.

<sup>10</sup> ENOB can be lower than shown, if an ADC channel corrupts other ADC channels through capacitive coupling. This coupling may be dominated by board parasitics. Care must be taken not to corrupt the desired channel being measured. This coupling becomes worse at higher analog frequencies and with switching waveforms due to the harmonic content.

<sup>11</sup> Gain error is FSE-ZSE (same as FSE-E<sub>0</sub>).

 $^{\rm 12}$  Error measured at full scale at 3.6 V.

<sup>13</sup> Offset error is same as ZSE, error measured at 0 V with zero scale.

#### Symbol Typ<sup>2</sup> Description Min Max Unit Notes $V_{\text{ADIN}}$ Input voltage V V<sub>RFFI</sub> V<sub>RFFH</sub> CADIN Input capacitance 4.5 рF \_\_\_\_ \_\_\_\_ 500 Ω R<sub>ADIN</sub> Input resistance 3 Analog source resistance 5 KΩ R<sub>AS</sub> \_\_\_\_ ADC conversion clock 8 88 MHz f<sub>ADCK</sub> \_ frequency 4 C<sub>sample</sub> Sample cycles 3.5 Cycles 131.5 \_ C<sub>compare</sub> Fixed compare cycles 17.5 \_\_\_\_ Cycles $C_{conversion} = C_{sample} + C_{compare}$ Cycles Conversion cycles \_ C<sub>conversion</sub> 5,6,7 DNL Differential nonlinearity LSB ±0.7 ±1 \_\_\_\_ 5,6,7 INL Integral nonlinearity ±0.8 ±1 LSB 8,9,10 ENOB Effective number of bits Single-ended mode 10.0 10.3 Avg = 1Avg = 210.4 10.6 \_ Avg = 16 11.2 11.3 Differential mode Avq = 111.0 11.2 Avg = 2 \_ \_ Avg = 16 SINAD Signal to noise plus distortion SINAD = 6.02 x ENOB + 1.76 dB 12 Gain error<sup>11</sup> E<sub>G</sub> -0.16 -0.56 %FSV 13 Eo Offset error ±0.01 ±0.02 %FSV \_\_\_\_ 30 500 lin ext leak External channel leakage nA current EIL R<sub>AS</sub> \* I<sub>in\_ext\_leak</sub> Input leakage error mV **tADCSTUP** 5 Setup time μs \_\_\_\_

## Table 82. ADC electrical specifications (1 V $\leq$ VREFH < 1.71 V and VADIN<sub>max</sub> $\leq$ VREFH)<sup>1</sup>

<sup>1</sup> Values in this table are based on test with limited matrix samples in lab environment.

<sup>2</sup> Typical values assume Temp = 25 °C and f<sub>ACLK</sub> = Max, unless otherwise stated. Typical values are for reference only, and are not tested in production.

<sup>3</sup> This resistance is external to the SoC. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 15  $\Omega$  analog source resistance.

- <sup>4</sup> See Figure 36, "Sample time VS. RAS".
- <sup>5</sup> 1 LSB = (VREFH VREFL) / 2<sup>N</sup>, N = 12
- <sup>6</sup> ADC conversion clock at max frequency and using linear histogram.
- <sup>7</sup> No missing code
- <sup>8</sup> Input data used for test is 1 kHz sine wave.
- <sup>9</sup> Measured at VREFH = 1.0 V and pwrsel = 2.
- <sup>10</sup> ENOB can be lower than shown, if an ADC channel corrupts other ADC channels through capacitive coupling. This coupling may be dominated by board parasitics. Care must be taken not to corrupt the desired channel being measured. This coupling becomes worse at higher analog frequencies and with switching waveforms due to the harmonic content.
- <sup>11</sup> Gain error is FSE-ZSE (same as FSE- $E_O$ ).
- $^{\rm 12}$  Error measured at full scale at 1.0 V.
- <sup>13</sup> Offset error is same as ZSE, error measured at 0 V with zero scale.

The following figure shows a plot of the ADC sample time versus R<sub>AS</sub>.





# 4.8.1.1 12-bit ADC input impedance equivalent circuit diagram

There is an additional  $R_{IOMUX}$  of 350  $\Omega$  (from 295  $\Omega$  to 405  $\Omega$ ) resistance if an input goes through the MUX inside the IO and  $C_P$  of 2.5 pF as shown in Figure 37.

To calculate the sample request time, using the following equation where  $R_{ADCtotal} = R_{ADIN} + R_{IOMUX}$ ,  $R_{IOMUX} = 350 \Omega$ ,  $C_P = 2.5 \text{ pF}$  and B = 11 for 1/4 LSB settling.

$$T_{smp\_req} = B [R_{AS} (C_{AS} + C_P + C_{ADIN}) + (R_{AS} + R_{ADCtotal}) C_{ADIN}]$$





# 4.8.2 12-bit DAC electrical characteristics

# 4.8.2.1 12-bit DAC operating requirements

## Table 83. 12-bit DAC operating conditions

| Symbol         | Description             | Min | Тур | Мах | Unit | Notes |
|----------------|-------------------------|-----|-----|-----|------|-------|
| CL             | Output load capacitance | _   | 50  | 100 | pF   | 1     |
| ۱ <sub>L</sub> | Output load current     | _   | —   | 1   | mA   | 2     |

<sup>1</sup> The DAC output can drive R and C loading. The user should consider both DC and dynamic application requirements. 50 pF C<sub>L</sub> provides the best dynamic performance, while 100 pF provides the best DC performance.

<sup>2</sup> Sink or source current ability.

| Table 84 | DAC | characteristics |
|----------|-----|-----------------|
|----------|-----|-----------------|

| Symbol   | Description                        | Test Conditions                                           | Min                        | Тур  | Мах              | Unit | Notes |
|----------|------------------------------------|-----------------------------------------------------------|----------------------------|------|------------------|------|-------|
| VDACOUTL | DAC low level output<br>voltage    | ADC_VREFH selected,<br>Rload = 18 k $\Omega$ , Cload = 50 | VSS                        | —    | 0.15             | V    | 1     |
| VDACOUTH | DAC high level output voltage      | ιpF                                                       | VDDA_AD<br>C_1P8 -<br>0.15 | _    | VDDA_AD<br>C_1P8 | V    |       |
| DNL      | Differential nonlinearity<br>error | Code 100h — F00h best fit<br>curve                        | —                          | ±0.5 | ±1               | LSB  | —     |

| Symbol | Description                          | Test Conditions           | Min | Тур  | Мах | Unit                              | Notes |
|--------|--------------------------------------|---------------------------|-----|------|-----|-----------------------------------|-------|
| INL    | Integral nonlinearity error          | Code 100h — F00h best fit | —   | ±1   | —   | LSB                               | 2     |
|        |                                      | curve                     | —   | ±2   | —   | LSB                               | 3     |
| EO     | Offset error                         | Code 100h                 | —   | ±0.6 | _   | %FSR<br>(Full-sc<br>ale<br>range) | _     |
| TEO    | Offset error temperature coefficient | Code 100h                 | —   | ±30  | —   | μV/ºC                             | _     |
| EG     | Gain error                           | Code F00h                 | —   | ±0.4 | —   | %FSR                              | _     |
| TEG    | Gain error temperature coefficient   | Code F00h                 | —   | ±10  | —   | ppm of<br>FSR/ <sup>o</sup> C     | _     |

## Table 84. DAC characteristics (continued)

| Symbol | Description                                          | Test Conditions                                     | Min | Тур | Max | Unit | Notes |
|--------|------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|-------|
| TFS_LS | Full scale setting time in<br>Low Speed mode         | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current  | _   | 5   | _   | μs   | 4     |
|        |                                                      | Code 100h — F00h or<br>F00h —100h @PTAT<br>current  | _   | 5   | _   |      |       |
| TFS_MS | Full scale setting time in<br>Middle Speed mode      | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current  | _   | 1   | —   |      |       |
|        |                                                      | Code 100h — F00h or<br>F00h — 100h @PTAT<br>current | —   | 1   | —   |      |       |
| TFS_HS | Full scale setting time in<br>High Speed mode        | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current  | —   | 0.5 | —   |      |       |
|        |                                                      | Code 100h — F00h or<br>F00h — 100h @PTAT<br>current | _   | 0.5 | —   |      |       |
| TCC_LS | Code to code setting<br>time in Low Speed mode       | Code 7F7h — 807h or<br>807h — 7F7h @ZTC<br>current  | —   | 1   | —   |      |       |
|        |                                                      | Code 7F7h — 807h or<br>807h — 7F7h @PTAT<br>current | —   | 1   | —   |      |       |
| TCC_MS | Code to code setting<br>time in Middle Speed<br>mode | Code 7F7h — 807h or<br>807h — 7F7h @ZTC<br>current  | —   | 0.5 | —   |      |       |
|        |                                                      | Code 7F7h — 807h or<br>807h — 7F7h @PTAT<br>current | —   | 0.5 | _   |      |       |
| TCC_HS | Code to code setting<br>time in Middle Speed<br>mode | Code 7F7h — 807h or<br>807h — 7F7h @ZTC<br>current  | -   | 0.3 | —   |      |       |
|        |                                                      | Code 7F7h — 807h or<br>807h — 7F7h @PTAT<br>current | _   | 0.3 | _   |      |       |

| Table 84. DAG | characteristics | (continued) |
|---------------|-----------------|-------------|
|---------------|-----------------|-------------|

| Symbol | Description                       | Test Conditions                                             | Min | Тур  | Max | Unit | Notes |
|--------|-----------------------------------|-------------------------------------------------------------|-----|------|-----|------|-------|
| SR_LS  | Slew rate in Low Speed mode       | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current          | _   | 0.24 | —   | V/µs | 5     |
|        |                                   | Code 100h — F00h or<br>F00h —100h @PTAT<br>current          | _   | 0.24 | —   |      |       |
| SR_MS  | Slew rate in Middle<br>Speed mode | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current          | -   | 1.2  | —   |      |       |
|        |                                   | Code 100h — F00h or<br>F00h —100h @PTAT<br>current          | _   | 1.2  | —   |      |       |
| SR_HS  | Slew rate in High Speed mode      | Code 100h — F00h or<br>F00h — 100h @ZTC<br>current          | _   | 2.4  | _   |      |       |
|        |                                   | Code 100h — F00h or<br>F00h —100h @PTAT<br>current          | _   | 2.4  | —   |      |       |
| PSRR   | Power supply rejection ratio      | Code 800h,<br>△ VDD_ANA18 = 100 mV,<br>VREFH_ANA12 selected | _   | 70   | —   | dB   | 6     |
| Glitch | Glitch energy                     | Code 100h — F00h —<br>100h                                  | —   | 30   | —   | nV-s | _     |
|        |                                   | Code 7FFh — 800h —<br>7FFh                                  | —   | 30   | —   | 1    |       |
| СТ     | Channel to channel crosstalk      | _                                                           | —   | _    | -80 | dB   | 7     |
| ROP    | Output resistance                 | Code 100h — F00h and Rload = 18 k $\Omega$                  | —   | 200  | —   | Ω    | 8     |

<sup>1</sup> It is recommended to operate the DAC in the output voltage range between 0.15 V and (VDDA\_ADC\_1P8 - 0.15 V) for best accuracy. Linearity of the output voltage outside this range will be affected as current load increases.

<sup>2</sup> When ADC\_VREFH is selected as the reference (DAC\_CR[DACRFS] = 0b).

<sup>3</sup> When the internal 1.2 V source is selected as the reference (DAC\_CR[DACRFS] = 1b).

<sup>4</sup> The DAC output remains within ±0.5 LSB of the final measured value for digital input code change. Noise on the power supply can cause this performance to degrade to ±1 LSB. This parameter represents both rising edge and falling edge settling time.

<sup>5</sup> Time for the DAC output to transition from 10% to 90% signal amplitude (rising edge or falling edge).

<sup>6</sup> PSRR = 20 x log{ΔVDD\_ANA18 /ΔVDAC\_OUT}

<sup>7</sup> If two DACs are used and sharing the same VREFH.

<sup>8</sup> Based on design simulation.

# 4.8.3 ACMP electrical specifications

Table 85. ACMP operating conditions

| Symbol                 | Description                | Min | Тур | Мах  | Unit |
|------------------------|----------------------------|-----|-----|------|------|
| VREFH_EXT              | External reference voltage | 1   | —   | 1.98 | V    |
| VREFH_INT <sup>1</sup> | Internal reference voltage | _   | 1.3 | _    | V    |

<sup>1</sup> This is an internal reference voltage generated by PMC0.

## Table 86. ACMP characteristics

| Symbol | Description                            | Condition        | Min | Тур | Мах        | Unit |
|--------|----------------------------------------|------------------|-----|-----|------------|------|
| VAIN   | Analog input voltage                   | —                | 0   |     | NVCC_GPIO1 | V    |
| VAIO   | Analog input offset<br>voltage         | _                | _   | —   | 20         | mV   |
| VH     | Analog comparator                      | Hystrl[1:0] = 00 | —   | 5   | —          | mV   |
|        | hysteresis                             | Hystrl[1:0] = 01 | —   | 10  | —          | mV   |
|        |                                        | Hystrl[1:0] = 10 | —   | 20  | —          | mV   |
|        |                                        | Hystrl[1:0] = 11 | —   | 30  | —          | mV   |
| TDHS   | Propagation delay,<br>high-speed mode  | Normal supply    | _   | —   | 50         | ns   |
| TDHS   | Propagation delay,<br>low-speed mode   | _                | —   | —   | 5          | μs   |
|        | Analog comparator initialization delay | _                | _   | —   | 20         | μs   |
| INL    | 8-bit DAC integral non-linearity       | -                | -1  | _   | 1          | LSB  |
| DNL    | 8-bit DAC differential non-linearity   | _                | -1  | —   | 1          | LSB  |

<sup>1</sup> The maximum input voltage for CMP analog inputs associated with GPIO\_AD bank is NVCC\_GPIO.

# 4.8.4 Temperature sensor

Table 87 lists the parameters of temperature sensor.

## Table 87. Temperature sensor parameters

| Parameter                      | Min | Мах | Unit |
|--------------------------------|-----|-----|------|
| Temperature range <sup>1</sup> | -40 | 125 | °C   |

<sup>1</sup> Accuracy of measurement:  $\pm$  5°C for 25°C and above, while  $\pm$  10°C for below 25°C.

# 4.9 Communication interfaces

The following sections provide the information about communication interfaces.

# 4.9.1 LPSPI timing parameters

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic LPSPI timing modes.

All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all LPSPI pins.

| Number | Symbol            | Description                  | Min.                     | Max.                    | Units               | Note |
|--------|-------------------|------------------------------|--------------------------|-------------------------|---------------------|------|
| 1      | f <sub>SCK</sub>  | Frequency of operation       | _                        | f <sub>periph</sub> / 2 | MHz                 | 1    |
| 2      | t <sub>SCK</sub>  | SCK period                   | 2 x t <sub>periph</sub>  | —                       | ns                  | 2    |
| 3      | t <sub>Lead</sub> | Enable lead time             | 1                        | —                       | t <sub>periph</sub> |      |
| 4      | t <sub>Lag</sub>  | Enable lag time              | 1                        | _                       | t <sub>periph</sub> |      |
| 5      | t <sub>WSCK</sub> | Clock (SCK) high or low time | t <sub>SCK</sub> / 2 - 3 | —                       | ns                  |      |
| 6      | t <sub>SU</sub>   | Data setup time (inputs)     | 10                       | —                       | ns                  | _    |
| 7      | t <sub>HI</sub>   | Data hold time (inputs)      | 2                        | —                       | ns                  |      |
| 8      | t <sub>V</sub>    | Data valid (after SCK edge)  | —                        | 8                       | ns                  | —    |
| 9      | t <sub>HO</sub>   | Data hold time (outputs)     | 0                        |                         | ns                  |      |

Table 88. LPSPI Master mode timing

Absolute maximum frequency of operation (fop) is 30 MHz. The clock driver in the LPSPI module for f<sub>periph</sub> must guaranteed this limit is not exceeded.

 $^{2}$  t<sub>periph</sub> = 1000 / f<sub>periph</sub>



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.





2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

## Figure 39. LPSPI Master mode timing (CPHA = 1)

| Number | Symbol            | Description                  | Min.                     | Max.                    | Units               | Note |
|--------|-------------------|------------------------------|--------------------------|-------------------------|---------------------|------|
| 1      | f <sub>SCK</sub>  | Frequency of operation       | 0                        | f <sub>periph</sub> / 2 | MHz                 | 1    |
| 2      | t <sub>SCK</sub>  | SCK period                   | 2 x t <sub>periph</sub>  |                         | ns                  | 2    |
| 3      | t <sub>Lead</sub> | Enable lead time             | 1                        | —                       | t <sub>periph</sub> | _    |
| 4      | t <sub>Lag</sub>  | Enable lag time              | 1                        | —                       | t <sub>periph</sub> |      |
| 5      | t <sub>WSCK</sub> | Clock (SCK) high or low time | t <sub>SCK</sub> / 2 - 5 | —                       | ns                  | _    |
| 6      | t <sub>SU</sub>   | Data setup time (inputs)     | 2.7                      | —                       | ns                  | _    |
| 7      | t <sub>HI</sub>   | Data hold time (inputs)      | 3.8                      | —                       | ns                  | _    |
| 8      | t <sub>a</sub>    | Slave access time            | —                        | t <sub>periph</sub>     | ns                  | 3    |
| 9      | t <sub>dis</sub>  | Slave MISO disable time      | —                        | t <sub>periph</sub>     | ns                  | 4    |
| 10     | t <sub>V</sub>    | Data valid (after SCK edge)  | —                        | 14.5                    | ns                  | —    |
| 11     | t <sub>HO</sub>   | Data hold time (outputs)     | 0                        | —                       | ns                  | _    |

#### Table 89. LPSPI Slave mode timing

<sup>1</sup> Absolute maximum frequency of operation (fop) is 30 MHz. The clock driver in the LPSPI module for f<sub>periph</sub> must be guaranteed this limit is not exceeded.

2

 $^{2}$  t<sub>periph</sub> = 1000 / f<sub>periph</sub>  $^{3}$  Time to data active from high-impedance state

<sup>4</sup> Hold time to high-impedance state



Figure 40. LPSPI Slave mode timing (CPHA = 0)



Figure 41. LPSPI Slave mode timing (CPHA = 1)

# 4.9.2 LPI2C module timing parameters

This section describes the timing parameters of the LPI2C module.

| Table 90 | . LPI2C module timing parameters | \$ |
|----------|----------------------------------|----|
|----------|----------------------------------|----|

| Symbol           | De                  | escription                | Min | Мах  | Unit | Notes |
|------------------|---------------------|---------------------------|-----|------|------|-------|
| f <sub>SCL</sub> | SCL clock frequency | Standard mode (Sm)        | 0   | 100  | kHz  | 1     |
|                  |                     | Fast mode (Fm)            | 0   | 400  |      |       |
|                  |                     | Fast mode Plus (Fm+)      | 0   | 1000 |      |       |
|                  |                     | High speed mode (Hs-mode) | 0   | 3400 |      |       |
|                  |                     | Ultra Fast mode (UFm)     | 0   | 5000 |      |       |

<sup>1</sup> Hs-mode and Ultra Fast mode are supported in slave mode.

# 4.9.3 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC timing

This section describes the electrical information of the uSDHC, which includes SD3.0 (Single Data Rate) timing and eMMC5.0 (up to 200 MHz) timing.

# 4.9.3.1 SD3.0/eMMC4.3 (Single Data Rate) specifications

Figure 42 depicts the timing of SD3.0/eMMC4.3, and Table 91 lists the SD/eMMC4.3 timing characteristics.



Figure 42. SD/eMMC4.3 timing

| ID  | Parameter                                       | Symbols                      | Min         | Мах   | Unit |
|-----|-------------------------------------------------|------------------------------|-------------|-------|------|
|     | Card Input Clock                                | (                            |             |       |      |
| SD1 | Clock Frequency (Low Speed)                     | f <sub>PP</sub> <sup>1</sup> | 0           | 400   | kHz  |
|     | Clock Frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0           | 25/50 | MHz  |
|     | Clock Frequency (MMC Full Speed/High Speed)     | f <sub>PP</sub> <sup>3</sup> | 0           | 20/52 | MHz  |
|     | Clock Frequency (Identification Mode)           | f <sub>OD</sub>              | 100         | 400   | kHz  |
| SD2 | Clock Low Time                                  | t <sub>WL</sub>              | 7           | _     | ns   |
| SD3 | Clock High Time                                 | t <sub>WH</sub>              | 7           | _     | ns   |
| SD4 | Clock Rise Time                                 | t <sub>TLH</sub>             | —           | 3     | ns   |
| SD5 | Clock Fall Time                                 | t <sub>THL</sub>             | —           | 3     | ns   |
|     | uSDHC Output/Card Inputs SD_CMD, SDx_           | DATAx (Refere                | nce to CLK) |       |      |
| SD6 | uSDHC Output Delay                              | t <sub>OD</sub>              | -6.6        | 3.6   | ns   |
|     | uSDHC Input/Card Outputs SD_CMD, SDx_           | DATAx (Refere                | nce to CLK) |       |      |
| SD7 | uSDHC Input Setup Time                          | t <sub>ISU</sub>             | 2.5         | _     | ns   |
| SD8 | uSDHC Input Hold Time <sup>4</sup>              | t <sub>IH</sub>              | 1.5         | —     | ns   |

## Table 91. SD/eMMC4.3 interface timing specification

<sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

<sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.

<sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0–20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz.

<sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

# 4.9.3.2 eMMC4.4/4.41/SD3.0 (Dual Data Rate) AC timing)

Figure 43 depicts the timing of eMMC4.4/4.41/SD3.0. Table 92 lists the eMMC4.4/4.41/SD3.0 timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD).



Figure 43. eMMC4.4/4.41/SD3.0 timing

## Table 92. eMMC4.4/4.41/SD3.0 interface timing specification

| ID  | Parameter                                                       | Symbols          | Min | Мах | Unit |  |  |
|-----|-----------------------------------------------------------------|------------------|-----|-----|------|--|--|
|     | Card Input 0                                                    | Clock            |     |     |      |  |  |
| SD1 | Clock Frequency (eMMC4.4/4.41 DDR)                              | f <sub>PP</sub>  | 0   | 52  | MHz  |  |  |
| SD1 | Clock Frequency (SD3.0 DDR)                                     | f <sub>PP</sub>  | 0   | 50  | MHz  |  |  |
|     | uSDHC Output / Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) |                  |     |     |      |  |  |
| SD2 | uSDHC Output Delay                                              | t <sub>OD</sub>  | 2.8 | 6.8 | ns   |  |  |
|     | uSDHC Input / Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) |                  |     |     |      |  |  |
| SD3 | uSDHC Input Setup Time                                          | t <sub>ISU</sub> | 2.4 | —   | ns   |  |  |
| SD4 | uSDHC Input Hold Time                                           | t <sub>IH</sub>  | 1.2 | _   | ns   |  |  |

# 4.9.3.3 SDR50/SDR104 AC timing

Figure 44 depicts the timing of SDR50/SDR104, and Table 93 lists the SDR50/SDR104 timing characteristics.





| ID                                                                                   | Parameter               | Symbols          | Min                     | Max                     | Unit |  |  |  |
|--------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|-------------------------|------|--|--|--|
| Card Input Clock                                                                     |                         |                  |                         |                         |      |  |  |  |
| SD1                                                                                  | Clock Frequency Period  | t <sub>CLK</sub> | 5.0                     | —                       | ns   |  |  |  |
| SD2                                                                                  | Clock Low Time          | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |
| SD3                                                                                  | Clock High Time         | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in SDR50 (Reference to CLK)               |                         |                  |                         |                         |      |  |  |  |
| SD4                                                                                  | uSDHC Output Delay      | t <sub>OD</sub>  | -3                      | 1                       | ns   |  |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in SDR104 (Reference to CLK)              |                         |                  |                         |                         |      |  |  |  |
| SD5                                                                                  | uSDHC Output Delay      | t <sub>OD</sub>  | -1.6                    | 1                       | ns   |  |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in SDR50 (Reference to CLK)               |                         |                  |                         |                         |      |  |  |  |
| SD6                                                                                  | uSDHC Input Setup Time  | t <sub>ISU</sub> | 2.5                     | _                       | ns   |  |  |  |
| SD7                                                                                  | uSDHC Input Hold Time   | t <sub>IH</sub>  | 1.5                     | —                       | ns   |  |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in SDR104 (Reference to CLK) <sup>1</sup> |                         |                  |                         |                         |      |  |  |  |
| SD8                                                                                  | Card Output Data Window | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  | _                       | ns   |  |  |  |

<sup>1</sup>Data window in SDR104 mode is variable.

# 4.9.3.4 HS200 mode timing

Figure 45 depicts the timing of HS200 mode, and Table 94 lists the HS200 timing characteristics.



Figure 45. HS200 mode timing

## Table 94. HS200 interface timing specification

| ID                                                                                  | Parameter               | Symbols          | Min                     | Мах                     | Unit |  |  |  |
|-------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|-------------------------|------|--|--|--|
| Card Input Clock                                                                    |                         |                  |                         |                         |      |  |  |  |
| SD1                                                                                 | Clock Frequency Period  | t <sub>CLK</sub> | 5.0                     | _                       | ns   |  |  |  |
| SD2                                                                                 | Clock Low Time          | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |
| SD3                                                                                 | Clock High Time         | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK)              |                         |                  |                         |                         |      |  |  |  |
| SD5                                                                                 | uSDHC Output Delay      | t <sub>OD</sub>  | -1.6                    | 0.74                    | ns   |  |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>1</sup> |                         |                  |                         |                         |      |  |  |  |
| SD8                                                                                 | Card Output Data Window | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  | —                       | ns   |  |  |  |

<sup>1</sup>HS200 is for 8 bits while SDR104 is for 4 bits.

# 4.9.3.5 HS400 specifications - eMMC 5.0 only

Be aware that only data are sampled on both edges of the clock (not applicable to CMD). The CMD input/output timing for HS400 mode is the same as CMD input/output timing for HS200 mode. Check SD5 and SD8 parameters in the HS200 interface timing specifications table for CMD input/output timing of HS400 mode.

## Table 95 lists the HS400 timing characteristics.

Table 95. HS400 interface timing specification

| Symbol                                                              | Description                          | Min        | Мах        | Unit |  |  |  |  |
|---------------------------------------------------------------------|--------------------------------------|------------|------------|------|--|--|--|--|
|                                                                     | Operating voltage                    | 1.71       | 1.95       | V    |  |  |  |  |
| Card input clock                                                    |                                      |            |            |      |  |  |  |  |
|                                                                     | Clock frequency                      | 0          | 200        | MHz  |  |  |  |  |
| SD1                                                                 | Clock period                         | 5.0        | —          | ns   |  |  |  |  |
| SD2                                                                 | Clock Low time                       | 0.46 x SD1 | 0.54 x SD1 | ns   |  |  |  |  |
| SD3                                                                 | Clock High time                      | 0.46 x SD1 | 0.54 x SD1 | ns   |  |  |  |  |
| SDHC output / card Inputs SDHC_CMD, SDHC_Dn (reference to SDHC_CLK) |                                      |            |            |      |  |  |  |  |
| SD4                                                                 | Output skew from data to edge of SCK | 0.45       | _          | ns   |  |  |  |  |
| SD5                                                                 | Output skew from edge of SCK to data | 0.45       | _          | ns   |  |  |  |  |
| SDHC input / card outputs (reference to strobe)                     |                                      |            |            |      |  |  |  |  |
| SD6                                                                 | SDHC input skew                      | _          | 0.45       | ns   |  |  |  |  |
| SD7                                                                 | SDHC hold skew                       | —          | 0.45       | ns   |  |  |  |  |

Figure 45 depicts the timing of HS400.



# 4.9.3.6 Bus operation condition for 3.3 V and 1.8 V signaling

Signaling level of SD/eMMC4.3 and eMMC4.4/4.41 modes is 3.3 V. Signaling level of SDR104/SDR50/HS200/HS400 mode is 1.8 V.

# 4.9.4 Ethernet controller (ENET) AC electrical specifications

# 4.9.4.1 ENET MII mode timing

This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings.

# 4.9.4.1.1 MII receive signal timing (ENET\_RX\_DATA3,2,1,0, ENET\_RX\_EN, ENET\_RX\_ER, and ENET\_RX\_CLK)

The receiver functions correctly up to an ENET\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_RX\_CLK frequency.

Figure 47 shows MII receive signal timings. Table 96 describes the timing parameters (M1–M4) shown in the figure.



Figure 47. MII receive signal timing diagram

 Table 96. Mll receive signal timing

| ID | Characteristic <sup>1</sup>                                         | Min. | Max. | Unit               |
|----|---------------------------------------------------------------------|------|------|--------------------|
| M1 | ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER to<br>ENET_RX_CLK setup | 5    | _    | ns                 |
| M2 | ENET_RX_CLK to ENET_RX_DATA3,2,1,0, ENET_RX_EN,<br>ENET_RX_ER hold  | 5    | _    | ns                 |
| M3 | ENET_RX_CLK pulse width high                                        | 35%  | 65%  | ENET_RX_CLK period |
| M4 | ENET_RX_CLK pulse width low                                         | 35%  | 65%  | ENET_RX_CLK period |

<sup>1</sup> ENET\_RX\_EN, ENET\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode.

# 4.9.4.1.2 MII transmit signal timing (ENET\_TX\_DATA3,2,1,0, ENET\_TX\_EN, ENET\_TX\_ER, and ENET\_TX\_CLK)

The transmitter functions correctly up to an ENET\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_TX\_CLK frequency.

Figure 48 shows MII transmit signal timings. Table 97 describes the timing parameters (M5–M8) shown in the figure.



Figure 48. MII transmit signal timing diagram

Table 97. MII transmit signal timing

| ID | Characteristic <sup>1</sup>                                           | Min. | Max. | Unit               |
|----|-----------------------------------------------------------------------|------|------|--------------------|
| M5 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN,<br>ENET_TX_ER invalid | 5    | _    | ns                 |
| M6 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN,<br>ENET_TX_ER valid   | _    | 20   | ns                 |
| M7 | ENET_TX_CLK pulse width high                                          | 35%  | 65%  | ENET_TX_CLK period |
| M8 | ENET_TX_CLK pulse width low                                           | 35%  | 65%  | ENET_TX_CLK period |

<sup>1</sup> ENET\_TX\_EN, ENET\_TX\_CLK, and ENET0\_TXD0 have the same timing in 10-Mbps 7-wire interface mode.

### 4.9.4.1.3 MII asynchronous inputs signal timing (ENET\_CRS and ENET\_COL)

Figure 49 shows MII asynchronous input timings. Table 98 describes the timing parameter (M9) shown in the figure.



Figure 49. MII asynchronous inputs timing diagram

| ID              | Characteristic                           | Min. | Max. | Unit               |
|-----------------|------------------------------------------|------|------|--------------------|
| M9 <sup>1</sup> | ENET_CRS to ENET_COL minimum pulse width | 1.5  | _    | ENET_TX_CLK period |

<sup>1</sup> ENET\_COL has the same timing in 10-Mbit 7-wire interface mode.

### 4.9.4.1.4 MII serial management channel timing (ENET\_MDIO and ENET\_MDC)

The MDC frequency is designed to be equal to or less than 2.5 MHz to be compatible with the IEEE 802.3 MII specification. However the ENET can function correctly with a maximum MDC frequency of 15 MHz.

Figure 50 shows MII asynchronous input timings. Table 99 describes the timing parameters (M10–M15) shown in the figure.



Figure 50. MII serial management channel timing diagram

Table 99. MII serial management channel timing

| ID  | Characteristic                                                             | Min. | Max. | Unit            |
|-----|----------------------------------------------------------------------------|------|------|-----------------|
| M10 | ENET_MDC falling edge to ENET_MDIO output invalid (min. propagation delay) | 0    | _    | ns              |
| M11 | ENET_MDC falling edge to ENET_MDIO output valid (max. propagation delay)   | _    | 5    | ns              |
| M12 | ENET_MDIO (input) to ENET_MDC rising edge setup                            | 18   | _    | ns              |
| M13 | ENET_MDIO (input) to ENET_MDC rising edge hold                             | 0    | -    | ns              |
| M14 | ENET_MDC pulse width high                                                  | 40%  | 60%  | ENET_MDC period |
| M15 | ENET_MDC pulse width low                                                   | 40%  | 60%  | ENET_MDC period |

### 4.9.4.2 RMII mode timing

In RMII mode, ENET\_CLK is used as the REF\_CLK, which is a 50 MHz  $\pm$  50 ppm continuous reference clock.

Figure 51 shows RMII mode timings. Table 100 describes the timing parameters (M16–M21) shown in the figure.



Figure 51. RMII mode signal timing diagram

#### Table 100. RMII signal timing

| ID  | Characteristic                                                           | Min. | Max. | Unit            |
|-----|--------------------------------------------------------------------------|------|------|-----------------|
| M16 | ENET_CLK pulse width high                                                | 35%  | 65%  | ENET_CLK period |
| M17 | ENET_CLK pulse width low                                                 | 35%  | 65%  | ENET_CLK period |
| M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA invalid                         | 4    |      | ns              |
| M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA valid                           | —    | 13   | ns              |
| M20 | ENET_RX_DATAD[1:0], ENET_RX_EN(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 2    | _    | ns              |
| M21 | ENET_CLK to ENET_RX_DATAD[1:0], ENET_RX_EN, ENET_RX_ER hold              | 2    | _    | ns              |

#### 4.9.4.3 RGMII signal switching specifications

The following timing specifications meet the requirements for RGMII interfaces for a range of transceiver devices.

#### Table 101. RGMII signal switching specifications<sup>1</sup>

| Symbol                          | Description                              | Min. | Max. | Unit |
|---------------------------------|------------------------------------------|------|------|------|
| T <sub>cyc</sub> <sup>2</sup>   | Clock cycle duration                     | 7.2  | 8.8  | ns   |
| T <sub>skewT</sub> <sup>3</sup> | Data to clock output skew at transmitter | -500 | 500  | ps   |

| Symbol                          | Description                          | Min. | Max. | Unit |
|---------------------------------|--------------------------------------|------|------|------|
| T <sub>skewR</sub> <sup>3</sup> | Data to clock input skew at receiver | 1    | 2.6  | ns   |
| Duty_G <sup>4</sup>             | Duty cycle for Gigabit               | 45   | 85   | %    |
| Duty_T <sup>4</sup>             | Duty cycle for 10/100T               | 40   | 90   | %    |
| Tr/Tf                           | Rise/fall time (20–80%)              | —    | 0.98 | ns   |

#### Table 101. RGMII signal switching specifications<sup>1</sup> (continued)

<sup>1</sup> The timings assume the following configuration: DDR SEL = (11)b

DSE (drive-strength) = (111)b

 $^2$   $\,$  For 10 Mbps and 100 Mbps,  $T_{cvc}$  will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively.

<sup>3</sup> For all versions of RGMII prior to 2.0; this implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns and less than 2.0 ns will be added to the associated clock signal. For 10/100, the Max value is unspecified.

<sup>4</sup> Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between.



#### Figure 52. RGMII transmit signal timing diagram



Figure 53. RGMII receive signal timing diagram



Figure 54. RGMII receive signal timing diagram with internal delay

### 4.9.4.4 Ethernet Quality-of-Service (QOS) electrical specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

It also supports the following Time Sensitive Networking (TSN) features:

- 802.1Qbv Enhancements to Scheduling Traffic
- 802.1Qbu Frame preemption
- Time based Scheduling

Please refer to RGMII, RMII, and MII specifications in Section 4.9.4, Ethernet controller (ENET) AC electrical specifications

### 4.9.5 Controller Area Network (CAN) AC electrical specifications

The Controller Area Network (CAN) module is a communication controller implementing the CAN protocol according to the CAN with Flexible Data rate (CAN FD) protocol and the CAN 2.0B protocol specification. The processor has three CAN modules available. Tx and Rx ports are multiplexed with other I/O pins. See the IOMUXC chapter of the device reference manual to see which pins expose Tx and Rx pins; these ports are named CAN\_TX and CAN\_RX, respectively.

Please refer to Section 4.3.2.1, General purpose I/O (GPIO) AC parameters.

### 4.9.6 LPUART electrical specifications

Please refer to Section 4.3.2.1, General purpose I/O (GPIO) AC parameters.

### 4.9.7 USB PHY parameters

This section describes the USB-OTG PHY parameters.

The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG with the following amendments.

- USB ENGINEERING CHANGE NOTICE
  - Title: 5V Short Circuit Withstand Requirement Change
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000
- USB ENGINEERING CHANGE NOTICE
  - Title: Pull-up/Pull-down resistors
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: Suspend Current Limit Changes
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: USB 2.0 Phase Locked SOFs
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification
   Revision 2.0 plus errata and ecn June 4, 2010
- Battery Charging Specification (available from USB-IF)
  - Revision 1.2, December 7, 2010
  - Portable device only

### 4.10 Timers

This section provides information on timers.

### 4.10.1 Pulse Width Modulator (PWM) characteristics

This section describes the electrical information of the PWM.

#### Table 102. PWM timing parameters

| Parameter           | Symbol | Тур | Мах | Unit |
|---------------------|--------|-----|-----|------|
| PWM Clock Frequency | —      | _   | 240 | MHz  |
| Output skew         | _      | _   | 2   | ns   |

### 4.10.2 Quad timer timing

Table 103 lists the quad timer parameters.

#### Table 103. Quad timer timing

| Characteristic               | Symbo              | Min <sup>1</sup> | Мах | Unit | See Figure |
|------------------------------|--------------------|------------------|-----|------|------------|
| Timer input period           | T <sub>IN</sub>    | 2T + 6           | —   | ns   |            |
| Timer input high/low period  | T <sub>INHL</sub>  | 1T + 3           | —   | ns   |            |
| Timer output period          | T <sub>OUT</sub>   | 33               | —   | ns   |            |
| Timer output high/low period | T <sub>OUTHL</sub> | 16.7             | —   | ns   |            |

<sup>1</sup> T = clock cycle. For 60 MHz operation, T = 16.7 ns.



Figure 55. Quad timer timing

This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation.

### 5.1 Boot mode configuration pins

Table 104 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX RT1170 Fuse Map and the System Boot chapter in *i.MX RT1170 Reference Manual (IMXRT1170RM)*.

| Pad             | Default setting on reset | eFuse name   | Details                                                                  |
|-----------------|--------------------------|--------------|--------------------------------------------------------------------------|
| GPIO_LPSR_02    | 35 K pull-down           | BOOT_MODE[0] |                                                                          |
| GPIO_LPSR_03    | 35 K pull-down           | BOOT_MODE[1] |                                                                          |
| GPIO_DISP_B1_06 | HighZ                    | BT_CFG[0]    | Boot Options, Pin value overrides                                        |
| GPIO_DISP_B1_07 | HighZ                    | BT_CFG[1]    | fuse settings for BT_FUSE_SEL = '0'.<br>Signal Configuration as Fuse     |
| GPIO_DISP_B1_08 | HighZ                    | BT_CFG[2]    | Override Input at Power Up.<br>These are special I/O lines that          |
| GPIO_DISP_B1_09 | HighZ                    | BT_CFG[3]    | control the boot up configuration                                        |
| GPIO_DISP_B1_10 | HighZ                    | BT_CFG[4]    | during product development. In<br>production, the boot configuration can |
| GPIO_DISP_B1_11 | HighZ                    | BT_CFG[5]    | be controlled by fuses.                                                  |
| GPIO_DISP_B2_00 | HighZ                    | BT_CFG[6]    |                                                                          |
| GPIO_DISP_B2_01 | HighZ                    | BT_CFG[7]    |                                                                          |
| GPIO_DISP_B2_02 | HighZ                    | BT_CFG[8]    |                                                                          |
| GPIO_DISP_B2_03 | HighZ                    | BT_CFG[9]    |                                                                          |
| GPIO_DISP_B2_04 | HighZ                    | BT_CFG[10]   |                                                                          |
| GPIO_DISP_B2_05 | HighZ                    | BT_CFG[11]   |                                                                          |

Table 104. Fuses and associated pins used for boot

## 5.2 Boot device interface allocation

The following tables list the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The tables also describe the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate.

| PAD Name       | IO Function  | ALT   | Comments |
|----------------|--------------|-------|----------|
| GPIO_EMC_B1_00 | semc.DATA[0] | ALT 0 | —        |
| GPIO_EMC_B1_01 | semc.DATA[1] | ALT 0 | —        |
| GPIO_EMC_B2_02 | semc.DATA[2] | ALT 0 | —        |

Table 105. Boot through NAND

#### Table 105. Boot through NAND

| GPIO_EMC_B1_03 | semc.DATA[3]  | ALT 0 | _ |
|----------------|---------------|-------|---|
| GPIO_EMC_B1_04 | semc.DATA[4]  | ALT 0 | — |
| GPIO_EMC_B1_05 | semc.DATA[5]  | ALT 0 | — |
| GPIO_EMC_B1_06 | semc.DATA[6]  | ALT 0 | — |
| GPIO_EMC_B1_07 | semc.DATA[7]  | ALT 0 | — |
| GPIO_EMC_B1_30 | semc.DATA[8]  | ALT 0 | — |
| GPIO_EMC_B1_31 | semc.DATA[9]  | ALT 0 | — |
| GPIO_EMC_B1_32 | semc.DATA[10] | ALT 0 | — |
| GPIO_EMC_B1_33 | semc.DATA[11] | ALT 0 | — |
| GPIO_EMC_B1_34 | semc.DATA[12] | ALT 0 | — |
| GPIO_EMC_B1_35 | semc.DATA[13] | ALT 0 | — |
| GPIO_EMC_B1_36 | semc.DATA[14] | ALT 0 | — |
| GPIO_EMC_B1_37 | semc.DATA[15] | ALT 0 | — |
| GPIO_EMC_B1_18 | semc.ADDR[9]  | ALT 0 | — |
| GPIO_EMC_B1_19 | semc.ADDR[11] | ALT 0 | — |
| GPIO_EMC_B1_20 | semc.ADDR[12] | ALT 0 | — |
| GPIO_EMC_B1_22 | semc.BA1      | ALT 0 | — |
| GPIO_EMC_B1_41 | semc.CSX[0]   | ALT 0 | — |
|                |               |       |   |

#### Table 106. Boot through FlexSPI1

| PAD Name       | IO Function        | Mux Mode | Comments                    |
|----------------|--------------------|----------|-----------------------------|
| GPIO_SD_B2_00  | flexspi1.B_DATA[3] | ALT 1    | —                           |
| GPIO_SD_B2_01  | flexspi1.B_DATA[2] | ALT 1    | —                           |
| GPIO_SD_B2_02  | flexspi1.B_DATA[1] | ALT 1    | —                           |
| GPIO_SD_B2_03  | flexspi1.B_DATA[0] | ALT 1    | —                           |
| GPIO_SD_B2_04  | flexspi1.B_SCLK    | ALT 1    | —                           |
| GPIO_SD_B1_05  | flexspi1.B_DQS     | ALT 8    | —                           |
| GPIO_SD_B1_04  | flexspi1.B_SS0_B   | ALT 8    | —                           |
| GPIO_SD_B1_03  | flexspi1.B_SS1_B   | ALT 9    | —                           |
| GPIO_SD_B2_05  | flexspi1.A_DQS     | ALT 1    | —                           |
| GPIO_EMC_B2_18 | flexspi1.A_DQS     | ALT 6    | Secondary<br>option for DQS |
| GPIO_SD_B2_06  | flexspi1.A_SS0_B   | ALT 1    | —                           |
| GPIO_SD_B1_02  | flexspi1.A_SS1_B   | ALT 9    | —                           |

| PAD Name      | IO Function        | Mux Mode | Comments |
|---------------|--------------------|----------|----------|
| GPIO_SD_B2_07 | flexspi1.A_SCLK    | ALT 1    | —        |
| GPIO_SD_B2_08 | flexspi1.A_DATA[0] | ALT 1    | —        |
| GPIO_SD_B2_09 | flexspi1.A_DATA[1] | ALT 1    | —        |
| GPIO_SD_B2_10 | flexspi1.A_DATA[2] | ALT 1    | —        |
| GPIO_SD_B2_11 | flexspi1.A_DATA[3] | ALT 1    | —        |

#### Table 106. Boot through FlexSPI1 (continued)

### Table 107. Boot through FlexSPI2 (QSPI/HyperFLASH)

| PAD Name       | IO Function        | ALT   | Comments |
|----------------|--------------------|-------|----------|
| GPIO_EMC_B1_41 | flexspi2.B_DATA[7] | ALT 4 | _        |
| GPIO_EMC_B2_00 | flexspi2.B_DATA[6] | ALT 4 |          |
| GPIO_EMC_B2_01 | flexspi2.B_DATA[5] | ALT 4 | —        |
| GPIO_EMC_B2_02 | flexspi2.B_DATA[4] | ALT 4 | —        |
| GPIO_EMC_B2_03 | flexspi2.B_DATA[3] | ALT 4 | —        |
| GPIO_EMC_B2_04 | flexspi2.B_DATA[2] | ALT 4 | —        |
| GPIO_EMC_B2_05 | flexspi2.B_DATA[1] | ALT 4 | —        |
| GPIO_EMC_B2_06 | flexspi2.B_DATA[0] | ALT 4 | —        |
| GPIO_EMC_B2_07 | flexspi2.B_DQS     | ALT 4 | —        |
| GPIO_EMC_B2_08 | flexspi2.B_SS0_B   | ALT 4 | —        |
| GPIO_EMC_B2_09 | flexspi2.B_SCLK    | ALT 4 | —        |
| GPIO_EMC_B2_10 | flexspi2.A_SCLK    | ALT 4 | —        |
| GPIO_EMC_B2_11 | flexspi2.A_SS0_B   | ALT 4 | —        |
| GPIO_EMC_B2_12 | flexspi2.A_DQS     | ALT 4 | —        |
| GPIO_EMC_B2_13 | flexspi2.A_DATA[0] | ALT 4 | —        |
| GPIO_EMC_B2_14 | flexspi2.A_DATA[1] | ALT 4 | —        |
| GPIO_EMC_B2_15 | flexspi2.A_DATA[2] | ALT 4 | —        |
| GPIO_EMC_B2_16 | flexspi2.A_DATA[3] | ALT 4 | —        |
| GPIO_EMC_B2_17 | flexspi2.A_DATA[4] | ALT 4 | —        |
| GPIO_EMC_B2_18 | flexspi2.A_DATA[5] | ALT 4 | —        |
| GPIO_EMC_B2_19 | flexspi2.A_DATA[6] | ALT 4 | —        |
| GPIO_EMC_B2_20 | flexspi2.A_DATA[7] | ALT 4 | —        |

#### Table 108. FlexSPI reset

| PAD Name       | IO Function     | Mux Mode | Comments            |
|----------------|-----------------|----------|---------------------|
| GPIO_SD_B1_00  | gpio_mux4.IO[3] | ALT 5    | —                   |
| GPIO_EMC_B1_40 | gpio_mux2.IO[8] | ALT 5    | Secondary<br>option |

#### Table 109. Boot through SAI1

| PAD Name   | IO Function     | Mux Mode | Comments |
|------------|-----------------|----------|----------|
| GPIO_AD_17 | sai1.MCLK       | ALT 0    | —        |
| GPIO_AD_18 | sai1.RX_SYNC    | ALT 0    | —        |
| GPIO_AD_19 | sai1.RX_BCLK    | ALT 0    | —        |
| GPIO_AD_20 | sai1.RX_DATA[0] | ALT 0    | —        |
| GPIO_AD_21 | sai1.TX_DATA[0] | ALT 0    | —        |
| GPIO_AD_22 | sai1.TX_BCLK    | ALT 0    | —        |
| GPIO_AD_23 | sai1.TX_SYNC    | ALT 0    | —        |

#### Table 110. Boot through SD1

| PAD Name      | IO Function    | Mux Mode | Comments |
|---------------|----------------|----------|----------|
| GPIO_AD_32    | usdhc1.CD_B    | ALT 4    | —        |
| GPIO_AD_33    | usdhc1.WP      | ALT 4    | —        |
| GPIO_AD_34    | usdhc1.VSELECT | ALT 4    | —        |
| GPIO_AD_35    | usdhc1.RESET_B | ALT 4    | —        |
| GPIO_SD_B1_00 | usdhc1.CMD     | ALT 0    | —        |
| GPIO_SD_B1_01 | usdhc1.CLK     | ALT 0    | —        |
| GPIO_SD_B1_02 | usdhc1.DATA0   | ALT 0    | —        |
| GPIO_SD_B1_03 | usdhc1.DATA1   | ALT 0    | —        |
| GPIO_SD_B1_04 | usdhc1.DATA2   | ALT 0    | —        |
| GPIO_SD_B1_05 | usdhc1.DATA3   | ALT 0    | —        |

#### Table 111. Boot through SD2

| PAD Name      | IO Function    | Mux Mode | Comments |
|---------------|----------------|----------|----------|
| GPIO_AD_26    | usdhc2.CD_B    | ALT 11   | _        |
| GPIO_AD_27    | usdhc2.WP      | ALT 11   | _        |
| GPIO_AD_28    | usdhc2.VSELECT | ALT 11   | _        |
| GPIO_SD_B2_00 | usdhc2.DATA3   | ALT 0    | _        |
| GPIO_SD_B2_01 | usdhc2.DATA2   | ALT 0    | _        |

| PAD Name      | IO Function    | Mux Mode | Comments |
|---------------|----------------|----------|----------|
| GPIO_SD_B2_02 | usdhc2.DATA1   | ALT 0    | —        |
| GPIO_SD_B2_03 | usdhc2.DATA0   | ALT 0    | _        |
| GPIO_SD_B2_04 | usdhc2.CLK     | ALT 0    | _        |
| GPIO_SD_B2_05 | usdhc2.CMD     | ALT 0    | —        |
| GPIO_SD_B2_06 | usdhc2.RESET_B | ALT 0    | —        |
| GPIO_SD_B2_08 | usdhc2.DATA4   | ALT 0    | —        |
| GPIO_SD_B2_09 | usdhc2.DATA5   | ALT 0    | —        |
| GPIO_SD_B2_10 | usdhc2.DATA6   | ALT 0    | —        |
| GPIO_SD_B2_11 | usdhc2.DATA7   | ALT 0    | —        |
|               |                |          |          |

#### Table 111. Boot through SD2 (continued)

#### Table 112. Boot through SPI1

| PAD Name   | IO Function | Mux Mode | Comments |
|------------|-------------|----------|----------|
| GPIO_AD_28 | lpspi1.SCK  | ALT 0    | —        |
| GPIO_AD_29 | lpspi1.PCS0 | ALT 0    | —        |
| GPIO_AD_30 | lpspi1.SDO  | ALT 0    | —        |
| GPIO_AD_31 | lpspi1.SDI  | ALT 0    | —        |

#### Table 113. Boot through SPI2

| PAD Name      | IO Function | Mux Mode | Comments |
|---------------|-------------|----------|----------|
| GPIO_SD_B2_07 | lpspi2.SCK  | ALT 6    | —        |
| GPIO_SD_B2_08 | lpspi2.PCS0 | ALT 6    | —        |
| GPIO_SD_B2_09 | lpspi2.SDO  | ALT 6    | —        |
| GPIO_SD_B2_10 | lpspi2.SDI  | ALT 6    | —        |

#### Table 114. Boot through SPI3

| PAD Name        | IO Function | Mux Mode | Comments |
|-----------------|-------------|----------|----------|
| GPIO_DISP_B1_04 | lpspi3.SCK  | ALT 9    | —        |
| GPIO_DISP_B1_07 | lpspi3.PCS0 | ALT 9    | —        |
| GPIO_DISP_B1_06 | lpspi3.SDO  | ALT 9    | —        |
| GPIO_DISP_B1_05 | lpspi3.SDI  | ALT 9    | —        |

#### Table 115. Boot through SPI4

| PAD Name        | IO Function | Mux Mode | Comments |
|-----------------|-------------|----------|----------|
| GPIO_DISP_B2_12 | lpspi4.SCK  | ALT 9    | —        |
| GPIO_DISP_B2_15 | lpspi4.PCS0 | ALT 9    | —        |
| GPIO_DISP_B2_14 | lpspi4.SDO  | ALT 9    | —        |
| GPIO_DISP_B2_13 | lpspi4.SDI  | ALT 9    | —        |

#### Table 116. Boot through UART1

| PAD Name   | IO Function   | Mux Mode | Comments |
|------------|---------------|----------|----------|
| GPIO_AD_24 | lpuart1.TX    | ALT 0    | —        |
| GPIO_AD_25 | lpuart1.RX    | ALT 0    | —        |
| GPIO_AD_26 | lpuart1.CTS_B | ALT 0    | —        |
| GPIO_AD_27 | lpuart1.RTS_B | ALT 0    | _        |

This section includes the contact assignment information and mechanical package drawing.

### 6.1 14 x 14 mm package information

### 6.1.1 14 x 14 mm, 0.8 mm pitch, ball matrix

Figure 56 shows the top, bottom, and side views of the 14 x 14 mm MAPBGA package.

MAPBGA-289 I/O 14 x 14 x 1.37 PKG, 0.8 PITCH SOT1534-4



Figure 56. 14 x 14 mm BGA, case x package top, bottom, and side Views

# 6.1.2 14 x 14 mm supplies contact assignments and functional contact assignments

Table 117 shows the device connection list for ground, sense, and reference contact signals.

| Supply Rail Name | Ball(s) Position(s) | Remark |
|------------------|---------------------|--------|
| ADC_VREFH        | G16                 | _      |
| DAC_OUT          | H16                 | _      |
| DCDC_ANA         | M7, M8              | _      |
| DCDC_ANA_SENSE   | M6                  | _      |
| DCDC_DIG         | K8, K9, L8          | _      |
| DCDC_DIG_SENSE   | L7                  | _      |
| DCDC_GND         | K6, K7, L6          | _      |
| DCDC_IN          | M5, N5              | _      |
| DCDC_IN_Q        | L5                  | _      |
| DCDC_LN          | T4, U4              | _      |
| DCDC_LP          | T3, U3              | _      |
| DCDC_MODE        | N4                  | _      |
| DCDC_PSWITCH     | P3                  | _      |
| NVCC_DISP1       | D12                 |        |
| NVCC_DISP2       | E7                  | _      |
| NVCC_EMC1        | F6, F7, G6          |        |
| NVCC_EMC2        | H6, J6              |        |
| NVCC_GPIO        | M12                 |        |
| NVCC_LPSR        | P7                  | _      |
| NVCC_SNVS        | U11                 |        |
| NVCC_SD1         | D14                 |        |
| NVCC_SD2         | G13                 | _      |
| VDD_LPSR_ANA     | P12                 | _      |
| VDD_LPSR_DIG     | P11                 | _      |
| VDD_LPSR_IN      | R12                 | —      |
| VDD_MIPI_1P0     | F10                 | —      |
| VDD_MIPI_1P8     | F9                  | —      |
| VDD_USB_1P8      | H12                 | —      |
| VDD_USB_3P3      | G12                 | _      |

Table 117. 14 x 14 mm supplies contact assignment

| Supply Rail Name | Supply Rail Name Ball(s) Position(s)                                                                                                                      |   |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| VDD_SOC_IN       | H8, H9, H10, J8, J9, J10, K10                                                                                                                             |   |  |  |  |
| VDD_SNVS_ANA     | U14                                                                                                                                                       | _ |  |  |  |
| VDD_SNVS_DIG     | T14                                                                                                                                                       | _ |  |  |  |
| VDD_SNVS_IN      | U12                                                                                                                                                       | _ |  |  |  |
| VDDA_1P0         | N11                                                                                                                                                       | _ |  |  |  |
| VDDA_1P8_IN      | M11                                                                                                                                                       | _ |  |  |  |
| VDDA_ADC_1P8     | K15                                                                                                                                                       |   |  |  |  |
| VDDA_ADC_3P3     | J13                                                                                                                                                       | _ |  |  |  |
| VSS              | A1, A17, B7, C8, C10, C12, C14, D4, F11, F12, F13, G3, G7, G8, G9, G10, G11, G15, H7, H11, J7, J11, K11, L3, L10, L11, L15, P4, P14, R4, R7, T12, U1, U17 | _ |  |  |  |

Table 117. 14 x 14 mm supplies contact assignment (continued)

Table 118 shows an alpha-sorted list of functional contact assignments of the 14 x 14 mm package.

|            | 4444            |             | Ball            |                  | Default sett     | ing              |                     |
|------------|-----------------|-------------|-----------------|------------------|------------------|------------------|---------------------|
| Ball name  | 14 x 14<br>ball | Power group | Types           | Default<br>modes | Default function | Input/<br>output | Nominal<br>value    |
| CLK1_N     | T15             |             | —               | -                |                  | —                | —                   |
| CLK1_P     | U15             | —           | —               | —                |                  | _                | —                   |
| GPIO_AD_00 | N12             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO31   | Input            | 35K PU <sup>1</sup> |
| GPIO_AD_01 | R14             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO0    | Input            | 35K PU              |
| GPIO_AD_02 | R13             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO1    | Input            | 35K PD <sup>2</sup> |
| GPIO_AD_03 | P15             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO2    | Input            | 35K PD              |
| GPIO_AD_04 | M13             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO3    | Input            | 35K PD              |
| GPIO_AD_05 | P13             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO4    | Input            | 35K PD              |
| GPIO_AD_06 | N13             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO5    | Input            | 35K PD              |
| GPIO_AD_07 | T17             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO6    | Input            | 35K PD              |
| GPIO_AD_08 | R15             | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO7    | Input            | 35K PD              |

Table 118. 14 x 14 mm functional contact assignment

| Table 118. 1 | 14 x 14 mm fun | ctional contact | assignment | (continued) |
|--------------|----------------|-----------------|------------|-------------|
|--------------|----------------|-----------------|------------|-------------|

|            | 14 x 14 |             | Ball            | Default setting  |                  |                  |                  |  |
|------------|---------|-------------|-----------------|------------------|------------------|------------------|------------------|--|
| Ball name  | ball    | Power group | Туреѕ           | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |
| GPIO_AD_09 | R16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO8    | Input            | 35K PD           |  |
| GPIO_AD_10 | R17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO9    | Input            | 35K PD           |  |
| GPIO_AD_11 | P16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO10   | Input            | 35K PD           |  |
| GPIO_AD_12 | P17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO11   | Input            | 35K PD           |  |
| GPIO_AD_13 | L12     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO12   | Input            | 35K PD           |  |
| GPIO_AD_14 | N14     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO13   | Input            | 35K PD           |  |
| GPIO_AD_15 | M14     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO14   | Input            | 35K PD           |  |
| GPIO_AD_16 | N17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO15   | Input            | 35K PD           |  |
| GPIO_AD_17 | N15     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO16   | Input            | 35K PD           |  |
| GPIO_AD_18 | M16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO17   | Input            | 35K PU           |  |
| GPIO_AD_19 | L16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO18   | Input            | 35K PD           |  |
| GPIO_AD_20 | K13     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO19   | Input            | 35K PD           |  |
| GPIO_AD_21 | K14     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO20   | Input            | 35K PD           |  |
| GPIO_AD_22 | K12     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO21   | Input            | 35K PD           |  |
| GPIO_AD_23 | J12     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO22   | Input            | 35K PD           |  |
| GPIO_AD_24 | L13     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO23   | Input            | 35K PD           |  |
| GPIO_AD_25 | M15     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO24   | Input            | 35K PD           |  |
| GPIO_AD_26 | L14     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO25   | Input            | 35K PU           |  |
| GPIO_AD_27 | N16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO26   | Input            | 35K PU           |  |

|                 | 14 x 14 |             | Ball<br>Types   | Default setting  |                  |                  |                           |  |
|-----------------|---------|-------------|-----------------|------------------|------------------|------------------|---------------------------|--|
| Ball name       | ball    | Power group |                 | Default<br>modes | Default function | Input/<br>output | Nominal<br>value          |  |
| GPIO_AD_28      | L17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO27   | Input            | 35K PD                    |  |
| GPIO_AD_29      | M17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO28   | Input            | 35K PD                    |  |
| GPIO_AD_30      | K17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO29   | Input            | 35K PD                    |  |
| GPIO_AD_31      | J17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO30   | Input            | 35K PD                    |  |
| GPIO_AD_32      | K16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX3_IO31   | Input            | 35K PD                    |  |
| GPIO_AD_33      | H17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO0    | Input            | 35K PD                    |  |
| GPIO_AD_34      | J16     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO1    | Input            | 35K PD                    |  |
| GPIO_AD_35      | G17     | NVCC_GPIO   | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO2    | Input            | 35K PU                    |  |
| GPIO_DISP_B1_00 | E13     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO21   | Input            | 50/35K<br>PD <sup>3</sup> |  |
| GPIO_DISP_B1_01 | D13     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO22   | Input            | 50/35K<br>PD              |  |
| GPIO_DISP_B1_02 | D11     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO23   | Input            | 50/35K<br>PD              |  |
| GPIO_DISP_B1_03 | E11     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO24   | Input            | 50/35K<br>PD              |  |
| GPIO_DISP_B1_04 | E10     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO25   | Input            | 50/35K<br>PD              |  |
| GPIO_DISP_B1_05 | C11     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO26   | Input            | 50/35K<br>PD              |  |
| GPIO_DISP_B1_06 | D10     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO27   | Input            | Highz                     |  |
| GPIO_DISP_B1_07 | E12     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO28   | Input            | Highz                     |  |
| GPIO_DISP_B1_08 | A15     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO29   | Input            | Highz                     |  |
| GPIO_DISP_B1_09 | C13     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO30   | Input            | Highz                     |  |
| GPIO_DISP_B1_10 | B14     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO31   | Input            | Highz                     |  |

Table 118. 14 x 14 mm functional contact assignment (continued)

| Table 118. 14 x 14 mm functiona | I contact assignment (continued) |
|---------------------------------|----------------------------------|
|---------------------------------|----------------------------------|

| Ball name       | 14 x 14 |             | Dell            | Default setting  |                  |                  |                  |  |
|-----------------|---------|-------------|-----------------|------------------|------------------|------------------|------------------|--|
|                 | ball    | Power group | Ball<br>Types   | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |
| GPIO_DISP_B1_11 | A14     | NVCC_DISP1  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO0    | Input            | Highz            |  |
| GPIO_DISP_B2_00 | E8      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO1    | Input            | Highz            |  |
| GPIO_DISP_B2_01 | F8      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO2    | Input            | Highz            |  |
| GPIO_DISP_B2_02 | E9      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO3    | Input            | Highz            |  |
| GPIO_DISP_B2_03 | D7      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO4    | Input            | Highz            |  |
| GPIO_DISP_B2_04 | C7      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO5    | Input            | Highz            |  |
| GPIO_DISP_B2_05 | C9      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO6    | Input            | Highz            |  |
| GPIO_DISP_B2_06 | C6      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO7    | Input            | 35K PD           |  |
| GPIO_DISP_B2_07 | D6      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO8    | Input            | 35K PD           |  |
| GPIO_DISP_B2_08 | B5      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO9    | Input            | 35K PD           |  |
| GPIO_DISP_B2_09 | D8      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO10   | Input            | 35K PD           |  |
| GPIO_DISP_B2_10 | D9      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO11   | Input            | 35K PD           |  |
| GPIO_DISP_B2_11 | A6      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO12   | Input            | 35K PD           |  |
| GPIO_DISP_B2_12 | B6      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO13   | Input            | 35K PD           |  |
| GPIO_DISP_B2_13 | A5      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO14   | Input            | 35K PD           |  |
| GPIO_DISP_B2_14 | A7      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO15   | Input            | 35K PD           |  |
| GPIO_DISP_B2_15 | A4      | NVCC_DISP2  | Digital<br>GPIO | ALT 5            | GPIO_MUX5_IO16   | Input            | 35K PU           |  |
| GPIO_EMC_B1_00  | F3      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO0    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_01  | F2      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO1    | Input            | 50/35K<br>PD     |  |

|                | 14×14           |             | Ball            | Default setting  |                  |                  |                  |  |
|----------------|-----------------|-------------|-----------------|------------------|------------------|------------------|------------------|--|
| Ball name      | 14 x 14<br>ball | Power group | Ball<br>Types   | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |
| GPIO_EMC_B1_02 | G4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO2    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_03 | E4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO3    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_04 | H5              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO4    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_05 | F4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO5    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_06 | H4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO6    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_07 | H3              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO7    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_08 | F5              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO8    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_09 | A3              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO9    | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_10 | A2              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO10   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_11 | C2              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO11   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_12 | C5              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO12   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_13 | D5              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO13   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_14 | B1              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO14   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_15 | C1              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO15   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_16 | D3              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO16   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_17 | В3              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO17   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_18 | B4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO18   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_19 | C4              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO19   | Input            | 50/35K<br>PD     |  |
| GPIO_EMC_B1_20 | C3              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO20   | Input            | 50/35K<br>PD     |  |

Table 118. 14 x 14 mm functional contact assignment (continued)

|                   | 14 x 14                 |             | Ball            |                  | Default setting  |                  |                  |  |  |  |  |  |
|-------------------|-------------------------|-------------|-----------------|------------------|------------------|------------------|------------------|--|--|--|--|--|
| Ball name         | ball                    | Power group | Types           | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |  |  |  |  |
| GPIO_EMC_B1_21    | G2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO21   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_22    | H2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO22   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_23    | B2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO23   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_24    | J5                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO24   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_25    | J4                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO25   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_26    | J3                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO26   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_27    | G5                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO27   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_28 E5 |                         | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO28   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_29    | E6                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO29   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_30    | E3                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO30   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_31    | D2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX1_IO31   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_32    | D1                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO0    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_33    | E2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO1    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_34    | E1                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO2    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_35    | F1                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO3    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_36    | G1                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO4    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_37    | D_EMC_B1_37 H1 NVCC_EMC |             | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO5    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_38    | GPIO_EMC_B1_38 J1 N     |             | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO6    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_39    | J2                      | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO7    | Input            | 50/35K<br>PD     |  |  |  |  |  |

|                | 44×44           |             | Pall            |                  | Default setting  |                  |                  |  |  |  |  |  |
|----------------|-----------------|-------------|-----------------|------------------|------------------|------------------|------------------|--|--|--|--|--|
| Ball name      | 14 x 14<br>ball | Power group | Ball<br>Types   | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |  |  |  |  |
| GPIO_EMC_B1_40 | K1              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO8    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B1_41 | L1              | NVCC_EMC1   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO9    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_00 | K2              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO10   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_01 | K4              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO11   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_02 | К3              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO12   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_03 | R1              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO13   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_04 | M1              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO14   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_05 | N1              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO15   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_06 | T1              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO16   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_07 | M3              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO17   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_08 | P1              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO18   | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_EMC_B2_09 | N2              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO19   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_10 | R2              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO20   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_11 | L4              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO21   | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_EMC_B2_12 | M2              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO22   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_13 | K5              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO23   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_14 | M4              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO24   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_15 |                 | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO25   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_EMC_B2_16 | P2              | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO26   | Input            | 50/35K<br>PD     |  |  |  |  |  |

Table 118. 14 x 14 mm functional contact assignment (continued)

|                 | 14 x 14           |             | Ball            |                  | Default sett     | ing              |                  |
|-----------------|-------------------|-------------|-----------------|------------------|------------------|------------------|------------------|
| Ball name       | ball              | Power group | Туреs           | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |
| GPIO_EMC_B2_17  | _EMC_B2_17 T2 NVC |             | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO27   | Input            | 50/35K<br>PD     |
| GPIO_EMC_B2_18  | N3                | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO28   | Input            | 50/35K<br>PD     |
| GPIO_EMC_B2_19  | U2                | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO29   | Input            | 50/35K<br>PD     |
| GPIO_EMC_B2_20  | R3                | NVCC_EMC2   | Digital<br>GPIO | ALT 5            | GPIO_MUX2_IO30   | Input            | 50/35K<br>PD     |
| GPIO_LPSR_00    | N6                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO0       | Input            | 35K PD           |
| GPIO_LPSR_01    | R6                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO1       | Input            | 35K PD           |
| GPIO_LPSR_02    | P6                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | BOOT_MODE0       | Input            | 35K PD           |
| GPIO_LPSR_03    | T7                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | BOOT_MODE1       | Input            | 35K PD           |
| GPIO_LPSR_04    | N7                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO4       | Input            | 35K PD           |
| GPIO_LPSR_05    | N8                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO5       | Input            | 35K PD           |
| GPIO_LPSR_06    | P8                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO6       | Input            | 35K PD           |
| GPIO_LPSR_07    | R8                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO7       | Input            | 35K PD           |
| GPIO_LPSR_08    | U8                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO8       | Input            | 35K PD           |
| GPIO_LPSR_09    | P5                | NVCC_LPSR   | Digital<br>GPIO | ALT 10           | GPIO12_IO9       | Input            | 35K PD           |
| GPIO_LPSR_10    | R5                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_TRSTB   | Input            | 35K PU           |
| GPIO_LPSR_11    | T5                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_TDO     | Input            | Highz            |
| GPIO_LPSR_12    | U5                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_TDI     | Input            | 35K PU           |
| GPIO_LPSR_13 U6 |                   | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_MOD     | Input            | 35K PD           |
| GPIO_LPSR_14    | Т6                | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_TCK     | Input            | 35K PD           |

|                   | 14×14           |             | Dell            |                  | Default setting  |                  |                  |  |  |  |  |  |
|-------------------|-----------------|-------------|-----------------|------------------|------------------|------------------|------------------|--|--|--|--|--|
| Ball name         | 14 x 14<br>ball | Power group | Ball<br>Types   | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |  |  |  |  |
| GPIO_LPSR_15      | U7              | NVCC_LPSR   | Digital<br>GPIO | ALT 0            | JTAG_MUX_TMS     | Input            | 35K PU           |  |  |  |  |  |
| GPIO_SD_B1_00     | B16             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO3    | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B1_01     | D15             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO4    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B1_02     | C15             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO5    | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B1_03     | B17             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO6    | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B1_04     | B15             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO7    | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B1_05     | A16             | NVCC_SD1    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO8    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_00     | J15             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO9    | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_01     | J14             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO10   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_02     | H13             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO11   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_03     | E15             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO12   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_04     | F14             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO13   | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B2_05     | E14             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO14   | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B2_06     | F17             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO15   | Input            | 50/35K<br>PU     |  |  |  |  |  |
| GPIO_SD_B2_07     | G14             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO16   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_08     | F15             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO17   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_09     | H15             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO18   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_10 H14 |                 | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO19   | Input            | 50/35K<br>PD     |  |  |  |  |  |
| GPIO_SD_B2_11     | F16             | NVCC_SD2    | Digital<br>GPIO | ALT 5            | GPIO_MUX4_IO20   | Input            | 50/35K<br>PD     |  |  |  |  |  |

Table 118. 14 x 14 mm functional contact assignment (continued)

| Table 118. 14 x 14 mm functional con | ntact assignment (continued) |
|--------------------------------------|------------------------------|
|--------------------------------------|------------------------------|

|              | 14×44           |              | Ball           |                  | Default setting         |                  |                  |  |  |  |  |
|--------------|-----------------|--------------|----------------|------------------|-------------------------|------------------|------------------|--|--|--|--|
| Ball name    | 14 x 14<br>ball | Power group  | Types          | Default<br>modes | Default function        | Input/<br>output | Nominal<br>value |  |  |  |  |
| GPIO_SNVS_00 | R10             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO3              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_01 | P10             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO4              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_02 | L9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO5              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_03 | M10             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO6              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_04 | N10             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPI013_I07              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_05 | P9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO8              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_06 | M9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO9              | Input            | PD               |  |  |  |  |
| GPIO_SNVS_07 | R9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO10             | Input            | PD               |  |  |  |  |
| GPIO_SNVS_08 | N9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPIO13_IO11             | Input            | PD               |  |  |  |  |
| GPIO_SNVS_09 | R11             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 5            | GPI013_I012             | Input            | PD               |  |  |  |  |
| MIPI_CSI_CKP | B12             | VDD_MIPI_1P8 | CSI            | _                | _                       | _                |                  |  |  |  |  |
| MIPI_CSI_CKN | A12             | VDD_MIPI_1P8 | CSI            | —                | _                       | _                | _                |  |  |  |  |
| MIPI_CSI_DN0 | A11             | VDD_MIPI_1P8 | CSI            | _                | _                       | _                |                  |  |  |  |  |
| MIPI_CSI_DN1 | A13             | VDD_MIPI_1P8 | CSI            | _                | _                       | _                |                  |  |  |  |  |
| MIPI_CSI_DP0 | B11             | VDD_MIPI_1P8 | CSI            | _                | _                       | _                |                  |  |  |  |  |
| MIPI_CSI_DP1 | B13             | VDD_MIPI_1P8 | CSI            | —                | _                       | _                | _                |  |  |  |  |
| MIPI_DSI_CKP | B9              | VDD_MIPI_1P8 | DSI            | _                | _                       | _                |                  |  |  |  |  |
| MIPI_DSI_CKN | A9              | VDD_MIPI_1P8 | DSI            | _                |                         | _                | _                |  |  |  |  |
| MIPI_DSI_DN0 | A8              | VDD_MIPI_1P8 | DSI            | _                | _                       |                  |                  |  |  |  |  |
| MIPI_DSI_DN1 | A10             | VDD_MIPI_1P8 | DSI            | _                |                         | _                | _                |  |  |  |  |
| MIPI_DSI_DP0 | B8              | VDD_MIPI_1P8 | DSI            | _                | —                       | —                | —                |  |  |  |  |
| MIPI_DSI_DP1 | B10             | VDD_MIPI_1P8 | DSI            | —                | —                       | —                | —                |  |  |  |  |
| ONOFF        | U10             | NVCC_SNVS    | ANALOG<br>GPIO | ALT 0            | RESET_B                 | Input            | PU               |  |  |  |  |
| PMIC_ON_REQ  | U9              | NVCC_SNVS    | ANALOG<br>GPIO | ALT 0            | SNVS_LP_PMIC_ON<br>_REQ | Output           | Output<br>high   |  |  |  |  |

|               | 14 x 14         |                                      | Ball                                                     | Default setting  |                  |                  |                  |  |  |  |  |
|---------------|-----------------|--------------------------------------|----------------------------------------------------------|------------------|------------------|------------------|------------------|--|--|--|--|
| Ball name     | ball Power grou |                                      | Types                                                    | Default<br>modes | Default function | Input/<br>output | Nominal<br>value |  |  |  |  |
| PMIC_STBY_REQ | Т9              | NVCC_SNVS                            | IVCC_SNVS ANALOG ALT 0 CCM_PMIC_VSTBY_ Outpu<br>GPIO REQ |                  |                  |                  | Output<br>low    |  |  |  |  |
| POR_B         | T10             | NVCC_SNVS ANALOG ALT 0 POR_B<br>GPIO |                                                          |                  |                  |                  | PU               |  |  |  |  |
| RTC_XTALI     | T13             | _                                    | —                                                        | —                | —                | —                | _                |  |  |  |  |
| RTC_XTALO     | U13             | _                                    | —                                                        | —                | —                | —                | _                |  |  |  |  |
| TEST_MODE     | MODE T11        |                                      | ANALOG<br>GPIO                                           | ALT 0            | TEST_MODE        | Input            | PD               |  |  |  |  |
| USB1_DN       | E16             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| USB1_DP       | E17             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| USB2_DN       | C16             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| USB2_DP       | C17             | _                                    | —                                                        | —                | —                | —                | _                |  |  |  |  |
| USB1_VBUS     | D17             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| USB2_VBUS     | D16             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| XTALI         | U16             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| XTALO         | T16             | —                                    | —                                                        | —                | —                | —                | —                |  |  |  |  |
| WAKEUP        | Т8              | NVCC_SNVS                            | ANALOG<br>GPIO                                           | ALT 5            | ALT 5 GPIO13_IO0 |                  | PU               |  |  |  |  |

| Table 118. 14 x 14 mm functional contact assignment (continued | le 118. 14 x 14 mm functional contact assignment (conti | nued) |
|----------------------------------------------------------------|---------------------------------------------------------|-------|
|----------------------------------------------------------------|---------------------------------------------------------|-------|

<sup>1</sup> Pull-up

<sup>2</sup> Pull-down

<sup>3</sup> Typical resistance value is 50 k $\Omega$  for 3.3 V and 35 k $\Omega$  for 1.8 V. The range is from 10 k $\Omega$  to 100 k $\Omega$  (3.3 V) and 20 k $\Omega$  to 50 k $\Omega$  (1.8 V).

### 6.1.3 14 x 14 mm, 0.8 mm pitch, ball map

Table 119 shows the 14 x 14 mm, 0.8 mm pitch ball map for the i.MX RT1170.

|   | 4                           | 2                           | 2                           |                        | F                            | c                            | -                            | 0                            | •                            | 40                     |                              | 40                           | 42                           | 44                           | 45                           | 46                    | 47                    |
|---|-----------------------------|-----------------------------|-----------------------------|------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|-----------------------|-----------------------|
|   | 1                           | 2                           | 3                           | 4                      | 5                            | 6                            | 7                            | 8                            | 9                            | 10                     | 11                           | 12                           | 13                           | 14                           | 15                           | 16                    | 17                    |
| Α | VSS                         | GPIO<br>_EMC<br>_B1_1<br>_0 | GPIO<br>_EMC<br>_B1_0<br>_9 | GPIO<br>_DISP<br>B2_15 | GPIO<br>_DISP<br>_B2_1<br>_3 | GPIO<br>_DISP<br>_B2_1<br>_1 | GPIO<br>_DISP<br>_B2_1<br>_4 | MIPI_<br>DSI_<br>DN0         | MIPI_<br>DSI_<br>CKN         | MIPI_<br>DSI_<br>DN1   | MIPI_<br>CSI_<br>DN0         | MIPI_<br>CSI_<br>CKN         | MIPI_<br>CSI_<br>DN1         | GPIO<br>_DISP<br>_B1_1<br>1  | GPIO<br>_DISP<br>_B1_0<br>_8 | GPIO<br>_SD_<br>B1_05 | VSS                   |
| в | GPIO<br>_EMC<br>_B1_1<br>_4 | GPIO<br>_EMC<br>_B1_2<br>_3 | GPIO<br>_EMC<br>_B1_1<br>_7 | GPIO<br>_EMC<br>B1_18  | GPIO<br>_DISP<br>_B2_0<br>_8 | GPIO<br>_DISP<br>_B2_1<br>_2 | VSS                          | MIPI_<br>DSI_<br>DP0         | MIPI_<br>DSI_<br>CKP         | MIPI_<br>DSI_<br>DP1   | MIPI_<br>CSI_<br>DP0         | MIPI_<br>CSI_<br>CKP         | MIPI_<br>CSI_<br>DP1         | GPIO<br>_DISP<br>_B1_1<br>_0 | GPIO<br>_SD_<br>B1_04        | GPIO<br>_SD_<br>B1_00 | GPIO<br>_SD_<br>B1_03 |
| с | GPIO<br>_EMC<br>_B1_1<br>5  | GPIO<br>_EMC<br>_B1_1<br>1  | GPIO<br>_EMC<br>_B1_2<br>0  | GPIO<br>_EMC<br>B1_19  | GPIO<br>_EMC<br>_B1_1<br>_2  | GPIO<br>_DISP<br>_B2_0<br>6  | GPIO<br>_DISP<br>_B2_0<br>_4 | VSS                          | GPIO<br>_DISP<br>_B2_0<br>_5 | VSS                    | GPIO<br>_DISP<br>_B1_0<br>_5 | VSS                          | GPIO<br>_DISP<br>_B1_0<br>_9 | VSS                          | GPIO<br>_SD_<br>B1_02        | USB2<br>_DN           | USB2<br>_DP           |
| D | GPIO<br>_EMC<br>_B1_3<br>_2 | GPIO<br>_EMC<br>_B1_3<br>1  | GPIO<br>_EMC<br>_B1_1<br>6  | VSS                    | GPIO<br>_EMC<br>_B1_1<br>_3  | GPIO<br>_DISP<br>_B2_0<br>7  | GPIO<br>_DISP<br>_B2_0<br>_3 | GPIO<br>_DISP<br>_B2_0<br>_9 | GPIO<br>_DISP<br>_B2_1<br>_0 | GPIO<br>_DISP<br>B1_06 | GPIO<br>_DISP<br>_B1_0<br>_2 | NVCC<br>_DISP<br>1           | GPIO<br>_DISP<br>_B1_0<br>_1 | NVCC<br>_SD1                 | GPIO<br>_SD_<br>B1_01        | USB2<br>_VBU<br>_S    | USB1<br>_VBU<br>_S    |
| Е | GPIO<br>_EMC<br>_B1_3<br>_4 | GPIO<br>_EMC<br>_B1_3<br>_3 | GPIO<br>_EMC<br>_B1_3<br>_0 | GPIO<br>_EMC<br>B1_03  | GPIO<br>_EMC<br>_B1_2<br>8   | GPIO<br>_EMC<br>_B1_2<br>9   | NVCC<br>_DISP<br>_2          | GPIO<br>_DISP<br>_B2_0<br>0  | GPIO<br>_DISP<br>_B2_0<br>_2 | GPIO<br>_DISP<br>B1_04 | GPIO<br>_DISP<br>_B1_0<br>_3 | GPIO<br>_DISP<br>_B1_0<br>_7 | GPIO<br>_DISP<br>_B1_0<br>_0 | GPIO<br>_SD_<br>B2_05        | GPIO<br>_SD_<br>B2_03        | USB1<br>_DN           | USB1<br>_DP           |
| F | GPIO<br>_EMC<br>_B1_3<br>5  | GPIO<br>_EMC<br>_B1_0<br>1  | GPIO<br>_EMC<br>_B1_0<br>0  | GPIO<br>_EMC<br>B1_05  | GPIO<br>_EMC<br>_B1_0<br>_8  | NVCC<br>_EMC<br>1            | NVCC<br>_EMC<br>1            | GPIO<br>_DISP<br>_B2_0<br>1  | VDD_<br>MIPI_<br>1P8         | VDD_<br>MIPI_<br>1P0   | VSS                          | VSS                          | VSS                          | GPIO<br>_SD_<br>B2_04        | GPIO<br>_SD_<br>B2_08        | GPIO<br>_SD_<br>B2_11 | GPIO<br>_SD_<br>B2_06 |
| G | GPIO<br>_EMC<br>_B1_3<br>6  | GPIO<br>_EMC<br>_B1_2<br>1  | VSS                         | GPIO<br>_EMC<br>B1_02  | GPIO<br>_EMC<br>_B1_2<br>7   | NVCC<br>_EMC<br>1            | VSS                          | VSS                          | VSS                          | VSS                    | VSS                          | VDD_<br>USB_<br>3P3          | NVCC<br>_SD2                 | GPIO<br>_SD_<br>B2_07        | VSS                          | ADC_<br>VREF<br>H     | GPIO<br>_AD_<br>35    |
| н | GPIO<br>_EMC<br>_B1_3<br>_7 | GPIO<br>_EMC<br>_B1_2<br>_2 | GPIO<br>_EMC<br>_B1_0<br>_7 | GPIO<br>_EMC<br>B1_06  | GPIO<br>_EMC<br>_B1_0<br>_4  | NVCC<br>_EMC<br>2            | VSS                          | VDD_<br>SOC_<br>IN           | VDD_<br>SOC_<br>IN           | VDD_<br>SOC_<br>IN     | VSS                          | VDD_<br>USB_<br>1P8          | GPIO<br>_SD_<br>B2_02        | GPIO<br>_SD_<br>B2_10        | GPIO<br>_SD_<br>B2_09        | DAC_<br>OUT           | GPIO<br>_AD_<br>33    |
| J | GPIO<br>_EMC<br>_B1_3<br>8  | GPIO<br>_EMC<br>_B1_3<br>9  | GPIO<br>_EMC<br>_B1_2<br>6  | GPIO<br>_EMC<br>B1_25  | GPIO<br>_EMC<br>_B1_2<br>4   | NVCC<br>_EMC<br>_2           | VSS                          | VDD_<br>SOC_<br>IN           | VDD_<br>SOC_<br>IN           | VDD_<br>SOC_<br>IN     | VSS                          | GPIO<br>_AD_<br>_23          | VDDA<br>_ADC<br>3P3          | GPIO<br>_SD_<br>B2_01        | GPIO<br>_SD_<br>B2_00        | GPIO<br>_AD_<br>_34   | GPIO<br>_AD_<br>31    |
| к | GPIO<br>_EMC<br>_B1_4<br>_0 | GPIO<br>_EMC<br>_B2_0<br>0  | GPIO<br>_EMC<br>_B2_0<br>2  | GPIO<br>_EMC<br>B2_01  | GPIO<br>_EMC<br>_B2_1<br>_3  | DCDC<br>_GND                 | DCDC<br>_GND                 | DCDC<br>_DIG                 | DCDC<br>_DIG                 | VDD_<br>SOC_<br>IN     | VSS                          | GPIO<br>_AD_<br>_22          | GPIO<br>_AD_<br>_20          | GPIO<br>_AD_<br>21           | VDDA<br>_ADC<br>1P8          | GPIO<br>_AD_<br>32    | GPIO<br>_AD_<br>30    |
| L | GPIO<br>_EMC<br>_B1_4<br>1  | GPIO<br>_EMC<br>_B2_1<br>5  | VSS                         | GPIO<br>_EMC<br>B2_11  | DCDC<br>_IN_Q                | DCDC<br>_GND                 | DCDC<br>_DIG_<br>SENS<br>E   | DCDC<br>_DIG                 | GPIO<br>_SNV<br>S_02         | VSS                    | VSS                          | GPIO<br>_AD_<br>13           | GPIO<br>_AD_<br>_24          | GPIO<br>_AD_<br>_26          | VSS                          | GPIO<br>_AD_<br>_19   | GPIO<br>_AD_<br>_28   |
| м | GPIO<br>_EMC<br>_B2_0<br>_4 | GPIO<br>_EMC<br>_B2_1<br>_2 | GPIO<br>_EMC<br>_B2_0<br>7  | GPIO<br>_EMC<br>B2_14  | DCDC<br>_IN                  | DCDC<br>_ANA<br>_SEN<br>_SE  | DCDC<br>_ANA                 | DCDC<br>_ANA                 | GPIO<br>_SNV<br>S_06         | GPIO<br>_SNV<br>S_03   | VDDA<br>_1P8_<br>IN          | NVCC<br>_GPI<br>_0           | GPIO<br>_AD_<br>_04          | GPIO<br>_AD_<br>15           | GPIO<br>_AD_<br>_25          | GPIO<br>_AD_<br>_18   | GPIO<br>_AD_<br>_29   |
| N | GPIO<br>_EMC<br>_B2_0<br>_5 | GPIO<br>_EMC<br>_B2_0<br>_9 | GPIO<br>_EMC<br>_B2_1<br>_8 | DCDC<br>_MOD<br>E      | DCDC<br>_IN                  | GPIO<br>_LPS<br>R_00         | GPIO<br>_LPS<br>R_04         | GPIO<br>_LPS<br>R_05         | GPIO<br>_SNV<br>S_08         | GPIO<br>_SNV<br>S_04   | VDDA<br>_1P0                 | GPIO<br>_AD_<br>_00          | GPIO<br>_AD_<br>_06          | GPIO<br>_AD_<br>14           | GPIO<br>_AD_<br>17           | GPIO<br>_AD_<br>_27   | GPIO<br>_AD_<br>16    |

#### Table 119. 14 x 14 mm, 0.8 mm pitch, ball map

| Ρ | GPIO<br>_EMC<br>_B2_0<br>_8 | GPIO<br>_EMC<br>_B2_1<br>6 | DCDC<br>_PSW<br>ITCH       | VSS         | GPIO<br>_LPS<br>R_09 | GPIO<br>_LPS<br>R_02 | NVCC<br>_LPS<br>_R   | GPIO<br>_LPS<br>R_06 | GPIO<br>_SNV<br>S_05      | GPIO<br>_SNV<br>S_01 | VDD_<br>LPSR<br>_DIG | VDD_<br>LPSR<br>_ANA | GPIO<br>_AD_<br>_05 | VSS                  | GPIO<br>_AD_<br>_03 | GPIO<br>_AD_<br>_11 | GPIO<br>_AD_<br>_12 |
|---|-----------------------------|----------------------------|----------------------------|-------------|----------------------|----------------------|----------------------|----------------------|---------------------------|----------------------|----------------------|----------------------|---------------------|----------------------|---------------------|---------------------|---------------------|
| R | GPIO<br>_EMC<br>_B2_0<br>_3 | GPIO<br>_EMC<br>_B2_1<br>0 | GPIO<br>_EMC<br>_B2_2<br>0 | VSS         | GPIO<br>_LPS<br>R_10 | GPIO<br>_LPS<br>R_01 | VSS                  | GPIO<br>_LPS<br>R_07 | GPIO<br>_SNV<br>S_07      | GPIO<br>_SNV<br>S_00 | GPIO<br>_SNV<br>S_09 | VDD_<br>LPSR<br>_IN  | GPIO<br>_AD_<br>02  | GPIO<br>_AD_<br>01   | GPIO<br>_AD_<br>08  | GPIO<br>_AD_<br>09  | GPIO<br>_AD_<br>10  |
| т | GPIO<br>_EMC<br>_B2_0<br>6  | GPIO<br>_EMC<br>_B2_1<br>7 | DCDC<br>_LP                | DCDC<br>_LN | GPIO<br>_LPS<br>R_11 | GPIO<br>_LPS<br>R_14 | GPIO<br>_LPS<br>R_03 | WAKE<br>UP           | PMIC<br>_STB<br>Y_RE<br>Q | POR_<br>B            | TEST<br>_MOD<br>_E   | VSS                  | RTC_<br>XTALI       | VDD_<br>SNVS<br>_DIG | CLK1<br>_N          | XTAL<br>O           | GPIO<br>_AD_<br>07  |
| U | VSS                         | GPIO<br>_EMC<br>_B2_1<br>9 | DCDC<br>_LP                | DCDC<br>_LN | GPIO<br>_LPS<br>R_12 | GPIO<br>_LPS<br>R_13 | GPIO<br>_LPS<br>R_15 | GPIO<br>_LPS<br>R_08 | PMIC<br>_ON_<br>REQ       | ONOF<br>F            | NVCC<br>_SNV<br>_S   | VDD_<br>SNVS<br>_IN  | RTC_<br>XTAL<br>O   | VDD_<br>SNVS<br>_ANA | CLK1<br>_P          | XTALI               | VSS                 |
|   | 1                           | 2                          | 3                          | 4           | 5                    | 6                    | 7                    | 8                    | 9                         | 10                   | 11                   | 12                   | 13                  | 14                   | 15                  | 16                  | 17                  |

Table 119. 14 x 14 mm, 0.8 mm pitch, ball map (continued)

**Revision history** 

# 7 Revision history

Table 120 provides a revision history for this data sheet.

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev 5          | 01/2024 | <ul> <li>In Section 4.2.1.2, Power-down sequence, added one restriction at last.</li> <li>In Section 4.2.3.2, LDO_SNVS_DIG, updated the minimal value from 0.65 V to 0.81 V.</li> <li>Added a note in Section 4.2.5, PLL's electrical characteristics.</li> <li>Added Section 4.3.2.2, Overshoot parameters.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Rev 4          | 05/2023 | <ul> <li>InTable 65. FlexSPI output timing in SDR mode, updated the value of TDVO max to 4ns and TDHO min to 2ns.</li> <li>In Figure 1, "Part number nomenclature—i.MX RT11XX family", added symbol "C" and "T" and changed the description of symbol F and H.</li> <li>In Table 1. Ordering information, added new attribute "Software" and new column "MIMXRT117CAVM8A" and "MIMXRT117TAVM8A".</li> <li>From Section 5.2, Boot device interface allocation, removed the table describing UART12 as a boot interface.</li> <li>Removed "Pad to IPP_IND" and "IPP_IND" specs from Table 44, AC specifications for GPIO_AD/GPIO_LPSR/GPIO_DISP_B2 bank.</li> <li>Updated "Max Power" to "Max Current" for DCDC in Table 12, Maximum supply currents.</li> </ul> |  |
| Rev 3          | 04/2022 | <ul> <li>In Table 56, SEMC input timing in SYNC mode (SEMC_MCR.DQSMD = 0x1), changed the T<sub>IS</sub> value from 2 to 0.6.</li> <li>In Table 4. Special signal considerations, in the signal "RTC_XTALI/RTC_XTALO" changed the tolerance from ±10% to ±25%.</li> <li>In Table 4. Special signal considerations, for the signal "RTX_XTALI/RTX_XTALO" changed VDD_SNVS_DIG to VDD_SNVS_ANA.</li> <li>Updated the Figure 3, "i.MX RT1170 system block diagram".</li> <li>Updated the Table 1. Ordering information.</li> </ul>                                                                                                                                                                                                                                 |  |

#### **Revision history**

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 2         | 11/2021 | <ul> <li>Updated the note in Section 1.1, Features</li> <li>Updated Table 1. Ordering information</li> <li>Updated Figure 3.", MX RT1170 system block diagram"</li> <li>Updated SYS OSC and RTC OSC in Table 3. i.MX RT1170 modules list</li> <li>Added GPIO signals in Table 4. Special signal considerations</li> <li>Updated the on-chip termination of JTAG_TDO in Table 5. JTAG controller interface summary</li> <li>Added the USB VBUS supply in Table 11. Operating ranges; updated the minimum values of M4 core at 240 MHz in Table 11. Operating ranges</li> <li>Updated the maximum current of DCDC_IN and VDD_MIPI_1P8 in Table 12. Maximum supply currents</li> <li>Updated the restrictions and first note in Section 4.2.1.1, Power-up sequence</li> <li>Added the descriptions about on-chip regulators, input voltages, and output voltages in Section 4.2.4, OCDC</li> <li>Updated the comments of loading 1.8 V supply currents and a footnote in Table 24. DCDC characteristics</li> <li>Added the descriptions about on-chip regulators, input voltages, and output voltages in Section 4.2.4, OCDC</li> <li>Updated the clock output range in Table 3.1. Arm PLL's electrical parameters</li> <li>Updated the descriptions in Table 3.2. 24 MHz system oscillator specifications</li> <li>Updated the tilte and tstart descriptions in Table 3.2. 24 MHz system oscillator specifications</li> <li>Updated the tilte and tstart descriptions in Table 3.3. 32 kHz oscillator specifications</li> <li>Updated the t<sub>start</sub> descriptions in Table 3.5. RC oscillator with 48 MHz internal reference frequency</li> <li>Updated the t<sub>start</sub> descriptions and unit of J<sub>PP-CC</sub> in Table 30. RC oscillator with 400 MHz internal reference frequency</li> <li>Updated the table 4.0. Co Specification for GPIO_SNYS bank</li> <li>Removed the INPSL values in Table 43. DYD_MICP_SN Bank</li> <li>Removed the VDOA_ADC_1P8 and VADINmax ≤ VREFH); removed the values of V<sub>REFH</sub>. TUE, FSE, and ZSE from Table 40. ADC e</li></ul> |

#### **Revision history**

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. 2         | 11/2021 | <ul> <li>Updated the table title, INL, and DNL in Table 82. ADC electrical specifications (1 V ≤ VREFH &lt; 1.71 V and VADINmax ≤ VREFH); removed the values of V<sub>REFH</sub>, TUE, FSE, ZSE, and a footnote from Table 82. ADC electrical specifications (1 V ≤ VREFH &lt; 1.71 V and VADINmax ≤ VREFH); added gain error, offset error, and footnote in Table 82. ADC electrical specifications (1 V ≤ VREFH &lt; 1.71 V and VADINmax ≤ VREFH); updated gain error, offset error, and footnote in Table 82. ADC electrical specifications (1 V ≤ VREFH &lt; 1.71 V and VADINmax ≤ VREFH); updated the min values of ENOB in Table 82. ADC electrical specifications (1 V ≤ VREFH &lt; 1.71 V and VADINmax ≤ VREFH)</li> <li>Updated Figure 37. ADC input impedance equivalent circuit diagram and added equations in Section 4.8.1.1, 12-bit ADC input impedance equivalent circuit diagram</li> </ul> |  |
| Rev. 1         | 04/2021 | <ul> <li>Add two part numbers in Table 1. Ordering information</li> <li>Updated Figure 1. Part number nomenclature—i.MX RT11XX family</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Rev. 0         | 04/2021 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

#### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

Legal information

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2024.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 01/2024 Document identifier: IMXRT1170AEC

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### NXP:

MIMXRT1171AVM8A MIMXRT1175AVM8A MIMXRT1172AVM8A MIMXRT1176AVM8A MIMXRT1176AVM8A MIMXRT1176AVM8AR MIMXRT1172AVM8AR MIMXRT117CAVM8A