### **NXP Semiconductors**

Data Sheet: Technical Data

Document Number: IMXRT1024CEC

Rev. 2, 01/2022



MIMXRT1024DAG5A

MIMXRT1024DAG5B

# i.MX RT1024 Crossover Processors Data Sheet for Consumer Products



#### **Package Information**

Plastic Package 144-Pin LQFP, 20 x 20 mm, 0.5 mm pitch

#### **Ordering Information**

See Table 2 on page 6

## 1 i.MX RT1024 introduction

The i.MX RT1024 is a processor of i.MX RT family featuring NXP's advanced implementation of the Arm® Cortex®-M7 core, which operates at speeds up to 500 MHz to provide high CPU performance and real-time response.

The i.MX RT1024 processor has 4 MB on-chip flash. 256 KB on-chip RAM can be flexibly configured as TCM or general-purpose on-chip RAM. The i.MX RT1024 integrates advanced power management module with DCDC and LDO that reduces complexity of external power supply and simplifies power sequencing. The i.MX RT1024 also provides various memory interfaces, including SDRAM, RAW NAND FLASH, NOR FLASH, SD/eMMC, Quad SPI, and a wide range of connectivity interfaces including UART, SPI, I2C, USB, and CAN; for connecting peripherals including WLAN, Bluetooth<sup>TM</sup>, and GPS. The i.MX RT1024 also has rich audio features, including SPDIF and I2S audio interface. Various analog IP integration, including ADC, analog comparator, temperature sensor, etc.

| 1.  | I.IVIX           | R11024 introduction                       | 1    |  |  |  |
|-----|------------------|-------------------------------------------|------|--|--|--|
|     | 1.1.             | Features                                  | . 2  |  |  |  |
|     | 1.2.             | Ordering information                      | . 6  |  |  |  |
|     | 1.3.             | Package marking information               | . 8  |  |  |  |
| 2.  | Arch             | itectural overview                        | 9    |  |  |  |
|     | 2.1.             | Block diagram                             | 9    |  |  |  |
| 3.  | Modules list     |                                           |      |  |  |  |
|     | 3.1.             | Special signal considerations             | . 16 |  |  |  |
|     | 3.2.             | Recommended connections for unused analog |      |  |  |  |
|     |                  | interfaces                                | . 17 |  |  |  |
| 4.  | Elect            | trical characteristics                    | . 18 |  |  |  |
|     | 4.1.             | Chip-level conditions                     |      |  |  |  |
|     | 4.2.             | System power and clocks                   |      |  |  |  |
|     | 4.3.             | I/O parameters                            |      |  |  |  |
|     | 4.4.             | System modules                            | . 35 |  |  |  |
|     | 4.5.             | External memory interface                 |      |  |  |  |
|     | 4.6.             | Audio                                     |      |  |  |  |
|     | 4.7.             | Analog                                    |      |  |  |  |
|     | 4.8.             | Communication interfaces                  |      |  |  |  |
|     | 4.9.             | Timers                                    |      |  |  |  |
| 5.  |                  | າ                                         |      |  |  |  |
| 6.  |                  | mode configuration                        |      |  |  |  |
|     | 6.1.             | Boot mode configuration pins              |      |  |  |  |
|     | 6.2.             | Boot device interface allocation          |      |  |  |  |
| 7.  | Pack             | age information and contact assignments   | . 80 |  |  |  |
|     |                  | 20 x 20 mm package information            |      |  |  |  |
| 8.  | Revision history |                                           |      |  |  |  |
| Led | ral Inf          | ormation                                  | 90   |  |  |  |

NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.

#### i.MX RT1024 introduction

The i.MX RT1024 is specifically useful for applications such as:

- Industrial
- Motor Control
- Home Appliance
- IoT

### 1.1 Features

The i.MX RT1024 processors are based on Arm Cortex-M7 Core Platform, which has the following features:

- Supports single Arm Cortex-M7 with:
  - 16 KB L1 Instruction Cache
  - 16 KB L1 Data Cache
  - Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
  - Support the Armv7-M Thumb instruction set
- Integrated MPU, up to 16 individual protection regions
- Up to 256 KB I-TCM and D-TCM in total
- Frequency of 500 MHz
- Cortex M7 CoreSight<sup>TM</sup> components integration for debug
- Frequency of the core, as per Table 11, "Operating ranges," on page 19.

The SoC-level memory system consists of the following additional components:

- Boot ROM (96 KB)
- On-chip Flash (4 MB)
- On-chip RAM (256 KB)
  - Configurable RAM size up to 256 KB shared with CM7 TCM
- External memory interfaces:
  - 8/16-bit SDRAM, up to SDRAM-133
  - 8/16-bit SLC NAND FLASH, with ECC handled in software
  - SD/eMMC
  - SPI NOR/NAND FLASH
  - Parallel NOR FLASH with XIP support
  - Single/Dual channel Quad SPI FLASH with XIP support
- Timers and PWMs:
  - Two General Programmable Timers
    - 4-channel generic 32-bit resolution timer
    - Each support standard capture and compare operation
  - Four Periodical Interrupt Timers
    - Generic 32-bit resolution timer

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

- Periodical interrupt generation
- Two Quad Timers
  - 4-channel generic 16-bit resolution timer each
  - Each support standard capture and compare operation
  - Quadrature decoder integrated
- Two FlexPWMs
  - Up to 8 individual PWM channels per each
  - 16-bit resolution PWM suitable for Motor Control applications
- Two Quadrature Encoders/Decoders

Each i.MX RT1024 processor enables the following interfaces to external devices (some of them are multiplexed and not available simultaneously):

- Audio:
  - S/PDIF input and output
  - Three synchronous audio interface (SAI) modules supporting I2S, AC97, TDM, and codec/DSP interfaces
  - MQS interface for medium quality audio via GPIO pads
- Connectivity:
  - One USB 2.0 OTG controller with integrated PHY interface
  - Two Ultra Secure Digital Host Controller (uSDHC) interfaces
    - MMC 4.5 compliance support up to 100 MB/sec
    - SD/SDIO 3.0 compliance with 200 MHz SDR signaling to support up to 100 MB/sec
    - Support for SDXC (extended capacity)
  - One 10M/100M Ethernet controller with IEEE1588 supported
  - Eight universal asynchronous receiver/transmitter (UARTs) modules
  - Four I2C modules
  - Four SPI modules
  - Two FlexCAN modules
- GPIO and Pin Multiplexing:
  - General-purpose input/output (GPIO) modules with interrupt capability
  - Input/output multiplexing controller (IOMUXC) to provide centralized pad control
  - 90 GPIOs for 144-pin LQFP package
  - One FlexIO

The i.MX RT1024 processors integrate Analog module:

- Two Analog-Digital-Converters (ADC), up to 19 channels
- Four Analog Comparators (ACMP)

The i.MX RT1024 processors integrate advanced power management unit and controllers:

• Full PMIC integration, including on-chip DCDC and LDOs

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

#### i.MX RT1024 introduction

- Temperature sensor with programmable trip points
- GPC hardware power management controller

The i.MX RT1024 processors support the following system debug:

- Arm CortexM7 CoreSight debug and trace architecture
- Trace Port Interface Unit (TPIU) to support off-chip real-time trace
- Support for 5-pin (JTAG) and SWD debug interfaces selected by eFuse

Security functions are enabled and accelerated by the following hardware:

- High Assurance Boot (HAB)
- Data Co-Processor (DCP):
  - AES-128, ECB, and CBC mode
  - SHA-1 and SHA-256
  - CRC-32
- Bus Encryption Engine (BEE)
  - AES-128, ECB, and CTR mode
  - On-the-fly QSPI Flash decryption
- True random number generation (TRNG)
- Secure Non-Volatile Storage (SNVS)
  - Secure real-time clock (RTC)
  - Zero Master Key (ZMK)
- Secure JTAG Controller (SJC)

#### **NOTE**

The actual feature set depends on the part numbers as described in Table 2. Functions such as display and camera interfaces, connectivity interfaces, and security features are not offered on all derivatives.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 1 lists the comparison between RT1020 and RT1024.

Table 1. The comparison between RT1020 and RT1024

|               | RT1020                                               | RT1024                                               |
|---------------|------------------------------------------------------|------------------------------------------------------|
| Package       | 144 LQFP                                             | 144 LQFP                                             |
| Frequency     | 500 MHz, Consumer grade<br>396 MHz, Industrial grade | 500 MHz, Consumer grade<br>396 MHz, Industrial grade |
| RAM           | 256 KB                                               | 256 KB                                               |
| Flash         | NA                                                   | 4 MB                                                 |
| CAN           | 2                                                    | 2                                                    |
| Ethernet      | 1                                                    | 1                                                    |
| 1588 EVENT    | 4                                                    | 2                                                    |
| eMMC4.5/SD3.0 | 2                                                    | 2                                                    |
| USB OTG       | 1                                                    | 1                                                    |
| SAI           | 3                                                    | 3                                                    |
| SPDIF         | 1                                                    | 1                                                    |
| Timer         | 2                                                    | 2                                                    |
| PWM           | 2                                                    | 2                                                    |
| KPP           | 8 x 8                                                | 5 x 5                                                |
| UART          | 8                                                    | 8                                                    |
| I2C           | 4                                                    | 4                                                    |
| SPI           | 4                                                    | 4                                                    |
| ADC           | 2                                                    | 2                                                    |
| ACMP          | 4                                                    | 4                                                    |
| GPIO          | 96                                                   | 90                                                   |

## 1.2 Ordering information

Table 2 provides examples of orderable part numbers covered by this data sheet.

**Table 2. Ordering information** 

| Part Number     | Feature                                                                                                                                                                                                                                    | Package                                   | Junction<br>Temperature T <sub>j</sub> (°C) |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------|
| MIMXRT1024DAG5A | • 500 MHz, consumer grade for general purpose • 256K RAM • 4 MB flash • CAN x2 • Ethernet • eMMC 4.5/SD 3.0 x2 • USB OTG x1 • SAI x3 • SPDIF x1 • Timer x2 • PWM x2 • UART x8 • I <sup>2</sup> C x4 • SPI x4 • ADC x2 • ACMP x4 • 90 GPIOs | 20 x 20 mm, 0.5 mm pitch, 144-pin LQFP    | 0 to +95                                    |
| MIMXRT1024DAG5B | • 500 MHz, consumer grade for general purpose • 256K RAM • 4 MB flash • CAN x2 • Ethernet • eMMC 4.5/SD 3.0 x2 • USB OTG x1 • SAI x3 • SPDIF x1 • Timer x2 • PWM x2 • UART x8 • I <sup>2</sup> C x4 • SPI x4 • ADC x2 • ACMP x4 • 90 GPIOs | 20 x 20 mm, 0.5 mm pitch,<br>144-pin LQFP | 0 to +95                                    |

Figure 1 describes the part number nomenclature so that characteristics of a specific part number can be identified (for example, cores, frequency, temperature grade, fuse options, and silicon revision). The primary characteristic which describes which data sheet applies to a specific part is the temperature grade (junction) field.

Ensure to have the proper data sheet for specific part by verifying the temperature grade (junction) field and matching it to the proper data sheet. If there are any questions, visit the web page nxp.com/IMXRT or contact an NXP representative for details.



Figure 1. Part number nomenclature—i.MX RT10XX family

## 1.3 Package marking information

Figure 2 describes the package marking format about the i.MX RT1024 Crossover Processors.



Figure 2. Package marking format

The i.MX RT1024 package has the following top-side marking:

First line: aaaaaaaaaaaaaaaSecond line: mmmmmThird line: xxxyywwx

Table 3 lists the identifier decoder.

Table 3. Identifier decoder

| Identifier | Description                                                  |
|------------|--------------------------------------------------------------|
| a          | Part number code, refer to Section 1.2, Ordering information |
| m          | Mask set                                                     |
| у          | Year                                                         |
| W          | Work week                                                    |
| Х          | NXP internal use                                             |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

## 2 Architectural overview

The following subsections provide an architectural overview of the i.MX RT1024 processor system.

## 2.1 Block diagram

Figure 3 shows the functional modules in the i.MX RT1024 processor system<sup>1</sup>.



Figure 3. i.MX RT1024 system block diagram

<sup>1.</sup> Some modules shown in this block diagram are not offered on all derivatives. See Table 2 for details.

## 3 Modules list

The i.MX RT1024 processors contain a variety of digital and analog modules. Table 4 describes these modules in alphabetical order.

Table 4. i.MX RT1024 modules list

| Block mnemonic                   | Block name                                                                       | Subsystem                            | Brief description                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------|----------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACMP1<br>ACMP2<br>ACMP3<br>ACMP4 | Analog Comparator                                                                | Analog                               | The comparator (CMP) provides a circuit for comparing two analog input voltages. The comparator circuit is designed to operate across the full range of the supply voltage (rail-to-rail operation).                                                                                                                                                          |
| ADC1<br>ADC2                     | Analog to Digital<br>Converter                                                   | Analog                               | The ADC is a 12-bit general purpose analog to digital converter.                                                                                                                                                                                                                                                                                              |
| AOI                              | And-Or-Inverter                                                                  | Cross Trigger                        | The AOI provides a universal boolean function generator using a four team sum of products expression with each product term containing true or complement values of the four selected inputs (A, B, C, D).                                                                                                                                                    |
| Arm                              | Arm Platform                                                                     | Arm                                  | The Arm Core Platform includes 1x Cortex-M7 core. It also includes associated sub-blocks, such as Nested Vectored Interrupt Controller (NVIC), Floating-Point Unit (FPU), Memory Protection Unit (MPU), and CoreSight debug modules.                                                                                                                          |
| BEE                              | Bus Encryption Engine                                                            | Security                             | On-The-Fly FlexSPI Flash Decryption                                                                                                                                                                                                                                                                                                                           |
| CCM<br>GPC<br>SRC                | Clock Control Module,<br>General Power<br>Controller, System Reset<br>Controller | Clocks, Resets, and<br>Power Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management.                                                                                                                                                                                                                                       |
| CSU                              | Central Security Unit                                                            | Security                             | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX RT1024 platform.                                                                                                                                                                                                                                     |
| DAP                              | Debug Access Port                                                                | System Control<br>Peripherals        | The DAP provides real-time access for the debugger without halting the core to:  • System memory and peripheral registers  • All debug configuration registers  The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-M7 Core Platform.                                                                         |
| DCDC                             | DCDC Converter                                                                   | Analog                               | The DCDC module is used for generating power supply for core logic. Main features are:  • Adjustable high efficiency regulator  • Supports 3.3 V input voltage  • Supports nominal run and low power standby modes  • Supports at 0.9 ~ 1.3 V output in run mode  • Supports at 0.9 ~ 1.0 V output in standby mode  • Over current and over voltage detection |

Table 4. i.MX RT1024 modules list (continued)

| Block mnemonic       | Block name                          | Subsystem                       | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------|-------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| eDMA                 | enhanced Direct Memory<br>Access    | System Control<br>Peripherals   | There is an enhanced DMA (eDMA) engine and two DMA_MUX.  The eDMA is a 32 channel DMA engine, which is capable of performing complex data transfers with minimal intervention from a host processor.  The DMA_MUX is capable of multiplexing up to 128 DMA request sources to the 32 DMA channels of eDMA.                                                                                                                                                       |
| ENC                  | Quadrature<br>Encoder/Decoder       | Timer Peripherals               | The enhanced quadrature encoder/decoder module provides interfacing capability to position/speed sensors. There are five input signals: PHASEA, PHASEB, INDEX, TRIGGER, and HOME. This module is used to decode shaft position, revolution count, and speed.                                                                                                                                                                                                     |
| ENET                 | Ethernet Controller                 | Connectivity<br>Peripherals     | The Ethernet Media Access Controller (MAC) is designed to support 10/100 Mbit/s Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The module has dedicated hardware to support the IEEE 1588 standard. See the ENET chapter of the reference manual for details.                                                                                                     |
| EWM                  | External Watchdog<br>Monitor        | Timer Peripherals               | The EWM modules is designed to monitor external circuits, as well as the software flow. This provides a back-up mechanism to the internal WDOG that can reset the system. The EWM differs from the internal WDOG in that it does not reset the system. The EWM, if allowed to time-out, provides an independent trigger pin that when asserted resets or places an external circuit into a safe mode.                                                            |
| FLEXCAN1<br>FLEXCAN2 | Flexible Controller Area<br>Network | Connectivity<br>Peripherals     | The CAN protocol was primarily, but not only, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the Electromagnetic interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, Version 2.0 B, which supports both standard and extended message frames. |
| FlexIO1              | Flexible Input/output               | Connectivity and Communications | The FlexIO is capable of supporting a wide range of protocols including, but not limited to: UART, I2C, SPI, I2S, camera interface, display interface, PWM waveform generation, etc. The module can remain functional when the chip is in a low power mode provided the clock it is using remain active.                                                                                                                                                         |

#### **Modules list**

Table 4. i.MX RT1024 modules list (continued)

| Block mnemonic                       | Block name                            | Subsystem                          | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FlexPWM1<br>FlexPWM2                 | Pulse Width Modulation                | Timer Peripherals                  | The pulse-width modulator (PWM) contains four PWM sub-modules, each of which is set up to control a single half-bridge power stage. Fault channel support is provided. The PWM module can generate various switching patterns, including highly sophisticated waveforms.                                                                                                                                                                                                                                                                                                                                                                                              |
| FlexRAM                              | RAM                                   | Memories                           | The i.MX RT1024 has 256 KB of on-chip RAM which could be flexible allocated to I-TCM, D-TCM, and on-chip RAM (OCRAM) in a 32 KB granularity. The FlexRAM is the manager of the 256 KB on-chip RAM array. Major functions of this blocks are: interfacing to I-TCM and D-TCM of Arm core and OCRAM controller; dynamic RAM arrays allocation for I-TCM, D-TCM, and OCRAM.                                                                                                                                                                                                                                                                                              |
| FlexSPI                              | Quad Serial Peripheral<br>Interface   | Connectivity and Communications    | FlexSPI acts as an interface to one or two external serial flash devices, each with up to four bidirectional data lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GPIO1<br>GPIO2<br>GPIO3<br>GPIO5     | General Purpose I/O<br>Modules        | System Control<br>Peripherals      | Used for general purpose input/output to external ICs. Each GPIO module supports up to 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GPT1<br>GPT2                         | General Purpose Timer                 | Timer Peripherals                  | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. |
| KPP                                  | Keypad Port                           | Human Machine<br>Interfaces        | The KPP is a 16-bit peripheral that can be used as a keypad matrix interface or as general purpose input/output (I/O). It supports 5 x 5 external key pad matrix. Main features are:  • Multiple-key detection  • Long key-press detection  • Standby key-press detection  • Supports a 2-point and 3-point contact key matrix                                                                                                                                                                                                                                                                                                                                        |
| LPI2C1<br>LPI2C2<br>LPI2C3<br>LPI2C4 | Low Power<br>Inter-integrated Circuit | Connectivity and<br>Communications | The LPI2C is a low power Inter-Integrated Circuit (I2C) module that supports an efficient interface to an I2C bus as a master.  The I2C provides a method of communication between a number of external devices. More detailed information, see Section 4.8.2, LPI2C module timing parameters.                                                                                                                                                                                                                                                                                                                                                                        |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 4. i.MX RT1024 modules list (continued)

| Block mnemonic                                                                       | Block name                                 | Subsystem                          | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LPSPI1<br>LPSPI2<br>LPSPI3<br>LPSPI4                                                 | Low Power Serial<br>Peripheral Interface   | Connectivity and<br>Communications | The LPSPI is a low power Serial Peripheral Interface (SPI) module that support an efficient interface to an SPI bus as a master and/or a slave.  • It can continue operating while the chip is in stop modes, if an appropriate clock is available  • Designed for low CPU overhead, with DMA off loading of FIFO register access                                                                                                                        |
| LPUART1<br>LPUART2<br>LPUART3<br>LPUART4<br>LPUART5<br>LPUART6<br>LPUART7<br>LPUART8 | UART Interface                             | Connectivity<br>Peripherals        | Each of the UART modules support the following serial data transmit/receive protocols and configurations:     7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)     Programmable baud rates up to 20 Mbps.                                                                                                                                                                                                               |
| MQS                                                                                  | Medium Quality Sound                       | Multimedia<br>Peripherals          | MQS is used to generate 2-channel medium quality PWM-like audio via two standard digital GPIO pins.                                                                                                                                                                                                                                                                                                                                                      |
| QuadTimer1<br>QuadTimer2                                                             | QuadTimer                                  | Timer Peripherals                  | The quad-timer provides four time channels with a variety of controls affecting both individual and multi-channel features. Specific features include up/down count, cascading of counters, programmable module, count once/repeated, counter preload, compare registers with preload, shared use of input signals, prescaler controls, independent capture/compare, fault input control, programmable input filters, and multi-channel synchronization. |
| ROMCP                                                                                | ROM Controller with Patch                  | Memories and<br>Memory Controllers | The ROMCP acts as an interface between the Arm advanced high-performance bus and the ROM. The on-chip ROM is only used by the Cortex-M7 core during boot up. Size of the ROM is 96 KB.                                                                                                                                                                                                                                                                   |
| RTC OSC                                                                              | Real Time Clock<br>Oscillator              | Clock Sources and<br>Control       | The RTC OSC provides the clock source for the Real-Time Clock module. The RTC OSC module, in conjunction with an external crystal, generates a 32.768 kHz reference clock for the RTC.                                                                                                                                                                                                                                                                   |
| RTWDOG                                                                               | Watch Dog                                  | Timer Peripherals                  | The RTWDG module is a high reliability independent timer that is available for system to use. It provides a safety feature to ensure software is executing as planned and the CPU is not stuck in an infinite loop or executing unintended code. If the WDOG module is not serviced (refreshed) within a certain period, it resets the MCU. Windowed refresh mode is supported as well.                                                                  |
| SAI1<br>SAI2<br>SAI3                                                                 | Synchronous Audio<br>Interface             | Multimedia<br>Peripherals          | The SAI module provides a synchronous audio interface (SAI) that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces.                                                                                                                                                                                                                                                                    |
| SA-TRNG                                                                              | Standalone True Random<br>Number Generator | Security                           | The SA-TRNG is hardware accelerator that generates a 512-bit entropy as needed by an entropy consuming module or by other post processing functions.                                                                                                                                                                                                                                                                                                     |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

#### **Modules list**

Table 4. i.MX RT1024 modules list (continued)

| Block mnemonic | Block name                                  | Subsystem                       | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------|---------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEMC           | Smart External Memory<br>Controller         | Memory and<br>Memory Controller | The SEMC is a multi-standard memory controller optimized for both high-performance and low pin-count. It can support multiple external memories in the same application with shared address and data pins. The interface supported includes SDRAM, NOR Flash, SRAM, and NAND Flash, as well as 8080 display interface.                                                                                                                                                                                                                                                                                                                                         |
| SJC            | System JTAG Controller                      | System Control<br>Peripherals   | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX RT1024 processors use JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards.  The JTAG port is accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX RT1024 SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. |
| SNVS           | Secure Non-Volatile<br>Storage              | Security                        | Secure Non-Volatile Storage, including Secure Real<br>Time Clock, Security State Machine, and Master Key<br>Control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SPDIF          | Sony Philips Digital<br>Interconnect Format | Multimedia<br>Peripherals       | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. Has Transmitter and Receiver functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Temp Monitor   | Temperature Monitor                         | Analog                          | The temperature sensor implements a temperature sensor/conversion function based on a temperature-dependent voltage to time conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| USBO2          | Universal Serial Bus 2.0                    | Connectivity<br>Peripherals     | USBO2 (USB OTG1) contains:  One high-speed OTG 2.0 module with integrated HS USB PHY  Support eight Transmit (TX) and eight Receive (Rx) endpoints, including endpoint 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 4. i.MX RT1024 modules list (continued)

| Block mnemonic   | Block name                                                                 | Subsystem                   | Brief description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|----------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uSDHC1<br>uSDHC2 | SD/MMC and SDXC Enhanced Multi-Media Card / Secure Digital Host Controller | Connectivity<br>Peripherals | <ul> <li>i.MX RT1024 specific SoC characteristics:</li> <li>All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are:</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.5/4.2/4.3/4.4/4.41/ including high-capacity (size &gt; 2 GB) cards HC MMC.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDXC cards up to 2 TB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v3.0</li> <li>Two ports support:</li> <li>1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max)</li> <li>1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>4-bit transfer mode specifications for eMMC chips up to 100 MHz in HS200 mode (100 MB/s max)</li> </ul> |
| WDOG1<br>WDOG2   | Watch Dog                                                                  | Timer Peripherals           | The Watch Dog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the Arm core, and a second point evokes an external event on the WDOG line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XBAR             | Cross BAR                                                                  | Cross Trigger               | Each crossbar switch is an array of muxes with shared inputs. Each mux output provides one output of the crossbar. The number of inputs and the number of muxes/outputs are user configurable and registers are provided to select which of the shared inputs are routed to each output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### **Modules list**

## 3.1 Special signal considerations

Table 5 lists special signal considerations for the i.MX RT1024 processors. The signal names are listed in alphabetical order.

The package contact assignments can be found in Section 7, Package information and contact assignments." Signal descriptions are provided in the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

Table 5. Special signal considerations

| Signal name         | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCDC_PSWITCH        | PAD is in DCDC_IN domain and connected the ground to bypass DCDC.  To enable DCDC function, assert to DCDC_IN with at least 1ms delay for DCDC_IN rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RTC_XTALI/RTC_XTALO | If the user wishes to configure RTC_XTALI and RTC_XTALO as an RTC oscillator, a 32.768 kHz crystal, (≤100 kΩ ESR, 10 pF load) should be connected between RTC_XTALI and RTC_XTALO. Keep in mind the capacitors implemented on either side of the crystal are about twice the crystal load capacitor. To hit the exact oscillation frequency, the board capacitors need to be reduced to account for board and chip parasitics. The integrated oscillation amplifier is self biasing, but relatively weak. Care must be taken to limit parasitic leakage from RTC_XTALI and RTC_XTALO to either power or ground (>100 MΩ). This will debias the amplifier and cause a reduction of startup margin. Typically RTC_XTALI and RTC_XTALO should bias to approximately 0.5 V. If it is desired to feed an external low frequency clock into RTC_XTALI the RTC_XTALO pin must remain unconnected or driven with a complimentary signal. The logic level of this forcing clock should not exceed VDD_SNVS_CAP level and the frequency should be <100 kHz under typical conditions. In case when high accuracy real time clock are not required system may use internal low frequency ring oscillator. It is recommended to connect RTC_XTALI to GND and keep RTC_XTALO unconnected. |
| XTALI/XTALO         | A 24.0 MHz crystal should be connected between XTALI and XTALO. External load capacitance value depends on the typical load capacitance of crystal used and PCB design. The crystal must be rated for a maximum drive level of 250 $\mu$ W. An ESR (equivalent series resistance) of typical 80 $\Omega$ is recommended. NXP SDK software requires 24 MHz on XTALI/XTALO. The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case, XTALO must be directly driven by the external oscillator and XTALI mounted with 18 pF capacitor. The logic level of this forcing clock cannot exceed NVCC_PLL level. If this clock is used as a reference for USB, then there are strict frequency tolerance and jitter requirements. See OSC24M chapter and relevant interface specifications chapters for details.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| GPANAIO             | This signal is reserved for NXP manufacturing use only. This output must remain unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| JTAG_nnnn           | The JTAG interface is summarized in Table 6. Use of external resistors is unnecessary. However, if external resistors are used, the user must ensure that the on-chip pull-up/down configuration is followed. For example, do not use an external pull down on an input that has on-chip pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                     | JTAG_TDO is configured with a keeper circuit such that the non-connected condition is eliminated if an external pull resistor is not present. An external pull resistor on JTAG_TDO is detrimental and should be avoided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                     | JTAG_MOD is referenced as SJC_MOD in the i.MX RT1024 reference manual. Both names refer to the same signal. JTAG_MOD must be externally connected to GND for normal operation. Termination to GND through an external pull-down resistor (such as 1 k $\Omega$ ) is allowed. JTAG_MOD set to hi configures the JTAG interface to mode compliant with IEEE1149.1 standard. JTAG_MOD set to low configures the JTAG interface for common SW debug adding all the system TAPs to the chain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 5. Special signal considerations (continued)

| Signal name | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC          | These signals are No Connect (NC) and should be disconnected by the user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| POR_B       | This cold reset negative logic input resets all modules and logic in the IC.  May be used in addition to internally generated power on reset signal (logical AND, both internal and external signals are considered active low).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ONOFF       | ONOFF can be configured in debounce, off to on time, and max time-out configurations. The debounce and off to on time configurations supports 0, 50, 100 and 500 ms. Debounce is used to generate the power off interrupt. While in the ON state, if ONOFF button is pressed longer than the debounce time, the power off interrupt is generated. Off to on time supports the time it takes to request power on after a configured button press time has been reached. While in the OFF state, if ONOFF button is pressed longer than the off to on time, the state will transition from OFF to ON. Max time-out configuration supports 5, 10, 15 seconds and disable. Max time-out configuration supports the time it takes to request power down after ONOFF button has been pressed for the defined time. |
| TEST_MODE   | TEST_MODE is for NXP factory use. The user can leave this signal floating or tie it to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WAKEUP      | A GPIO powered by SNVS domain power supply which can be configured as wakeup source in SNVS mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Table 6. JTAG controller interface summary

| JTAG       | I/O type                  | On-chip termination |
|------------|---------------------------|---------------------|
| JTAG_TCK   | Input                     | 100 kΩ pull-down    |
| JTAG_TMS   | G_TMS Input 47 kΩ pull-up |                     |
| JTAG_TDI   | Input                     | 47 kΩ pull-up       |
| JTAG_TDO   | 3-state output Keeper     |                     |
| JTAG_TRSTB |                           |                     |
| JTAG_MOD   | Input                     | 100 kΩ pull-down    |

## 3.2 Recommended connections for unused analog interfaces

Table 7 shows the recommended connections for unused analog interfaces.

Table 7. Recommended connections for unused analog interfaces

| Module | Pad name                                                | Recommendations if unused                                          |
|--------|---------------------------------------------------------|--------------------------------------------------------------------|
| USB    | USB_OTG1_CHD_B, USB_OTG1_DN, USB_OTG1_DP, USB_OTG1_VBUS | Not connected                                                      |
| ADC    | VDDA_ADC_3P3                                            | VDDA_ADC_3P3<br>must be powered<br>even if the ADC is<br>not used. |

## 4 Electrical characteristics

This section provides the device and module-level electrical characteristics for the i.MX RT1024 processors.

## 4.1 Chip-level conditions

This section provides the device-level electrical characteristics for the IC. See Table 8 for a quick reference to the individual tables and sections.

Table 8. i.MX RT1024 chip-Level conditions

| For these characteristics      | Topic appears |
|--------------------------------|---------------|
| Absolute maximum ratings       | on page 18    |
| Thermal resistance             | on page 19    |
| Operating ranges               | on page 19    |
| External clock sources         | on page 21    |
| Maximum supply currents        | on page 22    |
| Low power mode supply currents | on page 22    |
| USB PHY current consumption    | on page 23    |

## 4.1.1 Absolute maximum ratings

#### **CAUTION**

Stress beyond those listed under Table 9 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Table 9 shows the absolute maximum operating ratings.

Table 9. Absolute maximum ratings

| Parameter Description                                                   | Symbol        | Min  | Max | Unit |
|-------------------------------------------------------------------------|---------------|------|-----|------|
| Core supplies input voltage                                             | VDD_SOC_IN    | -0.3 | 1.6 | V    |
| VDD_HIGH_IN supply voltage                                              | VDD_HIGH_IN   | -0.3 | 3.7 | V    |
| Power for DCDC                                                          | DCDC_IN       | -0.3 | 3.6 | V    |
| Supply input voltage to Secure Non-Volatile Storage and Real Time Clock | VDD_SNVS_IN   | -0.3 | 3.6 | V    |
| USB VBUS supply                                                         | USB_OTG1_VBUS | _    | 5.5 | V    |
| Supply for 12-bit ADC                                                   | VDDA_ADC      | 3    | 3.6 | V    |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 9. Absolute maximum ratings (continued)

| IO supply for GPIO in SDIO1 bank (3.3 V mode)       | NVCC_SD0             | 3    | 3.6                     | V  |
|-----------------------------------------------------|----------------------|------|-------------------------|----|
| IO supply for GPIO in SDIO1 bank (1.8 V mode)       |                      | 1.65 | 1.95                    | V  |
| IO supply for GPIO bank (3.3 V mode)                | NVCC_GPIO            | 3    | 3.6                     | V  |
| ESD Damage Immunity:                                | Vesd                 |      |                         |    |
| Human Body Model (HBM)<br>Charge Device Model (CDM) |                      |      | 1000<br>500             | V  |
| Input/Output Voltage range                          | V <sub>in/Vout</sub> | -0.5 | OVDD + 0.3 <sup>1</sup> | V  |
| Storage Temperature range                           | T <sub>STORAGE</sub> | -40  | 150                     | °C |

<sup>1</sup> OVDD is the I/O supply voltage.

### 4.1.2 Thermal resistance

Following sections provide the thermal resistance data.

### 4.1.2.1 20 x 20 mm package thermal resistance

Table 10 displays the 20 x 20 mm LQFP package thermal characteristics.

Table 10. 20 x 20 mm package thermal characteristics

| Rating                                                                        | Board type <sup>1</sup> | Symbol          | Single die | Stacked die | Unit |
|-------------------------------------------------------------------------------|-------------------------|-----------------|------------|-------------|------|
| Junction to Ambient<br>Thermal resistance <sup>2</sup>                        | JESD51-7, 2s2p          | $R_{\theta JA}$ | 43         | 41          | °C/W |
| Junction-to-Top of package<br>Thermal characterization parameter <sup>2</sup> | JESD51-7, 2s2p          | $\Psi_{JT}$     | 2.0        | 0.8         | °C/W |

Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment.

## 4.1.3 Operating ranges

Table 11 provides the operating ranges of the i.MX RT1024 processors. For details on the chip's power structure, see the "Power Management Unit (PMU)" chapter of the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

Table 11. Operating ranges

| Parameter Description Symbo | Operating<br>Conditions | Min | Тур | Max <sup>1</sup> | Unit | Comment |
|-----------------------------|-------------------------|-----|-----|------------------|------|---------|
|-----------------------------|-------------------------|-----|-----|------------------|------|---------|

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

<sup>&</sup>lt;sup>2</sup> Thermal test board meets JEDEC specification for this package (JESD51-7).

**Table 11. Operating ranges (continued)** 

| Run Mode                           | VDD_SOC_IN                         | Overdrive                                   | 1.25        | _           | 1.3       | V   | _                                                                                                                                                           |
|------------------------------------|------------------------------------|---------------------------------------------|-------------|-------------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | VDD_SOC_IN                         | M7 core at 396<br>MHz                       | 1.15        | _           | 1.3       | V   | _                                                                                                                                                           |
|                                    |                                    | M7 core at 132<br>MHz                       | 1.15        | _           | 1.3       |     |                                                                                                                                                             |
|                                    |                                    | M7 core at 24<br>MHz                        | 0.925       | _           | 1.3       |     |                                                                                                                                                             |
| IDLE Mode                          | VDD_SOC_IN                         | M7 core<br>operation at 396<br>MHz or below | 1.15        | _           | 1.3       | V   | _                                                                                                                                                           |
| SUSPEND (DSM)<br>Mode              | VDD_SOC_IN                         | _                                           | 0.925       | _           | 1.3       | V   | Refer to Table 14 Low power mode current and power consumption                                                                                              |
| SNVS Mode                          | VDD_SOC_IN                         | _                                           | 0           |             | 1.3       | V   | _                                                                                                                                                           |
| Power for DCDC                     | DCDC_IN                            | _                                           | 3.0         | 3.3         | 3.6       |     | _                                                                                                                                                           |
| VDD_HIGH internal regulator        | VDD_HIGH_IN <sup>2</sup>           |                                             | 3.0         | _           | 3.6       | V   | Must match the range of voltages that the rechargeable backup battery supports.                                                                             |
| Backup battery supply range        | VDD_SNVS_IN <sup>3</sup>           | _                                           | 2.40        | _           | 3.6       | V   | Can be combined with VDDHIGH_IN, if the system does not require keeping real time and other data on OFF state.                                              |
| USB supply voltages                | USB_OTG1_VBUS                      | _                                           | 4.40        | _           | 5.5       | V   | _                                                                                                                                                           |
| GPIO supplies                      | NVCC_GPIO                          | _                                           | 3.0         | 3.3         | 3.6       | V   | All digital I/O supplies                                                                                                                                    |
|                                    | NVCC_SD0                           |                                             | 1.65        | 1.8,<br>3.3 | 3.6       | V   | (NVCC_xxxx) must be powered (unless otherwise specified in this data sheet) under normal conditions whether the associated I/O pins are in use or not.      |
| A/D converter                      | VDDA_ADC_3P3                       | _                                           | 3.0         | 3.3         | 3.6       | V   | VDDA_ADC_3P3 must be powered even if the ADC is not used. VDDA_ADC_3P3 cannot be powered when the other SoC supplies (except VDD_SNVS_IN) are off.          |
| System frequency/<br>Bus frequency | F <sub>SYS</sub> /F <sub>BUS</sub> | _                                           | 500/<br>125 | 396/<br>132 | 24/<br>24 | MHz | _                                                                                                                                                           |
| Temperature Operating Ranges       |                                    |                                             |             |             |           |     |                                                                                                                                                             |
| Junction<br>temperature            | Тј                                 | Standard<br>Commercial                      | 0           | _           | 95        | °C  | See the application note, i.MX<br>RT1024 Product Lifetime Usage<br>Estimates for information on<br>product lifetime (power-on years)<br>for this processor. |

### 4.1.4 External clock sources

Each i.MX RT1024 processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI).

The RTC\_XTALI is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watch-dog counters. The clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can be used instead of the RTC\_XTALI if accuracy is not important.

The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either external oscillator or a crystal using internal oscillator amplifier.

Table 12 shows the interface frequency requirements.

 Parameter Description
 Symbol
 Min
 Typ
 Max
 Unit

 RTC\_XTALI Oscillator<sup>1,2</sup>
 f<sub>ckil</sub>
 —
 32.768<sup>3</sup>/32.0
 —
 kHz

 XTALI Oscillator<sup>2,4</sup>
 f<sub>xtal</sub>
 —
 24
 —
 MHz

Table 12. External input clock frequency

The typical values shown in Table 12 are required for use with NXP SDK to ensure precise time keeping and USB operation. For RTC XTALI operation, two clock sources are available.

- On-chip 40 kHz ring oscillator—this clock source has the following characteristics:
  - Approximately 25 μA more Idd than crystal oscillator
  - Approximately  $\pm 50\%$  tolerance
  - No external component required
  - Starts up quicker than 32 kHz crystal oscillator
- External crystal oscillator with on-chip support circuit:
  - At power up, ring oscillator is utilized. After crystal oscillator is stable, the clock circuit switches over to the crystal oscillator automatically.
  - Higher accuracy than ring oscillator

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Applying the maximum voltage results in maximum power consumption and heat generation. NXP recommends a voltage set point = (V<sub>min</sub> + the supply tolerance). This result in an optimized power/speed ratio.

<sup>&</sup>lt;sup>2</sup> Applying the maximum voltage results in shorten lifetime. 3.6 V usage limited to < 1% of the use profile. Reset of profile limited to below 3.49 V.</p>

<sup>&</sup>lt;sup>3</sup> In setting VDD\_SNVS\_IN voltage with regards to Charging Currents and RTC, refer to the *i.MX RT1024 Hardware Development Guide* (IMXRT1024HDG).

<sup>&</sup>lt;sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

The required frequency stability of this clock source is application dependent. For recommendations, see the Hardware Development Guide for i.MX RT1024 Crossover Processors (IMXRT1024HDG).

<sup>&</sup>lt;sup>3</sup> Recommended nominal frequency 32.768 kHz.

<sup>&</sup>lt;sup>4</sup> External oscillator or a fundamental frequency crystal with internal oscillator amplifier.

— If no external crystal is present, then the ring oscillator is utilized

The decision of choosing a clock source should be taken based on real-time clock use and precision time-out.

### 4.1.5 Maximum supply currents

The data shown in Table 13 represent a use case designed specifically to show the maximum current consumption possible. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited practical use case, if at all, and be limited to an extremely low duty cycle unless the intention was to specifically show the worst case power consumption.

See the *i.MX RT1024 Power Consumption Measurement Application Note* for more details on typical power consumption under various use case definitions.

| Power Rail            | Conditions                                                                                                                             | Max Current                                                                                 | Unit |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|--|--|--|
| DCDC_IN               | Max power for chip at 95 °C with core mark run on FlexRAM                                                                              | 90                                                                                          | mA   |  |  |  |
| VDD_HIGH_IN           | Include internal loading in analog                                                                                                     | 50                                                                                          | mA   |  |  |  |
| VDD_SNVS_IN           | _                                                                                                                                      | 250                                                                                         | μΑ   |  |  |  |
| USB_OTG1_VBUS         | 25 mA for each active USB interface                                                                                                    | 25                                                                                          | mA   |  |  |  |
| VDDA_ADC_3P3          | 3.3 V power supply for 12-bit ADC, 600 μA typical, 750 μA max, for each ADC. 100 Ohm max loading for touch panel, cause 33 mA current. | 40                                                                                          | mA   |  |  |  |
| NVCC_GPIO<br>NVCC_SD0 | C—Equivalent external capacitive load V—IO voltage (0.5 x F)—Data change rate. Up to 0.5                                               | Where: N—Number of IO pins supplied by the power line C—Equivalent external capacitive load |      |  |  |  |

Table 13. Maximum supply currents

## 4.1.6 Low power mode supply currents

Table 14 shows the current core consumption (not including I/O) of i.MX RT1024 processors in selected low power modes.

Table 14. Low power mode current and power consumption

| Mode | Test Conditions  | Supply | Typical <sup>1</sup> | Units |  |
|------|------------------|--------|----------------------|-------|--|
| Mode | rest obliditions | Сирріу | Турісаі              |       |  |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 14. Low power mode current and power consumption (continued)

| SYSTEM IDLE                                                                                                                                                                                            | LDO_ARM and LDO_SOC set to the Bypass                                                                                 | DCDC_IN (3.3 V)     | 4      | mA |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------|--------|----|
|                                                                                                                                                                                                        | mode • LDO_2P5 set to 2.5 V, LDO_1P1 set to 1.1 V                                                                     | VDD_HIGH_IN (3.3 V) | 5.2    |    |
|                                                                                                                                                                                                        | CPU in WFI, CPU clock gated     24 MHz XTAL is ON                                                                     | VDD_SNVS_IN (3.3 V) | 0.036  |    |
|                                                                                                                                                                                                        | System PLL is active, other PLLs are power down     Peripheral clock gated, but remain powered                        | Total               | 30.479 | mW |
| LOW POWER IDLE                                                                                                                                                                                         | LDO_SOC is in the Bypass mode, LDO_ARM is                                                                             | DCDC_IN (3.3 V)     | 2      | mA |
| in the PG mode  • LDO_2P5 and LDO_1P1 are set to Weak mode  • CPU in Power Gate mode  • All PLLs are power down  • 24 MHz XTAL is off, 24 MHz RCOSC used as clock source  • Peripheral are powered off |                                                                                                                       | VDD_HIGH_IN (3.3 V) | 0.4    |    |
|                                                                                                                                                                                                        | CPU in Power Gate mode                                                                                                | VDD_SNVS_IN (3.3 V) | 0.05   |    |
|                                                                                                                                                                                                        | Total                                                                                                                 | 8.085               | mW     |    |
| SUSPEND                                                                                                                                                                                                | LDO_SOC is in the Bypass mode, LDO_ARM is                                                                             | DCDC_IN (3.3 V)     | 0.3    | mA |
| (DSM)                                                                                                                                                                                                  | in the PG mode • LDO_2P5 and LDO_1P1 are shut off                                                                     | VDD_HIGH_IN (3.3 V) | 0.09   |    |
|                                                                                                                                                                                                        | CPU in Power Gate mode     All PLLs are power down                                                                    | VDD_SNVS_IN (3.3 V) | 0.03   |    |
|                                                                                                                                                                                                        | 24 MHz XTAL is off, 24 MHz RCOSC is off     All clocks are shut off, except 32 kHz RTC     Peripheral are powered off | Total               | 1.386  | mW |
| SNVS (RTC)                                                                                                                                                                                             | All SOC digital logic, analog module are shut off                                                                     | DCDC_IN (0 V)       | 0      | mA |
|                                                                                                                                                                                                        | 32 kHz RTC is alive                                                                                                   | VDD_HIGH_IN (0 V)   | 0      |    |
|                                                                                                                                                                                                        |                                                                                                                       | VDD_SNVS_IN (3.3 V) | 0.020  |    |
|                                                                                                                                                                                                        |                                                                                                                       | Total               | 0.066  | mW |

The typical values shown here are for information only and are not guaranteed. These values are average values measured on a typical process wafer at 25°C.

## 4.1.7 USB PHY current consumption

#### 4.1.7.1 Power down mode

In power down mode, everything is powered down, including the USB VBUS valid detectors in typical condition. Table 15 shows the USB interface current consumption in power down mode.

Table 15. USB PHY current consumption in power down mode

|         | VDD_USB_CAP (3.0 V) | VDD_HIGH_CAP (2.5 V) | NVCC_PLL (1.1 V) |
|---------|---------------------|----------------------|------------------|
| Current | 5.1 μΑ              | 1.7 μΑ               | < 0.5 μΑ         |

### **NOTE**

The currents on the VDD\_HIGH\_CAP and VDD\_USB\_CAP were identified to be the voltage divider circuits in the USB-specific level shifters.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

## 4.2 System power and clocks

This section provide the information about the system power and clocks.

### 4.2.1 Power supplies requirements and restrictions

The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations:

- Excessive current during power-up phase
- Prevention of the device from booting
- Irreversible damage to the processor (worst-case scenario)

### 4.2.1.1 Power-up sequence

The below restrictions must be followed:

- VDD\_SNVS\_IN supply must be turned on before any other power supply or be connected (shorted) with VDD\_HIGH\_IN supply.
- If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is connected before any other supply is switched on.
- When internal DCDC is enabled, external delay circuit is required to delay the "DCDC\_PSWITCH" signal 1 ms after DCDC\_IN is stable.
- Need to ensure DCDC\_IN ramps to 3.0 V within 0.2 x RC, RC is from external delay circuit used for DCDC\_PSWITCH and RC must be longer than 1 ms.
- POR\_B should be held low during the entire power up sequence.

#### NOTE

The POR\_B input (if used) must be immediately asserted at power-up and remain asserted until after the last power rail reaches its working voltage. In the absence of an external reset feeding the POR\_B input, the internal POR module takes control. See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for further details and to ensure that all necessary requirements are being met.

#### NOTE

Need to ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies).

### **NOTE**

USB\_OTG1\_VBUS and VDDA\_ADC\_3P3 are not part of the power supply sequence and may be powered at any time.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

### 4.2.1.2 Power-down sequence

The following restrictions must be followed:

- VDD\_SNVS\_IN supply must be turned off after any other power supply or be connected (shorted) with VDD\_HIGH\_IN supply.
- If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is removed after any other supply is switched off.

### 4.2.1.3 Power supplies usage

All I/O pins should not be externally driven while the I/O power supply for the pin (NVCC\_xxx) is OFF. This can cause internal latch-up and malfunctions due to reverse current flows. For information about I/O power supply of each pin, see "Power Rail" columns in pin list tables of Section 7, Package information and contact assignments."

## 4.2.2 Integrated LDO voltage regulator parameters

Various internal supplies can be powered ON from internal LDO voltage regulators. All the supply pins named \*\_CAP must be connected to external capacitors. The onboard LDOs are intended for internal use only and should not be used to power any external circuitry. See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for details on the power tree scheme.

#### NOTE

The \*\_CAP signals should not be powered externally. These signals are intended for internal LDO operation only.

## 4.2.2.1 Digital regulators (LDO\_SNVS)

There are one digital LDO regulator ("Digital", because of the logic loads that they drive, not because of their construction). The advantages of the regulator is to reduce the input supply variation because of its input supply ripple rejection and its on-die trimming. This translates into more stable voltage for the on-chip logics.

The regulator has two basic modes:

- Power Gate. The regulation FET is switched fully off limiting the current draw from the supply. The analog part of the regulator is powered down here limiting the power consumption.
- Analog regulation mode. The regulation FET is controlled such that the output voltage of the regulator equals the programmed target voltage. The target voltage is fully programmable in 25 mV steps.

For additional information, see the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

### 4.2.2.2 Regulators for analog modules

### 4.2.2.2.1 LDO\_1P1

The LDO\_1P1 regulator implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 11 for minimum and maximum input requirements). Typical Programming Operating Range is 1.0 V to 1.2 V with the nominal default setting as 1.1 V. The LDO\_1P1 supplies the USB Phy, and PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature.

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX RT1024 Crossover Processors* (IMXRT1024HDG).

For additional information, see the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

### 4.2.2.2.2 LDO 2P5

The LDO\_2P5 module implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 11 for minimum and maximum input requirements). Typical Programming Operating Range is 2.25 V to 2.75 V with the nominal default setting as 2.5 V. LDO\_2P5 supplies the USB PHY, E-fuse module, and PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. An alternate self-biased low-precision weak-regulator is included that can be enabled for applications needing to keep the output voltage alive during low-power modes where the main regulator driver and its associated global bandgap reference module are disabled. The output of the weak-regulator is not programmable and is a function of the input supply as well as the load current. Typically, with a 3 V input supply the weak-regulator output is 2.525 V and its output impedance is approximately  $40 \, \Omega$ .

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX RT1024 Crossover Processors* (IMXRT1024HDG).

For additional information, see the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

### 4.2.2.2.3 LDO\_USB

The LDO\_USB module implements a programmable linear-regulator function from the USB VUSB voltages (4.4 V–5.5 V) to produce a nominal 3.0 V output voltage. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. This regulator has a built in power-mux that allows the user to select to run the regulator from either USB VBUS supply, when both are present. If only one of the USB VBUS voltages is present, then, the regulator automatically selects this supply. Current limit is also included to help the system meet in-rush current targets.

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX RT1024 Crossover Processors* (IMXRT1024HDG).

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

For additional information, see the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

#### 4.2.2.2.4 DCDC

DCDC can be configured to operate on power-save mode when the load current is less than 50 mA. During the power-save mode, the converter operates with reduced switching frequency in PFM mode and with a minimum quiescent current to maintain high efficiency.

DCDC can detect the peak current in the P-channel switch. When the peak current exceeds the threshold, DCDC will give an alert signal, and the threshold can be configured. By this way, DCDC can roughly detect the current loading.

DCDC also includes the following protection functions:

- Over current protection. In run mode, DCDC shuts down when detecting abnormal large current in the P-type power switch. In power save mode, DCDC stop charging inductor when detecting large current in the P-type power switch. The threshold is also different in run mode and in power save mode: the former is 1 A–2A, and the latter is 200 mA–250 mA.
- Over voltage protection. DCDC shuts down when detecting the output voltage is too high.
- Low voltage detection. DCDC shuts down when detecting the input voltage is too low.

For additional information, see the *i.MX RT1024 Reference Manual* (IMXRT1024RM).

#### 4.2.3 PLL's electrical characteristics

This section provides PLL electrical characteristics.

### 4.2.3.1 Audio/Video PLL's electrical parameters

Table 16. Audio/video PLL's electrical parameters

| Parameter          | Value                    |
|--------------------|--------------------------|
| Clock output range | 650 MHz ~1.3 GHz         |
| Reference clock    | 24 MHz                   |
| Lock time          | < 11250 reference cycles |

## 4.2.3.2 System PLL

Table 17. System PLL's electrical parameters

| Parameter          | Value                    |
|--------------------|--------------------------|
| Clock output range | 528 MHz PLL output       |
| Reference clock    | 24 MHz                   |
| Lock time          | < 11250 reference cycles |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

#### 4.2.3.3 Ethernet PLL

Table 18. Ethernet PLL's electrical parameters

| Parameter          | Value                    |
|--------------------|--------------------------|
| Clock output range | 1 GHz                    |
| Reference clock    | 24 MHz                   |
| Lock time          | < 11250 reference cycles |

### 4.2.3.4 USB PLL

Table 19. USB PLL's electrical parameters

| Parameter          | Value                  |
|--------------------|------------------------|
| Clock output range | 480 MHz PLL output     |
| Reference clock    | 24 MHz                 |
| Lock time          | < 383 reference cycles |

### 4.2.4 On-chip oscillators

#### 4.2.4.1 OSC24M

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implement an oscillator. The oscillator is powered from NVCC\_PLL.

The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used.

#### 4.2.4.2 OSC32K

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implement a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery (VDD\_SNVS\_IN) or VDD\_HIGH\_IN such as the oscillator consumes power from VDD\_HIGH\_IN when that supply is available and transitions to the backup battery when VDD\_HIGH\_IN is lost.

In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 K will automatically switch to a crude internal ring oscillator. The frequency range of this block is approximately 10–45 kHz. It highly depends on the process, voltage, and temperature.

The OSC32k runs from VDD\_SNVS\_CAP supply, which comes from the VDD\_HIGH\_IN/VDD\_SNVS\_IN. The target battery is a ~3 V coin cell. Proper choice of coin cell type is necessary for chosen VDD\_HIGH\_IN range. Appropriate series resistor (Rs) must be used when connecting the coin cell. Rs depends on the charge current limit that depends on the chosen coin cell. For example, for Panasonic ML621:

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

- Average Discharge Voltage is 2.5 V
- Maximum Charge Current is 0.6 mA

For a charge voltage of 3.2 V, Rs = (3.2-2.5)/0.6 m = 1.17 k.

Table 20. OSC32K main characteristics

|                     | Min | Тур        | Max    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|---------------------|-----|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Fosc                | _   | 32.768 KHz | _      | This frequency is nominal and determined mainly by the crystal selected. 32.0 K would work as well.                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Current consumption | _   | 4 μΑ       | _      | The 4 $\mu$ A is the consumption of the oscillator alone (OSC32k). Total supply consumption will depend on what the digital portion of the RTC consumes. The ring oscillator consumes 1 $\mu$ A when ring oscillator is inactive, 20 $\mu$ A when the ring oscillator is running. Another 1.5 $\mu$ A is drawn from vdd_rtc in the power_detect block. So, the total current is 6.5 $\mu$ A on vdd_rtc when the ring oscillator is not running. |  |  |  |
| Bias resistor       | _   | 14 ΜΩ      | _      | This integrated bias resistor sets the amplifier into a high gain state. An leakage through the ESD network, external board leakage, or even a scope probe that is significant relative to this value will debias the amp. The debiasing will result in low gain, and will impact the circuit's ability to statup and maintain oscillations.                                                                                                    |  |  |  |
| Crystal Properties  |     |            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Cload               | _   | 10 pF      | _      | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal.                                                                                                                                                                   |  |  |  |
| ESR                 | _   | 50 kΩ      | 100 kΩ | Equivalent series resistance of the crystal. Choosing a crystal with a higher value will decrease the oscillating margin.                                                                                                                                                                                                                                                                                                                       |  |  |  |

## 4.3 I/O parameters

This section provide parameters on I/O interfaces.

## 4.3.1 I/O DC parameters

This section includes the DC parameters of the following I/O types:

- XTALI and RTC\_XTALI (Clock Inputs) DC Parameters
- General Purpose I/O (GPIO)

### NOTE

The term 'NVCC\_XXXX' in this section refers to the associated supply rail of an input or output.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 4. Circuit for parameters Voh and Vol for I/O cells

### 4.3.1.1 XTALI and RTC\_XTALI (clock inputs) DC parameters

Table 21 shows the DC parameters for the clock inputs.

Table 21. XTALI and RTC\_XTALI DC parameters<sup>1</sup>

| Parameter                             | Symbol | Test Conditions | Min            | Max      | Unit |
|---------------------------------------|--------|-----------------|----------------|----------|------|
| XTALI high-level DC input voltage     | Vih    | _               | 0.8 x NVCC_PLL | NVCC_PLL | ٧    |
| XTALI low-level DC input voltage      | Vil    | _               | 0              | 0.2      | V    |
| RTC_XTALI high-level DC input voltage | Vih    | _               | 0.8            | 1.1      | V    |
| RTC_XTALI low-level DC input voltage  | Vil    | _               | 0              | 0.2      | ٧    |

<sup>1</sup> The DC parameters are for external clock input only.

## 4.3.1.2 Single voltage general purpose I/O (GPIO) DC parameters

Table 22 shows DC parameters for GPIO pads. The parameters in Table 22 are guaranteed per the operating ranges in Table 11, unless otherwise noted.

Table 22. Single voltage GPIO DC parameters

| Parameter                              | Symbol          | Test Conditions                                                             | Min                | Max | Units |
|----------------------------------------|-----------------|-----------------------------------------------------------------------------|--------------------|-----|-------|
| High-level output voltage <sup>1</sup> | V <sub>OH</sub> | loh= -0.1mA (ipp_dse=001,010)<br>loh= -1mA<br>(ipp_dse=011,100,101,110,111) | NVCC_XXXX -<br>0.2 | _   | V     |
| Low-level output voltage <sup>1</sup>  | VOL             | Iol= 0.1mA (ipp_dse=001,010)<br>Iol= 1mA<br>(ipp_dse=011,100,101,110,111)   | _                  | 0.2 | V     |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 22. Single voltage GPIO DC parameters (continued)

| Parameter                               | Symbol           | Test Conditions                                                                                                                         | Min                | Max                                    | Units |
|-----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------|-------|
| High-level output current               | Іон              | V <sub>DDE</sub> = 3.3 V, V <sub>OH</sub> = V <sub>DDE</sub> - 0.45<br>V, ipp_dse as follows:<br>001<br>010<br>011<br>110<br>101<br>110 | _                  | -1<br>-1<br>-2<br>-2<br>-2<br>-4<br>-4 | _     |
| Low-level output current                | l <sub>OL</sub>  | V <sub>DDE</sub> = 3.3 V, V <sub>OL</sub> = 0.45 V,<br>ipp_dse as follows:<br>001<br>010<br>011<br>110<br>101<br>110                    | _                  | 1<br>1<br>2<br>2<br>2<br>2<br>4<br>4   | _     |
| High-Level input voltage <sup>1,2</sup> | VIH              | _                                                                                                                                       | 0.7 x<br>NVCC_XXXX | NVCC_XXXX                              | V     |
| Low-Level input voltage <sup>1,2</sup>  | VIL              | _                                                                                                                                       | 0                  | 0.3 x<br>NVCC_XXXX                     | V     |
| Input Hysteresis<br>(NVCC_XXXX= 1.8V)   | VHYS_LowV<br>DD  | NVCC_XXXX=1.8V                                                                                                                          | 250                | _                                      | mV    |
| Input Hysteresis<br>(NVCC_XXXX=3.3V)    | VHYS_High<br>VDD | NVCC_XXXX=3.3V                                                                                                                          | 250                |                                        | mV    |
| Schmitt trigger VT+ <sup>2,3</sup>      | VTH+             | _                                                                                                                                       | 0.5 x<br>NVCC_XXXX | _                                      | mV    |
| Schmitt trigger VT- <sup>2,3</sup>      | VTH-             | _                                                                                                                                       | _                  | 0.5 x<br>NVCC_XXXX                     | mV    |
| Pull-up resistor (22_kΩ PU)             | RPU_22K          | Vin=0V                                                                                                                                  | _                  | 212                                    | μА    |
| Pull-up resistor (22_kΩ PU)             | RPU_22K          | Vin=NVCC_XXXX                                                                                                                           | _                  | 1                                      | μА    |
| Pull-up resistor (47_kΩ PU)             | RPU_47K          | Vin=0V                                                                                                                                  | _                  | 100                                    | μА    |
| Pull-up resistor (47_kΩ PU)             | RPU_47K          | Vin=NVCC_XXXX                                                                                                                           | _                  | 1                                      | μΑ    |
| Pull-up resistor (100_kΩ PU)            | RPU_100K         | Vin=0V                                                                                                                                  | _                  | 48                                     | μА    |
| Pull-up resistor (100_kΩ PU)            | RPU_100K         | Vin=NVCC_XXXX                                                                                                                           | _                  | 1                                      | μА    |
| Pull-down resistor (100_kΩ PD)          | RPD_100K         | Vin=NVCC_XXXX                                                                                                                           | _                  | 48                                     | μА    |
| Pull-down resistor (100_kΩ PD)          | RPD_100K         | Vin=0V                                                                                                                                  | _                  | 1                                      | μΑ    |
| Input current (no PU/PD)                | IIN              | VI = 0, VI = NVCC_XXXX                                                                                                                  | -1                 | 1                                      | μА    |
| Keeper Circuit Resistance               | R_Keeper         | VI =0.3 x NVCC_XXXX, VI = 0.7<br>x NVCC_XXXX                                                                                            | 105                | 175                                    | kΩ    |

32

- <sup>1</sup> Overshoot and undershoot conditions (transitions above NVCC\_XXXX and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.
- To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 s.
- <sup>3</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.

#### 4.3.2 I/O AC parameters

This section includes the AC parameters of the following I/O types:

General Purpose I/O (GPIO)

Figure 5 shows load circuit for output, and Figure 6 show the output transition time waveform.



CL includes package, probe and fixture capacitance

Figure 5. Load circuit for output



Figure 6. Output transition time waveform

#### 4.3.2.1 General purpose I/O AC parameters

The I/O AC parameters for GPIO in slow and fast modes are presented in the Table 23 and Table 24, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bits in the IOMUXC control registers.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 23. General purpose I/O AC parameters 1.8 V mode

| Parameter                                                          | Symbol | Test Condition                                             | Min | Тур | Max                    | Unit |
|--------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------|
| Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=111)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 2.72/2.79<br>1.51/1.54 |      |
| Output Pad Transition Times, rise/fall (High Drive, ipp_dse=101)   | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 3.20/3.36<br>1.96/2.07 | ns   |
| Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=100) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 3.64/3.88<br>2.27/2.53 |      |
| Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=011)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 4.32/4.50<br>3.16/3.17 |      |
| Input Transition Times <sup>1</sup>                                | trm    | _                                                          | _   | _   | 25                     | ns   |

<sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

Table 24. General purpose I/O AC parameters 3.3 V mode

| Parameter                                                          | Symbol | Test condition                                             | Min | Тур | Max                    | Unit |
|--------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------|
| Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=101)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 1.70/1.79<br>1.06/1.15 |      |
| Output Pad Transition Times, rise/fall (High Drive, ipp_dse=011)   | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 2.35/2.43<br>1.74/1.77 | ns   |
| Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=010) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 3.13/3.29<br>2.46/2.60 |      |
| Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=001)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _   | _   | 5.14/5.57<br>4.77/5.15 | ns   |
| Input Transition Times <sup>1</sup>                                | trm    | _                                                          | _   | _   | 25                     | ns   |

<sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

## 4.3.3 Output buffer impedance parameters

This section defines the I/O impedance parameters of the i.MX RT1024 processors for the following I/O types:

• Single Voltage General Purpose I/O (GPIO)

#### NOTE

GPIO I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to NVCC\_XXXX. Output driver impedance is calculated from this voltage divider (see Figure 7).

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 7. Impedance matching load for measurement

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

### 4.3.3.1 Single voltage GPIO output buffer impedance

Table 25 shows the GPIO output buffer impedance (NVCC XXXX 1.8 V).

Table 25. GPIO output buffer average impedance (NVCC\_XXXX 1.8 V)

| Parameter                  | Symbol | Drive strength (DSE)                   | Typ value                                | Unit |
|----------------------------|--------|----------------------------------------|------------------------------------------|------|
| Output Driver<br>Impedance | Rdrv   | 001<br>010<br>011<br>100<br>101<br>110 | 260<br>130<br>88<br>65<br>52<br>43<br>37 | Ω    |

Table 26 shows the GPIO output buffer impedance (NVCC XXXX 3.3 V).

Table 26. GPIO Output buffer average impedance (NVCC\_XXXX 3.3 V)

| Parameter     | Symbol | Drive strength (DSE) | Typ value | Unit |
|---------------|--------|----------------------|-----------|------|
|               |        | 001                  | 157       |      |
|               |        | 010                  | 78        |      |
| Output Driver | Rdrv   | 011                  | 53        |      |
| Impedance     |        | 100                  | 39        | Ω    |
| •             |        | 101                  | 32        |      |
|               |        | 110                  | 26        |      |
|               |        | 111                  | 23        |      |

## 4.4 System modules

This section contains the timing and electrical parameters for the modules in the i.MX RT1024 processor.

## 4.4.1 Reset timings parameters

Figure 8 shows the reset timing and Table 27 lists the timing parameters.



Figure 8. Reset timing diagram

Table 27. Reset timing parameters

| ID  | Parameter                                   | Min | Max | Unit            |
|-----|---------------------------------------------|-----|-----|-----------------|
| CC1 | Duration of POR_B to be qualified as valid. | 1   | _   | RTC_XTALI cycle |

### 4.4.2 WDOG reset timing parameters

Figure 9 shows the WDOG reset timing and Table 28 lists the timing parameters.



Figure 9. WDOGn\_B timing diagram

Table 28. WDOGn\_B timing parameters

| ID  | Parameter                     | Min | Max | Unit            |  |
|-----|-------------------------------|-----|-----|-----------------|--|
| CC3 | Duration of WDOGn_B Assertion | 1   | _   | RTC_XTALI cycle |  |

#### NOTE

RTC\_XTALI is approximately 32 kHz. RTC\_XTALI cycle is one period or approximately 30  $\mu$ s.

#### NOTE

WDOGn\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are multiplexed out through the IOMUX. See the IOMUX manual for detailed information.

## 4.4.3 SCAN JTAG Controller (SJC) timing parameters

Figure 10 depicts the SJC test clock input timing. Figure 11 depicts the SJC boundary scan timing. Figure 12 depicts the SJC test access port. Signal parameters are listed in Table 29.



Figure 10. Test clock input timing diagram

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 11. Boundary scan (JTAG) timing diagram



Figure 12. Test access port timing diagram



Figure 13. JTAG\_TRST\_B timing diagram

Table 29. JTAG timing

| ID  | Parameter <sup>1,2</sup>                                            | All freq | uencies | Unit  |
|-----|---------------------------------------------------------------------|----------|---------|-------|
|     | r al allieter                                                       | Min      | Max     | Oilit |
| SJ0 | JTAG_TCK frequency of operation 1/(3•T <sub>DC</sub> ) <sup>1</sup> | 0.001    | 22      | MHz   |
| SJ1 | JTAG_TCK cycle time in crystal mode                                 | 45       | _       | ns    |
| SJ2 | JTAG_TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup>  | 22.5     | _       | ns    |
| SJ3 | JTAG_TCK rise and fall times                                        | _        | 3       | ns    |
| SJ4 | Boundary scan input data set-up time                                | 5        | _       | ns    |
| SJ5 | Boundary scan input data hold time                                  | 24       | _       | ns    |
| SJ6 | JTAG_TCK low to output data valid                                   | _        | 40      | ns    |
| SJ7 | JTAG_TCK low to output high impedance                               | _        | 40      | ns    |
| SJ8 | JTAG_TMS, JTAG_TDI data set-up time                                 | 5        | _       | ns    |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 29. JTAG timing (continued)

| ID   | Parameter <sup>1,2</sup>                | All freq | Unit |       |
|------|-----------------------------------------|----------|------|-------|
|      | raiametei /                             | Min      | Max  | Oilit |
| SJ9  | JTAG_TMS, JTAG_TDI data hold time       | 25       | _    | ns    |
| SJ10 | JTAG_TCK low to JTAG_TDO data valid     | _        | 44   | ns    |
| SJ11 | JTAG_TCK low to JTAG_TDO high impedance | _        | 44   | ns    |
| SJ12 | JTAG_TRST_B assert time                 | 100      | _    | ns    |
| SJ13 | JTAG_TRST_B set-up time to JTAG_TCK low | 40       | _    | ns    |

T<sub>DC</sub> = target frequency of SJC
 V<sub>M</sub> = mid-point voltage

#### 4.4.4 **Debug trace timing specifications**

Table 30. Debug trace operating behaviors

| Symbol | Description                          | Min  | Max | Unit |
|--------|--------------------------------------|------|-----|------|
| T1     | ARM_TRACE_CLK frequency of operation | _    | 70  | MHz  |
| T2     | ARM_TRACE_CLK period                 | 1/T1 | _   | MHz  |
| Т3     | Low pulse width                      | 6    | _   | ns   |
| T4     | High pulse width                     | 6    | _   | ns   |
| T5     | Clock and data rise time             | _    | 1   | ns   |
| Т6     | Clock and data fall time             | _    | 1   | ns   |
| T7     | Data setup                           | 2    | _   | ns   |
| Т8     | Data hold                            | 0.7  | _   | ns   |



Figure 14. ARM\_TRACE\_CLK specifications

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 15. Trace data specifications

# 4.5 External memory interface

The following sections provide information about external memory interfaces.

# 4.5.1 SEMC specifications

The following sections provide information on SEMC interface.

Measurements are with a load of 15 pf and an input slew rate of 1 V/ns.

## 4.5.1.1 SEMC output timing

There are ASYNC and SYNC mode for SEMC output timing.

## 4.5.1.1.1 SEMC output timing in ASYNC mode

Table 31 shows SEMC output timing in ASYNC mode.

Table 31. SEMC output timing in ASYNC mode

| Symbol            | Parameter                 | Min.                   | Max. | Unit | Comment                                                                 |
|-------------------|---------------------------|------------------------|------|------|-------------------------------------------------------------------------|
|                   | Frequency of operation    | _                      | 133  | MHz  |                                                                         |
| T <sub>CK</sub>   | Internal clock period     | 7.5                    | _    | ns   |                                                                         |
| T <sub>AVO</sub>  | Address output valid time | _                      | 2    | ns   | These timing parameters                                                 |
| T <sub>AHO</sub>  | Address output hold time  | (TCK - 2) <sup>1</sup> | _    | ns   | apply to Address and ADV#<br>for NOR/PSRAM in ASYNC                     |
| T <sub>ADVL</sub> | ADV# low time             | (TCK - 1) <sup>2</sup> |      |      | mode.                                                                   |
| T <sub>DVO</sub>  | Data output valid time    | _                      | 2    | ns   | These timing parameters                                                 |
| T <sub>DHO</sub>  | Data output hold time     | (TCK - 2) <sup>3</sup> | _    | ns   | apply to Data/CLE/ALE and WE# for NAND, apply to                        |
| T <sub>WEL</sub>  | WE# low time              | (TCK - 1) <sup>4</sup> |      | ns   | Data/DM/CRE for NOR/PSRAM, apply to Data/DCX and WRX for DBI interface. |

Address output hold time is configurable by SEMC\_\*CR0.AH. AH field setting value is 0x0 in above table. When AH is set with value N, T<sub>AHO</sub> min time should be ((N + 1) x T<sub>CK</sub>). See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for more detail about SEMC\_\*CR0.AH register field.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

- <sup>2</sup> ADV# low time is configurable by SEMC\_\*CR0.AS. AS field setting value is 0x0 in above table. When AS is set with value N, T<sub>ADL</sub> min time should be ((N + 1) x T<sub>CK</sub> 1). See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for more detail about SEMC\_\*CR0.AS register field.
- Data output hold time is configurable by SEMC\_\*CR0.WEH. WEH field setting value is 0x0 in above table. When WEH is set with value N, T<sub>DHO</sub> min time should be ((N + 1) x T<sub>CK</sub>). See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for more detail about SEMC\_\*CR0.WEH register field.
- WE# low time is configurable by SEMC\_\*CR0.WEL. WEL field setting value is 0x0 in above table. When WEL is set with value N, T<sub>WEL</sub> min time should be ((N + 1) x T<sub>CK</sub> 1). See the *i.MX RT1024 Reference Manual* (IMXRT1024RM) for more detail about SEMC \*CR0.WEL register field.

Figure 16 shows the output timing in ASYNC mode.



Figure 16. SEMC output timing in ASYNC mode

#### 4.5.1.1.2 SEMC output timing in SYNC mode

Table 32 shows SEMC output timing in SYNC mode.

Table 32. SEMC output timing in SYNC mode

| Symbol           | Parameter              | Min. | Max. | Unit | Comment                                                      |
|------------------|------------------------|------|------|------|--------------------------------------------------------------|
|                  | Frequency of operation | _    | 133  | MHz  | _                                                            |
| T <sub>CK</sub>  | Internal clock period  | 7.5  | _    | ns   | _                                                            |
| T <sub>DVO</sub> | Data output valid time | 1    | _    | ns   | These timing parameters apply to                             |
| T <sub>DHO</sub> | Data output hold time  | -1   | _    | ns   | Address/Data/DM/CKE/control signals with SEMC_CLK for SDRAM. |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Figure 17 shows the output timing in SYNC mode.



Figure 17. SEMC output timing in SYNC mode

# 4.5.1.2 SEMC input timing

There are ASYNC and SYNC mode for SEMC input timing.

# 4.5.1.2.1 SEMC input timing in ASYNC mode

Table 33 shows SEMC output timing in ASYNC mode.

Table 33. SEMC output timing in ASYNC mode

| Symbol          | Parameter        | Min. | Max. | Unit | Comment                                             |
|-----------------|------------------|------|------|------|-----------------------------------------------------|
| T <sub>IS</sub> | Data input setup | 8.67 | _    |      | For NAND/NOR/PSRAM/DBI,                             |
| T <sub>IH</sub> | Data input hold  | 0    | _    | no   | these timing parameters apply to RE# and Read Data. |

Figure 18 shows the input timing in ASYNC mode.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

# DATA DO D1 NAND EDO mode timing OE# DATA D1 D1 D1

NAND non-EDO mode and NOR/PSRAM/8080 timing

Figure 18. SEMC input timing in ASYNC mode

# 4.5.1.2.2 SEMC input timing in SYNC mode

Table 34 and Table 35 show SEMC input timing in SYNC mode.

Table 34. SEMC input timing in SYNC mode (SEMC\_MCR.DQSMD = 0x0)

| Symbol          | Parameter        | Min. | Max. | Unit | Comment |
|-----------------|------------------|------|------|------|---------|
| T <sub>IS</sub> | Data input setup | 8.67 | _    | ns   | _       |
| T <sub>IH</sub> | Data input hold  | 0    | _    | ns   |         |

Table 35. SEMC input timing in SYNC mode (SEMC\_MCR.DQSMD = 0x1)

| Symbol          | Parameter        | Min. | Max. | Unit | Comment |
|-----------------|------------------|------|------|------|---------|
| T <sub>IS</sub> | Data input setup | 0.6  | _    | ns   | _       |
| T <sub>IH</sub> | Data input hold  | 1    | _    | ns   |         |

Figure 19 shows the input timing in SYNC mode.



Figure 19. SEMC input timing in SYNC mode

# 4.5.2 FlexSPI parameters<sup>1</sup>

Measurements are with a load 15 pf and input slew rate of 1 V/ns.

## 4.5.2.1 FlexSPI input/read timing

There are four sources for the internal sample clock for FlexSPI read data:

- Dummy read strobe generated by FlexSPI controller and looped back internally (FlexSPIn MCR0[RXCLKSRC] = 0x0)
- Dummy read strobe generated by FlexSPI controller and looped back through the DQS pad (FlexSPIn MCR0[RXCLKSRC] = 0x1)
- Read strobe provided by memory device and input from DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x3)

The following sections describe input signal timing for each of these four internal sample clock sources.

# 4.5.2.1.1 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

Table 36. FlexSPI input timing in SDR mode where FlexSPIn MCR0[RXCLKSRC] = 0X0

| Symbol          | Parameter                    | Min  | Max | Unit |
|-----------------|------------------------------|------|-----|------|
| _               | Frequency of operation       | _    | 60  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 8.67 | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 0    | 1   | ns   |

Table 37. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X1

| Symbol          | Parameter                    | Min | Мах | Unit |
|-----------------|------------------------------|-----|-----|------|
| _               | Frequency of operation       | _   | 133 | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 2   | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 1   | _   | ns   |

<sup>1.</sup> The FlexSPI is used for internal flash by default for RT1024.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 20. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X0, 0X1

#### NOTE

Timing shown is based on the memory generating read data on the SCK falling edge, and FlexSPI controller sampling read data on the falling edge.

### 4.5.2.1.2 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

There are two cases when the memory provides both read data and the read strobe in SDR mode:

- A1–Memory generates both read data and read strobe on SCK rising edge (or falling edge)
- A2–Memory generates read data on SCK falling edge and generates read strobe on SCK rising edgeSCK rising edge

Table 38. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case A1)

| Symbol                                  | Parameter                                                    | Val | Unit |       |  |
|-----------------------------------------|--------------------------------------------------------------|-----|------|-------|--|
| Symbol                                  | r ai ailletei                                                | Min | Max  | Oillt |  |
| _                                       | Frequency of operation                                       | _   | 166  | MHz   |  |
| T <sub>SCKD</sub>                       | Time from SCK to data valid                                  | _   | _    | ns    |  |
| T <sub>SCKDQS</sub>                     | Time from SCK to DQS                                         | _   | _    | ns    |  |
| T <sub>SCKD</sub> - T <sub>SCKDQS</sub> | Time delta between T <sub>SCKD</sub> and T <sub>SCKDQS</sub> | -2  | 2    | ns    |  |



Figure 21. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X3 (Case A1)

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

#### **NOTE**

Timing shown is based on the memory generating read data and read strobe on the SCK rising edge. The FlexSPI controller samples read data on the DQS falling edge.

Table 39. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case A2)

| Cumbal                                  | Parameter                                                    | Val | l lmié |      |  |
|-----------------------------------------|--------------------------------------------------------------|-----|--------|------|--|
| Symbol                                  | Faranietei                                                   | Min | Max    | Unit |  |
| _                                       | Frequency of operation                                       | _   | 166    | MHz  |  |
| T <sub>SCKD</sub>                       | Time from SCK to data valid                                  | _   | _      | ns   |  |
| T <sub>SCKDQS</sub>                     | Time from SCK to DQS                                         | _   | _      | ns   |  |
| T <sub>SCKD</sub> - T <sub>SCKDQS</sub> | Time delta between T <sub>SCKD</sub> and T <sub>SCKDQS</sub> | -2  | 2      | ns   |  |



Figure 22. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X3 (Case A2)

#### NOTE

Timing shown is based on the memory generating read data on the SCK falling edge and read strobe on the SCK rising edge. The FlexSPI controller samples read data on a half cycle delayed DQS falling edge.

# 4.5.2.1.3 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

Table 40. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0

| Symbol          | Parameter                    | Min  | Max | Unit |
|-----------------|------------------------------|------|-----|------|
| _               | Frequency of operation       | _    | 30  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 8.67 | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 0    | _   | ns   |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

| Symbol Parameter |                              | Min | Max | Unit |
|------------------|------------------------------|-----|-----|------|
| _                | Frequency of operation       | _   | 66  | MHz  |
| T <sub>IS</sub>  | Setup time for incoming data | 2   | _   | ns   |
| T <sub>IH</sub>  | Hold time for incoming data  | 1   | _   | ns   |



Figure 23. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

# 4.5.2.1.4 DDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x3

There are two cases when the memory provides both read data and the read strobe in DDR mode:

- B1-Memory generates both read data and read strobe on SCK edge
- B2–Memory generates read data on SCK edge and generates read strobe on SCK2 edge

Table 42. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case B1)

| Symbol Parameter                        |                                                              | Min | Max | Unit |
|-----------------------------------------|--------------------------------------------------------------|-----|-----|------|
| _                                       | Frequency of operation                                       | _   | 166 | MHz  |
| T <sub>SCKD</sub>                       | Time from SCK to data valid                                  | _   | _   | ns   |
| T <sub>SCKDQS</sub>                     | Time from SCK to DQS                                         | _   | _   | ns   |
| T <sub>SCKD</sub> - T <sub>SCKDQS</sub> | Time delta between T <sub>SCKD</sub> and T <sub>SCKDQS</sub> | -1  | 1   | ns   |



Figure 24. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case B1)

Table 43. FlexSPI input timing in DDR mode where  $FlexSPIn\_MCR0[RXCLKSRC] = 0x3$  (Case B2)

| Symbol Parameter                        |                                                              | Min | Max | Unit |
|-----------------------------------------|--------------------------------------------------------------|-----|-----|------|
| _                                       | Frequency of operation                                       | _   | 166 | MHz  |
| T <sub>SCKD</sub>                       | Time from SCK to data valid                                  | _   | _   | ns   |
| T <sub>SCKD</sub> - T <sub>SCKDQS</sub> | Time delta between T <sub>SCKD</sub> and T <sub>SCKDQS</sub> | -1  | 1   | ns   |



Figure 25. FlexSPI input timing in DDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (Case B2)

# 4.5.2.2 FlexSPI output/write timing

The following sections describe output signal timing for the FlexSPI controller including control signals and data outputs.

#### 4.5.2.2.1 SDR mode

Table 44. FlexSPI output timing in SDR mode

| Symbol           | Parameter              | Min | Мах              | Unit |
|------------------|------------------------|-----|------------------|------|
| _                | Frequency of operation | _   | 166 <sup>1</sup> | MHz  |
| T <sub>ck</sub>  | SCK clock period       | 6.0 | _                | ns   |
| T <sub>DVO</sub> | Output data valid time | _   | 1                | ns   |
| T <sub>DHO</sub> | Output data hold time  | -1  | _                | ns   |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 44. FlexSPI output timing in SDR mode (continued)

| Symbol           | Parameter                     | Min                     | Max | Unit |
|------------------|-------------------------------|-------------------------|-----|------|
| T <sub>CSS</sub> | Chip select output setup time | 3 x T <sub>CK</sub> -1  | _   | ns   |
| T <sub>CSH</sub> | Chip select output hold time  | 3 x T <sub>CK</sub> + 2 | _   | ns   |

The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. Please refer to the FlexSPI SDR input timing specifications.

#### NOTE

T<sub>CSS</sub> and T<sub>CSH</sub> are configured by the FlexSPIn\_FLSHAxCR1 register, the default values are shown above. Please refer to the *i.MX* RT1024 Reference Manual (IMXRT1024RM) for more details.



Figure 26. FlexSPI output timing in SDR mode

#### 4.5.2.2.2 DDR mode

Table 45. FlexSPI output timing in DDR mode

| Symbol           | Parameter                                        | Min                           | Max | Unit |
|------------------|--------------------------------------------------|-------------------------------|-----|------|
| _                | Frequency of operation <sup>1</sup>              | _                             | 166 | MHz  |
| T <sub>ck</sub>  | SCK clock period (FlexSPIn_MCR0[RXCLKSRC] = 0x0) | 6.0                           | _   | ns   |
| T <sub>DVO</sub> | Output data valid time                           | _                             | 2.2 | ns   |
| T <sub>DHO</sub> | Output data hold time                            | 0.8                           | _   | ns   |
| T <sub>CSS</sub> | Chip select output setup time                    | 3 x T <sub>CK</sub> / 2 - 0.7 | _   | ns   |
| T <sub>CSH</sub> | Chip select output hold time                     | $3 \times T_{CK} / 2 + 0.8$   | _   | ns   |

<sup>1</sup> The actual maximum frequency supported is limited by the FlexSPIn\_MCR0[RXCLKSRC] configuration used. Please refer to the FlexSPI SDR input timing specifications.

#### **NOTE**

T<sub>CSS</sub> and T<sub>CSH</sub> are configured by the FlexSPIn\_FLSHAxCR1 register, the default values are shown above. Please refer to the *i.MX* RT1024 Reference Manual (IMXRT1024RM) for more details.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 27. FlexSPI output timing in DDR mode

#### 4.6 Audio

This section provide information about SAI/I2S and SPDIF.

# 4.6.1 SAI/I2S switching specifications

This section provides the AC timings for the SAI in master (clocks driven) and slave (clocks input) modes. All timings are given for non-inverted serial clock polarity (SAI\_TCR[TSCKP] = 0, SAI\_RCR[RSCKP] = 0) and non-inverted frame sync (SAI\_TCR[TFSI] = 0, SAI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SAI\_BCLK) and/or the frame sync (SAI\_FS) shown in the figures below.

| Num | Characteristic                             | Min                  | Max | Unit        |
|-----|--------------------------------------------|----------------------|-----|-------------|
| S1  | SAI_MCLK cycle time                        | 2 x t <sub>sys</sub> | _   | ns          |
| S2  | SAI_MCLK pulse width high/low              | 40%                  | 60% | MCLK period |
| S3  | SAI_BCLK cycle time                        | 4 x t <sub>sys</sub> | _   | ns          |
| S4  | SAI_BCLK pulse width high/low              | 40%                  | 60% | BCLK period |
| S5  | SAI_BCLK to SAI_FS output valid            | _                    | 15  | ns          |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0                    | _   | ns          |
| S7  | SAI_BCLK to SAI_TXD valid                  | _                    | 15  | ns          |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0                    | _   | ns          |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 15                   | _   | ns          |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0                    | _   | ns          |

Table 46. Master mode SAI timing

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 28. SAI timing—master modes

| Table 47. Slave mode SAI tir | mina |
|------------------------------|------|
|------------------------------|------|

| Num | Characteristic                            | Min                  | Max | Unit        |
|-----|-------------------------------------------|----------------------|-----|-------------|
| S11 | SAI_BCLK cycle time (input)               | 4 x t <sub>sys</sub> | _   | ns          |
| S12 | SAI_BCLK pulse width high/low (input)     | 40%                  | 60% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK        | 10                   | _   | ns          |
| S14 | SAI_FA input hold after SAI_BCLK          | 2                    | _   | ns          |
| S15 | SAI_BCLK to SAI_TXD/SAI_FS output valid   | _                    | 20  | ns          |
| S16 | SAI_BCLK to SAI_TXD/SAI_FS output invalid | 0                    | _   | ns          |
| S17 | SAI_RXD setup before SAI_BCLK             | 10                   | _   | ns          |
| S18 | SAI_RXD hold after SAI_BCLK               | 2                    | _   | ns          |



Figure 29. SAI timing—slave modes

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

# 4.6.2 SPDIF timing parameters

The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal.

Table 48 and Figure 30 and Figure 31 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SPDIF\_SR\_CLK) for SPDIF in Rx mode and the timing of the modulating Tx clock (SPDIF\_ST\_CLK) for SPDIF in Tx mode.

| Table | 48. | SPDIF | timing | parameters |
|-------|-----|-------|--------|------------|
|       |     |       |        |            |

| Characteristics                                                                   | Symbol      | Timing para | ameter range        | lleit  |
|-----------------------------------------------------------------------------------|-------------|-------------|---------------------|--------|
| Characteristics                                                                   | Symbol      | Min         | Max                 | - Unit |
| SPDIF_IN Skew: asynchronous inputs, no specs apply                                | _           | _           | 0.7                 | ns     |
| SPDIF_OUT output (Load = 50pf)  • Skew  • Transition rising  • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns     |
| SPDIF_OUT1 output (Load = 30pf) • Skew • Transition rising • Transition falling   |             | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns     |
| Modulating Rx clock (SPDIF_SR_CLK) period                                         | srckp       | 40.0        | _                   | ns     |
| SPDIF_SR_CLK high period                                                          | srckph      | 16.0        | _                   | ns     |
| SPDIF_SR_CLK low period                                                           | srckpl      | 16.0        | _                   | ns     |
| Modulating Tx clock (SPDIF_ST_CLK) period                                         | stclkp      | 40.0        | _                   | ns     |
| SPDIF_ST_CLK high period                                                          | stclkph     | 16.0        | _                   | ns     |
| SPDIF_ST_CLK low period                                                           | stclkpl     | 16.0        | _                   | ns     |



Figure 30. SPDIF\_SR\_CLK timing diagram

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022



Figure 31. SPDIF\_ST\_CLK timing diagram

# 4.7 Analog

The following sections provide information about analog interfaces.

# 4.7.1 DCDC

Table 49 introduces the DCDC electrical specification.

Table 49. DCDC electrical specifications

| Mode                       | Buck mode only, one output                            | Notes                                                                                                                                                                  |
|----------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage              | 3.3 V                                                 | ± 10%                                                                                                                                                                  |
| Output voltage             | 1.1 V                                                 | Configurable 0.8 ~ 1.575 with 25 mV one step                                                                                                                           |
| Max loading                | 500 mA                                                | _                                                                                                                                                                      |
| Loading in low power modes | 200 μA ~ 30 mA                                        | _                                                                                                                                                                      |
| Efficiency                 | 90% max                                               | @150 mA                                                                                                                                                                |
| Low power mode             | Open loop mode                                        | Ripple is about 15 mV                                                                                                                                                  |
| Run mode                   | Always continuous mode     Support discontinuous mode | Configurable by register                                                                                                                                               |
| Inductor                   | 4.7 μΗ                                                | _                                                                                                                                                                      |
| Capacitor                  | 33 μF                                                 | _                                                                                                                                                                      |
| Over voltage protection    | 1.6 V                                                 | Detect VDDSOC, when the voltage is higher than 1.6 V, shutdown DCDC.                                                                                                   |
| Over Current protection    | 1 A                                                   | Detect the peak current  Run mode: when the current is larger than 1 A, shutdown DCDC.  Stop mode: when the current is larger than 250 mA, stop charging the inductor. |
| Low battery detection      | 2.6 V                                                 | Detect the battery, when battery is lower than 2.6 V, shutdown DCDC.                                                                                                   |

# 4.7.2 A/D converter

This section introduces information about A/D converter.

#### 4.7.2.1 12-bit ADC electrical characteristics

The section provide information about 12-bit ADC electrical characteristics.

# 4.7.2.1.1 12-bit ADC operating conditions

Table 50. 12-bit ADC operating conditions

| Characteristic                                                      | Conditions                                                              | Symb              | Min             | Typ <sup>1</sup> | Max              | Unit       | Comment                      |
|---------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|-----------------|------------------|------------------|------------|------------------------------|
| Supply voltage                                                      | Absolute                                                                | $V_{DDA}$         | 3.0             | -                | 3.6              | V          | _                            |
|                                                                     | Delta to VDD<br>(VDD-VDDA) <sup>2</sup>                                 | $\Delta V_{DDA}$  | -100            | 0                | 100              | mV         | _                            |
| Ground voltage                                                      | Delta to VSS<br>(VSS-VSSAD)                                             | $\Delta V_{SSAD}$ | -100            | 0                | 100              | mV         | _                            |
| Ref Voltage High                                                    | _                                                                       | $V_{DDA}$         | 1.13            | $V_{DDA}$        | V <sub>DDA</sub> | V          | _                            |
| Ref Voltage Low                                                     | _                                                                       | V <sub>SS</sub>   | V <sub>SS</sub> | V <sub>SS</sub>  | V <sub>SS</sub>  | V          | _                            |
| Input Voltage                                                       | _                                                                       | V <sub>ADIN</sub> | V <sub>SS</sub> | _                | $V_{DDA}$        | V          | _                            |
| Input Capacitance                                                   | 8/10/12 bit modes                                                       | C <sub>ADIN</sub> | _               | 1.5              | 2                | pF         | _                            |
| Input Resistance                                                    | ADLPC=0, ADHSC=1                                                        | R <sub>ADIN</sub> | _               | 5                | 7                | kohms      | _                            |
|                                                                     | ADLPC=0, ADHSC=0                                                        |                   | _               | 12.5             | 15               | kohms      | _                            |
|                                                                     | ADLPC=1, ADHSC=0                                                        |                   | _               | 25               | 30               | kohms      | _                            |
| Analog Source<br>Resistance                                         | 12 bit mode f <sub>ADCK</sub> =<br>40MHz ADLSMP=0,<br>ADSTS=10, ADHSC=1 | R <sub>AS</sub>   | _               | _                | 1                | kohms      | T <sub>samp</sub> =150<br>ns |
| R <sub>AS</sub> depends on Sample<br>Sample Time vs R <sub>AS</sub> | e Time Setting (ADLSMP,                                                 | ADSTS) and        | ADC Power       | Mode (ADH        | SC, ADLPC).      | See charts | for Minimum                  |
| ADC Conversion Clock<br>Frequency                                   | ADLPC=0, ADHSC=1<br>12 bit mode                                         | f <sub>ADCK</sub> | 4               |                  | 40               | MHz        | _                            |
|                                                                     | ADLPC=0, ADHSC=0<br>12 bit mode                                         |                   | 4               | _                | 30               | MHz        |                              |
|                                                                     | ADLPC=1, ADHSC=0<br>12 bit mode                                         |                   | 4               | _                | 20               | MHz        | _                            |

Typical values assume VDDAD = 3.0 V, Temp = 25°C, f<sub>ADCK</sub>=20 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>2</sup> DC potential differences



Figure 32. 12-bit ADC input impedance equivalency diagram

#### 12-bit ADC characteristics

Table 51. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSAD}$ )

| Characteristic   | Conditions <sup>1</sup>    | Symb               | Min | Typ <sup>2</sup> | Max | Unit | Comment                                   |
|------------------|----------------------------|--------------------|-----|------------------|-----|------|-------------------------------------------|
| Supply Current   | ADLPC=1,<br>ADHSC=0        | I <sub>DDA</sub>   | _   | 250              | _   | μΑ   | ADLSMP = 0, ADSTS<br>= 10, ADCO = 1       |
|                  | ADLPC=0,<br>ADHSC=0        |                    |     | 350              |     |      |                                           |
|                  | ADLPC=0,<br>ADHSC=1        |                    |     | 400              |     |      |                                           |
| Supply Current   | Stop, Reset, Module<br>Off | I <sub>DDA</sub>   | _   | 0.01             | 0.8 | μА   | _                                         |
| ADC Asynchronous | ADHSC=0                    | f <sub>ADACK</sub> | _   | 10               | _   | MHz  | t <sub>ADACK</sub> = 1/f <sub>ADACK</sub> |
| Clock Source     | ADHSC=1                    |                    | _   | 20               | _   | ]    |                                           |

Table 51. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSAD}$ ) (continued)

| Characteristic    | Conditions <sup>1</sup> | Symb  | Min | Typ <sup>2</sup> | Max | Unit   | Comment |
|-------------------|-------------------------|-------|-----|------------------|-----|--------|---------|
| Sample Cycles     | ADLSMP=0,<br>ADSTS=00   | Csamp | _   | 2                | _   | cycles | _       |
|                   | ADLSMP=0,<br>ADSTS=01   |       |     | 4                |     |        |         |
|                   | ADLSMP=0,<br>ADSTS=10   |       |     | 6                |     |        |         |
|                   | ADLSMP=0,<br>ADSTS=11   |       |     | 8                |     |        |         |
|                   | ADLSMP=1,<br>ADSTS=00   |       |     | 12               |     |        |         |
|                   | ADLSMP=1,<br>ADSTS=01   |       |     | 16               |     |        |         |
|                   | ADLSMP=1,<br>ADSTS=10   |       |     | 20               |     |        |         |
|                   | ADLSMP=1,<br>ADSTS=11   |       |     | 24               |     |        |         |
| Conversion Cycles | ADLSMP=0<br>ADSTS=00    | Cconv | _   | 28               | _   | cycles | _       |
|                   | ADLSMP=0<br>ADSTS=01    |       |     | 30               |     |        |         |
|                   | ADLSMP=0<br>ADSTS=10    |       |     | 32               |     |        |         |
|                   | ADLSMP=0<br>ADSTS=11    |       |     | 34               |     |        |         |
|                   | ADLSMP=1<br>ADSTS=00    |       |     | 38               |     |        |         |
|                   | ADLSMP=1<br>ADSTS=01    |       |     | 42               |     |        |         |
|                   | ADLSMP=1<br>ADSTS=10    |       |     | 46               |     |        |         |
|                   | ADLSMP=1,<br>ADSTS=11   |       |     | 50               |     |        |         |

Table 51. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSAD}$ ) (continued)

| Characteristic                     | Conditions <sup>1</sup> | Symb            | Min     | Typ <sup>2</sup> | Max      | Unit                            | Comment             |
|------------------------------------|-------------------------|-----------------|---------|------------------|----------|---------------------------------|---------------------|
| Conversion Time                    | ADLSMP=0<br>ADSTS=00    | Tconv           | _       | 0.7              | _        | μs                              | Fadc = 40 MHz       |
|                                    | ADLSMP=0<br>ADSTS=01    |                 |         | 0.75             |          |                                 |                     |
|                                    | ADLSMP=0<br>ADSTS=10    |                 |         | 0.8              |          |                                 |                     |
|                                    | ADLSMP=0<br>ADSTS=11    |                 |         | 0.85             |          |                                 |                     |
|                                    | ADLSMP=1<br>ADSTS=00    |                 |         | 0.95             |          |                                 |                     |
|                                    | ADLSMP=1<br>ADSTS=01    |                 |         | 1.05             |          |                                 |                     |
|                                    | ADLSMP=1<br>ADSTS=10    |                 |         | 1.15             |          |                                 |                     |
|                                    | ADLSMP=1,<br>ADSTS=11   |                 |         | 1.25             |          |                                 |                     |
| Total Unadjusted                   | 12 bit mode             | TUE             | _       | 3.4              | _        | LSB                             | AVGE = 1, AVGS = 11 |
| Error                              | 10 bit mode             |                 | _       | 1.5              | _        | 1 LSB =<br>(V <sub>REFH</sub> - |                     |
|                                    | 8 bit mode              |                 | _       | 1.2              | _        | V <sub>REFL</sub> )/2           |                     |
| Differential                       | 12 bit mode             | DNL             | _       | 0.76             | _        | LSB                             | AVGE = 1, AVGS = 11 |
| Non-Linearity                      | 10bit mode              |                 | _       | 0.36             | _        | 1                               |                     |
|                                    | 8 bit mode              |                 | _       | 0.14             | _        |                                 |                     |
| Integral Non-Linearity             | 12 bit mode             | INL             | _       | 2.78             | _        | LSB                             | AVGE = 1, AVGS = 11 |
|                                    | 10bit mode              |                 | _       | 0.61             | _        |                                 |                     |
|                                    | 8 bit mode              |                 | _       | 0.14             | _        |                                 |                     |
| Zero-Scale Error                   | 12 bit mode             | E <sub>ZS</sub> | _       | -1.14            | _        | LSB                             | AVGE = 1, AVGS = 11 |
|                                    | 10bit mode              |                 | _       | -0.25            | _        | ]                               |                     |
|                                    | 8 bit mode              |                 | _       | -0.19            | _        |                                 |                     |
| Full-Scale Error                   | 12 bit mode             | E <sub>FS</sub> | _       | -1.06            | _        | LSB                             | AVGE = 1, AVGS = 11 |
|                                    | 10bit mode              |                 | _       | -0.03            | _        | ]                               |                     |
|                                    | 8 bit mode              |                 | _       | -0.02            | _        |                                 |                     |
| Effective Number of Bits           | 12 bit mode             | ENOB            | 10.1    | 10.7             | _        | Bits                            | AVGE = 1, AVGS = 11 |
| Signal to Noise plus<br>Distortion | See ENOB                | SINAD           | SINAD = | 6.02 x ENO       | B + 1.76 | dB                              | AVGE = 1, AVGS = 11 |

<sup>1</sup> All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub>=V<sub>DDAD</sub>

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

<sup>2</sup> Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25°C, F<sub>adck</sub>=20 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

#### NOTE

The ADC electrical spec is met with the calibration enabled configuration.



Figure 33. Minimum Sample Time Vs Ras (Cas = 2pF)



Figure 34. Minimum Sample Time Vs Ras (Cas = 5 pF)



Figure 35. Minimum Sample Time Vs Ras (Cas = 10 pF)

# 4.7.3 ACMP

Table 52 lists the ACMP electrical specifications.

Table 52. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                                         | Min.                  | Тур.     | Max.     | Unit |
|--------------------|---------------------------------------------------------------------|-----------------------|----------|----------|------|
| $V_{DD}$           | Supply voltage                                                      | 3.0                   | _        | 3.6      | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN = 1, PMODE = 1)                 | _                     | 347      | _        | μΑ   |
| I <sub>DDLS</sub>  | Supply current, Low-speed mode (EN = 1, PMODE = 0)                  | _                     | 42       | _        | μΑ   |
| V <sub>AIN</sub>   | Analog input voltage                                                | V <sub>SS</sub>       | _        | $V_{DD}$ | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                                         | _                     | _        | 21       | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>                           | 1                     | <u> </u> |          | mV   |
|                    | • CR0[HYSTCTR] = 00                                                 | _                     | 1        | 2        |      |
|                    | • CR0[HYSTCTR] = 01                                                 | _                     | 21       | 54       |      |
|                    | • CR0[HYSTCTR] = 10                                                 | _                     | 42       | 108      |      |
|                    | • CR0[HYSTCTR] = 11                                                 | _                     | 64       | 184      |      |
| V <sub>CMPOH</sub> | Output high                                                         | V <sub>DD</sub> - 0.5 | _        | _        | V    |
| V <sub>CMPOI</sub> | Output low                                                          | _                     | _        | 0.5      | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) <sup>2</sup> | _                     | 25       | 40       | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0) <sup>2</sup>  | _                     | 50       | 90       | ns   |
| t <sub>DInit</sub> | Analog comparator initialization delay <sup>3</sup>                 | _                     | 1.5      | _        | μs   |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                                   | _                     | 5        | _        | μΑ   |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 52. Comparator and 6-bit DAC electrical specifications (continued)

| Symbol               | Description                          | Min.  | Тур.     | Max. | Unit             |
|----------------------|--------------------------------------|-------|----------|------|------------------|
| R <sub>DAC6b</sub>   | 6-bit DAC reference inputs           | _     | $V_{DD}$ | _    | V                |
| INL <sub>DAC6b</sub> | 6-bit DAC integral non-linearity     | -0.3  | _        | 0.3  | LSB <sup>4</sup> |
| DNL <sub>DAC6b</sub> | 6-bit DAC differential non-linearity | -0.15 | _        | 0.15 | LSB <sup>4</sup> |

 $<sup>^{1}</sup>$  Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD}$  - 0.7 V in high speed mode.

#### 4.8 Communication interfaces

The following sections provide the information about communication interfaces.

# 4.8.1 LPSPI timing parameters

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic LPSPI timing modes.

All timing is shown with respect to  $20\% V_{DD}$  and  $80\% V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all LPSPI pins.

Table 53. LPSPI Master mode timing

| Number | Symbol            | Description                  | Min.                     | Max.                    | Units               | Note |
|--------|-------------------|------------------------------|--------------------------|-------------------------|---------------------|------|
| 1      | f <sub>SCK</sub>  | Frequency of operation       | _                        | f <sub>periph</sub> / 2 | Hz                  | 1    |
| 2      | t <sub>SCK</sub>  | SCK period                   | 2 x t <sub>periph</sub>  | _                       | ns                  | 2    |
| 3      | t <sub>Lead</sub> | Enable lead time             | 1                        | _                       | t <sub>periph</sub> | _    |
| 4      | t <sub>Lag</sub>  | Enable lag time              | 1                        | _                       | t <sub>periph</sub> | _    |
| 5      | t <sub>WSCK</sub> | Clock (SCK) high or low time | t <sub>SCK</sub> / 2 - 3 | _                       | ns                  | _    |
| 6      | t <sub>SU</sub>   | Data setup time (inputs)     | 10                       | _                       | ns                  | _    |
| 7      | t <sub>HI</sub>   | Data hold time (inputs)      | 2                        | _                       | ns                  | _    |
| 8      | t <sub>V</sub>    | Data valid (after SCK edge)  | _                        | 8                       | ns                  | _    |
| 9      | t <sub>HO</sub>   | Data hold time (outputs)     | 0                        | _                       | ns                  | _    |

Absolute maximum frequency of operation (fop) is 30 MHz. The clock driver in the LPSPI module for f<sub>periph</sub> must be guaranteed this limit is not exceeded.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

<sup>&</sup>lt;sup>2</sup> Signal swing is 100 mV.

Comparator initialization delay is defined as the time between software writes to the enable comparator module and the comparator output setting to a stable level.

<sup>4 1</sup> LSB = V<sub>reference</sub> / 64

 $<sup>^{2}</sup>$   $t_{periph} = 1 / f_{periph}$ 



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 36. LPSPI Master mode timing (CPHA = 0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 37. LPSPI Master mode timing (CPHA = 1)

Table 54. LPSPI Slave mode timing

| Number | Symbol            | Description                  | Min.                     | Max.                    | Units               | Note |
|--------|-------------------|------------------------------|--------------------------|-------------------------|---------------------|------|
| 1      | f <sub>SCK</sub>  | Frequency of operation       | 0                        | f <sub>periph</sub> / 2 | Hz                  | 1    |
| 2      | t <sub>SCK</sub>  | SCK period                   | 2 x t <sub>periph</sub>  | _                       | ns                  | 2    |
| 3      | t <sub>Lead</sub> | Enable lead time             | 1                        | _                       | t <sub>periph</sub> | _    |
| 4      | t <sub>Lag</sub>  | Enable lag time              | 1                        | _                       | t <sub>periph</sub> | _    |
| 5      | twsck             | Clock (SCK) high or low time | t <sub>SCK</sub> / 2 - 5 | _                       | ns                  | _    |
| 6      | t <sub>SU</sub>   | Data setup time (inputs)     | 2.7                      | _                       | ns                  | _    |
| 7      | t <sub>HI</sub>   | Data hold time (inputs)      | 3.8                      | _                       | ns                  | _    |
| 8      | t <sub>a</sub>    | Slave access time            | _                        | t <sub>periph</sub>     | ns                  | 3    |
| 9      | t <sub>dis</sub>  | Slave MISO disable time      | _                        | t <sub>periph</sub>     | ns                  | 4    |
| 10     | t <sub>V</sub>    | Data valid (after SCK edge)  | _                        | 14.5                    | ns                  | _    |
| 11     | t <sub>HO</sub>   | Data hold time (outputs)     | 0                        | _                       | ns                  | _    |

Absolute maximum frequency of operation (fop) is 30 MHz. The clock driver in the LPSPI module for f<sub>periph</sub> must be guaranteed this limit is not exceeded.

<sup>&</sup>lt;sup>4</sup> Hold time to high-impedance state



Figure 38. LPSPI Slave mode timing (CPHA = 0)

t<sub>periph</sub> = 1 / f<sub>periph</sub> Time to data active from high-impedance state



Figure 39. LPSPI Slave mode timing (CPHA = 1)

# 4.8.2 LPI2C module timing parameters

This section describes the timing parameters of the LPI2C module.

Table 55. LPI2C module timing parameters

| Symbol           | De                  | Min                       | Max | Unit | Notes |      |
|------------------|---------------------|---------------------------|-----|------|-------|------|
| f <sub>SCL</sub> | SCL clock frequency | Standard mode (Sm)        | 0   | 100  | kHz   | 1, 2 |
|                  |                     | Fast mode (Fm)            | 0   | 400  |       |      |
|                  |                     | Fast mode Plus (Fm+)      | 0   | 1000 |       |      |
|                  |                     | Ultra Fast mode (UFm)     | 0   | 5000 |       |      |
|                  |                     | High speed mode (Hs-mode) | 0   | 3400 |       |      |

<sup>&</sup>lt;sup>1</sup> Hs-mode is only supported in slave mode.

<sup>&</sup>lt;sup>2</sup> See General switching specifications.

# 4.8.3 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC timing

This section describes the electrical information of the uSDHC, which includes SD/eMMC4.3 (Single Data Rate) timing, eMMC4.4/4.41/4.5 (Dual Date Rate) timing and SDR104/50(SD3.0) timing.

# 4.8.3.1 SD/eMMC4.3 (single data rate) AC timing

Figure 40 depicts the timing of SD/eMMC4.3, and Table 56 lists the SD/eMMC4.3 timing characteristics.



Figure 40. SD/eMMC4.3 timing

Table 56. SD/eMMC4.3 interface timing specification

| ID  | Parameter                                                     | Symbols                      | Min  | Max   | Unit |  |  |
|-----|---------------------------------------------------------------|------------------------------|------|-------|------|--|--|
|     | Card Input Clo                                                | ock                          | •    |       |      |  |  |
| SD1 | Clock Frequency (Low Speed)                                   | f <sub>PP</sub> <sup>1</sup> | 0    | 400   | kHz  |  |  |
|     | Clock Frequency (SD/SDIO Full Speed/High Speed)               | $f_{PP}^2$                   | 0    | 25/50 | MHz  |  |  |
|     | Clock Frequency (MMC Full Speed/High Speed)                   | $f_{PP}^3$                   | 0    | 20/52 | MHz  |  |  |
|     | Clock Frequency (Identification Mode)                         | f <sub>OD</sub>              | 100  | 400   | kHz  |  |  |
| SD2 | Clock Low Time                                                | t <sub>WL</sub>              | 7    | _     | ns   |  |  |
| SD3 | Clock High Time                                               | t <sub>WH</sub>              | 7    | _     | ns   |  |  |
| SD4 | Clock Rise Time                                               | t <sub>TLH</sub>             | _    | 3     | ns   |  |  |
| SD5 | Clock Fall Time                                               | t <sub>THL</sub>             | _    | 3     | ns   |  |  |
|     | uSDHC Output/Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) |                              |      |       |      |  |  |
| SD6 | uSDHC Output Delay                                            | t <sub>OD</sub>              | -6.6 | 3.6   | ns   |  |  |

| Table 56. SD/eMMC4.3 interface | timing s | specification ( | (continued) |
|--------------------------------|----------|-----------------|-------------|
|--------------------------------|----------|-----------------|-------------|

| ID  | Parameter                                                     | Symbols         | Min | Max | Unit |  |  |  |  |
|-----|---------------------------------------------------------------|-----------------|-----|-----|------|--|--|--|--|
|     | uSDHC Input/Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) |                 |     |     |      |  |  |  |  |
| SD7 | uSDHC Input Setup Time                                        | 2.5             | _   | ns  |      |  |  |  |  |
| SD8 | uSDHC Input Hold Time <sup>4</sup>                            | t <sub>IH</sub> | 1.5 | _   | ns   |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

# 4.8.3.2 eMMC4.4/4.41 (dual data rate) AC timing

Figure 41 depicts the timing of eMMC4.4/4.41. Table 57 lists the eMMC4.4/4.41 timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD).



Figure 41. eMMC4.4/4.41 timing

Table 57. eMMC4.4/4.41 interface timing specification

| ID  | Parameter                                                       | Symbols          | Min | Max | Unit |  |  |  |  |
|-----|-----------------------------------------------------------------|------------------|-----|-----|------|--|--|--|--|
|     | Card Input Clock                                                |                  |     |     |      |  |  |  |  |
| SD1 | Clock Frequency (eMMC4.4/4.41 DDR)                              | f <sub>PP</sub>  | 0   | 52  | MHz  |  |  |  |  |
| SD1 | Clock Frequency (SD3.0 DDR)                                     | f <sub>PP</sub>  | 0   | 50  | MHz  |  |  |  |  |
|     | uSDHC Output / Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) |                  |     |     |      |  |  |  |  |
| SD2 | uSDHC Output Delay                                              | t <sub>OD</sub>  | 2.5 | 7.1 | ns   |  |  |  |  |
|     | uSDHC Input / Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) |                  |     |     |      |  |  |  |  |
| SD3 | uSDHC Input Setup Time                                          | t <sub>ISU</sub> | 1.7 | _   | ns   |  |  |  |  |
| SD4 | uSDHC Input Hold Time                                           | t <sub>IH</sub>  | 1.5 | _   | ns   |  |  |  |  |

<sup>&</sup>lt;sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.

<sup>&</sup>lt;sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0–20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz.

<sup>&</sup>lt;sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

#### 4.8.3.3 SDR50/SDR104 AC timing

Figure 42 depicts the timing of SDR50/SDR104, and Table 58 lists the SDR50/SDR104 timing characteristics.



Figure 42. SDR50/SDR104 timing

Table 58. SDR50/SDR104 interface timing specification

| ID                                                                     | Parameter                                                                            | Symbols          | Min                     | Max                     | Unit       |  |  |  |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------|-------------------------|-------------------------|------------|--|--|--|
| Card Input Clock                                                       |                                                                                      |                  |                         |                         |            |  |  |  |
| SD1                                                                    | Clock Frequency Period                                                               | t <sub>CLK</sub> | 5.0                     | _                       | ns         |  |  |  |
| SD2                                                                    | Clock Low Time                                                                       | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns         |  |  |  |
| SD3                                                                    | Clock High Time                                                                      | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns         |  |  |  |
| uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in SDR50 (Reference to CLK) |                                                                                      |                  |                         |                         |            |  |  |  |
| SD4                                                                    | uSDHC Output Delay                                                                   | t <sub>OD</sub>  | -3                      | 1                       | ns         |  |  |  |
|                                                                        | uSDHC Output/Card Inputs SD_CM                                                       | D, SDx_DATAx i   | n SDR104 (Re            | ference to CLK          | <b>(</b> ) |  |  |  |
| SD5                                                                    | uSDHC Output Delay                                                                   | t <sub>OD</sub>  | -1.6                    | 1                       | ns         |  |  |  |
|                                                                        | uSDHC Input/Card Outputs SD_CM                                                       | ID, SDx_DATAx    | in SDR50 (Ref           | erence to CLK           | )          |  |  |  |
| SD6                                                                    | uSDHC Input Setup Time                                                               | t <sub>ISU</sub> | 2.5                     | _                       | ns         |  |  |  |
| SD7                                                                    | uSDHC Input Hold Time                                                                | t <sub>IH</sub>  | 1.5                     | _                       | ns         |  |  |  |
|                                                                        | uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in SDR104 (Reference to CLK) <sup>1</sup> |                  |                         |                         |            |  |  |  |
| SD8                                                                    | Card Output Data Window                                                              | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  | _                       | ns         |  |  |  |

<sup>&</sup>lt;sup>1</sup>Data window in SDR104 mode is variable.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022 66 **NXP Semiconductors** 

## 4.8.3.4 HS200 mode timing

Figure 43 depicts the timing of HS200 mode, and Table 59 lists the HS200 timing characteristics.



Figure 43. HS200 mode timing

Table 59. HS200 interface timing specification

| ID                                                                                  | Parameter                      | Symbols          | Min                     | Max                     | Unit |  |  |  |  |
|-------------------------------------------------------------------------------------|--------------------------------|------------------|-------------------------|-------------------------|------|--|--|--|--|
|                                                                                     | Card Input Clock               |                  |                         |                         |      |  |  |  |  |
| SD1                                                                                 | Clock Frequency Period         | t <sub>CLK</sub> | 5.0                     | _                       | ns   |  |  |  |  |
| SD2                                                                                 | Clock Low Time                 | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |  |
| SD3                                                                                 | Clock High Time                | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |  |  |  |  |
|                                                                                     | uSDHC Output/Card Inputs SD_CM | ID, SDx_DATAx    | in HS200 (Ref           | erence to CLK           |      |  |  |  |  |
| SD5                                                                                 | uSDHC Output Delay             | t <sub>OD</sub>  | -1.6                    | 0.74                    | ns   |  |  |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>1</sup> |                                |                  |                         |                         |      |  |  |  |  |
| SD8                                                                                 | Card Output Data Window        | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  | _                       | ns   |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>HS200 is for 8 bits while SDR104 is for 4 bits.

# 4.8.3.5 Bus operation condition for 3.3 V and 1.8 V signaling

Signaling level of SD/eMMC4.3 and eMMC4.4/4.41 modes is 3.3 V. Signaling level of SDR104/SDR50 mode is 1.8 V. The DC parameters for the NVCC\_SD1 supply are identical to those shown in Table 22, "Single voltage GPIO DC parameters," on page 30.

# 4.8.4 Ethernet controller (ENET) AC electrical specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

#### 4.8.4.1 ENET MII mode timing

This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings.

# 4.8.4.1.1 MII receive signal timing (ENET\_RX\_DATA3,2,1,0, ENET\_RX\_EN, ENET\_RX\_ER, and ENET\_RX\_CLK)

The receiver functions correctly up to an ENET\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_RX\_CLK frequency.

Figure 44 shows MII receive signal timings. Table 60 describes the timing parameters (M1–M4) shown in the figure.



Figure 44. MII receive signal timing diagram

Table 60. MII receive signal timing

| ID | Characteristic <sup>1</sup>                                      | Min. | Max. | Unit               |
|----|------------------------------------------------------------------|------|------|--------------------|
| M1 | ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER to ENET_RX_CLK setup | 5    | _    | ns                 |
| M2 | ENET_RX_CLK to ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER hold  | 5    | _    | ns                 |
| M3 | ENET_RX_CLK pulse width high                                     | 35%  | 65%  | ENET_RX_CLK period |
| M4 | ENET_RX_CLK pulse width low                                      | 35%  | 65%  | ENET_RX_CLK period |

<sup>&</sup>lt;sup>1</sup> ENET\_RX\_EN, ENET\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode.

# 4.8.4.1.2 MII transmit signal timing (ENET\_TX\_DATA3,2,1,0, ENET\_TX\_EN, ENET\_TX\_ER, and ENET\_TX\_CLK)

The transmitter functions correctly up to an ENET\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_TX\_CLK frequency.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

69

Figure 45 shows MII transmit signal timings. Table 61 describes the timing parameters (M5–M8) shown in the figure.



Figure 45. MII transmit signal timing diagram

Table 61. MII transmit signal timing

| ID | Characteristic <sup>1</sup>                                        | Min. | Max. | Unit               |
|----|--------------------------------------------------------------------|------|------|--------------------|
| M5 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER invalid | 5    | _    | ns                 |
| M6 | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER valid   | _    | 20   | ns                 |
| M7 | ENET_TX_CLK pulse width high                                       | 35%  | 65%  | ENET_TX_CLK period |
| M8 | ENET_TX_CLK pulse width low                                        | 35%  | 65%  | ENET_TX_CLK period |

<sup>&</sup>lt;sup>1</sup> ENET\_TX\_EN, ENET\_TX\_CLK, and ENET0\_TXD0 have the same timing in 10-Mbps 7-wire interface mode.

# 4.8.4.1.3 MII asynchronous inputs signal timing (ENET\_CRS and ENET\_COL)

Figure 46 shows MII asynchronous input timings. Table 62 describes the timing parameter (M9) shown in the figure.



Figure 46. MII async inputs timing diagram

Table 62. Mll asynchronous inputs signal timing

| ID              | Characteristic                           | Min. | Max. | Unit               |
|-----------------|------------------------------------------|------|------|--------------------|
| M9 <sup>1</sup> | ENET_CRS to ENET_COL minimum pulse width | 1.5  | _    | ENET_TX_CLK period |

<sup>&</sup>lt;sup>1</sup> ENET\_COL has the same timing in 10-Mbit 7-wire interface mode.

#### 4.8.4.1.4 MII serial management channel timing (ENET\_MDIO and ENET\_MDC)

The MDC frequency is designed to be equal to or less than 2.5 MHz to be compatible with the IEEE 802.3 MII specification. However the ENET can function correctly with a maximum MDC frequency of 15 MHz.

Figure 47 shows MII asynchronous input timings. Table 63 describes the timing parameters (M10–M15) shown in the figure.



Figure 47. Mll serial management channel timing diagram

ID Characteristic Min. Max. Unit M10 ENET MDC falling edge to ENET MDIO output invalid (min. 0 propagation delay) M11 ENET MDC falling edge to ENET MDIO output valid (max. 5 ns propagation delay) M12 ENET\_MDIO (input) to ENET\_MDC rising edge setup 18 ns M13 0 ENET MDIO (input) to ENET MDC rising edge hold ns M14 ENET MDC pulse width high 40% 60% **ENET MDC period** M15 ENET MDC pulse width low 40% 60% ENET MDC period

Table 63. MII serial management channel timing

# 4.8.4.2 RMII mode timing

In RMII mode, ENET\_CLK is used as the REF\_CLK, which is a 50 MHz ± 50 ppm continuous reference clock. ENET\_RX\_EN is used as the ENET\_RX\_EN in RMII. Other signals under RMII mode include ENET\_TX\_EN, ENET\_TX\_DATA[1:0], ENET\_RX\_DATA[1:0] and ENET\_RX\_ER.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Figure 48 shows RMII mode timings. Table 64 describes the timing parameters (M16–M21) shown in the figure.



Figure 48. RMII mode signal timing diagram

Table 64. RMII signal timing

| ID  | Characteristic                                                           | Min. | Max. | Unit            |
|-----|--------------------------------------------------------------------------|------|------|-----------------|
| M16 | ENET_CLK pulse width high                                                | 35%  | 65%  | ENET_CLK period |
| M17 | ENET_CLK pulse width low                                                 | 35%  | 65%  | ENET_CLK period |
| M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA invalid                         | 4    | _    | ns              |
| M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_DATA valid                           | _    | 13   | ns              |
| M20 | ENET_RX_DATAD[1:0], ENET_RX_EN(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 2    |      | ns              |
| M21 | ENET_CLK to ENET_RX_DATAD[1:0], ENET_RX_EN, ENET_RX_ER hold              | 2    | _    | ns              |

# 4.8.5 Flexible Controller Area Network (FLEXCAN) AC electrical specifications

Please refer to Section 4.3.2.1, General purpose I/O AC parameters.

# 4.8.6 LPUART electrical specifications

Please refer to Section 4.3.2.1, General purpose I/O AC parameters.

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

# 4.8.7 USB PHY parameters

This section describes the USB-OTG PHY parameters.

The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG with the following amendments.

- USB ENGINEERING CHANGE NOTICE
  - Title: 5V Short Circuit Withstand Requirement Change
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000
- USB ENGINEERING CHANGE NOTICE
  - Title: Pull-up/Pull-down resistors
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: Suspend Current Limit Changes
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: USB 2.0 Phase Locked SOFs
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification
  - Revision 2.0 plus errata and ecn June 4, 2010
- Battery Charging Specification (available from USB-IF)
  - Revision 1.2, December 7, 2010
  - Portable device only

#### 4.9 Timers

This section provide information on timers.

# 4.9.1 Pulse Width Modulator (PWM) characteristics

This section describes the electrical information of the PWM.

Table 65. PWM timing parameters

| Parameter           | Symbo           | Min | Тур | Max | Unit |
|---------------------|-----------------|-----|-----|-----|------|
| PWM Clock Frequency | _               | 80  | _   | 120 | MHz  |
| Power-up Time       | t <sub>pu</sub> | _   | 25  | _   | μs   |

# 4.9.2 Quad timer timing

Table 66 listed the timing parameters.

| Characteristic               | Symbo              | Min <sup>1</sup> | Max | Unit | See Figure |
|------------------------------|--------------------|------------------|-----|------|------------|
| Timer input period           | T <sub>IN</sub>    | 2T + 6           | _   | ns   |            |
| Timer input high/low period  | T <sub>INHL</sub>  | 1T + 3           | _   | ns   |            |
| Timer output period          | T <sub>OUT</sub>   | 33               | _   | ns   |            |
| Timer output high/low period | T <sub>OUTHL</sub> | 16.7             | _   | ns   |            |

<sup>&</sup>lt;sup>1</sup> T = clock cycle. For 60 MHz operation, T = 16.7 ns.





Figure 49. Quad timer timing

Flash

# 5 Flash

This section introduces the on-chip flash electrical parameters.

Table 67 shows the operating ranges of on-chip flash power supply by NVCC\_GPIO.

Table 67. Operating ranges

| Parameter      | Symbol    | Conditions                            | Spec. Min Max |     | - Unit |
|----------------|-----------|---------------------------------------|---------------|-----|--------|
| rarameter      | Cymbol    | Conditions                            |               |     |        |
| Supply voltage | NVCC_GPIO | F <sub>R</sub> = 133 MHz, fR = 50 MHz | 3.0           | 3.6 | V      |

For details about the flash AC parameters, refer to the following link.

## 6 Boot mode configuration

This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation.

### 6.1 Boot mode configuration pins

Table 68 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX RT1024 Fuse Map document and the System Boot chapter in *i.MX RT1024 Reference Manual (IMXRT1024RM)*.

| Pad         | Default setting on reset | eFuse name     | Details                                                               |
|-------------|--------------------------|----------------|-----------------------------------------------------------------------|
| GPIO_EMC_16 | 100 K pull-down          | src.BOOT_MODE0 |                                                                       |
| GPIO_EMC_17 | 100 K pull-down          | src.BOOT_MODE1 |                                                                       |
| GPIO_EMC_18 | 100 K pull-down          | src.BT_CFG[0]  | Boot Options, Pin value overrides fuse                                |
| GPIO_EMC_19 | 100 K pull-down          | src.BT_CFG[1]  | settings for BT_FUSE_SEL = '0'. Signal Configuration as Fuse Override |
| GPIO_EMC_20 | 100 K pull-down          | src.BT_CFG[2]  | Input at Power Up. These are special I/O lines that control           |
| GPIO_EMC_21 | 100 K pull-down          | src.BT_CFG[3]  | the boot up configuration during                                      |
| GPIO_EMC_22 | 100 K pull-down          | src.BT_CFG[4]  | product development. In production, the boot configuration can be     |
| GPIO_EMC_23 | 100 K pull-down          | src.BT_CFG[5]  | controlled by fuses.                                                  |
| GPIO_EMC_24 | 100 K pull-down          | src.BT_CFG[6]  |                                                                       |
| GPIO_EMC_25 | 100 K pull-down          | src.BT_CFG[7]  |                                                                       |
| GPIO_EMC_26 | 100 K pull-down          | src.BT_CFG[8]  |                                                                       |
| GPIO_EMC_27 | 100 K pull-down          | src.BT_CFG[9]  |                                                                       |

Table 68. Fuses and associated pins used for boot

### 6.2 Boot device interface allocation

The following tables list the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The tables also describe the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate.

| PAD Name    | IO Function  | ALT   | Comments |
|-------------|--------------|-------|----------|
| GPIO_EMC_00 | semc.DATA[0] | ALT 0 | _        |
| GPIO_EMC_01 | semc.DATA[1] | ALT 0 | _        |
| GPIO_EMC_02 | semc.DATA[2] | ALT 0 | _        |
| GPIO_EMC_03 | semc.DATA[3] | ALT 0 | _        |
| GPIO_EMC_04 | semc.DATA[4] | ALT 0 | _        |

Table 69. Boot trough NAND

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

### **Boot mode configuration**

Table 69. Boot trough NAND

| GPIO_EMC_05 | semc.DATA[5]  | ALT 0 | _ |
|-------------|---------------|-------|---|
| GPIO_EMC_06 | semc.DATA[6]  | ALT 0 | _ |
| GPIO_EMC_07 | semc.DATA[7]  | ALT 0 | _ |
| GPIO_EMC_32 | semc.DATA[8]  | ALT 0 | _ |
| GPIO_EMC_33 | semc.DATA[9]  | ALT 0 | _ |
| GPIO_EMC_34 | semc.DATA[10] | ALT 0 | _ |
| GPIO_EMC_35 | semc.DATA[11] | ALT 0 | _ |
| GPIO_EMC_36 | semc.DATA[12] | ALT 0 | _ |
| GPIO_EMC_37 | semc.DATA[13] | ALT 0 | _ |
| GPIO_EMC_38 | semc.DATA[14] | ALT 0 | _ |
| GPIO_EMC_39 | semc.DATA[15] | ALT 0 | _ |
| GPIO_EMC_25 | semc.ADDR[9]  | ALT 0 | _ |
| GPIO_EMC_26 | semc.ADDR[11] | ALT 0 | _ |
| GPIO_EMC_27 | semc.ADDR[12] | ALT 0 | _ |
| GPIO_EMC_14 | semc.BA1      | ALT 0 | _ |
| GPIO_EMC_40 | semc.CSX[0]   | ALT 0 | _ |

Table 70. Boot trough NOR

| PAD Name    | IO Function   | ALT   | Comments |
|-------------|---------------|-------|----------|
| GPIO_EMC_00 | semc.DATA[0]  | ALT 0 | _        |
| GPIO_EMC_01 | semc.DATA[1]  | ALT 0 | _        |
| GPIO_EMC_02 | semc.DATA[2]  | ALT 0 | _        |
| GPIO_EMC_03 | semc.DATA[3]  | ALT 0 | _        |
| GPIO_EMC_04 | semc.DATA[4]  | ALT 0 | _        |
| GPIO_EMC_05 | semc.DATA[5]  | ALT 0 | _        |
| GPIO_EMC_06 | semc.DATA[6]  | ALT 0 | _        |
| GPIO_EMC_07 | semc.DATA[7]  | ALT 0 | _        |
| GPIO_EMC_32 | semc.DATA[8]  | ALT 0 | _        |
| GPIO_EMC_33 | semc.DATA[9]  | ALT 0 | _        |
| GPIO_EMC_34 | semc.DATA[10] | ALT 0 | _        |
| GPIO_EMC_35 | semc.DATA[11] | ALT 0 | _        |
| GPIO_EMC_36 | semc.DATA[12] | ALT 0 | _        |
| GPIO_EMC_37 | semc.DATA[13] | ALT 0 | _        |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

### Table 70. Boot trough NOR

| GPIO_EMC_38 | semc.DATA[14] | ALT 0 | _ |
|-------------|---------------|-------|---|
| GPIO_EMC_39 | semc.DATA[15] | ALT 0 | _ |
| GPIO_EMC_16 | semc.ADDR[0]  | ALT 0 | _ |
| GPIO_EMC_17 | semc.ADDR[1]  | ALT 0 | _ |
| GPIO_EMC_18 | semc.ADDR[2]  | ALT 0 | _ |
| GPIO_EMC_19 | semc.ADDR[3]  | ALT 0 | _ |
| GPIO_EMC_20 | semc.ADDR[4]  | ALT 0 | _ |
| GPIO_EMC_21 | semc.ADDR[5]  | ALT 0 | _ |
| GPIO_EMC_22 | semc.ADDR[6]  | ALT 0 | _ |
| GPIO_EMC_23 | semc.ADDR[7]  | ALT 0 | _ |
| GPIO_EMC_26 | semc.ADDR[11] | ALT 0 | _ |
| GPIO_EMC_27 | semc.ADDR[12] | ALT 0 | _ |
| GPIO_EMC_13 | semc.BA0      | ALT 0 | _ |
| GPIO_EMC_14 | semc.BA1      | ALT 0 | _ |
| GPIO_EMC_40 | semc.CSX[0]   | ALT 0 | _ |
|             |               |       |   |

### Table 71. Boot through FlexSPI

| PAD Name      | IO Function   | Mux Mode | Comments |
|---------------|---------------|----------|----------|
| GPIO_SD_B1_05 | flexspi.A_DQS | ALT 1    | _        |
| GPIO_AD_B1_13 | gpio1.IO[29]  | ALT 5    | _        |

### Table 72. Boot through SD1

| PAD Name      | IO Function    | Mux Mode | Comments |
|---------------|----------------|----------|----------|
| GPIO_SD_B0_06 | usdhc1.CD_B    | ALT 0    | _        |
| GPIO_AD_B0_04 | usdhc1.WP      | ALT 2    | _        |
| GPIO_AD_B1_07 | usdhc1.VSELECT | ALT 0    | _        |
| GPIO_AD_B1_06 | usdhc1.RESET_B | ALT 0    |          |
| GPIO_SD_B0_02 | usdhc1.CMD     | ALT 0    |          |
| GPIO_SD_B0_03 | usdhc1.CLK     | ALT 0    | _        |
| GPIO_SD_B0_04 | usdhc1.DATA0   | ALT 0    | _        |
| GPIO_SD_B0_05 | usdhc1.DATA1   | ALT 0    | _        |
| GPIO_SD_B0_00 | usdhc1.DATA2   | ALT 0    | _        |
| GPIO_SD_B0_01 | usdhc1.DATA3   | ALT 0    | _        |

### **Boot mode configuration**

Table 73. Boot through SD2

| PAD Name      | IO Function    | Mux Mode | Comments |
|---------------|----------------|----------|----------|
| GPIO_SD_B1_06 | usdhc2.CD_B    | ALT 0    | _        |
| GPIO_AD_B1_13 | usdhc2.WP      | ALT 3    | _        |
| GPIO_SD_B1_07 | usdhc2.RESET_B | ALT 0    | _        |
| GPIO_SD_B1_02 | usdhc2.CMD     | ALT 0    | _        |
| GPIO_SD_B1_03 | usdhc2.CLK     | ALT 0    | _        |
| GPIO_SD_B1_04 | usdhc2.DATA0   | ALT 0    | _        |
| GPIO_SD_B1_05 | usdhc2.DATA1   | ALT 0    | _        |
| GPIO_SD_B1_00 | usdhc2.DATA2   | ALT 0    | _        |
| GPIO_SD_B1_01 | usdhc2.DATA3   | ALT 0    | _        |
| GPIO_SD_B1_08 | usdhc2.DATA4   | ALT 0    | _        |
| GPIO_SD_B1_09 | usdhc2.DATA5   | ALT 0    | _        |
| GPIO_SD_B1_10 | usdhc2.DATA6   | ALT 0    | _        |
| GPIO_SD_B1_11 | usdhc2.DATA7   | ALT 0    | _        |

### Table 74. Boot through SPI-1

| PAD Name      | IO Function | Mux Mode | Comments |
|---------------|-------------|----------|----------|
| GPIO_AD_B0_10 | lpspi1.SCK  | ALT 1    | _        |
| GPIO_AD_B0_11 | lpspi1.PCS0 | ALT 1    | _        |
| GPIO_AD_B0_12 | lpspi1.SDO  | ALT 1    | _        |
| GPIO_AD_B0_13 | lpspi1.SDI  | ALT 1    | _        |

### Table 75. Boot through SPI-2

| PAD Name      | IO Function | Mux Mode | Comments |
|---------------|-------------|----------|----------|
| GPIO_SD_B1_07 | lpspi2.SCK  | ALT 4    | _        |
| GPIO_SD_B1_08 | lpspi2.SDO  | ALT 4    | _        |
| GPIO_SD_B1_09 | lpspi2.SDI  | ALT 4    | _        |
| GPIO_SD_B1_06 | lpspi2.PCS0 | ALT 4    | _        |

### Table 76. Boot through SPI-3

| PAD Name      | IO Function | Mux Mode | Comments |
|---------------|-------------|----------|----------|
| GPIO_AD_B1_12 | lpspi3.SCK  | ALT 2    | _        |
| GPIO_AD_B1_13 | lpspi3.PCS0 | ALT 2    | _        |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

### Table 76. Boot through SPI-3 (continued)

| PAD Name      | IO Function | Mux Mode | Comments |
|---------------|-------------|----------|----------|
| GPIO_AD_B1_14 | lpspi3.SDO  | ALT 2    | _        |
| GPIO_AD_B1_15 | lpspi3.SDI  | ALT 2    | _        |

### Table 77. Boot through SPI-4

| PAD Name    | IO Function | Mux Mode | Comments |  |
|-------------|-------------|----------|----------|--|
| GPIO_EMC_32 | lpspi4.SCK  | ALT 4    | _        |  |
| GPIO_EMC_33 | lpspi4.PCS0 | ALT 4    | _        |  |
| GPIO_EMC_34 | lpspi4.SDO  | ALT 4    | _        |  |
| GPIO_EMC_35 | lpspi4.SDI  | ALT 4    | _        |  |

### Table 78. Boot through SEMC

| PAD Name    | IO Function | Mux Mode | Comments |  |
|-------------|-------------|----------|----------|--|
| GPIO_EMC_28 | semc.DQS    | ALT 0    | _        |  |
| GPIO_EMC_41 | semc.RDY    | ALT 0    | _        |  |

### Table 79. Boot through UART1

| PAD Name      | IO Function   | Mux Mode | Comments |
|---------------|---------------|----------|----------|
| GPIO_AD_B0_06 | lpuart1.TX    | ALT 2    | _        |
| GPIO_AD_B0_07 | lpuart1.RX    | ALT 2    | _        |
| GPIO_AD_B0_08 | lpuart1.CTS_B | ALT 2    | _        |
| GPIO_AD_B0_09 | lpuart1.RTS_B | ALT 2    | _        |

### Table 80. Boot through UART2

| PAD Name      | IO Function   | Mux Mode | Comments |
|---------------|---------------|----------|----------|
| GPIO_AD_B1_06 | lpuart2.CTS_B | ALT 2    | _        |
| GPIO_AD_B1_07 | lpuart2.RTS_B | ALT 2    | _        |
| GPIO_AD_B1_08 | lpuart2.TX    | ALT 2    | _        |
| GPIO_AD_B1_09 | lpuart2.RX    | ALT 2    | _        |

# 7 Package information and contact assignments

This section includes the contact assignment information and mechanical package drawing.

### 7.1 20 x 20 mm package information

### 7.1.1 20 x 20 mm, 0.5 mm pitch, ball matrix

Figure 50 shows the top, bottom, and side views of the 20 x 20 mm LQFP package.



Figure 50. 20 x 20 mm LQFP, case x package top and side views

# 7.1.2 20 x 20 mm supplies contact assignments and functional contact assignments

Table 81 shows the device connection list for ground, sense, and reference contact signals.

Table 81. 20 x 20 mm supplies contact Assignment

| Supply Rail Name | Pin(s) Position(s)               | Remark |
|------------------|----------------------------------|--------|
| DCDC_IN          | 34                               | _      |
| DCDC_IN_Q        | 38                               | _      |
| DCDC_GND         | 35                               | _      |
| DCDC_LP          | 36                               | _      |
| DCDC_PSWITCH     | 37                               | _      |
| GPANAIO          | 71                               | _      |
| NGND_KEL0        | 64                               | _      |
| NVCC_GPIO        | 11, 20, 29, 112, 144             | _      |
| NVCC_PLL         | 72                               | _      |
| NVCC_SD0         | 44                               | _      |
| VDDA_ADC_3P3     | 73                               | _      |
| VDD_HIGH_CAP     | 65                               | _      |
| VDD_HIGH_IN      | 69                               | _      |
| VDD_SNVS_CAP     | 56                               | _      |
| VDD_SNVS_IN      | 55                               | _      |
| VDD_SOC_IN       | 5, 31, 39, 86, 102, 114, 134     | _      |
| VDD_USB_CAP      | 61                               | _      |
| VSS              | 6, 40, 60, 70, 85, 103, 113, 135 | _      |

Table 82 shows an alpha-sorted list of functional contact assignments for the 20 x 20 mm package.

Table 82. 20 x 20 mm functional contact assignments

| 20 x 2        |     | Power     | Pin             |                 | Default Setting     |                  |          |
|---------------|-----|-----------|-----------------|-----------------|---------------------|------------------|----------|
| Pin Name      | Pin | Group     | Туре            | Default<br>Mode | Default<br>Function | Input/<br>Output | Value    |
| GPIO_AD_B0_00 | 111 | NVCC_GPIO | Digital<br>GPIO | ALT0            | jtag_mux.TMS        | Input            | 47 K PU  |
| GPIO_AD_B0_01 | 110 | NVCC_GPIO | Digital<br>GPIO | ALT0            | jtag_mux.TCK        | Input            | 100 K PD |
| GPIO_AD_B0_02 | 109 | NVCC_GPIO | Digital<br>GPIO | ALT0            | jtag_mux.MOD        | Input            | 100 K PD |

Table 82. 20 x 20 mm functional contact assignments (continued)

| GPIO_AD_B0_03 | 108 | NVCC_GPIO | Digital<br>GPIO | ALT0 | jtag_mux.TDI   | Input | 47 K PU |
|---------------|-----|-----------|-----------------|------|----------------|-------|---------|
| GPIO_AD_B0_04 | 107 | NVCC_GPIO | Digital<br>GPIO | ALT0 | jtag_mux.TDO   | Input | Keeper  |
| GPIO_AD_B0_05 | 106 | NVCC_GPIO | Digital<br>GPIO | ALT0 | jtag_mux.TRSTB | Input | 47 K PU |
| GPIO_AD_B0_06 | 105 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[6]    | Input | Keeper  |
| GPIO_AD_B0_07 | 101 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[7]    | Input | Keeper  |
| GPIO_AD_B0_08 | 100 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[8]    | Input | Keeper  |
| GPIO_AD_B0_09 | 99  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[9]    | Input | Keeper  |
| GPIO_AD_B0_10 | 98  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[10]   | Input | Keeper  |
| GPIO_AD_B0_11 | 97  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[11]   | Input | Keeper  |
| GPIO_AD_B0_12 | 96  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[12]   | Input | Keeper  |
| GPIO_AD_B0_13 | 95  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[13]   | Input | Keeper  |
| GPIO_AD_B0_14 | 94  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[14]   | Input | Keeper  |
| GPIO_AD_B0_15 | 93  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[15]   | Input | Keeper  |
| GPIO_AD_B1_06 | 84  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[22]   | Input | Keeper  |
| GPIO_AD_B1_07 | 83  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[23]   | Input | Keeper  |
| GPIO_AD_B1_08 | 82  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[24]   | Input | Keeper  |
| GPIO_AD_B1_09 | 81  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[25]   | Input | Keeper  |
| GPIO_AD_B1_10 | 80  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[26]   | Input | Keeper  |
| GPIO_AD_B1_11 | 79  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[27]   | Input | Keeper  |
| GPIO_AD_B1_12 | 78  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[28]   | Input | Keeper  |
| GPIO_AD_B1_13 | 76  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[29]   | Input | Keeper  |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 82. 20 x 20 mm functional contact assignments (continued)

| GPIO_AD_B1_14            | 75  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[30]   | Input | Keeper  |
|--------------------------|-----|-----------|-----------------|------|----------------|-------|---------|
| GPIO_AD_B1_15            | 74  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO1.IO[31]   | Input | Keeper  |
| GPIO_EMC_00              | 18  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPI02.IO[0]    | Input | Keeper  |
| GPIO_EMC_01              | 17  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[1]    | Input | Keeper  |
| GPIO_EMC_02              | 16  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPI02.I0[2]    | Input | Keeper  |
| GPIO_EMC_03              | 15  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPI02.I0[3]    | Input | Keeper  |
| GPIO_EMC_04 <sup>1</sup> | 14  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[4]    | Input | Keeper  |
| GPIO_EMC_05              | 13  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[5]    | Input | Keeper  |
| GPIO_EMC_06              | 12  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[6]    | Input | Keeper  |
| GPIO_EMC_07              | 10  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[7]    | Input | Keeper  |
| GPIO_EMC_08              | 9   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[8]    | Input | Keeper  |
| GPIO_EMC_09              | 8   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[9]    | Input | Keeper  |
| GPIO_EMC_10              | 7   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[10]   | Input | Keeper  |
| GPIO_EMC_11              | 4   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPI02.I0[11]   | Input | Keeper  |
| GPIO_EMC_12              | 3   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[12]   | Input | Keeper  |
| GPIO_EMC_13              | 2   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[13]   | Input | Keeper  |
| GPIO_EMC_14              | 1   | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[14]   | Input | Keeper  |
| GPIO_EMC_15              | 143 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[15]   | Input | Keeper  |
| GPIO_EMC_16              | 142 | NVCC_GPIO | Digital<br>GPIO | ALT6 | SRC_BOOT_MODE0 | Input | 100K PD |
| GPIO_EMC_17              | 141 | NVCC_GPIO | Digital<br>GPIO | ALT6 | SRC_BOOT_MODE1 | Input | 100K PD |
| GPIO_EMC_18              | 140 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[18]   | Input | Keeper  |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 82. 20 x 20 mm functional contact assignments (continued)

|             | <u> </u> |           |                 |      |              |       | 1       |
|-------------|----------|-----------|-----------------|------|--------------|-------|---------|
| GPIO_EMC_19 | 139      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[19] | Input | Keeper  |
| GPIO_EMC_20 | 138      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[20] | Input | Keeper  |
| GPIO_EMC_21 | 137      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[21] | Input | Keeper  |
| GPIO_EMC_22 | 136      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[22] | Input | Keeper  |
| GPIO_EMC_23 | 133      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[23] | Input | Keeper  |
| GPIO_EMC_24 | 132      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[24] | Input | Keeper  |
| GPIO_EMC_25 | 131      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[25] | Input | Keeper  |
| GPIO_EMC_26 | 130      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[26] | Input | Keeper  |
| GPIO_EMC_27 | 129      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[27] | Input | Keeper  |
| GPIO_EMC_28 | 128      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[28] | Input | Keeper  |
| GPIO_EMC_29 | 127      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[29] | Input | 100k PD |
| GPIO_EMC_30 | 126      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[30] | Input | Keeper  |
| GPIO_EMC_31 | 125      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO2.IO[31] | Input | Keeper  |
| GPIO_EMC_32 | 124      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[0]  | Input | Keeper  |
| GPIO_EMC_33 | 123      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[1]  | Input | Keeper  |
| GPIO_EMC_34 | 122      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[2]  | Input | Keeper  |
| GPIO_EMC_35 | 121      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[3]  | Input | Keeper  |
| GPIO_EMC_36 | 120      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[4]  | Input | Keeper  |
| GPIO_EMC_37 | 119      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[5]  | Input | Keeper  |
| GPIO_EMC_38 | 118      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[6]  | Input | Keeper  |
| GPIO_EMC_39 | 117      | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[7]  | Input | Keeper  |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 82. 20 x 20 mm functional contact assignments (continued)

| GPIO_EMC_40   | 116 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[8]  | Input | Keeper |
|---------------|-----|-----------|-----------------|------|--------------|-------|--------|
| GPIO_EMC_41   | 115 | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPI03.I0[9]  | Input | Keeper |
| GPIO_SD_B0_00 | 48  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPI03.I0[13] | Input | Keeper |
| GPIO_SD_B0_01 | 47  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPI03.I0[14] | Input | Keeper |
| GPIO_SD_B0_02 | 46  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPIO3.IO[15] | Input | Keeper |
| GPIO_SD_B0_03 | 45  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPIO3.IO[16] | Input | Keeper |
| GPIO_SD_B0_04 | 43  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPIO3.IO[17] | Input | Keeper |
| GPIO_SD_B0_05 | 42  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPIO3.IO[18] | Input | Keeper |
| GPIO_SD_B0_06 | 41  | NVCC_SD0  | Digital<br>GPIO | ALT5 | GPIO3.IO[19] | Input | Keeper |
| GPIO_SD_B1_00 | 33  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[20] | Input | Keeper |
| GPIO_SD_B1_01 | 32  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[21] | Input | Keeper |
| GPIO_SD_B1_02 | 30  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[22] | Input | Keeper |
| GPIO_SD_B1_03 | 28  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[23] | Input | Keeper |
| GPIO_SD_B1_04 | 27  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[24] | Input | Keeper |
| GPIO_SD_B1_05 | 26  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[25] | Input | Keeper |
| GPIO_SD_B1_06 | 25  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[26] | Input | Keeper |
| GPIO_SD_B1_07 | 24  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[27] | Input | Keeper |
| GPIO_SD_B1_08 | 23  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[28] | Input | Keeper |
| GPIO_SD_B1_09 | 22  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[29] | Input | Keeper |
| GPIO_SD_B1_10 | 21  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[30] | Input | Keeper |
| GPIO_SD_B1_11 | 19  | NVCC_GPIO | Digital<br>GPIO | ALT5 | GPIO3.IO[31] | Input | Keeper |

i.MX RT1024 Crossover Processors Data Sheet for Consumer Products, Rev. 2, 01/2022

Table 82. 20 x 20 mm functional contact assignments (continued)

| ONOFF          | 49 | VDD_SNVS_IN | Digital<br>GPIO | ALT0 | src.RESET_B         | Input  | 100 K PU                      |
|----------------|----|-------------|-----------------|------|---------------------|--------|-------------------------------|
| PMIC_ON_REQ    | 53 | VDD_SNVS_IN | Digital<br>GPIO | ALT0 | snvs_lp.PMIC_ON_REQ | Output | 100 K PU                      |
| PMIC_STBY_REQ  | 54 | VDD_SNVS_IN | Digital<br>GPIO | ALT0 | ccm.PMIC_VSTBY_REQ  | Output | 100 K PU<br>(PKE<br>disabled) |
| POR_B          | 50 | VDD_SNVS_IN | Digital<br>GPIO | ALT0 | src.POR_B           | Input  | 100 K PU                      |
| RTC_XTALI      | 57 | _           | _               | _    | _                   | _      | _                             |
| RTC_XTALO      | 58 | _           | _               | _    | _                   | _      | _                             |
| TEST_MODE      | 51 | VDD_SNVS_IN | Digital<br>GPIO | ALT0 | tcu.TEST_MODE       | Input  | 100 K PD                      |
| USB_OTG1_CHD_B | 66 | _           | _               | _    | _                   | _      | _                             |
| USB_OTG1_DN    | 62 | _           | _               | _    | _                   | _      | _                             |
| USB_OTG1_DP    | 63 | _           | _               | _    | _                   | _      | _                             |
| USB_OTG1_VBUS  | 59 | _           | _               | _    | _                   | _      | _                             |
| XTALI          | 67 | _           | _               | _    | _                   | _      | _                             |
| XTALO          | 68 | _           | _               | _    | _                   | _      | _                             |
| WAKEUP         | 52 | VDD_SNVS_IN | Digital<br>GPIO | ALT5 | GPIO5.IO[0]         | Input  | 100 K PU                      |

<sup>1</sup> This pin output is in a high level until the system reset is complete.

### 7.1.3 20 x 20 mm package pin assignments

Figure 51 shows the pin assignments of the 20 x 20 mm package.



Figure 51. The pin assignments of the 20 x 20 mm package<sup>1</sup>

1. For the differences about NC pins between RT1020 and RT1024, please see the i.MX RT1024 Migration Guide for details.

# 8 Revision history

Table 83 provides a revision history for this data sheet.

Table 83. i.MX RT1024 data sheet document revision history

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 2         | 01/2022 | Added new part numbers for silicon Rev B in the Section 1.2, Ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Rev. 1         | 03/2021 | <ul> <li>Updated the external memory and ADC descriptions in the Section 1.1, Features</li> <li>Updated the caption of Figure 1, "Part number nomenclature—i.MX RT10XX family"</li> <li>Updated the frequency of RTC OSC and baud rates of LPUART in the Table 4 i.MX RT1024 modules list</li> <li>Updated the remarks of TEST_MODE in the Table 5 Special signal considerations</li> <li>Added system and bus frequencies in the Table 11, Operating ranges</li> <li>Added a note in the Section 4.2.1.1, Power-up sequence</li> <li>Added the high-level and low level output current in the Table 22, Single voltage GPIO DC parameters</li> <li>Updated the frequency of operation and internal clock period in the Table 31, SEMC output timing in ASYNC mode</li> <li>Updated the frequency of operation and internal clock period in the Table 32, SEMC output timing in SYNC mode</li> <li>Added a footnote for GPIO_EMC_04 in the Table 82, 20 x 20 mm functional contact assignments</li> </ul> |
| Rev. 0         | 11/2020 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- 2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Bare die** — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers.

NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision,

**Versatile** — are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

Airfast — is a trademark of NXP B.V.

Altivec — is a trademark of NXP B.V.

CodeWarrior — is a trademark of NXP B.V.

ColdFire — is a trademark of NXP B.V.

ColdFire+ - is a trademark of NXP B.V.

CoolFlux — is a trademark of NXP B.V.

**DESFire** — is a trademark of NXP B.V.

EdgeLock — is a trademark of NXP B.V.

EdgeScale — is a trademark of NXP B.V.

eIQ — is a trademark of NXP B.V.

Embrace — is a trademark of NXP B.V.

Freescale — is a trademark of NXP B.V.

GreenChip — is a trademark of NXP B.V.

HITAG — is a trademark of NXP B.V.

ICODE and I-CODE — are trademarks of NXP B.V.

Immersiv3D — is a trademark of NXP B.V.

JCOP — is a trademark of NXP B.V.

Kinetis — is a trademark of NXP B.V.

Layerscape — is a trademark of NXP B.V.

MagniV — is a trademark of NXP B.V.

Mantis — is a trademark of NXP B.V.

MIFARE — is a trademark of NXP B.V.

MIFARE Classic — is a trademark of NXP B.V.

MIFARE FleX — is a trademark of NXP B.V.

 $\label{eq:MIFARE4Mobile} \textbf{MIFARE4Mobile} \ -- \ \text{is a trademark of NXP B.V.}$ 

MIFARE Plus — is a trademark of NXP B.V.

MIFARE Ultralight — is a trademark of NXP B.V.

MiGLO — is a trademark of NXP B.V.

**MOBILEGT** — is a trademark of NXP B.V.

NTAG — is a trademark of NXP B.V.

NXP SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V.

Oracle and Java — are registered trademarks of Oracle and/or its affiliates.

PEG — is a trademark of NXP B.V.

**POR** — is a trademark of NXP B.V.

Processor Expert — is a trademark of NXP B.V.

QorlQ — is a trademark of NXP B.V.

QorlQ Qonverge — is a trademark of NXP B.V.

RoadLink — wordmark and logo are trademarks of NXP B.V.

SafeAssure — is a trademark of NXP B.V.

SafeAssure — logo is a trademark of NXP B.V.

SmartLX — is a trademark of NXP B.V.

SmartMX — is a trademark of NXP B.V.

StarCore — is a trademark of NXP B.V.

Symphony — is a trademark of NXP B.V.

Tower — is a trademark of NXP B.V.

UCODE — is a trademark of NXP B.V.

VortiQa — is a trademark of NXP B.V.

Vybrid — is a trademark of NXP B.V.

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2020-2022.

All rights reserved.

arm

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 01/2022
Document identifier: IMXRT1024CEC

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

MIMXRT1024DAG5A MIMXRT1024DAG5B