



## 18V, Single-Phase BLDC Motor Driver with Integrated Hall Sensor

## DESCRIPTION

The MP6652 is a single-phase brushless DC (BLDC) motor driver with integrated power MOSFETs and a Hall-effect sensor. It drives a single-phase brushless DC fan motor, with an input voltage ( $V_{IN}$ ) range of 3V to 18V.

The MP6652 controls the rotational speed through the pulse-width modulation (PWM) signal on the PWM pin. The device features a built-in, configurable curve speed function that is ideal for cooling fan applications, which require flexible speed curve control.

The MP6652 provides rotational speed detection. The rotational speed detector (the FG/RD pin) is an open-drain output. It outputs a high or low voltage relative to the internal Hall comparator's output. Higher speeds produce higher frequency signals.

Full protections include input over-voltage protection (OVP), under-voltage lockout (UVLO), locked rotor protection, and thermal shutdown.

The MP6652 is available in a TSOT23-6-SL package and a TSOT23-6-L package.

## FEATURES

- On-Chip Hall Sensor
- Wide 3V to 18V Operating Input Voltage (V<sub>IN</sub>) Range
- Integrated Power MOSFETs: Total 850mΩ High-Side MOSFET (HS-FET) and Low-Side MOSFET (LS-FET)
- Configurable Starting Duty Cycle
- Rotational Speed Indicator FG Signal
- Rotor Lock Protection Fault Indication
- 1kHz to 100kHz Pulse-Width Modulation (PWM) Input Frequency Range
- Fixed 27kHz Output Switching Frequency (f<sub>SW</sub>)
- Configurable Soft-On/Off Commutation Angle (Max 90°)
- Configurable Soft Start (SS)
- Rotor Lock Protection with Auto-Recovery
- FG Outputs 0.5x, 1x, or 2x Original Hall Frequency
- Thermal Protection with Auto-Recovery
- Built-In Input Over-Voltage Protection (OVP) and Under-Voltage Lockout (UVLO) with Auto-Recovery
- Available in TSOT23-6-SL and TSOT23-6-L Packages

## **APPLICATIONS**

- CPU and GPU Fans
- Brushless DC (BLDC) Motors
- Cooling Fans

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**





## **ORDERING INFORMATION**

| Part Number*     | Package     | Top Marking | MSL Rating |
|------------------|-------------|-------------|------------|
| MP6652GJS-xxxx** | TSOT23-6-SL | See Below   | 1          |
| MP6652GJL-xxxx** | TSOT23-6-L  | See Below   | 1          |

\* For Tape & Reel, add suffix -Z (e.g. MP6652GJS-xxxx-Z).

\*\* "xxxx" is the configuration code identifier. The four digits of the suffix (xxxx) can be a hexadecimal value between 0 and F. Work with an MPS FAE to create this unique number, even if ordering the "0000" code (default).

## TOP MARKING (MP6652GJS-xxxx)

#### BLNY

LLL

BLN: Product code of MP6652GJS-xxxx Y: Year code LLL: Lot number

## **TOP MARKING (MP6652GJL-xxxx)**

## BLNY

BLN: Product code of MP6652GJL-xxxx Y: Year code

## **PACKAGE REFERENCE**





## **PIN FUNCTIONS**

| Pin # | Name  | Description                                                                                                                 |
|-------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 1     | GND   | Ground.                                                                                                                     |
| 2     | VCC   | Input voltage supply. VCC must be locally bypassed.                                                                         |
| 3     | FG/RD | Rotational speed detection (default) or dead lock indication. FG and RD are open-drain outputs. Pull FG/RD high externally. |
| 4     | PWM   | <b>PWM input for rotational speed control.</b> A 1kHz to 100kHz PWM input is recommended during normal operation.           |
| 5     | OUT2  | Motor driver output 2.                                                                                                      |
| 6     | OUT1  | Motor driver output 1.                                                                                                      |

## ABSOLUTE MAXIMUM RATINGS (1)

| V <sub>CC</sub> , PWM       | 0.3V to +25V                             |
|-----------------------------|------------------------------------------|
| V <sub>OUT1/2</sub>         | -0.3V to V <sub>CC</sub> + 0.3V          |
| FG/RD                       | 0.3V to +18V                             |
| Junction temperature        | 150°C                                    |
| Lead temperature            | 260°C                                    |
| Continuous power dissipatio | n (T <sub>A</sub> = 25°C) <sup>(2)</sup> |
|                             | 1.25W                                    |
| Junction temperature        | 150°C                                    |
| Operating temperature       | 40°C to +125°C                           |

## ESD Ratings

| Human body model (HE   | BM)   | 2000V |
|------------------------|-------|-------|
| Charged device model ( | (CDM) | 750V  |

#### **Recommended Operating Conditions** <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> ) | 3V to 18V       |
|-----------------------------------|-----------------|
| Operating junction temp (TJ       | )40°C to +125°C |

## Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

TSOT23-6..... 100..... 55... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

## $V_{VCC}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted.

| Parameters                                                                  | Symbol                    | Conditions                       | Min  | Тур  | Max  | Units |
|-----------------------------------------------------------------------------|---------------------------|----------------------------------|------|------|------|-------|
| Input under-voltage lockout<br>(UVLO) rising threshold                      | Vuvlo                     |                                  |      | 2.3  | 2.5  | V     |
| Input UVLO hysteresis                                                       |                           |                                  |      | 0.2  |      | V     |
| Operating supply current                                                    | lcc                       |                                  |      | 4    |      | mA    |
| Pulse-width modulation (PWM) input high voltage                             | Vpwmh                     |                                  | 2    |      |      | V     |
| PWM input low voltage                                                       | VPWML                     |                                  |      |      | 0.8  | V     |
| PWM input internal pull-up resistance                                       |                           |                                  |      | 100  |      | kΩ    |
| High-side MOSFET (HS-FET)<br>and low-side MOSFET (LS-<br>FET) on resistance | Rds(on)                   | Ι <sub>Ουτ</sub> = 100mA         |      | 0.85 |      | Ω     |
| Over-current protection (OCP) threshold                                     | I <sub>OCP</sub>          |                                  |      | 1.3  |      | А     |
| Input over-voltage protection<br>(OVP) threshold                            | Vovp                      |                                  | 18   | 19.1 | 20.2 | V     |
| Input OVP hysteresis                                                        | VOVP_HYS                  |                                  |      | 1.3  |      | V     |
| Switching frequency                                                         | fsw                       | $T_J = 25^{\circ}C$              | 24.3 | 27   | 29.7 | kHz   |
| FG output low-level voltage                                                 | $V_{\text{FG}\_\text{L}}$ | $I_{FG/RD} = 3mA, V_{PULL} = 5V$ |      |      | 0.35 | V     |
| FG and RD leakage current                                                   |                           |                                  |      |      | 1    | μA    |
| Soft-on commutation angle                                                   | θson                      | SON_ANG = 0x0F                   |      | 46.8 |      | deg   |
| Soft-off commutation angle                                                  | <b>O</b> SOFF             | SOFF_ANG = 0x0F                  |      | 44.8 |      | deg   |
| Hall offset angle                                                           | θε                        | HAL_ANG = 0x07                   |      | 24.5 |      | deg   |
| Rotor lock detection time <sup>(5)</sup>                                    | t <sub>RD</sub>           |                                  |      | 0.6  |      | s     |
| Rotor lock off time (5)                                                     | trd_off                   | LOCK_SEL = 00                    |      | 3.6  |      | S     |
| Minimum recommended magnetic field                                          |                           |                                  | -1   |      | +1   | mT    |
| Thermal shutdown threshold <sup>(5)</sup>                                   |                           |                                  |      | 170  |      | °C    |
| Thermal shutdown hysteresis (5)                                             |                           |                                  |      | 20   |      | °C    |

Note:

5) Guaranteed by design.



## TYPICAL CHARACTERISTICS

 $V_{CC} = 12V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.



150

150

150



## **TYPICAL CHARACTERISTICS** (continued)

 $V_{CC} = 12V$ ,  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.





PWM Output Frequency vs. Junction Temperature





## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{\text{IN}}$  = 12V,  $I_{\text{IN}}$  = 500mA, 8025 axial fan, input PWM frequency = 20kHz,  $T_{\text{A}}$  = 25°C, unless otherwise noted.  $^{(6)}$ 





**PWM On** Input PWM duty cycle rises from 0% to 100%

CH1: Vout1 CH2: Vout2 CH2: Vout2 CH4: ILOAD CH3: Vcc CH3: Vcc CH3: Vcc

**PWM Off** Input PWM duty cycle falls from 100% to 0%







**VCC Shutdown** 



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{\text{IN}}$  = 12V,  $I_{\text{IN}}$  = 500mA, 8025 axial fan, input PWM frequency = 20kHz,  $T_{\text{A}}$  = 25°C, unless otherwise noted.  $^{(6)}$ 



Note:

6) Performance waveforms are tested on the evaluation board.



## FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram



## **OPERATION**

#### **Speed Control**

The PWM signal on the PWM pin accepts a wide input frequency range (1kHz to 100kHz). The device adjusts the motor speed by detecting the PWM signal duty cycle.

The OUT1/2 pins' output duty cycle follows the PWM input duty cycle. The DIN\_MIN bits, combined with hysteresis, set the starting duty cycle.

The minimum output duty cycle is set by DOUT\_MIN, which supports two modes:

<u>Mode 1</u>: If DOUT\_MIN = 0, the device stops switching when the input duty cycle falls below the value set by DIN\_MIN (see Figure 2).



Figure 2: Speed Curve (DOUT\_MIN = 0)

<u>Mode 2</u>: If DOUT\_MIN is set to a non-zero value, then the minimum output duty cycle is limited by DOUT\_MIN (see Figure 3).



Figure 3: Speed Curve (DOUT\_MIN ≠ 0)

#### **OUT1/2 Normal Operation**

During normal operation, the MP6652 controls the H-bridge MOSFET switching according to the timing sequence (see Figure 4).



#### Figure 4: Hall Offset Angle and Soft Commutation

All operation sequences are based on the Hall signal coming from the embedded Hall sensor.  $H_{A\_IN}$  is the original signal from the embedded Hall sensor, and  $H_{A\_OUT}$  is generated based on  $H_{A\_IN}$  with a phase shift. The phase shift is set by the register HAL\_ANG.  $H_{A\_OUT}$  is the control signal for phase commutation.

When the  $H_{A_{OUT}}$  signal is high, OUT2 stays low while OUT1 switches. When the  $H_{A_{OUT}}$  signal is low, OUT1 stays low while OUT2 switches.

In addition, the phase shift can be set by the Hall signals:

- The phase shift between H<sub>A\_IN</sub> and H<sub>A\_OUT</sub> is set by the HAL\_ANG bits.
- The phase shift leading/lag direction is set by the HAL\_FLAG bit.

#### Soft-On Commutation

During soft-on commutation, the switching phase's output duty cycle gradually rises from 0% duty cycle to the target duty cycle (see  $\theta_{SON}$  in Figure 4). The other phase stays low.

The soft-on commutation angle is configured by SON\_ANG. The angle is between 2.8° and 90°, with 32 steps.

#### Soft Off-Commutation

During soft-off commutation, the switching phase's output duty gradually drops from the



maximum duty cycle to 0% duty cycle (see  $\theta_{\text{SOFF}}$  in Figure 4 on page 11). The other phase stays low.

The soft-off commutation angle is configured by SOFF\_ANG. The angle is between 2.8° and 90°, with 32 steps.

#### **Curve Configuration**

The MP6652 provides an 8-point curve configuration function where the register sets the output duty cycle at 8 proportioned points from 12.5% through 100% (see Figure 5). With this 8-point register setting, the MP6652 can support flexible speed curves.



#### Figure 5: Curve Configuration

#### Soft-Start (SS) Transition Time

To reduce the input inrush current during the duty cycle transition, the MP6652 provides a configurable soft-start (SS) transient time by setting T\_SS (from 2.4s to 9.6s). The register sets the time during which the output duty cycle changes from 0% to 100%, or vice versa.

#### Rotor Speed Indication (FG)

The FG/RD pin is selectable for the speed indicator (FG) or rotor lock indicator (RD), depending on FGRD.

- FGRD = 00: FG/RD is 1x original Hall
- FGRD = 01, FG/RD is 0.5x original Hall
- FGRD = 10, FG/RD is 2x original Hall
- FGRD = 11, FG/RD is set as the rotor lock indicator

#### **Protection Behavior**

The MP6652 is fully protected against overvoltage (OV), under-voltage (UV), over-current, and over-temperature (OT) events.

## **Short-Circuit Protection (SCP)**

The MP6652 has internal overload and shortcircuit protection (SCP) mode by detecting the current flowing through each MOSFET. If the current flowing through any MOSFET exceeds the protection threshold (typically 2A), all MOSFETs turn off immediately after a set blanking time.

#### **Over-Current Limit (OCP)**

During normal switching, if the current flowing through the high-side MOSFET (HS-FET) of the H-bridge exceeds the threshold, the HS-FET turns off immediately after a blanking time. It resumes switching in the next switching cycle.

#### **Thermal Shutdown**

Thermal monitoring is also integrated in the MP6652. If the die temperature exceeds the thermal protection threshold (typically 170°C), the device enters protection mode. Once the die temperature falls to a safe level, the device automatically resumes normal operation.

#### Under-Voltage Lockout (UVLO)

When the voltage on the VCC pin falls below the under-voltage lockout (UVLO) threshold, all circuitry in the device is disabled, and the internal logic is reset. Once  $V_{CC}$  exceeds the UVLO threshold, the device resumes normal operation.

#### Rotor Dead Lock Protection (RD)

In motor rotor lock protection, the MP6652 detects the internal Hall signal and outputs a dead lock indication signal to the FG/RD pin if FGRD is set to 11. If no Hall signal edge is detected during the 0.6s detection time, lock protection is triggered and both low-side MOSFETs (LS-FETs) of the H-bridges turn on. The FG/RD outputs depend on RD\_H\_L. The device automatically restarts after the lock retry time, set by the LOCK\_SEL register. After the rotor lock condition is released and three Hall signal edges are detected, FG/RD releases.



#### **Over-Voltage Protection (OVP)**

If the VCC pin's voltage exceeds the OV threshold (about 19V), the device turns on both LS-FETs. Once  $V_{CC}$  drops below 18V, the device resumes normal operation.

#### **Test Mode and Factory Mode**

To program the internal registers, the MP6652 has a test mode. In test mode, all internal registers can be read/written. After the design is finalized, the register value can be configured to the non-volatile memory (NVM). Refer to the MPS Fan Driver GUI Software for more details on easy parameter changes and memory configuration.



## **REGISTER MAP**

| Add              | D7            | D6      | D5             | D4       | D3       | D2         | D1      | D0      |
|------------------|---------------|---------|----------------|----------|----------|------------|---------|---------|
| 00h<br>(OTP/REG) | DOUT_MIN[7:0] |         |                |          |          |            |         |         |
| 01h<br>(OTP/REG) |               |         |                | D1[7:0]  |          |            |         |         |
| 02h<br>(OTP/REG) |               |         |                | D2[7:0]  |          |            |         |         |
| 03h<br>(OTP/REG) |               |         |                | D3[7:0]  |          |            |         |         |
| 04h<br>(OTP/REG) |               |         |                | D4[7:0]  |          |            |         |         |
| 05h<br>(OTP/REG) |               |         |                | D5 [7:0] |          |            |         |         |
| 06h<br>(OTP/REG) | D6[7:0]       |         |                |          |          |            |         |         |
| 07h<br>(OTP/REG) | D7[7:0]       |         |                |          |          |            |         |         |
| 08h<br>(OTP/REG) | D8[7:0]       |         |                |          |          |            |         |         |
| 09h<br>(OTP/REG) | RESERVED      |         |                | DIN_     | MIN[6:0] |            |         |         |
| 0Ah<br>(OTP/REG) | RESERVED      | SPD_S   | SEL[1:0]       |          | SC       | ON_ANG[4:0 | )]      |         |
| 0Bh<br>(OTP/REG) | RESERVED      | TPR     | E[1:0]         |          | SO       | FF_ANG[4:  | 0]      |         |
| 0Ch<br>(OTP/REG) | RESER         | RVED    | VED RD_HL      |          |          | HAL_A      | NG[3:0] |         |
| 0Dh<br>(OTP/REG) | LOCK_S        | EL[1:0] | L[1:0] OCP_SEL |          |          | RESERVED   | )       | TADV_EN |
| 0Eh<br>(OTP/REG) | RESERVED      | TAD     | TADV[1:0]      |          | T_S      | S[1:0]     | FGR     | :D[1:0] |
| 14h<br>(REG)     | RESER         | RVED    | OTP_P/         | AGE[1:0] |          | RESE       | RVED    |         |



## REG00h

|      | Addr: 0x00    |         |         |                                                                                                                                                                                           |  |  |  |
|------|---------------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name      | Access  | Default | Description                                                                                                                                                                               |  |  |  |
| 7:0  | DOUT_MIN[7:0] | OTP/REG | 0x20    | Sets the minimum output duty cycle limit.<br>Minimum output duty cycle = DOUT_MIN[7:0] / 256. The default<br>is 12.5%.<br>If DOUT_MIN = 0, the device stops switching once the input duty |  |  |  |
|      |               |         |         | cycle falls below the duty cycle set by DIN_MIN.                                                                                                                                          |  |  |  |

## REG01h

|      | Addr: 0x01 |         |         |                                                                                                                                      |  |  |  |
|------|------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name   | Access  | Default | Description                                                                                                                          |  |  |  |
| 7:0  | D1[7:0]    | OTP/REG | 0x20    | Sets the output duty cycle when the input duty cycle = $12.5\%$ .<br>Output duty cycle = $D1[7:0] / 256$ . The default is $12.5\%$ . |  |  |  |

## REG02h

|      | Addr: 0x02 |         |         |                                                                                                                           |  |  |  |
|------|------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name   | Access  | Default | Description                                                                                                               |  |  |  |
| 7:0  | D2[7:0]    | OTP/REG | 0x40    | Sets the output duty cycle when the input duty cycle = $25\%$ .<br>Output duty cycle = D2[7:0] / 256. The default is 25%. |  |  |  |

## REG03h

|      | Addr: 0x03 |         |         |                                                                                                                |  |  |  |
|------|------------|---------|---------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name   | Access  | Default | Description                                                                                                    |  |  |  |
| 7:0  | D3[7:0]    | OTP/REG | 0x60    | Sets the output duty cycle when the input duty cycle = $37.5\%$ .                                              |  |  |  |
| 7:0  | D3[7:0]    | OTP/REG | 0x60    | Sets the output duty cycle when the input duty cycle = Output duty cycle = D3[7:0] / 256. The default is 37.5% |  |  |  |

## REG04h

|      | Addr: 0x04 |         |         |                                                                                                                       |  |  |  |
|------|------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name   | Access  | Default | Description                                                                                                           |  |  |  |
| 7:0  | D4[7:0]    | OTP/REG | 0x80    | Sets the output duty cycle when the input duty cycle = 50%.<br>Output duty cycle = D4[7:0] / 256. The default is 50%. |  |  |  |

## REG05h

|                                          | Addr: 0x05 |         |      |                                                                                                                                   |  |  |  |
|------------------------------------------|------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits Bit Name Access Default Description |            |         |      |                                                                                                                                   |  |  |  |
| 7:0                                      | D5[7:0]    | OTP/REG | 0xA0 | Sets the output duty cycle when the input duty cycle = $62.5\%$ .<br>Output duty cycle = D5[7:0] / 256. The default is $62.5\%$ . |  |  |  |



## REG06h

|                                          | Addr: 0x06 |         |      |                                                                                                                          |  |  |  |
|------------------------------------------|------------|---------|------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits Bit Name Access Default Description |            |         |      |                                                                                                                          |  |  |  |
| 7:0                                      | D6[7:0]    | OTP/REG | 0xC0 | Sets the output duty cycle when the input duty cycle = 75%.<br>Output duty cycle = $D6[7:0] / 256$ . The default is 75%. |  |  |  |

## REG07h

|                                          | Addr: 0x07 |         |      |                                                                                                                           |  |  |  |
|------------------------------------------|------------|---------|------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits Bit Name Access Default Description |            |         |      |                                                                                                                           |  |  |  |
| 7:0                                      | D7[7:0]    | OTP/REG | 0xE0 | Sets the output duty cycle when the input duty cycle = 87.5%.<br>Output duty cycle = D7[7:0] / 256. The default is 87.5%. |  |  |  |

## REG08h

|                                          | Addr: 0x08 |         |      |                                                                                                                         |  |  |  |
|------------------------------------------|------------|---------|------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits Bit Name Access Default Description |            |         |      |                                                                                                                         |  |  |  |
| 7:0                                      | D8[7:0]    | OTP/REG | 0xC0 | Sets the output duty cycle when the input duty cycle = 100%.<br>Output duty cycle = D8[7:0] / 256. The default is 100%. |  |  |  |

## REG09h

|      | Addr: 0x09   |         |         |                                                                                                  |  |  |  |
|------|--------------|---------|---------|--------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name     | Access  | Default | Description                                                                                      |  |  |  |
| 7    | RESERVED     | N/A     | 0       | Reserved.                                                                                        |  |  |  |
| 6:0  | DIN_MIN[6:0] | OTP/REG | 0x20    | Sets the starting duty cycle.<br>Starting duty cycle = DIN_MIN[6:0] / 256. The default is 12.5%. |  |  |  |

#### REG0Ah

|      |              |         |         | Addr: 0x0A                                                                                                                                                                                  |  |  |  |  |
|------|--------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits | Bit Name     | Access  | Default | Description                                                                                                                                                                                 |  |  |  |  |
| 7    | RESERVED     | N/A     | 0       | Reserved.                                                                                                                                                                                   |  |  |  |  |
|      | SPD_SEL[1:0] | OTP/REG | 00      | Selects the digital clock. A higher frequency leads to a higher calculation resolution; however, it also leads to a higher minimum speed. These bits indicate the supported minimum speeds. |  |  |  |  |
| 6:5  |              |         |         | 00: 100r/min (default)<br>01: 400r/min<br>10: 800r/min<br>11: 1600r/min                                                                                                                     |  |  |  |  |
| 4:0  | SON_ANG[4:0] | OTP/REG | 10000   | Sets the soft-on commutation angle.<br>00000: 2.8°<br>00001: 5.6°<br><br>11111: 90°                                                                                                         |  |  |  |  |
|      |              |         |         | Soft-on angle = (SON_ANG[4:0]+1) x 2.8°. 2.8° per step.                                                                                                                                     |  |  |  |  |



## REG0Bh

|      | Addr: 0x0B    |         |         |                                                                                                                                                     |  |  |  |  |
|------|---------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits | Bit Name      | Access  | Default | Description                                                                                                                                         |  |  |  |  |
| 7    | RESERVED      | N/A     | 0       | Reserved.                                                                                                                                           |  |  |  |  |
| 6:5  | T_PRE[1:0]    | OTP/REG | 00      | Sets the pre start-up timer.<br>00: 18.6ms/step (default)<br>01: 9.3ms/step<br>10: 4.6ms/step<br>11: 2.3ms/step                                     |  |  |  |  |
| 4:0  | SOFF_ANG[4:0] | OTP/REG | 10000   | Sets the soft-off commutation angle.<br>00000: 2.8°<br>00001: 5.6°<br><br>11111: 90°<br>Soft-off angle = (SOFF_ANG[4:0] + 1) x 2.8°. 2.8° per step. |  |  |  |  |

#### REG0Ch

|      | Addr: 0x0C   |         |         |                                                                                                                                                                                                                                    |  |  |  |  |  |
|------|--------------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bits | Bit Name     | Access  | Default | Description                                                                                                                                                                                                                        |  |  |  |  |  |
| 7:6  | RESERVED     | N/A     | 00      | Reserved.                                                                                                                                                                                                                          |  |  |  |  |  |
| 5    | RD_HL        | OTP/REG | 0       | <ul> <li>Selects the RD output polarity bit when lock protection is triggered.</li> <li>0: Low output when rotor lock protection is triggered (default)</li> <li>1: High output when rotor lock protection is triggered</li> </ul> |  |  |  |  |  |
| 4    | HAL_FLAG     | OTP/REG | 0       | Sets the Hall offset angle lag/leading set.<br>0: Lag (default)<br>1: Leading                                                                                                                                                      |  |  |  |  |  |
| 3:0  | HAL_ANG[3:0] | OTP/REG | 0000    | Sets the Hall offset angle.<br>0000: 2.8° (default)<br>0001: 5.6°<br><br>1111: 45°<br>Hall offset angle = (HAL_ANG[3:0] + 1) x 2.8°. 2.8° per step.                                                                                |  |  |  |  |  |



## REG0Dh

|      | Addr: 0x0D    |         |                                                                                 |                                                                                       |  |  |  |  |
|------|---------------|---------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Bits | Bit Name      | Access  | Default                                                                         | Description                                                                           |  |  |  |  |
| 7:6  | LOCK_SEL[1:0] | OTP/REG | Selects the lock protection retry time.00: 3.6s (default)01: 4.8s10: 6s11: 8.5s |                                                                                       |  |  |  |  |
| 5:4  | OCP_SEL[1:0]  | OTP/REG | 11                                                                              | Selects the current limit threshold.<br>00: 0.45A<br>01: 0.8A<br>10: 1.1A<br>11: 1.3A |  |  |  |  |
| 3:1  | RESERVED      | N/A     | 001                                                                             | Reserved.                                                                             |  |  |  |  |
| 0    | TADV_EN       | OTP/REG | 0                                                                               | Enables the advanced off time.<br>0: Disabled<br>1: Enabled                           |  |  |  |  |

#### REG0Eh

|      | Addr: 0x0E |         |         |                                                                                                                                                             |  |  |  |  |  |
|------|------------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bits | Bit Name   | Access  | Default | Description                                                                                                                                                 |  |  |  |  |  |
| 7    | RESERVED   | N/A     | 0       | Reserved.                                                                                                                                                   |  |  |  |  |  |
| 6:5  | TADV       | OTP/REG | 00      | Sets the advanced off angle.<br>00: Auto<br>01: 5.6°<br>01: 11.2°<br>11: 22.5°                                                                              |  |  |  |  |  |
| 4    | OVP        | OTP/REG | 0       | Enables OVP.<br>0: Enabled<br>1: Disabled                                                                                                                   |  |  |  |  |  |
| 3:2  | T_SS[1:0]  | OTP/REG | 00      | Sets the soft transition time. This is the time that it takes for the output duty to change from 0 to 100%.<br>00: 2.4s<br>01: 4.8s<br>10: 7.2s<br>11: 9.6s |  |  |  |  |  |
| 1:0  | FGRD       | OTP/REG | 00      | Selects the FG/RD pin output.<br>00: 1x<br>01: 1/2x<br>10: 2x<br>11: RD                                                                                     |  |  |  |  |  |



## REG14h

|      | Addr: 0x14    |        |         |                                                                                                                                                    |  |  |  |
|------|---------------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Bit Name      | Access | Default | Description                                                                                                                                        |  |  |  |
| 7:6  | RESERVED      | N/A    | 00      | 00 Reserved.                                                                                                                                       |  |  |  |
| 5:4  | OTP_PAGE[1:0] | REG    | 00      | Sets the OTP page indicator (read-only).<br>00: No OTP page is configured<br>01: First OTP page is configured<br>10: Second OTP page is configured |  |  |  |
| 3:0  | RESERVED      | N/A    | 0000    | Reserved.                                                                                                                                          |  |  |  |



## Selecting the Input Capacitor

Place an input capacitor near VCC, as close as possible to the VCC and GND pins, to keep the input voltage ( $V_{IN}$ ) stable and reduce input switching voltage noise and ripple. The input capacitor impedance must be low at the switching frequency ( $f_{SW}$ ).

Ceramic capacitors with X7R dielectrics are recommended for their low-ESR characteristics. The capacitance of the ceramic capacitor drops when the voltage across the capacitor rises; the ceramic capacitor can lose more than 50% of its capacitance when the voltage across the capacitor is close to its rated voltage.

Leave enough voltage rating margin when selecting the component. For most applications, a  $1\mu$ F to  $10\mu$ F ceramic capacitor is sufficient.

For certain applications, it is recommended to add an additional, large electrolytic capacitor to absorb motor energy.

## **Embedded Hall Position**

Figure 6 shows the MP6552's embedded Hall sensor position in the lower-left corner of the TSOT23-6-SL and TSOT23-6-L packages.



# Figure 6: Hall Position with the TSOT23-6-SL and TSOT23-6-L Packages

Where  $X = 800 \mu m$ ,  $Y = 783 \mu m$ , and  $Z = 80 \mu m$ .

## Input Clamping Circuit (TVS)

To avoid high-voltage spikes from the energy stored in the motor charging back to the input capacitor side, a voltage-clamping TVS diode is recommended for high-current and large inertia applications. A 15V/SOD-123 package TVS diode is sufficient for 12V applications.

#### **Input Snubber**

Due to the input capacitor energy charge/discharge during phase commutation,

the input current has switching cycle ringing. If necessary, add a  $2\Omega$  resistor in series with a 1µF capacitor as an RC snubber in parallel with an input capacitor. This prevents efficient switching cycle ringing.

#### Selecting the Reverse Blocking Diode

To avoid damage when the fan experiences a reverse plug-in, a reverse blocking diode is required. The reverse blocking diode prevents the bus voltage from charging via the fan's reverse current.

The blocking diode's maximum reverse voltage must exceed 30V, and its forward current rating must exceed the input current  $(I_{IN})$ .

#### System-Level ESD Enhancement

Some fan products must pass system-level ESD testing. Compared to the HBM ESD ratings, system-level ESD follows the IEC61000-4-2 standard. There are two different modes for the IEC61000-4-2 ESD test: air discharge and contact discharge. Contact discharge mode is the first choice for testing. Figure 7 shows that the IEC61000-4-2 sets the equivalent circuit.



**Figure 7: Equivalent Circuit of System-Level ESD** Compared to the HBM ESD ratings, the discharge capacitance exceeds the human body's effective capacitance, and the discharge resistor of the IEC level ESD is much smaller. The transient energy during system-level ESD discharge exceeds the HBM's ESD discharge.

To pass IEC61000-4-2 ESD testing, external ESD-enhanced circuits are required (see Figure 8 on page 20). The external resistors (R1 and R2) and the external clamping diodes (D2 and D3) are used to enhance ESD capability. R1 and R2 are resistors with a recommended typical range of  $30\Omega$  to  $100\Omega$ . D2 and D3 are clamping diodes, and can be a Zener diode, ESD diode, or TVS diode. The clamping diode's



package can be SOD-323 or SOD-523 for most applications.



Figure 8: External ESD-Enhanced Circuit

#### PCB Layout Guidelines

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 9 and follow the guidelines below:

1. Place the input capacitor as close as possible to the VCC and GND pins (see the Selecting the Input Capacitor section on page 20).



Figure 9: Recommended PCB Layout



## **TYPICAL APPLICATION CIRCUITS**



Figure 9: Typical Application Circuit for Normal Applications



Figure 10: Typical Application Circuit for High-Current, Large-Inertia Fan Applications



## PACKAGE INFORMATION



TOP VIEW





**RECOMMENDED LAND PATTERN** 





FRONT VIEW

SIDE VIEW

## NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS.

2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.

3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.

5) DRAWING REFERENCE IS JEDEC MO-193,

6) DRAWING IS NOT TO SCALE.



## PACKAGE INFORMATION (continued)

TSOT23-6-L



**TOP VIEW** 



**RECOMMENDED LAND PATTERN** 



#### FRONT VIEW



SIDE VIEW

# GAUGE PLANE

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
 PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
 PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
 LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
 DRAWING REFERENCE TO JEDEC MO-193, VARIATION AB.
 DRAWING IS NOT TO SCALE.
 PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

DETAIL "A"

0.50

0--8



## **CARRIER INFORMATION**





| Part Number      | Package<br>Description | Quantity<br>/Reel | Quantity<br>/Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MP6652GJS-xxxx-Z | TSOT23-6-SL            | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |
| MP6652GJL-xxxx-Z | TSOT23-6-L             | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



## **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description     | Pages Updated |
|------------|----------------------|-----------------|---------------|
| 1.0        | 12/21/2021           | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Monolithic Power Systems (MPS):

MP6652GJL-0000-P MP6652GJL-0000-Z MP6652GJS-0000-P MP6652GJS-0000-Z